blob: 423880ed0297f8d7bbb66f1b29190ed480f5e1cf [file] [log] [blame]
Alex Deucher09361392015-04-20 12:04:22 -04001/*
2 * Copyright © 2014 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
Emil Velikova30da8e2015-08-07 17:20:51 +010022 *
Alex Deucher09361392015-04-20 12:04:22 -040023 */
24
25#ifndef _AMDGPU_INTERNAL_H_
26#define _AMDGPU_INTERNAL_H_
27
28#ifdef HAVE_CONFIG_H
29#include "config.h"
30#endif
31
32#include <assert.h>
33#include <pthread.h>
Emil Velikovb4718182015-08-07 16:54:29 +010034
35#include "libdrm_macros.h"
Alex Deucher09361392015-04-20 12:04:22 -040036#include "xf86atomic.h"
37#include "amdgpu.h"
38#include "util_double_list.h"
39
40#define AMDGPU_CS_MAX_RINGS 8
monk.liu2f2c8ac2015-04-23 13:18:59 +080041/* do not use below macro if b is not power of 2 aligned value */
Jack Xiao74547792015-05-07 16:07:03 +080042#define __round_mask(x, y) ((__typeof__(x))((y)-1))
43#define ROUND_UP(x, y) ((((x)-1) | __round_mask(x, y))+1)
44#define ROUND_DOWN(x, y) ((x) & ~__round_mask(x, y))
Alex Deucher09361392015-04-20 12:04:22 -040045
Jammy Zhou241cf6d2015-05-13 01:14:11 +080046#define AMDGPU_INVALID_VA_ADDRESS 0xffffffffffffffff
Ken Wangf884af92016-02-04 13:52:22 +080047#define AMDGPU_NULL_SUBMIT_SEQ 0
Jammy Zhou241cf6d2015-05-13 01:14:11 +080048
Alex Deucher09361392015-04-20 12:04:22 -040049struct amdgpu_bo_va_hole {
50 struct list_head list;
51 uint64_t offset;
52 uint64_t size;
53};
54
55struct amdgpu_bo_va_mgr {
Jammy Zhou241cf6d2015-05-13 01:14:11 +080056 uint64_t va_max;
Alex Deucher09361392015-04-20 12:04:22 -040057 struct list_head va_holes;
58 pthread_mutex_t bo_va_mutex;
59 uint32_t va_alignment;
60};
61
Sabre Shao23fab592015-07-09 13:50:36 +080062struct amdgpu_va {
63 amdgpu_device_handle dev;
64 uint64_t address;
65 uint64_t size;
66 enum amdgpu_gpu_va_range range;
Jammy Zhouffa305d2015-08-17 11:09:08 +080067 struct amdgpu_bo_va_mgr *vamgr;
Sabre Shao23fab592015-07-09 13:50:36 +080068};
69
Alex Deucher09361392015-04-20 12:04:22 -040070struct amdgpu_device {
71 atomic_t refcount;
72 int fd;
73 int flink_fd;
74 unsigned major_version;
75 unsigned minor_version;
Marek Olšákad5b7022018-02-02 18:15:00 +010076 uint32_t address32_hi;
Alex Deucher09361392015-04-20 12:04:22 -040077
Michel Dänzerf05a2b42017-11-30 18:52:06 +010078 char *marketing_name;
Alex Deucher09361392015-04-20 12:04:22 -040079 /** List of buffer handles. Protected by bo_table_mutex. */
80 struct util_hash_table *bo_handles;
81 /** List of buffer GEM flink names. Protected by bo_table_mutex. */
82 struct util_hash_table *bo_flink_names;
Alex Deucher09361392015-04-20 12:04:22 -040083 /** This protects all hash tables. */
84 pthread_mutex_t bo_table_mutex;
Alex Deucher09361392015-04-20 12:04:22 -040085 struct drm_amdgpu_info_device dev_info;
86 struct amdgpu_gpu_info info;
Christian Königcd8a8042018-02-26 12:30:36 +010087 /** The VA manager for the lower virtual address space */
Alex Xiefe7cb342017-01-28 21:50:44 +020088 struct amdgpu_bo_va_mgr vamgr;
Jammy Zhouffa305d2015-08-17 11:09:08 +080089 /** The VA manager for the 32bit address space */
Alex Xie067e9a12017-01-28 21:50:36 +020090 struct amdgpu_bo_va_mgr vamgr_32;
Christian Königcd8a8042018-02-26 12:30:36 +010091 /** The VA manager for the high virtual address space */
92 struct amdgpu_bo_va_mgr vamgr_high;
93 /** The VA manager for the 32bit high address space */
94 struct amdgpu_bo_va_mgr vamgr_high_32;
Alex Deucher09361392015-04-20 12:04:22 -040095};
96
97struct amdgpu_bo {
98 atomic_t refcount;
99 struct amdgpu_device *dev;
100
101 uint64_t alloc_size;
Alex Deucher09361392015-04-20 12:04:22 -0400102
103 uint32_t handle;
104 uint32_t flink_name;
105
106 pthread_mutex_t cpu_access_mutex;
107 void *cpu_ptr;
108 int cpu_map_count;
109};
110
Christian König6dc2eaf2015-04-22 14:52:34 +0200111struct amdgpu_bo_list {
112 struct amdgpu_device *dev;
113
114 uint32_t handle;
115};
116
Alex Deucher09361392015-04-20 12:04:22 -0400117struct amdgpu_context {
Christian König9c2afff2015-04-22 12:21:13 +0200118 struct amdgpu_device *dev;
Marek Olšák6afadea2016-01-12 22:13:07 +0100119 /** Mutex for accessing fences and to maintain command submissions
120 in good sequence. */
121 pthread_mutex_t sequence_mutex;
Alex Deucher09361392015-04-20 12:04:22 -0400122 /* context id*/
123 uint32_t id;
Marek Olšák6afadea2016-01-12 22:13:07 +0100124 uint64_t last_seq[AMDGPU_HW_IP_NUM][AMDGPU_HW_IP_INSTANCE_MAX_COUNT][AMDGPU_CS_MAX_RINGS];
125 struct list_head sem_list[AMDGPU_HW_IP_NUM][AMDGPU_HW_IP_INSTANCE_MAX_COUNT][AMDGPU_CS_MAX_RINGS];
126};
127
128/**
129 * Structure describing sw semaphore based on scheduler
130 *
131 */
132struct amdgpu_semaphore {
133 atomic_t refcount;
134 struct list_head list;
135 struct amdgpu_cs_fence signal_fence;
Alex Deucher09361392015-04-20 12:04:22 -0400136};
137
Alex Deucher09361392015-04-20 12:04:22 -0400138/**
139 * Functions.
140 */
141
Jammy Zhouffa305d2015-08-17 11:09:08 +0800142drm_private void amdgpu_vamgr_init(struct amdgpu_bo_va_mgr *mgr, uint64_t start,
143 uint64_t max, uint64_t alignment);
144
145drm_private void amdgpu_vamgr_deinit(struct amdgpu_bo_va_mgr *mgr);
146
Michel Dänzerf05a2b42017-11-30 18:52:06 +0100147drm_private void amdgpu_parse_asic_ids(struct amdgpu_device *dev);
Xiaojie Yuan7e6bf882017-05-31 16:22:50 -0400148
Emil Velikovbddf4df2015-08-07 17:09:35 +0100149drm_private int amdgpu_query_gpu_info_init(amdgpu_device_handle dev);
Alex Deucher09361392015-04-20 12:04:22 -0400150
Emil Velikovbddf4df2015-08-07 17:09:35 +0100151drm_private uint64_t amdgpu_cs_calculate_timeout(uint64_t timeout);
Alex Deucher09361392015-04-20 12:04:22 -0400152
153/**
154 * Inline functions.
155 */
156
157/**
158 * Increment src and decrement dst as if we were updating references
159 * for an assignment between 2 pointers of some objects.
160 *
161 * \return true if dst is 0
162 */
163static inline bool update_references(atomic_t *dst, atomic_t *src)
164{
165 if (dst != src) {
166 /* bump src first */
167 if (src) {
168 assert(atomic_read(src) > 0);
169 atomic_inc(src);
170 }
171 if (dst) {
172 assert(atomic_read(dst) > 0);
173 return atomic_dec_and_test(dst);
174 }
175 }
176 return false;
177}
178
Alex Deucher09361392015-04-20 12:04:22 -0400179#endif