blob: b78b95b22ebfc4086dee705e5503185dd5e53ccf [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000091 MemOpQueue &MemOps,
92 unsigned memOpsBegin,
93 unsigned memOpsEnd,
94 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 int Offset,
96 unsigned Base,
97 bool BaseKill,
98 int Opcode,
99 ARMCC::CondCodes Pred,
100 unsigned PredReg,
101 unsigned Scratch,
102 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000103 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000104 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
105 int Opcode, unsigned Size,
106 ARMCC::CondCodes Pred, unsigned PredReg,
107 unsigned Scratch, MemOpQueue &MemOps,
108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng11788fd2007-03-08 02:55:08 +0000110 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000111 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000113 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator MBBI,
115 const TargetInstrInfo *TII,
116 bool &Advance,
117 MachineBasicBlock::iterator &I);
118 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000122 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
123 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
124 };
Devang Patel19974732007-05-03 01:11:54 +0000125 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128static int getLoadStoreMultipleOpcode(int Opcode) {
129 switch (Opcode) {
130 case ARM::LDR:
131 NumLDMGened++;
132 return ARM::LDM;
133 case ARM::STR:
134 NumSTMGened++;
135 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000136 case ARM::t2LDRi8:
137 case ARM::t2LDRi12:
138 NumLDMGened++;
139 return ARM::t2LDM;
140 case ARM::t2STRi8:
141 case ARM::t2STRi12:
142 NumSTMGened++;
143 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000144 case ARM::VLDRS:
145 NumVLDMGened++;
146 return ARM::VLDMS;
147 case ARM::VSTRS:
148 NumVSTMGened++;
149 return ARM::VSTMS;
150 case ARM::VLDRD:
151 NumVLDMGened++;
152 return ARM::VLDMD;
153 case ARM::VSTRD:
154 NumVSTMGened++;
155 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000156 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000157 }
158 return 0;
159}
160
Evan Cheng27934da2009-08-04 01:43:45 +0000161static bool isT2i32Load(unsigned Opc) {
162 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
163}
164
Evan Cheng45032f22009-07-09 23:11:34 +0000165static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000166 return Opc == ARM::LDR || isT2i32Load(Opc);
167}
168
169static bool isT2i32Store(unsigned Opc) {
170 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000171}
172
173static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000174 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000175}
176
Evan Cheng92549222009-06-05 19:08:58 +0000177/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000178/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000179/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000180bool
Evan Cheng92549222009-06-05 19:08:58 +0000181ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000182 MachineBasicBlock::iterator MBBI,
183 int Offset, unsigned Base, bool BaseKill,
184 int Opcode, ARMCC::CondCodes Pred,
185 unsigned PredReg, unsigned Scratch, DebugLoc dl,
186 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 // Only a single register to load / store. Don't bother.
188 unsigned NumRegs = Regs.size();
189 if (NumRegs <= 1)
190 return false;
191
192 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000194 if (isAM4 && Offset == 4) {
195 if (isThumb2)
196 // Thumb2 does not support ldmib / stmib.
197 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000199 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
200 if (isThumb2)
201 // Thumb2 does not support ldmda / stmda.
202 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000204 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000206 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Jim Grosbache5165492009-11-09 00:11:35 +0000246 bool isDPR = Opcode == ARM::VLDRD || Opcode == ARM::VSTRD;
247 bool isDef = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
249 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000250 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000251 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000252 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000253 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000254 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000255 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000256 .addImm(Pred).addReg(PredReg);
Evan Chengd20d6582009-10-01 01:33:39 +0000257 MIB.addReg(0); // Add optional writeback (0 for now).
Evan Chenga8e29892007-01-19 07:51:42 +0000258 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000259 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
260 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262 return true;
263}
264
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000265// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
266// success.
267void ARMLoadStoreOpt::
268MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000269 MemOpQueue &memOps,
270 unsigned memOpsBegin,
271 unsigned memOpsEnd,
272 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000273 int Offset,
274 unsigned Base,
275 bool BaseKill,
276 int Opcode,
277 ARMCC::CondCodes Pred,
278 unsigned PredReg,
279 unsigned Scratch,
280 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000281 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000282 // First calculate which of the registers should be killed by the merged
283 // instruction.
284 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000285 const unsigned insertPos = memOps[insertAfter].Position;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000286 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
287 const MachineOperand &MO = memOps[i].MBBI->getOperand(0);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000288 unsigned Reg = MO.getReg();
289 bool isKill = MO.isKill();
290
291 // If we are inserting the merged operation after an unmerged operation that
292 // uses the same register, make sure to transfer any kill flag.
293 for (unsigned j = memOpsEnd, e = memOps.size(); !isKill && j != e; ++j)
294 if (memOps[j].Position<insertPos) {
295 const MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
296 if (MOJ.getReg() == Reg && MOJ.isKill())
297 isKill = true;
298 }
299
300 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000301 }
302
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000303 // Try to do the merge.
304 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
305 Loc++;
306 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000307 Pred, PredReg, Scratch, dl, Regs))
308 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309
310 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 Merges.push_back(prior(Loc));
312 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000313 // Remove kill flags from any unmerged memops that come before insertPos.
314 if (Regs[i-memOpsBegin].second)
315 for (unsigned j = memOpsEnd, e = memOps.size(); j != e; ++j)
316 if (memOps[j].Position<insertPos) {
317 MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
318 if (MOJ.getReg() == Regs[i-memOpsBegin].first && MOJ.isKill())
319 MOJ.setIsKill(false);
320 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000321 MBB.erase(memOps[i].MBBI);
322 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000323 }
324}
325
Evan Chenga90f3402007-03-06 21:59:20 +0000326/// MergeLDR_STR - Merge a number of load / store instructions into one or more
327/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000328void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000329ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000330 unsigned Base, int Opcode, unsigned Size,
331 ARMCC::CondCodes Pred, unsigned PredReg,
332 unsigned Scratch, MemOpQueue &MemOps,
333 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000334 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 int Offset = MemOps[SIndex].Offset;
336 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000337 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000339 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000340 const MachineOperand &PMO = Loc->getOperand(0);
341 unsigned PReg = PMO.getReg();
342 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
343 : ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng44bec522007-05-15 01:29:07 +0000344
Evan Chenga8e29892007-01-19 07:51:42 +0000345 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
346 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000347 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
348 unsigned Reg = MO.getReg();
349 unsigned RegNum = MO.isUndef() ? UINT_MAX
350 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000351 // AM4 - register numbers in ascending order.
352 // AM5 - consecutive register numbers in ascending order.
353 if (NewOffset == Offset + (int)Size &&
354 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
355 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000356 PRegNum = RegNum;
357 } else {
358 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000359 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
360 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000361 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
362 MemOps, Merges);
363 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
365
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000366 if (MemOps[i].Position > MemOps[insertAfter].Position)
367 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000368 }
369
Evan Chengfaa51072007-04-26 19:00:32 +0000370 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000371 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
372 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000373 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000374}
375
376static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000377 unsigned Bytes, unsigned Limit,
378 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000379 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000380 if (!MI)
381 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000382 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000383 MI->getOpcode() != ARM::t2SUBrSPi &&
384 MI->getOpcode() != ARM::t2SUBrSPi12 &&
385 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000386 MI->getOpcode() != ARM::SUBri)
387 return false;
388
389 // Make sure the offset fits in 8 bits.
390 if (Bytes <= 0 || (Limit && Bytes >= Limit))
391 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000392
Evan Cheng86198642009-08-07 00:34:42 +0000393 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000394 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000395 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000396 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000397 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000398 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000399}
400
401static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000402 unsigned Bytes, unsigned Limit,
403 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000404 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000405 if (!MI)
406 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000407 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000408 MI->getOpcode() != ARM::t2ADDrSPi &&
409 MI->getOpcode() != ARM::t2ADDrSPi12 &&
410 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000411 MI->getOpcode() != ARM::ADDri)
412 return false;
413
414 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000415 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000416 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000417
Evan Cheng86198642009-08-07 00:34:42 +0000418 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000419 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000420 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000421 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000422 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000423 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
427 switch (MI->getOpcode()) {
428 default: return 0;
429 case ARM::LDR:
430 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000431 case ARM::t2LDRi8:
432 case ARM::t2LDRi12:
433 case ARM::t2STRi8:
434 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000435 case ARM::VLDRS:
436 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000437 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000438 case ARM::VLDRD:
439 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000440 return 8;
441 case ARM::LDM:
442 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000443 case ARM::t2LDM:
444 case ARM::t2STM:
Evan Chengd20d6582009-10-01 01:33:39 +0000445 return (MI->getNumOperands() - 5) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000446 case ARM::VLDMS:
447 case ARM::VSTMS:
448 case ARM::VLDMD:
449 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000450 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
451 }
452}
453
Evan Cheng45032f22009-07-09 23:11:34 +0000454/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000455/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000456///
457/// stmia rn, <ra, rb, rc>
458/// rn := rn + 4 * 3;
459/// =>
460/// stmia rn!, <ra, rb, rc>
461///
462/// rn := rn - 4 * 3;
463/// ldmia rn, <ra, rb, rc>
464/// =>
465/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000466bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
467 MachineBasicBlock::iterator MBBI,
468 bool &Advance,
469 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 MachineInstr *MI = MBBI;
471 unsigned Base = MI->getOperand(0).getReg();
472 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000473 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000474 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000475 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000476 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
477 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000478
479 if (isAM4) {
480 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
481 return false;
482
483 // Can't use the updating AM4 sub-mode if the base register is also a dest
484 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000485 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000486 if (MI->getOperand(i).getReg() == Base)
487 return false;
488 }
489
490 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
491 if (MBBI != MBB.begin()) {
492 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
493 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000494 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000495 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000496 MI->getOperand(4).setReg(Base);
497 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000498 MBB.erase(PrevMBBI);
499 return true;
500 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000501 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000502 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000503 MI->getOperand(4).setReg(Base); // WB to base
504 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000505 MBB.erase(PrevMBBI);
506 return true;
507 }
508 }
509
510 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000511 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000512 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000513 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000514 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000515 MI->getOperand(4).setReg(Base); // WB to base
516 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000517 if (NextMBBI == I) {
518 Advance = true;
519 ++I;
520 }
Evan Chenga8e29892007-01-19 07:51:42 +0000521 MBB.erase(NextMBBI);
522 return true;
523 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000524 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000525 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000526 MI->getOperand(4).setReg(Base); // WB to base
527 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000528 if (NextMBBI == I) {
529 Advance = true;
530 ++I;
531 }
Evan Chenga8e29892007-01-19 07:51:42 +0000532 MBB.erase(NextMBBI);
533 return true;
534 }
535 }
536 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000537 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Evan Chenga8e29892007-01-19 07:51:42 +0000538 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
539 return false;
540
541 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
542 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
543 if (MBBI != MBB.begin()) {
544 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
545 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000546 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000547 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000548 MI->getOperand(4).setReg(Base); // WB to base
549 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000550 MBB.erase(PrevMBBI);
551 return true;
552 }
553 }
554
555 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000556 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000557 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000558 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000559 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000560 MI->getOperand(4).setReg(Base); // WB to base
561 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000562 if (NextMBBI == I) {
563 Advance = true;
564 ++I;
565 }
Evan Chenga8e29892007-01-19 07:51:42 +0000566 MBB.erase(NextMBBI);
567 }
568 return true;
569 }
570 }
571
572 return false;
573}
574
575static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
576 switch (Opc) {
577 case ARM::LDR: return ARM::LDR_PRE;
578 case ARM::STR: return ARM::STR_PRE;
Jim Grosbache5165492009-11-09 00:11:35 +0000579 case ARM::VLDRS: return ARM::VLDMS;
580 case ARM::VLDRD: return ARM::VLDMD;
581 case ARM::VSTRS: return ARM::VSTMS;
582 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000583 case ARM::t2LDRi8:
584 case ARM::t2LDRi12:
585 return ARM::t2LDR_PRE;
586 case ARM::t2STRi8:
587 case ARM::t2STRi12:
588 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000589 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000590 }
591 return 0;
592}
593
594static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
595 switch (Opc) {
596 case ARM::LDR: return ARM::LDR_POST;
597 case ARM::STR: return ARM::STR_POST;
Jim Grosbache5165492009-11-09 00:11:35 +0000598 case ARM::VLDRS: return ARM::VLDMS;
599 case ARM::VLDRD: return ARM::VLDMD;
600 case ARM::VSTRS: return ARM::VSTMS;
601 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000602 case ARM::t2LDRi8:
603 case ARM::t2LDRi12:
604 return ARM::t2LDR_POST;
605 case ARM::t2STRi8:
606 case ARM::t2STRi12:
607 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000608 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000609 }
610 return 0;
611}
612
Evan Cheng45032f22009-07-09 23:11:34 +0000613/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000614/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000615bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
616 MachineBasicBlock::iterator MBBI,
617 const TargetInstrInfo *TII,
618 bool &Advance,
619 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000620 MachineInstr *MI = MBBI;
621 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000622 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000623 unsigned Bytes = getLSMultipleTransferSize(MI);
624 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000625 DebugLoc dl = MI->getDebugLoc();
Jim Grosbache5165492009-11-09 00:11:35 +0000626 bool isAM5 = Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
627 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS;
Evan Chenga8e29892007-01-19 07:51:42 +0000628 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000629 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
630 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000631 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000632 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000633 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
634 if (MI->getOperand(2).getImm() != 0)
635 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000636
Jim Grosbache5165492009-11-09 00:11:35 +0000637 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000638 // Can't do the merge if the destination register is the same as the would-be
639 // writeback register.
640 if (isLd && MI->getOperand(0).getReg() == Base)
641 return false;
642
Evan Cheng0e1d3792007-07-05 07:18:20 +0000643 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000644 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000645 bool DoMerge = false;
646 ARM_AM::AddrOpc AddSub = ARM_AM::add;
647 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000648 // AM2 - 12 bits, thumb2 - 8 bits.
649 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000650 if (MBBI != MBB.begin()) {
651 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000652 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000653 DoMerge = true;
654 AddSub = ARM_AM::sub;
655 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000656 } else if (!isAM5 &&
657 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000658 DoMerge = true;
659 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
660 }
661 if (DoMerge)
662 MBB.erase(PrevMBBI);
663 }
664
665 if (!DoMerge && MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000666 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000667 if (!isAM5 &&
668 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000669 DoMerge = true;
670 AddSub = ARM_AM::sub;
671 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000672 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000673 DoMerge = true;
674 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
675 }
Evan Chenge71bff72007-09-19 21:48:07 +0000676 if (DoMerge) {
677 if (NextMBBI == I) {
678 Advance = true;
679 ++I;
680 }
Evan Chenga8e29892007-01-19 07:51:42 +0000681 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000682 }
Evan Chenga8e29892007-01-19 07:51:42 +0000683 }
684
685 if (!DoMerge)
686 return false;
687
Jim Grosbache5165492009-11-09 00:11:35 +0000688 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000689 unsigned Offset = 0;
690 if (isAM5)
691 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
692 ? ARM_AM::db
693 : ARM_AM::ia, true, (isDPR ? 2 : 1));
694 else if (isAM2)
695 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
696 else
697 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000698 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000699 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000700 // VLDMS, VLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000701 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000702 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000703 .addImm(Offset).addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000704 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000705 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000706 else if (isAM2)
707 // LDR_PRE, LDR_POST,
708 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
709 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000710 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000711 else
Evan Cheng27934da2009-08-04 01:43:45 +0000712 // t2LDR_PRE, t2LDR_POST
713 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
714 .addReg(Base, RegState::Define)
715 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
716 } else {
717 MachineOperand &MO = MI->getOperand(0);
718 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000719 // VSTMS, VSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000720 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000721 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000722 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000723 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000724 else if (isAM2)
725 // STR_PRE, STR_POST
726 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
727 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
728 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
729 else
730 // t2STR_PRE, t2STR_POST
731 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
732 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
733 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000734 }
735 MBB.erase(MBBI);
736
737 return true;
738}
739
Evan Chengcc1c4272007-03-06 18:02:41 +0000740/// isMemoryOp - Returns true if instruction is a memory operations (that this
741/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000742static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000743 if (MI->hasOneMemOperand()) {
744 const MachineMemOperand *MMO = *MI->memoperands_begin();
745
746 // Don't touch volatile memory accesses - we may be changing their order.
747 if (MMO->isVolatile())
748 return false;
749
750 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is not.
751 if (MMO->getAlignment() < 4)
752 return false;
753 }
754
Evan Chengcc1c4272007-03-06 18:02:41 +0000755 int Opcode = MI->getOpcode();
756 switch (Opcode) {
757 default: break;
758 case ARM::LDR:
759 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000760 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000761 case ARM::VLDRS:
762 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000763 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000764 case ARM::VLDRD:
765 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000766 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000767 case ARM::t2LDRi8:
768 case ARM::t2LDRi12:
769 case ARM::t2STRi8:
770 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000771 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000772 }
773 return false;
774}
775
Evan Cheng11788fd2007-03-08 02:55:08 +0000776/// AdvanceRS - Advance register scavenger to just before the earliest memory
777/// op that is being merged.
778void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
779 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
780 unsigned Position = MemOps[0].Position;
781 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
782 if (MemOps[i].Position < Position) {
783 Position = MemOps[i].Position;
784 Loc = MemOps[i].MBBI;
785 }
786 }
787
788 if (Loc != MBB.begin())
789 RS->forward(prior(Loc));
790}
791
Evan Chenge7d6df72009-06-13 09:12:55 +0000792static int getMemoryOpOffset(const MachineInstr *MI) {
793 int Opcode = MI->getOpcode();
794 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000795 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000796 unsigned NumOperands = MI->getDesc().getNumOperands();
797 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000798
799 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
800 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
801 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
802 return OffField;
803
Evan Chenge7d6df72009-06-13 09:12:55 +0000804 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000805 ? ARM_AM::getAM2Offset(OffField)
806 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
807 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000808 if (isAM2) {
809 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
810 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000811 } else if (isAM3) {
812 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
813 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000814 } else {
815 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
816 Offset = -Offset;
817 }
818 return Offset;
819}
820
Evan Cheng358dec52009-06-15 08:28:29 +0000821static void InsertLDR_STR(MachineBasicBlock &MBB,
822 MachineBasicBlock::iterator &MBBI,
823 int OffImm, bool isDef,
824 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000825 unsigned Reg, bool RegDeadKill, bool RegUndef,
826 unsigned BaseReg, bool BaseKill, bool BaseUndef,
827 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000828 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000829 const TargetInstrInfo *TII, bool isT2) {
830 int Offset = OffImm;
831 if (!isT2) {
832 if (OffImm < 0)
833 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
834 else
835 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
836 }
837 if (isDef) {
838 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
839 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000840 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000841 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
842 if (!isT2)
843 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
844 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
845 } else {
846 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
847 TII->get(NewOpc))
848 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
849 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
850 if (!isT2)
851 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
852 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
853 }
Evan Cheng358dec52009-06-15 08:28:29 +0000854}
855
856bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
857 MachineBasicBlock::iterator &MBBI) {
858 MachineInstr *MI = &*MBBI;
859 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000860 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
861 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000862 unsigned EvenReg = MI->getOperand(0).getReg();
863 unsigned OddReg = MI->getOperand(1).getReg();
864 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
865 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
866 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
867 return false;
868
Evan Chenge298ab22009-09-27 09:46:04 +0000869 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
870 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000871 bool EvenDeadKill = isLd ?
872 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000873 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000874 bool OddDeadKill = isLd ?
875 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000876 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000877 const MachineOperand &BaseOp = MI->getOperand(2);
878 unsigned BaseReg = BaseOp.getReg();
879 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000880 bool BaseUndef = BaseOp.isUndef();
881 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
882 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
883 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000884 int OffImm = getMemoryOpOffset(MI);
885 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000886 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000887
888 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
889 // Ascending register numbers and no offset. It's safe to change it to a
890 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000891 unsigned NewOpc = (isLd)
892 ? (isT2 ? ARM::t2LDM : ARM::LDM)
893 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000894 if (isLd) {
895 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
896 .addReg(BaseReg, getKillRegState(BaseKill))
897 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
898 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000899 .addReg(0)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000900 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000901 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000902 ++NumLDRD2LDM;
903 } else {
904 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
905 .addReg(BaseReg, getKillRegState(BaseKill))
906 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
907 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000908 .addReg(0)
Evan Chenge298ab22009-09-27 09:46:04 +0000909 .addReg(EvenReg,
910 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
911 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000912 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000913 ++NumSTRD2STM;
914 }
Evan Cheng358dec52009-06-15 08:28:29 +0000915 } else {
916 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000917 assert((!isT2 || !OffReg) &&
918 "Thumb2 ldrd / strd does not encode offset register!");
919 unsigned NewOpc = (isLd)
920 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
921 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000922 DebugLoc dl = MBBI->getDebugLoc();
923 // If this is a load and base register is killed, it may have been
924 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000925 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000926 (BaseKill || OffKill) &&
927 (TRI->regsOverlap(EvenReg, BaseReg) ||
928 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
929 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
930 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000931 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
932 OddReg, OddDeadKill, false,
933 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
934 Pred, PredReg, TII, isT2);
935 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
936 EvenReg, EvenDeadKill, false,
937 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
938 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000939 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000940 if (OddReg == EvenReg && EvenDeadKill) {
941 // If the two source operands are the same, the kill marker is probably
942 // on the first one. e.g.
943 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
944 EvenDeadKill = false;
945 OddDeadKill = true;
946 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000947 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000948 EvenReg, EvenDeadKill, EvenUndef,
949 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
950 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000951 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000952 OddReg, OddDeadKill, OddUndef,
953 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
954 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000955 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000956 if (isLd)
957 ++NumLDRD2LDR;
958 else
959 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000960 }
961
962 MBBI = prior(MBBI);
963 MBB.erase(MI);
964 }
965 return false;
966}
967
Evan Chenga8e29892007-01-19 07:51:42 +0000968/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
969/// ops of the same base and incrementing offset into LDM / STM ops.
970bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
971 unsigned NumMerges = 0;
972 unsigned NumMemOps = 0;
973 MemOpQueue MemOps;
974 unsigned CurrBase = 0;
975 int CurrOpc = -1;
976 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000977 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000978 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000979 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000980 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000981
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000982 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000983 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
984 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000985 if (FixInvalidRegPairOp(MBB, MBBI))
986 continue;
987
Evan Chenga8e29892007-01-19 07:51:42 +0000988 bool Advance = false;
989 bool TryMerge = false;
990 bool Clobber = false;
991
Evan Chengcc1c4272007-03-06 18:02:41 +0000992 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000993 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000994 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000995 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000996 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000997 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000998 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000999 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001000 // Watch out for:
1001 // r4 := ldr [r5]
1002 // r5 := ldr [r5, #4]
1003 // r6 := ldr [r5, #8]
1004 //
1005 // The second ldr has effectively broken the chain even though it
1006 // looks like the later ldr(s) use the same base register. Try to
1007 // merge the ldr's so far, including this one. But don't try to
1008 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001009 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001010 if (CurrBase == 0 && !Clobber) {
1011 // Start of a new chain.
1012 CurrBase = Base;
1013 CurrOpc = Opcode;
1014 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001015 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001016 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +00001017 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1018 NumMemOps++;
1019 Advance = true;
1020 } else {
1021 if (Clobber) {
1022 TryMerge = true;
1023 Advance = true;
1024 }
1025
Evan Cheng44bec522007-05-15 01:29:07 +00001026 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001027 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001028 // Continue adding to the queue.
1029 if (Offset > MemOps.back().Offset) {
1030 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1031 NumMemOps++;
1032 Advance = true;
1033 } else {
1034 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1035 I != E; ++I) {
1036 if (Offset < I->Offset) {
1037 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
1038 NumMemOps++;
1039 Advance = true;
1040 break;
1041 } else if (Offset == I->Offset) {
1042 // Collision! This can't be merged!
1043 break;
1044 }
1045 }
1046 }
1047 }
1048 }
1049 }
1050
1051 if (Advance) {
1052 ++Position;
1053 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001054 if (MBBI == E)
1055 // Reach the end of the block, try merging the memory instructions.
1056 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001057 } else
1058 TryMerge = true;
1059
1060 if (TryMerge) {
1061 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001062 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001063 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001064 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001065 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001066 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001067 // Process the load / store instructions.
1068 RS->forward(prior(MBBI));
1069
1070 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001071 Merges.clear();
1072 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1073 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001074
Evan Chenga8e29892007-01-19 07:51:42 +00001075 // Try folding preceeding/trailing base inc/dec into the generated
1076 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001077 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001078 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001079 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001080 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001082 // Try folding preceeding/trailing base inc/dec into those load/store
1083 // that were not merged to form LDM/STM ops.
1084 for (unsigned i = 0; i != NumMemOps; ++i)
1085 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001086 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001087 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001088
Jim Grosbach764ab522009-08-11 15:33:49 +00001089 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001090 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001091 } else if (NumMemOps == 1) {
1092 // Try folding preceeding/trailing base inc/dec into the single
1093 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001094 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001095 ++NumMerges;
1096 RS->forward(prior(MBBI));
1097 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001098 }
Evan Chenga8e29892007-01-19 07:51:42 +00001099
1100 CurrBase = 0;
1101 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001102 CurrSize = 0;
1103 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001104 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001105 if (NumMemOps) {
1106 MemOps.clear();
1107 NumMemOps = 0;
1108 }
1109
1110 // If iterator hasn't been advanced and this is not a memory op, skip it.
1111 // It can't start a new chain anyway.
1112 if (!Advance && !isMemOp && MBBI != E) {
1113 ++Position;
1114 ++MBBI;
1115 }
1116 }
1117 }
1118 return NumMerges > 0;
1119}
1120
Evan Chenge7d6df72009-06-13 09:12:55 +00001121namespace {
1122 struct OffsetCompare {
1123 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1124 int LOffset = getMemoryOpOffset(LHS);
1125 int ROffset = getMemoryOpOffset(RHS);
1126 assert(LHS == RHS || LOffset != ROffset);
1127 return LOffset > ROffset;
1128 }
1129 };
1130}
1131
Evan Chenga8e29892007-01-19 07:51:42 +00001132/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1133/// (bx lr) into the preceeding stack restore so it directly restore the value
1134/// of LR into pc.
1135/// ldmfd sp!, {r7, lr}
1136/// bx lr
1137/// =>
1138/// ldmfd sp!, {r7, pc}
1139bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1140 if (MBB.empty()) return false;
1141
1142 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001143 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001144 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001145 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001146 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001147 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001148 if (MO.getReg() != ARM::LR)
1149 return false;
1150 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1151 PrevMI->setDesc(TII->get(NewOpc));
1152 MO.setReg(ARM::PC);
1153 MBB.erase(MBBI);
1154 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001155 }
1156 }
1157 return false;
1158}
1159
1160bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001161 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001162 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001163 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001164 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001165 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001166 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001167
Evan Chenga8e29892007-01-19 07:51:42 +00001168 bool Modified = false;
1169 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1170 ++MFI) {
1171 MachineBasicBlock &MBB = *MFI;
1172 Modified |= LoadStoreMultipleOpti(MBB);
1173 Modified |= MergeReturnIntoLDM(MBB);
1174 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001175
1176 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001177 return Modified;
1178}
Evan Chenge7d6df72009-06-13 09:12:55 +00001179
1180
1181/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1182/// load / stores from consecutive locations close to make it more
1183/// likely they will be combined later.
1184
1185namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001186 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001187 static char ID;
1188 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1189
Evan Cheng358dec52009-06-15 08:28:29 +00001190 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001191 const TargetInstrInfo *TII;
1192 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001193 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001194 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001195 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001196
1197 virtual bool runOnMachineFunction(MachineFunction &Fn);
1198
1199 virtual const char *getPassName() const {
1200 return "ARM pre- register allocation load / store optimization pass";
1201 }
1202
1203 private:
Evan Chengd780f352009-06-15 20:54:56 +00001204 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1205 unsigned &NewOpc, unsigned &EvenReg,
1206 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001207 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001208 unsigned &PredReg, ARMCC::CondCodes &Pred,
1209 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001210 bool RescheduleOps(MachineBasicBlock *MBB,
1211 SmallVector<MachineInstr*, 4> &Ops,
1212 unsigned Base, bool isLd,
1213 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1214 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1215 };
1216 char ARMPreAllocLoadStoreOpt::ID = 0;
1217}
1218
1219bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001220 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001221 TII = Fn.getTarget().getInstrInfo();
1222 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001223 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001224 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001225 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001226
1227 bool Modified = false;
1228 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1229 ++MFI)
1230 Modified |= RescheduleLoadStoreInstrs(MFI);
1231
1232 return Modified;
1233}
1234
Evan Chengae69a2a2009-06-19 23:17:27 +00001235static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1236 MachineBasicBlock::iterator I,
1237 MachineBasicBlock::iterator E,
1238 SmallPtrSet<MachineInstr*, 4> &MemOps,
1239 SmallSet<unsigned, 4> &MemRegs,
1240 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001241 // Are there stores / loads / calls between them?
1242 // FIXME: This is overly conservative. We should make use of alias information
1243 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001244 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001245 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001246 if (MemOps.count(&*I))
1247 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001248 const TargetInstrDesc &TID = I->getDesc();
1249 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1250 return false;
1251 if (isLd && TID.mayStore())
1252 return false;
1253 if (!isLd) {
1254 if (TID.mayLoad())
1255 return false;
1256 // It's not safe to move the first 'str' down.
1257 // str r1, [r0]
1258 // strh r5, [r0]
1259 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001260 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001261 return false;
1262 }
1263 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1264 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001265 if (!MO.isReg())
1266 continue;
1267 unsigned Reg = MO.getReg();
1268 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001269 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001270 if (Reg != Base && !MemRegs.count(Reg))
1271 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001272 }
1273 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001274
1275 // Estimate register pressure increase due to the transformation.
1276 if (MemRegs.size() <= 4)
1277 // Ok if we are moving small number of instructions.
1278 return true;
1279 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001280}
1281
Evan Chengd780f352009-06-15 20:54:56 +00001282bool
1283ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1284 DebugLoc &dl,
1285 unsigned &NewOpc, unsigned &EvenReg,
1286 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001287 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001288 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001289 ARMCC::CondCodes &Pred,
1290 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001291 // Make sure we're allowed to generate LDRD/STRD.
1292 if (!STI->hasV5TEOps())
1293 return false;
1294
Jim Grosbache5165492009-11-09 00:11:35 +00001295 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001296 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001297 unsigned Opcode = Op0->getOpcode();
1298 if (Opcode == ARM::LDR)
1299 NewOpc = ARM::LDRD;
1300 else if (Opcode == ARM::STR)
1301 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001302 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1303 NewOpc = ARM::t2LDRDi8;
1304 Scale = 4;
1305 isT2 = true;
1306 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1307 NewOpc = ARM::t2STRDi8;
1308 Scale = 4;
1309 isT2 = true;
1310 } else
1311 return false;
1312
Evan Cheng8f05c102009-09-26 02:43:36 +00001313 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001314 if (!isT2 &&
1315 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1316 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001317
1318 // Must sure the base address satisfies i64 ld / st alignment requirement.
1319 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001320 !(*Op0->memoperands_begin())->getValue() ||
1321 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001322 return false;
1323
Dan Gohmanc76909a2009-09-25 20:36:54 +00001324 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Evan Chengeef490f2009-09-25 21:44:53 +00001325 Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001326 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001327 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1328 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001329 if (Align < ReqAlign)
1330 return false;
1331
1332 // Then make sure the immediate offset fits.
1333 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001334 if (isT2) {
1335 if (OffImm < 0) {
1336 if (OffImm < -255)
1337 // Can't fall back to t2LDRi8 / t2STRi8.
1338 return false;
1339 } else {
1340 int Limit = (1 << 8) * Scale;
1341 if (OffImm >= Limit || (OffImm & (Scale-1)))
1342 return false;
1343 }
Evan Chengeef490f2009-09-25 21:44:53 +00001344 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001345 } else {
1346 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1347 if (OffImm < 0) {
1348 AddSub = ARM_AM::sub;
1349 OffImm = - OffImm;
1350 }
1351 int Limit = (1 << 8) * Scale;
1352 if (OffImm >= Limit || (OffImm & (Scale-1)))
1353 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001354 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001355 }
Evan Chengd780f352009-06-15 20:54:56 +00001356 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001357 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001358 if (EvenReg == OddReg)
1359 return false;
1360 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001361 if (!isT2)
1362 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001363 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001364 dl = Op0->getDebugLoc();
1365 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001366}
1367
Evan Chenge7d6df72009-06-13 09:12:55 +00001368bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1369 SmallVector<MachineInstr*, 4> &Ops,
1370 unsigned Base, bool isLd,
1371 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1372 bool RetVal = false;
1373
1374 // Sort by offset (in reverse order).
1375 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1376
1377 // The loads / stores of the same base are in order. Scan them from first to
1378 // last and check for the followins:
1379 // 1. Any def of base.
1380 // 2. Any gaps.
1381 while (Ops.size() > 1) {
1382 unsigned FirstLoc = ~0U;
1383 unsigned LastLoc = 0;
1384 MachineInstr *FirstOp = 0;
1385 MachineInstr *LastOp = 0;
1386 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001387 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001388 unsigned LastBytes = 0;
1389 unsigned NumMove = 0;
1390 for (int i = Ops.size() - 1; i >= 0; --i) {
1391 MachineInstr *Op = Ops[i];
1392 unsigned Loc = MI2LocMap[Op];
1393 if (Loc <= FirstLoc) {
1394 FirstLoc = Loc;
1395 FirstOp = Op;
1396 }
1397 if (Loc >= LastLoc) {
1398 LastLoc = Loc;
1399 LastOp = Op;
1400 }
1401
Evan Chengf9f1da12009-06-18 02:04:01 +00001402 unsigned Opcode = Op->getOpcode();
1403 if (LastOpcode && Opcode != LastOpcode)
1404 break;
1405
Evan Chenge7d6df72009-06-13 09:12:55 +00001406 int Offset = getMemoryOpOffset(Op);
1407 unsigned Bytes = getLSMultipleTransferSize(Op);
1408 if (LastBytes) {
1409 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1410 break;
1411 }
1412 LastOffset = Offset;
1413 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001414 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001415 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001416 break;
1417 }
1418
1419 if (NumMove <= 1)
1420 Ops.pop_back();
1421 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001422 SmallPtrSet<MachineInstr*, 4> MemOps;
1423 SmallSet<unsigned, 4> MemRegs;
1424 for (int i = NumMove-1; i >= 0; --i) {
1425 MemOps.insert(Ops[i]);
1426 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1427 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001428
1429 // Be conservative, if the instructions are too far apart, don't
1430 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001431 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001432 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001433 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1434 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001435 if (!DoMove) {
1436 for (unsigned i = 0; i != NumMove; ++i)
1437 Ops.pop_back();
1438 } else {
1439 // This is the new location for the loads / stores.
1440 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001441 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001442 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001443
1444 // If we are moving a pair of loads / stores, see if it makes sense
1445 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001446 MachineInstr *Op0 = Ops.back();
1447 MachineInstr *Op1 = Ops[Ops.size()-2];
1448 unsigned EvenReg = 0, OddReg = 0;
1449 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1450 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001451 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001452 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001453 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001454 DebugLoc dl;
1455 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1456 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001457 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001458 Ops.pop_back();
1459 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001460
Evan Chengd780f352009-06-15 20:54:56 +00001461 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001462 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001463 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1464 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001465 .addReg(EvenReg, RegState::Define)
1466 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001467 .addReg(BaseReg);
1468 if (!isT2)
1469 MIB.addReg(OffReg);
1470 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001471 ++NumLDRDFormed;
1472 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001473 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1474 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001475 .addReg(EvenReg)
1476 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001477 .addReg(BaseReg);
1478 if (!isT2)
1479 MIB.addReg(OffReg);
1480 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001481 ++NumSTRDFormed;
1482 }
1483 MBB->erase(Op0);
1484 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001485
1486 // Add register allocation hints to form register pairs.
1487 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1488 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001489 } else {
1490 for (unsigned i = 0; i != NumMove; ++i) {
1491 MachineInstr *Op = Ops.back();
1492 Ops.pop_back();
1493 MBB->splice(InsertPos, MBB, Op);
1494 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001495 }
1496
1497 NumLdStMoved += NumMove;
1498 RetVal = true;
1499 }
1500 }
1501 }
1502
1503 return RetVal;
1504}
1505
1506bool
1507ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1508 bool RetVal = false;
1509
1510 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1511 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1512 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1513 SmallVector<unsigned, 4> LdBases;
1514 SmallVector<unsigned, 4> StBases;
1515
1516 unsigned Loc = 0;
1517 MachineBasicBlock::iterator MBBI = MBB->begin();
1518 MachineBasicBlock::iterator E = MBB->end();
1519 while (MBBI != E) {
1520 for (; MBBI != E; ++MBBI) {
1521 MachineInstr *MI = MBBI;
1522 const TargetInstrDesc &TID = MI->getDesc();
1523 if (TID.isCall() || TID.isTerminator()) {
1524 // Stop at barriers.
1525 ++MBBI;
1526 break;
1527 }
1528
1529 MI2LocMap[MI] = Loc++;
1530 if (!isMemoryOp(MI))
1531 continue;
1532 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001533 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001534 continue;
1535
Evan Chengeef490f2009-09-25 21:44:53 +00001536 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001537 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001538 unsigned Base = MI->getOperand(1).getReg();
1539 int Offset = getMemoryOpOffset(MI);
1540
1541 bool StopHere = false;
1542 if (isLd) {
1543 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1544 Base2LdsMap.find(Base);
1545 if (BI != Base2LdsMap.end()) {
1546 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1547 if (Offset == getMemoryOpOffset(BI->second[i])) {
1548 StopHere = true;
1549 break;
1550 }
1551 }
1552 if (!StopHere)
1553 BI->second.push_back(MI);
1554 } else {
1555 SmallVector<MachineInstr*, 4> MIs;
1556 MIs.push_back(MI);
1557 Base2LdsMap[Base] = MIs;
1558 LdBases.push_back(Base);
1559 }
1560 } else {
1561 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1562 Base2StsMap.find(Base);
1563 if (BI != Base2StsMap.end()) {
1564 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1565 if (Offset == getMemoryOpOffset(BI->second[i])) {
1566 StopHere = true;
1567 break;
1568 }
1569 }
1570 if (!StopHere)
1571 BI->second.push_back(MI);
1572 } else {
1573 SmallVector<MachineInstr*, 4> MIs;
1574 MIs.push_back(MI);
1575 Base2StsMap[Base] = MIs;
1576 StBases.push_back(Base);
1577 }
1578 }
1579
1580 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001581 // Found a duplicate (a base+offset combination that's seen earlier).
1582 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001583 --Loc;
1584 break;
1585 }
1586 }
1587
1588 // Re-schedule loads.
1589 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1590 unsigned Base = LdBases[i];
1591 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1592 if (Lds.size() > 1)
1593 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1594 }
1595
1596 // Re-schedule stores.
1597 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1598 unsigned Base = StBases[i];
1599 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1600 if (Sts.size() > 1)
1601 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1602 }
1603
1604 if (MBBI != E) {
1605 Base2LdsMap.clear();
1606 Base2StsMap.clear();
1607 LdBases.clear();
1608 StBases.clear();
1609 }
1610 }
1611
1612 return RetVal;
1613}
1614
1615
1616/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1617/// optimization pass.
1618FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1619 if (PreAlloc)
1620 return new ARMPreAllocLoadStoreOpt();
1621 return new ARMLoadStoreOpt();
1622}