blob: 2f629aca284ad24ceb0fdfe9e4ddb299a070e5ae [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
29#include "llvm/CodeGen/CallingConvLower.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000036#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039#include "llvm/ADT/StringExtras.h"
Duncan Sandsd8455ca2007-07-27 20:02:49 +000040#include "llvm/ParameterAttributes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041using namespace llvm;
42
43X86TargetLowering::X86TargetLowering(TargetMachine &TM)
44 : TargetLowering(TM) {
45 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000046 X86ScalarSSEf64 = Subtarget->hasSSE2();
47 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000049
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050
51 RegInfo = TM.getRegisterInfo();
52
53 // Set up the TargetLowering object.
54
55 // X86 is weird, it always uses i8 for shift amounts and setcc results.
56 setShiftAmountType(MVT::i8);
57 setSetCCResultType(MVT::i8);
58 setSetCCResultContents(ZeroOrOneSetCCResult);
59 setSchedulingPreference(SchedulingForRegPressure);
60 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
61 setStackPointerRegisterToSaveRestore(X86StackPtr);
62
63 if (Subtarget->isTargetDarwin()) {
64 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
65 setUseUnderscoreSetJmp(false);
66 setUseUnderscoreLongJmp(false);
67 } else if (Subtarget->isTargetMingw()) {
68 // MS runtime is weird: it exports _setjmp, but longjmp!
69 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(false);
71 } else {
72 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(true);
74 }
75
76 // Set up the register classes.
77 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
78 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
79 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
80 if (Subtarget->is64Bit())
81 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
82
83 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
84
85 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
86 // operation.
87 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
88 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
89 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
90
91 if (Subtarget->is64Bit()) {
92 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
94 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +000095 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
97 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
98 else
99 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
100 }
101
102 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
103 // this operation.
104 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
105 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
106 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000107 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000109 // f32 and f64 cases are Legal, f80 case is not
110 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
111 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
113 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
114 }
115
Dale Johannesen958b08b2007-09-19 23:55:34 +0000116 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
117 // are Legal, f80 is custom lowered.
118 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
119 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120
121 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
122 // this operation.
123 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
124 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
125
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000126 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000128 // f32 and f64 cases are Legal, f80 case is not
129 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 } else {
131 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
132 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
133 }
134
135 // Handle FP_TO_UINT by promoting the destination to a larger signed
136 // conversion.
137 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
138 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
140
141 if (Subtarget->is64Bit()) {
142 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
143 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
144 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000145 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 // Expand FP_TO_UINT into a select.
147 // FIXME: We would like to use a Custom expander here eventually to do
148 // the optimal thing for SSE vs. the default expansion in the legalizer.
149 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
150 else
151 // With SSE3 we can use fisttpll to convert to a signed i64.
152 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
153 }
154
155 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000156 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
158 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
159 }
160
Dan Gohman5a199552007-10-08 18:33:35 +0000161 // Scalar integer multiply, multiply-high, divide, and remainder are
162 // lowered to use operations that produce two results, to match the
163 // available instructions. This exposes the two-result form to trivial
164 // CSE, which is able to combine x/y and x%y into a single instruction,
165 // for example. The single-result multiply instructions are introduced
166 // in X86ISelDAGToDAG.cpp, after CSE, for uses where the the high part
167 // is not needed.
168 setOperationAction(ISD::MUL , MVT::i8 , Expand);
169 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
170 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
171 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
172 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
173 setOperationAction(ISD::SREM , MVT::i8 , Expand);
174 setOperationAction(ISD::UREM , MVT::i8 , Expand);
175 setOperationAction(ISD::MUL , MVT::i16 , Expand);
176 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
177 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
178 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
179 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
180 setOperationAction(ISD::SREM , MVT::i16 , Expand);
181 setOperationAction(ISD::UREM , MVT::i16 , Expand);
182 setOperationAction(ISD::MUL , MVT::i32 , Expand);
183 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
184 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
185 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
186 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
187 setOperationAction(ISD::SREM , MVT::i32 , Expand);
188 setOperationAction(ISD::UREM , MVT::i32 , Expand);
189 setOperationAction(ISD::MUL , MVT::i64 , Expand);
190 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
191 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
192 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
193 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
194 setOperationAction(ISD::SREM , MVT::i64 , Expand);
195 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
198 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
199 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
200 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
201 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
202 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
204 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
205 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
207 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
208 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000209 setOperationAction(ISD::FLT_ROUNDS , MVT::i32 , Custom);
210
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000212 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
213 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000215 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
216 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000218 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
219 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 if (Subtarget->is64Bit()) {
221 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000222 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
223 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 }
225
226 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
227 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
228
229 // These should be promoted to a larger select which is supported.
230 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
231 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
232 // X86 wants to expand cmov itself.
233 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
234 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
235 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
236 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000237 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
239 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
240 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
241 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
242 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000243 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 if (Subtarget->is64Bit()) {
245 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
246 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
247 }
248 // X86 ret instruction may pop stack.
249 setOperationAction(ISD::RET , MVT::Other, Custom);
250 if (!Subtarget->is64Bit())
251 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
252
253 // Darwin ABI issue.
254 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
255 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
256 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
258 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
259 if (Subtarget->is64Bit()) {
260 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
261 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
262 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
263 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
264 }
265 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
266 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
267 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
268 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
269 // X86 wants to expand memset / memcpy itself.
270 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
271 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
272
Dan Gohman21442852007-09-25 15:10:49 +0000273 // Use the default ISD::LOCATION expansion.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 // FIXME - use subtarget debug flags
276 if (!Subtarget->isTargetDarwin() &&
277 !Subtarget->isTargetELF() &&
278 !Subtarget->isTargetCygMing())
279 setOperationAction(ISD::LABEL, MVT::Other, Expand);
280
281 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
282 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
283 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
284 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
285 if (Subtarget->is64Bit()) {
286 // FIXME: Verify
287 setExceptionPointerRegister(X86::RAX);
288 setExceptionSelectorRegister(X86::RDX);
289 } else {
290 setExceptionPointerRegister(X86::EAX);
291 setExceptionSelectorRegister(X86::EDX);
292 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000293 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
Duncan Sands7407a9f2007-09-11 14:10:23 +0000295 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000296
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
298 setOperationAction(ISD::VASTART , MVT::Other, Custom);
299 setOperationAction(ISD::VAARG , MVT::Other, Expand);
300 setOperationAction(ISD::VAEND , MVT::Other, Expand);
301 if (Subtarget->is64Bit())
302 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
303 else
304 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
305
306 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
307 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
308 if (Subtarget->is64Bit())
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
310 if (Subtarget->isTargetCygMing())
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
312 else
313 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
314
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000315 if (X86ScalarSSEf64) {
316 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 // Set up the FP register classes.
318 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
319 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
320
321 // Use ANDPD to simulate FABS.
322 setOperationAction(ISD::FABS , MVT::f64, Custom);
323 setOperationAction(ISD::FABS , MVT::f32, Custom);
324
325 // Use XORP to simulate FNEG.
326 setOperationAction(ISD::FNEG , MVT::f64, Custom);
327 setOperationAction(ISD::FNEG , MVT::f32, Custom);
328
329 // Use ANDPD and ORPD to simulate FCOPYSIGN.
330 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
331 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
332
333 // We don't support sin/cos/fmod
334 setOperationAction(ISD::FSIN , MVT::f64, Expand);
335 setOperationAction(ISD::FCOS , MVT::f64, Expand);
336 setOperationAction(ISD::FREM , MVT::f64, Expand);
337 setOperationAction(ISD::FSIN , MVT::f32, Expand);
338 setOperationAction(ISD::FCOS , MVT::f32, Expand);
339 setOperationAction(ISD::FREM , MVT::f32, Expand);
340
341 // Expand FP immediates into loads from the stack, except for the special
342 // cases we handle.
343 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
344 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000345 addLegalFPImmediate(APFloat(+0.0)); // xorpd
346 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000347
348 // Conversions to long double (in X87) go through memory.
349 setConvertAction(MVT::f32, MVT::f80, Expand);
350 setConvertAction(MVT::f64, MVT::f80, Expand);
351
352 // Conversions from long double (in X87) go through memory.
353 setConvertAction(MVT::f80, MVT::f32, Expand);
354 setConvertAction(MVT::f80, MVT::f64, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000355 } else if (X86ScalarSSEf32) {
356 // Use SSE for f32, x87 for f64.
357 // Set up the FP register classes.
358 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
359 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
360
361 // Use ANDPS to simulate FABS.
362 setOperationAction(ISD::FABS , MVT::f32, Custom);
363
364 // Use XORP to simulate FNEG.
365 setOperationAction(ISD::FNEG , MVT::f32, Custom);
366
367 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
368
369 // Use ANDPS and ORPS to simulate FCOPYSIGN.
370 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
371 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
372
373 // We don't support sin/cos/fmod
374 setOperationAction(ISD::FSIN , MVT::f32, Expand);
375 setOperationAction(ISD::FCOS , MVT::f32, Expand);
376 setOperationAction(ISD::FREM , MVT::f32, Expand);
377
378 // Expand FP immediates into loads from the stack, except for the special
379 // cases we handle.
380 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
381 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
382 addLegalFPImmediate(APFloat(+0.0f)); // xorps
383 addLegalFPImmediate(APFloat(+0.0)); // FLD0
384 addLegalFPImmediate(APFloat(+1.0)); // FLD1
385 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
386 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
387
388 // SSE->x87 conversions go through memory.
389 setConvertAction(MVT::f32, MVT::f64, Expand);
390 setConvertAction(MVT::f32, MVT::f80, Expand);
391
392 // x87->SSE truncations need to go through memory.
393 setConvertAction(MVT::f80, MVT::f32, Expand);
394 setConvertAction(MVT::f64, MVT::f32, Expand);
395 // And x87->x87 truncations also.
396 setConvertAction(MVT::f80, MVT::f64, Expand);
397
398 if (!UnsafeFPMath) {
399 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
400 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
401 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000403 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 // Set up the FP register classes.
405 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
406 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
407
408 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
409 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
410 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
411 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000412
413 // Floating truncations need to go through memory.
414 setConvertAction(MVT::f80, MVT::f32, Expand);
415 setConvertAction(MVT::f64, MVT::f32, Expand);
416 setConvertAction(MVT::f80, MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417
418 if (!UnsafeFPMath) {
419 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
420 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
421 }
422
423 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
424 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000425 addLegalFPImmediate(APFloat(+0.0)); // FLD0
426 addLegalFPImmediate(APFloat(+1.0)); // FLD1
427 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
428 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000429 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
430 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
431 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
432 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 }
434
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000435 // Long double always uses X87.
436 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000437 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
439 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
443 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000444
Dan Gohman2f7b1982007-10-11 23:21:31 +0000445 // Always use a library call for pow.
446 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
447 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
448 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
449
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 // First set operation action for all vector types to expand. Then we
451 // will selectively turn on ones that can be effectively codegen'd.
452 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
453 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
454 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
455 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
456 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
457 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
458 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
459 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
460 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
461 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
462 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
463 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
464 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
465 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
466 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
467 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
468 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
469 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
470 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
471 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
472 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
473 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
474 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
475 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
476 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000477 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
478 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
479 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
480 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000481 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohman1d2dc2c2007-10-12 14:09:42 +0000482 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
483 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
484 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Dan Gohman5b9d6412007-12-12 22:21:26 +0000485 setOperationAction(ISD::SHL, (MVT::ValueType)VT, Expand);
486 setOperationAction(ISD::SRA, (MVT::ValueType)VT, Expand);
487 setOperationAction(ISD::SRL, (MVT::ValueType)VT, Expand);
488 setOperationAction(ISD::ROTL, (MVT::ValueType)VT, Expand);
489 setOperationAction(ISD::ROTR, (MVT::ValueType)VT, Expand);
490 setOperationAction(ISD::BSWAP, (MVT::ValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 }
492
493 if (Subtarget->hasMMX()) {
494 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
495 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
496 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
497 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
498
499 // FIXME: add MMX packed arithmetics
500
501 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
502 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
503 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
504 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
505
506 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
507 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
508 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000509 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510
511 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
512 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
513
514 setOperationAction(ISD::AND, MVT::v8i8, Promote);
515 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
516 setOperationAction(ISD::AND, MVT::v4i16, Promote);
517 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
518 setOperationAction(ISD::AND, MVT::v2i32, Promote);
519 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
520 setOperationAction(ISD::AND, MVT::v1i64, Legal);
521
522 setOperationAction(ISD::OR, MVT::v8i8, Promote);
523 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
524 setOperationAction(ISD::OR, MVT::v4i16, Promote);
525 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
526 setOperationAction(ISD::OR, MVT::v2i32, Promote);
527 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
528 setOperationAction(ISD::OR, MVT::v1i64, Legal);
529
530 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
531 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
532 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
533 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
534 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
535 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
536 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
537
538 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
539 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
540 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
541 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
542 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
543 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
544 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
545
546 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
547 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
548 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
549 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
550
551 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
552 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
553 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
554 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
555
556 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
557 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
558 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
559 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
560 }
561
562 if (Subtarget->hasSSE1()) {
563 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
564
565 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
566 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
567 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
568 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
569 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
570 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
572 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
573 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
574 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
575 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
576 }
577
578 if (Subtarget->hasSSE2()) {
579 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
580 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
581 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
582 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
583 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
584
585 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
586 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
588 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
589 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
590 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
591 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
592 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
593 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
594 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
595 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
596 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
597 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
598 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
599 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600
601 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
602 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
603 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
604 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
605 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
606 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
607
608 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
609 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Nate Begemanc16406d2007-12-11 01:41:33 +0000610 // Do not attempt to custom lower non-power-of-2 vectors
611 if (!isPowerOf2_32(MVT::getVectorNumElements(VT)))
612 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
614 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
615 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
616 }
617 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
618 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
619 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
620 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
621 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000622 if (Subtarget->is64Bit())
623 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624
625 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
626 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
627 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
628 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
629 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
630 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
631 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
632 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
633 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
634 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
635 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
636 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
637 }
638
639 // Custom lower v2i64 and v2f64 selects.
640 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
641 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
642 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
643 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
644 }
645
646 // We want to custom lower some of our intrinsics.
647 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
648
649 // We have target-specific dag combine patterns for the following nodes:
650 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
651 setTargetDAGCombine(ISD::SELECT);
652
653 computeRegisterProperties();
654
655 // FIXME: These should be based on subtarget info. Plus, the values should
656 // be smaller when we are in optimizing for size mode.
657 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
658 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
659 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
660 allowUnalignedMemoryAccesses = true; // x86 supports it!
661}
662
663
Evan Cheng6fb06762007-11-09 01:32:10 +0000664/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
665/// jumptable.
666SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
667 SelectionDAG &DAG) const {
668 if (usesGlobalOffsetTable())
669 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
670 if (!Subtarget->isPICStyleRIPRel())
671 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
672 return Table;
673}
674
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675//===----------------------------------------------------------------------===//
676// Return Value Calling Convention Implementation
677//===----------------------------------------------------------------------===//
678
679#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000680
681/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
682/// exists skip possible ISD:TokenFactor.
683static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
684 if (Chain.getOpcode()==X86ISD::TAILCALL) {
685 return Chain;
686 } else if (Chain.getOpcode()==ISD::TokenFactor) {
687 if (Chain.getNumOperands() &&
688 Chain.getOperand(0).getOpcode()==X86ISD::TAILCALL)
689 return Chain.getOperand(0);
690 }
691 return Chain;
692}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693
694/// LowerRET - Lower an ISD::RET node.
695SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
696 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
697
698 SmallVector<CCValAssign, 16> RVLocs;
699 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
700 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
701 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
702 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000703
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 // If this is the first return lowered for this function, add the regs to the
705 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000706 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 for (unsigned i = 0; i != RVLocs.size(); ++i)
708 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000709 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 SDOperand Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000713 // Handle tail call return.
714 Chain = GetPossiblePreceedingTailCall(Chain);
715 if (Chain.getOpcode() == X86ISD::TAILCALL) {
716 SDOperand TailCall = Chain;
717 SDOperand TargetAddress = TailCall.getOperand(1);
718 SDOperand StackAdjustment = TailCall.getOperand(2);
719 assert ( ((TargetAddress.getOpcode() == ISD::Register &&
720 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
721 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
722 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
723 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
724 "Expecting an global address, external symbol, or register");
725 assert( StackAdjustment.getOpcode() == ISD::Constant &&
726 "Expecting a const value");
727
728 SmallVector<SDOperand,8> Operands;
729 Operands.push_back(Chain.getOperand(0));
730 Operands.push_back(TargetAddress);
731 Operands.push_back(StackAdjustment);
732 // Copy registers used by the call. Last operand is a flag so it is not
733 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000734 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000735 Operands.push_back(Chain.getOperand(i));
736 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000737 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
738 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000739 }
740
741 // Regular return.
742 SDOperand Flag;
743
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 // Copy the result values into the output registers.
745 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
746 RVLocs[0].getLocReg() != X86::ST0) {
747 for (unsigned i = 0; i != RVLocs.size(); ++i) {
748 CCValAssign &VA = RVLocs[i];
749 assert(VA.isRegLoc() && "Can only return in registers!");
750 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
751 Flag);
752 Flag = Chain.getValue(1);
753 }
754 } else {
755 // We need to handle a destination of ST0 specially, because it isn't really
756 // a register.
757 SDOperand Value = Op.getOperand(1);
758
759 // If this is an FP return with ScalarSSE, we need to move the value from
760 // an XMM register onto the fp-stack.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000761 if ((X86ScalarSSEf32 && RVLocs[0].getValVT()==MVT::f32) ||
762 (X86ScalarSSEf64 && RVLocs[0].getValVT()==MVT::f64)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 SDOperand MemLoc;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000764
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765 // If this is a load into a scalarsse value, don't store the loaded value
766 // back to the stack, only to reload it: just replace the scalar-sse load.
767 if (ISD::isNON_EXTLoad(Value.Val) &&
768 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
769 Chain = Value.getOperand(0);
770 MemLoc = Value.getOperand(1);
771 } else {
772 // Spill the value to memory and reload it into top of stack.
773 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
774 MachineFunction &MF = DAG.getMachineFunction();
775 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
776 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
777 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
778 }
779 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
780 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
781 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
782 Chain = Value.getValue(1);
783 }
784
785 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
786 SDOperand Ops[] = { Chain, Value };
787 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
788 Flag = Chain.getValue(1);
789 }
790
791 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
792 if (Flag.Val)
793 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
794 else
795 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
796}
797
798
799/// LowerCallResult - Lower the result values of an ISD::CALL into the
800/// appropriate copies out of appropriate physical registers. This assumes that
801/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
802/// being lowered. The returns a SDNode with the same number of values as the
803/// ISD::CALL.
804SDNode *X86TargetLowering::
805LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
806 unsigned CallingConv, SelectionDAG &DAG) {
807
808 // Assign locations to each value returned by this call.
809 SmallVector<CCValAssign, 16> RVLocs;
810 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
811 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
812 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
813
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 SmallVector<SDOperand, 8> ResultVals;
815
816 // Copy all of the result registers out of their specified physreg.
817 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
818 for (unsigned i = 0; i != RVLocs.size(); ++i) {
819 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
820 RVLocs[i].getValVT(), InFlag).getValue(1);
821 InFlag = Chain.getValue(2);
822 ResultVals.push_back(Chain.getValue(0));
823 }
824 } else {
825 // Copies from the FP stack are special, as ST0 isn't a valid register
826 // before the fp stackifier runs.
827
828 // Copy ST0 into an RFP register with FP_GET_RESULT.
829 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
830 SDOperand GROps[] = { Chain, InFlag };
831 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
832 Chain = RetVal.getValue(1);
833 InFlag = RetVal.getValue(2);
834
835 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
836 // an XMM register.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000837 if ((X86ScalarSSEf32 && RVLocs[0].getValVT() == MVT::f32) ||
838 (X86ScalarSSEf64 && RVLocs[0].getValVT() == MVT::f64)) {
Chris Lattner40758732007-12-29 06:41:28 +0000839 SDOperand StoreLoc;
840 const Value *SrcVal = 0;
841 int SrcValOffset = 0;
Chris Lattner8b815c22007-12-29 06:57:38 +0000842 MVT::ValueType RetStoreVT = RVLocs[0].getValVT();
Chris Lattner40758732007-12-29 06:41:28 +0000843
844 // Determine where to store the value. If the call result is directly
845 // used by a store, see if we can store directly into the location. In
846 // this case, we'll end up producing a fst + movss[load] + movss[store] to
847 // the same location, and the two movss's will be nuked as dead. This
848 // optimizes common things like "*D = atof(..)" to not need an
849 // intermediate stack slot.
850 if (SDOperand(TheCall, 0).hasOneUse() &&
851 SDOperand(TheCall, 1).hasOneUse()) {
Chris Lattner8b815c22007-12-29 06:57:38 +0000852 // In addition to direct uses, we also support a FP_ROUND that uses the
853 // value, if it is directly stored somewhere.
854 SDNode *User = *TheCall->use_begin();
855 if (User->getOpcode() == ISD::FP_ROUND && User->hasOneUse())
856 User = *User->use_begin();
857
Chris Lattner40758732007-12-29 06:41:28 +0000858 // Ok, we have one use of the value and one use of the chain. See if
859 // they are the same node: a store.
Chris Lattner8b815c22007-12-29 06:57:38 +0000860 if (StoreSDNode *N = dyn_cast<StoreSDNode>(User)) {
861 // Verify that the value being stored is either the call or a
862 // truncation of the call.
863 SDNode *StoreVal = N->getValue().Val;
864 if (StoreVal == TheCall)
865 ; // ok.
866 else if (StoreVal->getOpcode() == ISD::FP_ROUND &&
867 StoreVal->hasOneUse() &&
868 StoreVal->getOperand(0).Val == TheCall)
869 ; // ok.
870 else
871 N = 0; // not ok.
872
873 if (N && N->getChain().Val == TheCall &&
Chris Lattner40758732007-12-29 06:41:28 +0000874 !N->isVolatile() && !N->isTruncatingStore() &&
875 N->getAddressingMode() == ISD::UNINDEXED) {
876 StoreLoc = N->getBasePtr();
877 SrcVal = N->getSrcValue();
878 SrcValOffset = N->getSrcValueOffset();
Chris Lattner8b815c22007-12-29 06:57:38 +0000879 RetStoreVT = N->getValue().getValueType();
Chris Lattner40758732007-12-29 06:41:28 +0000880 }
881 }
882 }
883
884 // If we weren't able to optimize the result, just create a temporary
885 // stack slot.
886 if (StoreLoc.Val == 0) {
887 MachineFunction &MF = DAG.getMachineFunction();
888 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
889 StoreLoc = DAG.getFrameIndex(SSFI, getPointerTy());
890 }
891
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
893 // shouldn't be necessary except that RFP cannot be live across
Chris Lattner40758732007-12-29 06:41:28 +0000894 // multiple blocks (which could happen if a select gets lowered into
895 // multiple blocks and scheduled in between them). When stackifier is
896 // fixed, they can be uncoupled.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 SDOperand Ops[] = {
Chris Lattner8b815c22007-12-29 06:57:38 +0000898 Chain, RetVal, StoreLoc, DAG.getValueType(RetStoreVT), InFlag
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 };
900 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattner8b815c22007-12-29 06:57:38 +0000901 RetVal = DAG.getLoad(RetStoreVT, Chain,
Chris Lattner40758732007-12-29 06:41:28 +0000902 StoreLoc, SrcVal, SrcValOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 Chain = RetVal.getValue(1);
Chris Lattner8b815c22007-12-29 06:57:38 +0000904
905 // If we optimized a truncate, then extend the result back to its desired
906 // type.
907 if (RVLocs[0].getValVT() != RetStoreVT)
908 RetVal = DAG.getNode(ISD::FP_EXTEND, RVLocs[0].getValVT(), RetVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 }
910 ResultVals.push_back(RetVal);
911 }
912
913 // Merge everything together with a MERGE_VALUES node.
914 ResultVals.push_back(Chain);
915 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
916 &ResultVals[0], ResultVals.size()).Val;
917}
918
919
920//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000921// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922//===----------------------------------------------------------------------===//
923// StdCall calling convention seems to be standard for many Windows' API
924// routines and around. It differs from C calling convention just a little:
925// callee should clean up the stack, not caller. Symbols should be also
926// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000927// For info on fast calling convention see Fast Calling Convention (tail call)
928// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929
930/// AddLiveIn - This helper function adds the specified physical register to the
931/// MachineFunction as a live in value. It also creates a corresponding virtual
932/// register for it.
933static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
934 const TargetRegisterClass *RC) {
935 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +0000936 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
937 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 return VReg;
939}
940
Gordon Henriksen18ace102008-01-05 16:56:59 +0000941// Determines whether a CALL node uses struct return semantics.
942static bool CallIsStructReturn(SDOperand Op) {
943 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
944 if (!NumOps)
945 return false;
946
947 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(6));
948 return Flags->getValue() & ISD::ParamFlags::StructReturn;
949}
950
951// Determines whether a FORMAL_ARGUMENTS node uses struct return semantics.
952static bool ArgsAreStructReturn(SDOperand Op) {
953 unsigned NumArgs = Op.Val->getNumValues() - 1;
954 if (!NumArgs)
955 return false;
956
957 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(3));
958 return Flags->getValue() & ISD::ParamFlags::StructReturn;
959}
960
961// Determines whether a CALL or FORMAL_ARGUMENTS node requires the callee to pop
962// its own arguments. Callee pop is necessary to support tail calls.
963bool X86TargetLowering::IsCalleePop(SDOperand Op) {
964 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
965 if (IsVarArg)
966 return false;
967
968 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
969 default:
970 return false;
971 case CallingConv::X86_StdCall:
972 return !Subtarget->is64Bit();
973 case CallingConv::X86_FastCall:
974 return !Subtarget->is64Bit();
975 case CallingConv::Fast:
976 return PerformTailCallOpt;
977 }
978}
979
980// Selects the correct CCAssignFn for a CALL or FORMAL_ARGUMENTS node.
981CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
982 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
983
984 if (Subtarget->is64Bit())
985 if (CC == CallingConv::Fast && PerformTailCallOpt)
986 return CC_X86_64_TailCall;
987 else
988 return CC_X86_64_C;
989
990 if (CC == CallingConv::X86_FastCall)
991 return CC_X86_32_FastCall;
992 else if (CC == CallingConv::Fast && PerformTailCallOpt)
993 return CC_X86_32_TailCall;
994 else
995 return CC_X86_32_C;
996}
997
998// Selects the appropriate decoration to apply to a MachineFunction containing a
999// given FORMAL_ARGUMENTS node.
1000NameDecorationStyle
1001X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1002 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1003 if (CC == CallingConv::X86_FastCall)
1004 return FastCall;
1005 else if (CC == CallingConv::X86_StdCall)
1006 return StdCall;
1007 return None;
1008}
1009
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001010SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1011 const CCValAssign &VA,
1012 MachineFrameInfo *MFI,
1013 SDOperand Root, unsigned i) {
1014 // Create the nodes corresponding to a load from this parameter slot.
1015 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1016 VA.getLocMemOffset());
1017 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1018
1019 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
1020
1021 if (Flags & ISD::ParamFlags::ByVal)
1022 return FIN;
1023 else
1024 return DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0);
1025}
1026
Gordon Henriksen18ace102008-01-05 16:56:59 +00001027SDOperand
1028X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001030 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1031
1032 const Function* Fn = MF.getFunction();
1033 if (Fn->hasExternalLinkage() &&
1034 Subtarget->isTargetCygMing() &&
1035 Fn->getName() == "main")
1036 FuncInfo->setForceFramePointer(true);
1037
1038 // Decorate the function name.
1039 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1040
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 MachineFrameInfo *MFI = MF.getFrameInfo();
1042 SDOperand Root = Op.getOperand(0);
1043 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001044 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001045 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001046
1047 assert(!(isVarArg && CC == CallingConv::Fast) &&
1048 "Var args not supported with calling convention fastcc");
1049
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 // Assign locations to all of the incoming arguments.
1051 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001052 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001053 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001054
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 SmallVector<SDOperand, 8> ArgValues;
1056 unsigned LastVal = ~0U;
1057 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1058 CCValAssign &VA = ArgLocs[i];
1059 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1060 // places.
1061 assert(VA.getValNo() != LastVal &&
1062 "Don't support value assigned to multiple locs yet");
1063 LastVal = VA.getValNo();
1064
1065 if (VA.isRegLoc()) {
1066 MVT::ValueType RegVT = VA.getLocVT();
1067 TargetRegisterClass *RC;
1068 if (RegVT == MVT::i32)
1069 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001070 else if (Is64Bit && RegVT == MVT::i64)
1071 RC = X86::GR64RegisterClass;
1072 else if (Is64Bit && RegVT == MVT::f32)
1073 RC = X86::FR32RegisterClass;
1074 else if (Is64Bit && RegVT == MVT::f64)
1075 RC = X86::FR64RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 else {
1077 assert(MVT::isVector(RegVT));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001078 if (Is64Bit && MVT::getSizeInBits(RegVT) == 64) {
1079 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1080 RegVT = MVT::i64;
1081 } else
1082 RC = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001084
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1086 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
1087
1088 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1089 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1090 // right size.
1091 if (VA.getLocInfo() == CCValAssign::SExt)
1092 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1093 DAG.getValueType(VA.getValVT()));
1094 else if (VA.getLocInfo() == CCValAssign::ZExt)
1095 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1096 DAG.getValueType(VA.getValVT()));
1097
1098 if (VA.getLocInfo() != CCValAssign::Full)
1099 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1100
Gordon Henriksen18ace102008-01-05 16:56:59 +00001101 // Handle MMX values passed in GPRs.
1102 if (Is64Bit && RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1103 MVT::getSizeInBits(RegVT) == 64)
1104 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1105
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 ArgValues.push_back(ArgValue);
1107 } else {
1108 assert(VA.isMemLoc());
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001109 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 }
1111 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001112
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001114 // align stack specially for tail calls
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001115 if (CC == CallingConv::Fast)
1116 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117
1118 // If the function takes variable number of arguments, make a frame index for
1119 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001120 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001121 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1122 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1123 }
1124 if (Is64Bit) {
1125 static const unsigned GPR64ArgRegs[] = {
1126 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1127 };
1128 static const unsigned XMMArgRegs[] = {
1129 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1130 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1131 };
1132
1133 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1134 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1135
1136 // For X86-64, if there are vararg parameters that are passed via
1137 // registers, then we must store them to their spots on the stack so they
1138 // may be loaded by deferencing the result of va_next.
1139 VarArgsGPOffset = NumIntRegs * 8;
1140 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1141 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1142
1143 // Store the integer parameter registers.
1144 SmallVector<SDOperand, 8> MemOps;
1145 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1146 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1147 DAG.getConstant(VarArgsGPOffset,
1148 getPointerTy()));
1149 for (; NumIntRegs != 6; ++NumIntRegs) {
1150 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1151 X86::GR64RegisterClass);
1152 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1153 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1154 MemOps.push_back(Store);
1155 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1156 DAG.getConstant(8, getPointerTy()));
1157 }
1158
1159 // Now store the XMM (fp + vector) parameter registers.
1160 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1161 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1162 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1163 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1164 X86::VR128RegisterClass);
1165 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1166 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1167 MemOps.push_back(Store);
1168 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1169 DAG.getConstant(16, getPointerTy()));
1170 }
1171 if (!MemOps.empty())
1172 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1173 &MemOps[0], MemOps.size());
1174 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001175 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001176
1177 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1178 // arguments and the arguments after the retaddr has been pushed are
1179 // aligned.
1180 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1181 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1182 (StackSize & 7) == 0)
1183 StackSize += 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001185 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001186
Gordon Henriksen18ace102008-01-05 16:56:59 +00001187 // Some CCs need callee pop.
1188 if (IsCalleePop(Op)) {
1189 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 BytesCallerReserves = 0;
1191 } else {
1192 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001194 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 BytesCallerReserves = StackSize;
1197 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001198
Gordon Henriksen18ace102008-01-05 16:56:59 +00001199 if (!Is64Bit) {
1200 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1201 if (CC == CallingConv::X86_FastCall)
1202 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1203 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204
Anton Korobeynikove844e472007-08-15 17:12:32 +00001205 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206
1207 // Return the new list of results.
1208 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1209 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1210}
1211
Gordon Henriksen18ace102008-01-05 16:56:59 +00001212SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1213 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001215 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001217 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1218 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001220 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001221
1222 assert(!(isVarArg && CC == CallingConv::Fast) &&
1223 "Var args not supported with calling convention fastcc");
1224
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 // Analyze operands of the call, assigning locations to each operand.
1226 SmallVector<CCValAssign, 16> ArgLocs;
1227 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001228 CCInfo.AnalyzeCallOperands(Op.Val, CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229
1230 // Get a count of how many bytes are to be pushed on the stack.
1231 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001232 if (CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001233 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234
Gordon Henriksen18ace102008-01-05 16:56:59 +00001235 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1236 // arguments and the arguments after the retaddr has been pushed are aligned.
1237 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1238 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1239 (NumBytes & 7) == 0)
1240 NumBytes += 4;
1241
1242 int FPDiff = 0;
1243 if (IsTailCall) {
1244 // Lower arguments at fp - stackoffset + fpdiff.
1245 unsigned NumBytesCallerPushed =
1246 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1247 FPDiff = NumBytesCallerPushed - NumBytes;
1248
1249 // Set the delta of movement of the returnaddr stackslot.
1250 // But only set if delta is greater than previous delta.
1251 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1252 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1253 }
1254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1256
Gordon Henriksen18ace102008-01-05 16:56:59 +00001257 SDOperand RetAddrFrIdx, NewRetAddrFrIdx;
1258 if (IsTailCall) {
1259 // Adjust the Return address stack slot.
1260 if (FPDiff) {
1261 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1262 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1263 // Load the "old" Return address.
1264 RetAddrFrIdx =
1265 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
1266 // Calculate the new stack slot for the return address.
1267 int SlotSize = Is64Bit ? 8 : 4;
1268 int NewReturnAddrFI =
1269 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
1270 NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1271 Chain = SDOperand(RetAddrFrIdx.Val, 1);
1272 }
1273 }
1274
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1276 SmallVector<SDOperand, 8> MemOpChains;
1277
1278 SDOperand StackPtr;
1279
1280 // Walk the register/memloc assignments, inserting copies/loads.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001281 // For tail calls, lower arguments first to the stack slot where they would
1282 // normally - in case of a normal function call - be.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1284 CCValAssign &VA = ArgLocs[i];
1285 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1286
1287 // Promote the value if needed.
1288 switch (VA.getLocInfo()) {
1289 default: assert(0 && "Unknown loc info!");
1290 case CCValAssign::Full: break;
1291 case CCValAssign::SExt:
1292 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1293 break;
1294 case CCValAssign::ZExt:
1295 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1296 break;
1297 case CCValAssign::AExt:
1298 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1299 break;
1300 }
1301
1302 if (VA.isRegLoc()) {
1303 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1304 } else {
1305 assert(VA.isMemLoc());
1306 if (StackPtr.Val == 0)
1307 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola007b7142007-09-21 15:50:22 +00001308
1309 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1310 Arg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 }
1312 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313
1314 if (!MemOpChains.empty())
1315 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1316 &MemOpChains[0], MemOpChains.size());
1317
1318 // Build a sequence of copy-to-reg nodes chained together with token chain
1319 // and flag operands which copy the outgoing args into registers.
1320 SDOperand InFlag;
1321 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1322 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1323 InFlag);
1324 InFlag = Chain.getValue(1);
1325 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001326
1327 if (IsTailCall)
1328 InFlag = SDOperand(); // ??? Isn't this nuking the preceding loop's output?
1329
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001330 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1331 // GOT pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001332 // Does not work with tail call since ebx is not restored correctly by
1333 // tailcaller. TODO: at least for x86 - verify for x86-64
1334 if (!IsTailCall && !Is64Bit &&
1335 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 Subtarget->isPICStyleGOT()) {
1337 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1338 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1339 InFlag);
1340 InFlag = Chain.getValue(1);
1341 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001342
Gordon Henriksen18ace102008-01-05 16:56:59 +00001343 if (Is64Bit && isVarArg) {
1344 // From AMD64 ABI document:
1345 // For calls that may call functions that use varargs or stdargs
1346 // (prototype-less calls or calls to functions containing ellipsis (...) in
1347 // the declaration) %al is used as hidden argument to specify the number
1348 // of SSE registers used. The contents of %al do not need to match exactly
1349 // the number of registers, but must be an ubound on the number of SSE
1350 // registers used and is in the range 0 - 8 inclusive.
1351
1352 // Count the number of XMM registers allocated.
1353 static const unsigned XMMArgRegs[] = {
1354 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1355 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1356 };
1357 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1358
1359 Chain = DAG.getCopyToReg(Chain, X86::AL,
1360 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1361 InFlag = Chain.getValue(1);
1362 }
1363
1364 // Copy from stack slots to stack slot of a tail called function. This needs
1365 // to be done because if we would lower the arguments directly to their real
1366 // stack slot we might end up overwriting each other.
1367 // TODO: To make this more efficient (sometimes saving a store/load) we could
1368 // analyse the arguments and emit this store/load/store sequence only for
1369 // arguments which would be overwritten otherwise.
1370 if (IsTailCall) {
1371 SmallVector<SDOperand, 8> MemOpChains2;
1372 SDOperand PtrOff;
1373 SDOperand FIN;
1374 int FI = 0;
1375 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1376 CCValAssign &VA = ArgLocs[i];
1377 if (!VA.isRegLoc()) {
1378 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1379 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1380
1381 // Get source stack slot.
1382 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(),
1383 getPointerTy());
1384 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1385 // Create frame index.
1386 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1387 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1388 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1389 FIN = DAG.getFrameIndex(FI, MVT::i32);
1390 if (Flags & ISD::ParamFlags::ByVal) {
1391 // Copy relative to framepointer.
1392 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1393 ISD::ParamFlags::ByValAlignOffs);
1394
1395 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1396 ISD::ParamFlags::ByValSizeOffs;
1397
1398 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1399 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
1400 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i1);
1401
1402 MemOpChains2.push_back(DAG.getMemcpy(Chain, FIN, PtrOff, SizeNode,
1403 AlignNode,AlwaysInline));
1404 } else {
1405 SDOperand LoadedArg = DAG.getLoad(VA.getValVT(), Chain, PtrOff,
1406 NULL, 0);
1407 // Store relative to framepointer.
1408 MemOpChains2.push_back(DAG.getStore(Chain, LoadedArg, FIN, NULL, 0));
1409 }
1410 }
1411 }
1412
1413 if (!MemOpChains2.empty())
1414 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1415 &MemOpChains2[0], MemOpChains.size());
1416
1417 // Store the return address to the appropriate stack slot.
1418 if (FPDiff)
1419 Chain = DAG.getStore(Chain,RetAddrFrIdx, NewRetAddrFrIdx, NULL, 0);
1420 }
1421
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 // If the callee is a GlobalAddress node (quite common, every direct call is)
1423 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1424 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1425 // We should use extra load for direct calls to dllimported functions in
1426 // non-JIT mode.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001427 if ((IsTailCall || !Is64Bit ||
1428 getTargetMachine().getCodeModel() != CodeModel::Large)
1429 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1430 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001432 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001433 if (IsTailCall || !Is64Bit ||
1434 getTargetMachine().getCodeModel() != CodeModel::Large)
1435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1436 } else if (IsTailCall) {
1437 assert(Callee.getOpcode() == ISD::LOAD &&
1438 "Function destination must be loaded into virtual register");
1439 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1440
1441 Chain = DAG.getCopyToReg(Chain,
1442 DAG.getRegister(Opc, getPointerTy()) ,
1443 Callee,InFlag);
1444 Callee = DAG.getRegister(Opc, getPointerTy());
1445 // Add register as live out.
1446 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001447 }
1448
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 // Returns a chain & a flag for retval copy to use.
1450 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1451 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001452
1453 if (IsTailCall) {
1454 Ops.push_back(Chain);
1455 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1456 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1457 if (InFlag.Val)
1458 Ops.push_back(InFlag);
1459 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1460 InFlag = Chain.getValue(1);
1461
1462 // Returns a chain & a flag for retval copy to use.
1463 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1464 Ops.clear();
1465 }
1466
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 Ops.push_back(Chain);
1468 Ops.push_back(Callee);
1469
Gordon Henriksen18ace102008-01-05 16:56:59 +00001470 if (IsTailCall)
1471 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472
1473 // Add an implicit use GOT pointer in EBX.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001474 if (!IsTailCall && !Is64Bit &&
1475 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 Subtarget->isPICStyleGOT())
1477 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001478
Gordon Henriksen18ace102008-01-05 16:56:59 +00001479 // Add argument registers to the end of the list so that they are known live
1480 // into the call.
1481 if (IsTailCall)
1482 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1483 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1484 RegsToPass[i].second.getValueType()));
1485
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 if (InFlag.Val)
1487 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001488
Gordon Henriksen18ace102008-01-05 16:56:59 +00001489 if (IsTailCall) {
1490 assert(InFlag.Val &&
1491 "Flag must be set. Depend on flag being set in LowerRET");
1492 Chain = DAG.getNode(X86ISD::TAILCALL,
1493 Op.Val->getVTList(), &Ops[0], Ops.size());
1494
1495 return SDOperand(Chain.Val, Op.ResNo);
1496 }
1497
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001498 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 InFlag = Chain.getValue(1);
1500
1501 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001502 unsigned NumBytesForCalleeToPush;
1503 if (IsCalleePop(Op))
1504 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
1505 else if (!Is64Bit && CallIsStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 // If this is is a call to a struct-return function, the callee
1507 // pops the hidden struct pointer, so we have to push it back.
1508 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001509 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001510 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001511 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001512
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001513 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001514 Chain = DAG.getCALLSEQ_END(Chain,
1515 DAG.getConstant(NumBytes, getPointerTy()),
1516 DAG.getConstant(NumBytesForCalleeToPush,
1517 getPointerTy()),
1518 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 InFlag = Chain.getValue(1);
1520
1521 // Handle result values, copying them out of physregs into vregs that we
1522 // return.
1523 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1524}
1525
1526
1527//===----------------------------------------------------------------------===//
1528// FastCall Calling Convention implementation
1529//===----------------------------------------------------------------------===//
1530//
1531// The X86 'fastcall' calling convention passes up to two integer arguments in
1532// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1533// and requires that the callee pop its arguments off the stack (allowing proper
1534// tail calls), and has the same return value conventions as C calling convs.
1535//
1536// This calling convention always arranges for the callee pop value to be 8n+4
1537// bytes, which is needed for tail recursion elimination and stack alignment
1538// reasons.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001539
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540SDOperand
Rafael Espindoladdb88da2007-08-31 15:06:30 +00001541X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1542 const SDOperand &StackPtr,
1543 const CCValAssign &VA,
1544 SDOperand Chain,
1545 SDOperand Arg) {
1546 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1547 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1548 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1549 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1550 if (Flags & ISD::ParamFlags::ByVal) {
1551 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1552 ISD::ParamFlags::ByValAlignOffs);
1553
Rafael Espindoladdb88da2007-08-31 15:06:30 +00001554 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1555 ISD::ParamFlags::ByValSizeOffs;
1556
1557 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1558 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00001559 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i32);
Rafael Espindoladdb88da2007-08-31 15:06:30 +00001560
Rafael Espindola80825902007-10-19 10:41:11 +00001561 return DAG.getMemcpy(Chain, PtrOff, Arg, SizeNode, AlignNode,
1562 AlwaysInline);
Rafael Espindoladdb88da2007-08-31 15:06:30 +00001563 } else {
1564 return DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1565 }
1566}
1567
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001568//===----------------------------------------------------------------------===//
1569// Fast Calling Convention (tail call) implementation
1570//===----------------------------------------------------------------------===//
1571
1572// Like std call, callee cleans arguments, convention except that ECX is
1573// reserved for storing the tail called function address. Only 2 registers are
1574// free for argument passing (inreg). Tail call optimization is performed
1575// provided:
1576// * tailcallopt is enabled
1577// * caller/callee are fastcc
1578// * elf/pic is disabled OR
1579// * elf/pic enabled + callee is in module + callee has
1580// visibility protected or hidden
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001581// To keep the stack aligned according to platform abi the function
1582// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1583// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001584// If a tail called function callee has more arguments than the caller the
1585// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001586// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001587// original REtADDR, but before the saved framepointer or the spilled registers
1588// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1589// stack layout:
1590// arg1
1591// arg2
1592// RETADDR
1593// [ new RETADDR
1594// move area ]
1595// (possible EBP)
1596// ESI
1597// EDI
1598// local1 ..
1599
1600/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1601/// for a 16 byte align requirement.
1602unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1603 SelectionDAG& DAG) {
1604 if (PerformTailCallOpt) {
1605 MachineFunction &MF = DAG.getMachineFunction();
1606 const TargetMachine &TM = MF.getTarget();
1607 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1608 unsigned StackAlignment = TFI.getStackAlignment();
1609 uint64_t AlignMask = StackAlignment - 1;
1610 int64_t Offset = StackSize;
1611 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1612 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1613 // Number smaller than 12 so just add the difference.
1614 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1615 } else {
1616 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1617 Offset = ((~AlignMask) & Offset) + StackAlignment +
1618 (StackAlignment-SlotSize);
1619 }
1620 StackSize = Offset;
1621 }
1622 return StackSize;
1623}
1624
1625/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001626/// following the call is a return. A function is eligible if caller/callee
1627/// calling conventions match, currently only fastcc supports tail calls, and
1628/// the function CALL is immediatly followed by a RET.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001629bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1630 SDOperand Ret,
1631 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001632 if (!PerformTailCallOpt)
1633 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001634
1635 // Check whether CALL node immediatly preceeds the RET node and whether the
1636 // return uses the result of the node or is a void return.
Evan Chenge7a87392007-11-02 01:26:22 +00001637 unsigned NumOps = Ret.getNumOperands();
1638 if ((NumOps == 1 &&
1639 (Ret.getOperand(0) == SDOperand(Call.Val,1) ||
1640 Ret.getOperand(0) == SDOperand(Call.Val,0))) ||
Evan Cheng26c0e982007-11-02 17:45:40 +00001641 (NumOps > 1 &&
Evan Chenge7a87392007-11-02 01:26:22 +00001642 Ret.getOperand(0) == SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1643 Ret.getOperand(1) == SDOperand(Call.Val,0))) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001644 MachineFunction &MF = DAG.getMachineFunction();
1645 unsigned CallerCC = MF.getFunction()->getCallingConv();
1646 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1647 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1648 SDOperand Callee = Call.getOperand(4);
1649 // On elf/pic %ebx needs to be livein.
Evan Chenge7a87392007-11-02 01:26:22 +00001650 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
1651 !Subtarget->isPICStyleGOT())
1652 return true;
1653
1654 // Can only do local tail calls with PIC.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001655 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1656 return G->getGlobal()->hasHiddenVisibility()
1657 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001658 }
1659 }
Evan Chenge7a87392007-11-02 01:26:22 +00001660
1661 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001662}
1663
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664//===----------------------------------------------------------------------===//
1665// Other Lowering Hooks
1666//===----------------------------------------------------------------------===//
1667
1668
1669SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001670 MachineFunction &MF = DAG.getMachineFunction();
1671 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1672 int ReturnAddrIndex = FuncInfo->getRAIndex();
1673
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 if (ReturnAddrIndex == 0) {
1675 // Set up a frame object for the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 if (Subtarget->is64Bit())
1677 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1678 else
1679 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001680
1681 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 }
1683
1684 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1685}
1686
1687
1688
1689/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1690/// specific condition code. It returns a false if it cannot do a direct
1691/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1692/// needed.
1693static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1694 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1695 SelectionDAG &DAG) {
1696 X86CC = X86::COND_INVALID;
1697 if (!isFP) {
1698 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1699 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1700 // X > -1 -> X == 0, jump !sign.
1701 RHS = DAG.getConstant(0, RHS.getValueType());
1702 X86CC = X86::COND_NS;
1703 return true;
1704 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1705 // X < 0 -> X == 0, jump on sign.
1706 X86CC = X86::COND_S;
1707 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001708 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1709 // X < 1 -> X <= 0
1710 RHS = DAG.getConstant(0, RHS.getValueType());
1711 X86CC = X86::COND_LE;
1712 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 }
1714 }
1715
1716 switch (SetCCOpcode) {
1717 default: break;
1718 case ISD::SETEQ: X86CC = X86::COND_E; break;
1719 case ISD::SETGT: X86CC = X86::COND_G; break;
1720 case ISD::SETGE: X86CC = X86::COND_GE; break;
1721 case ISD::SETLT: X86CC = X86::COND_L; break;
1722 case ISD::SETLE: X86CC = X86::COND_LE; break;
1723 case ISD::SETNE: X86CC = X86::COND_NE; break;
1724 case ISD::SETULT: X86CC = X86::COND_B; break;
1725 case ISD::SETUGT: X86CC = X86::COND_A; break;
1726 case ISD::SETULE: X86CC = X86::COND_BE; break;
1727 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1728 }
1729 } else {
1730 // On a floating point condition, the flags are set as follows:
1731 // ZF PF CF op
1732 // 0 | 0 | 0 | X > Y
1733 // 0 | 0 | 1 | X < Y
1734 // 1 | 0 | 0 | X == Y
1735 // 1 | 1 | 1 | unordered
1736 bool Flip = false;
1737 switch (SetCCOpcode) {
1738 default: break;
1739 case ISD::SETUEQ:
1740 case ISD::SETEQ: X86CC = X86::COND_E; break;
1741 case ISD::SETOLT: Flip = true; // Fallthrough
1742 case ISD::SETOGT:
1743 case ISD::SETGT: X86CC = X86::COND_A; break;
1744 case ISD::SETOLE: Flip = true; // Fallthrough
1745 case ISD::SETOGE:
1746 case ISD::SETGE: X86CC = X86::COND_AE; break;
1747 case ISD::SETUGT: Flip = true; // Fallthrough
1748 case ISD::SETULT:
1749 case ISD::SETLT: X86CC = X86::COND_B; break;
1750 case ISD::SETUGE: Flip = true; // Fallthrough
1751 case ISD::SETULE:
1752 case ISD::SETLE: X86CC = X86::COND_BE; break;
1753 case ISD::SETONE:
1754 case ISD::SETNE: X86CC = X86::COND_NE; break;
1755 case ISD::SETUO: X86CC = X86::COND_P; break;
1756 case ISD::SETO: X86CC = X86::COND_NP; break;
1757 }
1758 if (Flip)
1759 std::swap(LHS, RHS);
1760 }
1761
1762 return X86CC != X86::COND_INVALID;
1763}
1764
1765/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1766/// code. Current x86 isa includes the following FP cmov instructions:
1767/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
1768static bool hasFPCMov(unsigned X86CC) {
1769 switch (X86CC) {
1770 default:
1771 return false;
1772 case X86::COND_B:
1773 case X86::COND_BE:
1774 case X86::COND_E:
1775 case X86::COND_P:
1776 case X86::COND_A:
1777 case X86::COND_AE:
1778 case X86::COND_NE:
1779 case X86::COND_NP:
1780 return true;
1781 }
1782}
1783
1784/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
1785/// true if Op is undef or if its value falls within the specified range (L, H].
1786static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1787 if (Op.getOpcode() == ISD::UNDEF)
1788 return true;
1789
1790 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
1791 return (Val >= Low && Val < Hi);
1792}
1793
1794/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1795/// true if Op is undef or if its value equal to the specified value.
1796static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1797 if (Op.getOpcode() == ISD::UNDEF)
1798 return true;
1799 return cast<ConstantSDNode>(Op)->getValue() == Val;
1800}
1801
1802/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1803/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1804bool X86::isPSHUFDMask(SDNode *N) {
1805 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1806
Dan Gohman7dc19012007-08-02 21:17:01 +00001807 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001808 return false;
1809
1810 // Check if the value doesn't reference the second vector.
1811 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1812 SDOperand Arg = N->getOperand(i);
1813 if (Arg.getOpcode() == ISD::UNDEF) continue;
1814 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00001815 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816 return false;
1817 }
1818
1819 return true;
1820}
1821
1822/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
1823/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
1824bool X86::isPSHUFHWMask(SDNode *N) {
1825 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1826
1827 if (N->getNumOperands() != 8)
1828 return false;
1829
1830 // Lower quadword copied in order.
1831 for (unsigned i = 0; i != 4; ++i) {
1832 SDOperand Arg = N->getOperand(i);
1833 if (Arg.getOpcode() == ISD::UNDEF) continue;
1834 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1835 if (cast<ConstantSDNode>(Arg)->getValue() != i)
1836 return false;
1837 }
1838
1839 // Upper quadword shuffled.
1840 for (unsigned i = 4; i != 8; ++i) {
1841 SDOperand Arg = N->getOperand(i);
1842 if (Arg.getOpcode() == ISD::UNDEF) continue;
1843 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1844 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1845 if (Val < 4 || Val > 7)
1846 return false;
1847 }
1848
1849 return true;
1850}
1851
1852/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
1853/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
1854bool X86::isPSHUFLWMask(SDNode *N) {
1855 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1856
1857 if (N->getNumOperands() != 8)
1858 return false;
1859
1860 // Upper quadword copied in order.
1861 for (unsigned i = 4; i != 8; ++i)
1862 if (!isUndefOrEqual(N->getOperand(i), i))
1863 return false;
1864
1865 // Lower quadword shuffled.
1866 for (unsigned i = 0; i != 4; ++i)
1867 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
1868 return false;
1869
1870 return true;
1871}
1872
1873/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1874/// specifies a shuffle of elements that is suitable for input to SHUFP*.
1875static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
1876 if (NumElems != 2 && NumElems != 4) return false;
1877
1878 unsigned Half = NumElems / 2;
1879 for (unsigned i = 0; i < Half; ++i)
1880 if (!isUndefOrInRange(Elems[i], 0, NumElems))
1881 return false;
1882 for (unsigned i = Half; i < NumElems; ++i)
1883 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
1884 return false;
1885
1886 return true;
1887}
1888
1889bool X86::isSHUFPMask(SDNode *N) {
1890 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1891 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
1892}
1893
1894/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
1895/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1896/// half elements to come from vector 1 (which would equal the dest.) and
1897/// the upper half to come from vector 2.
1898static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1899 if (NumOps != 2 && NumOps != 4) return false;
1900
1901 unsigned Half = NumOps / 2;
1902 for (unsigned i = 0; i < Half; ++i)
1903 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
1904 return false;
1905 for (unsigned i = Half; i < NumOps; ++i)
1906 if (!isUndefOrInRange(Ops[i], 0, NumOps))
1907 return false;
1908 return true;
1909}
1910
1911static bool isCommutedSHUFP(SDNode *N) {
1912 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1913 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
1914}
1915
1916/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1917/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1918bool X86::isMOVHLPSMask(SDNode *N) {
1919 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1920
1921 if (N->getNumOperands() != 4)
1922 return false;
1923
1924 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
1925 return isUndefOrEqual(N->getOperand(0), 6) &&
1926 isUndefOrEqual(N->getOperand(1), 7) &&
1927 isUndefOrEqual(N->getOperand(2), 2) &&
1928 isUndefOrEqual(N->getOperand(3), 3);
1929}
1930
1931/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1932/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1933/// <2, 3, 2, 3>
1934bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1935 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1936
1937 if (N->getNumOperands() != 4)
1938 return false;
1939
1940 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1941 return isUndefOrEqual(N->getOperand(0), 2) &&
1942 isUndefOrEqual(N->getOperand(1), 3) &&
1943 isUndefOrEqual(N->getOperand(2), 2) &&
1944 isUndefOrEqual(N->getOperand(3), 3);
1945}
1946
1947/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1948/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1949bool X86::isMOVLPMask(SDNode *N) {
1950 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1951
1952 unsigned NumElems = N->getNumOperands();
1953 if (NumElems != 2 && NumElems != 4)
1954 return false;
1955
1956 for (unsigned i = 0; i < NumElems/2; ++i)
1957 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1958 return false;
1959
1960 for (unsigned i = NumElems/2; i < NumElems; ++i)
1961 if (!isUndefOrEqual(N->getOperand(i), i))
1962 return false;
1963
1964 return true;
1965}
1966
1967/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
1968/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1969/// and MOVLHPS.
1970bool X86::isMOVHPMask(SDNode *N) {
1971 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1972
1973 unsigned NumElems = N->getNumOperands();
1974 if (NumElems != 2 && NumElems != 4)
1975 return false;
1976
1977 for (unsigned i = 0; i < NumElems/2; ++i)
1978 if (!isUndefOrEqual(N->getOperand(i), i))
1979 return false;
1980
1981 for (unsigned i = 0; i < NumElems/2; ++i) {
1982 SDOperand Arg = N->getOperand(i + NumElems/2);
1983 if (!isUndefOrEqual(Arg, i + NumElems))
1984 return false;
1985 }
1986
1987 return true;
1988}
1989
1990/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1991/// specifies a shuffle of elements that is suitable for input to UNPCKL.
1992bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1993 bool V2IsSplat = false) {
1994 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
1995 return false;
1996
1997 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1998 SDOperand BitI = Elts[i];
1999 SDOperand BitI1 = Elts[i+1];
2000 if (!isUndefOrEqual(BitI, j))
2001 return false;
2002 if (V2IsSplat) {
2003 if (isUndefOrEqual(BitI1, NumElts))
2004 return false;
2005 } else {
2006 if (!isUndefOrEqual(BitI1, j + NumElts))
2007 return false;
2008 }
2009 }
2010
2011 return true;
2012}
2013
2014bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2015 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2016 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2017}
2018
2019/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2020/// specifies a shuffle of elements that is suitable for input to UNPCKH.
2021bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2022 bool V2IsSplat = false) {
2023 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2024 return false;
2025
2026 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2027 SDOperand BitI = Elts[i];
2028 SDOperand BitI1 = Elts[i+1];
2029 if (!isUndefOrEqual(BitI, j + NumElts/2))
2030 return false;
2031 if (V2IsSplat) {
2032 if (isUndefOrEqual(BitI1, NumElts))
2033 return false;
2034 } else {
2035 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2036 return false;
2037 }
2038 }
2039
2040 return true;
2041}
2042
2043bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2044 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2045 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2046}
2047
2048/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2049/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2050/// <0, 0, 1, 1>
2051bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2052 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2053
2054 unsigned NumElems = N->getNumOperands();
2055 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2056 return false;
2057
2058 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2059 SDOperand BitI = N->getOperand(i);
2060 SDOperand BitI1 = N->getOperand(i+1);
2061
2062 if (!isUndefOrEqual(BitI, j))
2063 return false;
2064 if (!isUndefOrEqual(BitI1, j))
2065 return false;
2066 }
2067
2068 return true;
2069}
2070
2071/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2072/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2073/// <2, 2, 3, 3>
2074bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2075 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2076
2077 unsigned NumElems = N->getNumOperands();
2078 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2079 return false;
2080
2081 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2082 SDOperand BitI = N->getOperand(i);
2083 SDOperand BitI1 = N->getOperand(i + 1);
2084
2085 if (!isUndefOrEqual(BitI, j))
2086 return false;
2087 if (!isUndefOrEqual(BitI1, j))
2088 return false;
2089 }
2090
2091 return true;
2092}
2093
2094/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2095/// specifies a shuffle of elements that is suitable for input to MOVSS,
2096/// MOVSD, and MOVD, i.e. setting the lowest element.
2097static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002098 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 return false;
2100
2101 if (!isUndefOrEqual(Elts[0], NumElts))
2102 return false;
2103
2104 for (unsigned i = 1; i < NumElts; ++i) {
2105 if (!isUndefOrEqual(Elts[i], i))
2106 return false;
2107 }
2108
2109 return true;
2110}
2111
2112bool X86::isMOVLMask(SDNode *N) {
2113 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2114 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2115}
2116
2117/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2118/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2119/// element of vector 2 and the other elements to come from vector 1 in order.
2120static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2121 bool V2IsSplat = false,
2122 bool V2IsUndef = false) {
2123 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2124 return false;
2125
2126 if (!isUndefOrEqual(Ops[0], 0))
2127 return false;
2128
2129 for (unsigned i = 1; i < NumOps; ++i) {
2130 SDOperand Arg = Ops[i];
2131 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2132 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2133 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2134 return false;
2135 }
2136
2137 return true;
2138}
2139
2140static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2141 bool V2IsUndef = false) {
2142 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2143 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2144 V2IsSplat, V2IsUndef);
2145}
2146
2147/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2148/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2149bool X86::isMOVSHDUPMask(SDNode *N) {
2150 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2151
2152 if (N->getNumOperands() != 4)
2153 return false;
2154
2155 // Expect 1, 1, 3, 3
2156 for (unsigned i = 0; i < 2; ++i) {
2157 SDOperand Arg = N->getOperand(i);
2158 if (Arg.getOpcode() == ISD::UNDEF) continue;
2159 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2160 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2161 if (Val != 1) return false;
2162 }
2163
2164 bool HasHi = false;
2165 for (unsigned i = 2; i < 4; ++i) {
2166 SDOperand Arg = N->getOperand(i);
2167 if (Arg.getOpcode() == ISD::UNDEF) continue;
2168 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2169 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2170 if (Val != 3) return false;
2171 HasHi = true;
2172 }
2173
2174 // Don't use movshdup if it can be done with a shufps.
2175 return HasHi;
2176}
2177
2178/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2179/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2180bool X86::isMOVSLDUPMask(SDNode *N) {
2181 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2182
2183 if (N->getNumOperands() != 4)
2184 return false;
2185
2186 // Expect 0, 0, 2, 2
2187 for (unsigned i = 0; i < 2; ++i) {
2188 SDOperand Arg = N->getOperand(i);
2189 if (Arg.getOpcode() == ISD::UNDEF) continue;
2190 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2191 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2192 if (Val != 0) return false;
2193 }
2194
2195 bool HasHi = false;
2196 for (unsigned i = 2; i < 4; ++i) {
2197 SDOperand Arg = N->getOperand(i);
2198 if (Arg.getOpcode() == ISD::UNDEF) continue;
2199 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2200 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2201 if (Val != 2) return false;
2202 HasHi = true;
2203 }
2204
2205 // Don't use movshdup if it can be done with a shufps.
2206 return HasHi;
2207}
2208
2209/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2210/// specifies a identity operation on the LHS or RHS.
2211static bool isIdentityMask(SDNode *N, bool RHS = false) {
2212 unsigned NumElems = N->getNumOperands();
2213 for (unsigned i = 0; i < NumElems; ++i)
2214 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2215 return false;
2216 return true;
2217}
2218
2219/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2220/// a splat of a single element.
2221static bool isSplatMask(SDNode *N) {
2222 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2223
2224 // This is a splat operation if each element of the permute is the same, and
2225 // if the value doesn't reference the second vector.
2226 unsigned NumElems = N->getNumOperands();
2227 SDOperand ElementBase;
2228 unsigned i = 0;
2229 for (; i != NumElems; ++i) {
2230 SDOperand Elt = N->getOperand(i);
2231 if (isa<ConstantSDNode>(Elt)) {
2232 ElementBase = Elt;
2233 break;
2234 }
2235 }
2236
2237 if (!ElementBase.Val)
2238 return false;
2239
2240 for (; i != NumElems; ++i) {
2241 SDOperand Arg = N->getOperand(i);
2242 if (Arg.getOpcode() == ISD::UNDEF) continue;
2243 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2244 if (Arg != ElementBase) return false;
2245 }
2246
2247 // Make sure it is a splat of the first vector operand.
2248 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2249}
2250
2251/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2252/// a splat of a single element and it's a 2 or 4 element mask.
2253bool X86::isSplatMask(SDNode *N) {
2254 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2255
2256 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2257 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2258 return false;
2259 return ::isSplatMask(N);
2260}
2261
2262/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2263/// specifies a splat of zero element.
2264bool X86::isSplatLoMask(SDNode *N) {
2265 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2266
2267 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2268 if (!isUndefOrEqual(N->getOperand(i), 0))
2269 return false;
2270 return true;
2271}
2272
2273/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2274/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2275/// instructions.
2276unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2277 unsigned NumOperands = N->getNumOperands();
2278 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2279 unsigned Mask = 0;
2280 for (unsigned i = 0; i < NumOperands; ++i) {
2281 unsigned Val = 0;
2282 SDOperand Arg = N->getOperand(NumOperands-i-1);
2283 if (Arg.getOpcode() != ISD::UNDEF)
2284 Val = cast<ConstantSDNode>(Arg)->getValue();
2285 if (Val >= NumOperands) Val -= NumOperands;
2286 Mask |= Val;
2287 if (i != NumOperands - 1)
2288 Mask <<= Shift;
2289 }
2290
2291 return Mask;
2292}
2293
2294/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2295/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2296/// instructions.
2297unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2298 unsigned Mask = 0;
2299 // 8 nodes, but we only care about the last 4.
2300 for (unsigned i = 7; i >= 4; --i) {
2301 unsigned Val = 0;
2302 SDOperand Arg = N->getOperand(i);
2303 if (Arg.getOpcode() != ISD::UNDEF)
2304 Val = cast<ConstantSDNode>(Arg)->getValue();
2305 Mask |= (Val - 4);
2306 if (i != 4)
2307 Mask <<= 2;
2308 }
2309
2310 return Mask;
2311}
2312
2313/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2314/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2315/// instructions.
2316unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2317 unsigned Mask = 0;
2318 // 8 nodes, but we only care about the first 4.
2319 for (int i = 3; i >= 0; --i) {
2320 unsigned Val = 0;
2321 SDOperand Arg = N->getOperand(i);
2322 if (Arg.getOpcode() != ISD::UNDEF)
2323 Val = cast<ConstantSDNode>(Arg)->getValue();
2324 Mask |= Val;
2325 if (i != 0)
2326 Mask <<= 2;
2327 }
2328
2329 return Mask;
2330}
2331
2332/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2333/// specifies a 8 element shuffle that can be broken into a pair of
2334/// PSHUFHW and PSHUFLW.
2335static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2336 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2337
2338 if (N->getNumOperands() != 8)
2339 return false;
2340
2341 // Lower quadword shuffled.
2342 for (unsigned i = 0; i != 4; ++i) {
2343 SDOperand Arg = N->getOperand(i);
2344 if (Arg.getOpcode() == ISD::UNDEF) continue;
2345 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2346 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002347 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348 return false;
2349 }
2350
2351 // Upper quadword shuffled.
2352 for (unsigned i = 4; i != 8; ++i) {
2353 SDOperand Arg = N->getOperand(i);
2354 if (Arg.getOpcode() == ISD::UNDEF) continue;
2355 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2356 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2357 if (Val < 4 || Val > 7)
2358 return false;
2359 }
2360
2361 return true;
2362}
2363
Chris Lattnere6aa3862007-11-25 00:24:49 +00002364/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365/// values in ther permute mask.
2366static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2367 SDOperand &V2, SDOperand &Mask,
2368 SelectionDAG &DAG) {
2369 MVT::ValueType VT = Op.getValueType();
2370 MVT::ValueType MaskVT = Mask.getValueType();
2371 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
2372 unsigned NumElems = Mask.getNumOperands();
2373 SmallVector<SDOperand, 8> MaskVec;
2374
2375 for (unsigned i = 0; i != NumElems; ++i) {
2376 SDOperand Arg = Mask.getOperand(i);
2377 if (Arg.getOpcode() == ISD::UNDEF) {
2378 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2379 continue;
2380 }
2381 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2382 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2383 if (Val < NumElems)
2384 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2385 else
2386 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2387 }
2388
2389 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002390 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2392}
2393
Evan Chenga6769df2007-12-07 21:30:01 +00002394/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2395/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002396static
2397SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
2398 MVT::ValueType MaskVT = Mask.getValueType();
2399 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
2400 unsigned NumElems = Mask.getNumOperands();
2401 SmallVector<SDOperand, 8> MaskVec;
2402 for (unsigned i = 0; i != NumElems; ++i) {
2403 SDOperand Arg = Mask.getOperand(i);
2404 if (Arg.getOpcode() == ISD::UNDEF) {
2405 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2406 continue;
2407 }
2408 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2409 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2410 if (Val < NumElems)
2411 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2412 else
2413 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2414 }
2415 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2416}
2417
2418
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2420/// match movhlps. The lower half elements should come from upper half of
2421/// V1 (and in order), and the upper half elements should come from the upper
2422/// half of V2 (and in order).
2423static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2424 unsigned NumElems = Mask->getNumOperands();
2425 if (NumElems != 4)
2426 return false;
2427 for (unsigned i = 0, e = 2; i != e; ++i)
2428 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2429 return false;
2430 for (unsigned i = 2; i != 4; ++i)
2431 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2432 return false;
2433 return true;
2434}
2435
2436/// isScalarLoadToVector - Returns true if the node is a scalar load that
2437/// is promoted to a vector.
2438static inline bool isScalarLoadToVector(SDNode *N) {
2439 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2440 N = N->getOperand(0).Val;
2441 return ISD::isNON_EXTLoad(N);
2442 }
2443 return false;
2444}
2445
2446/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2447/// match movlp{s|d}. The lower half elements should come from lower half of
2448/// V1 (and in order), and the upper half elements should come from the upper
2449/// half of V2 (and in order). And since V1 will become the source of the
2450/// MOVLP, it must be either a vector load or a scalar load to vector.
2451static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2452 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2453 return false;
2454 // Is V2 is a vector load, don't do this transformation. We will try to use
2455 // load folding shufps op.
2456 if (ISD::isNON_EXTLoad(V2))
2457 return false;
2458
2459 unsigned NumElems = Mask->getNumOperands();
2460 if (NumElems != 2 && NumElems != 4)
2461 return false;
2462 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2463 if (!isUndefOrEqual(Mask->getOperand(i), i))
2464 return false;
2465 for (unsigned i = NumElems/2; i != NumElems; ++i)
2466 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2467 return false;
2468 return true;
2469}
2470
2471/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2472/// all the same.
2473static bool isSplatVector(SDNode *N) {
2474 if (N->getOpcode() != ISD::BUILD_VECTOR)
2475 return false;
2476
2477 SDOperand SplatValue = N->getOperand(0);
2478 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2479 if (N->getOperand(i) != SplatValue)
2480 return false;
2481 return true;
2482}
2483
2484/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2485/// to an undef.
2486static bool isUndefShuffle(SDNode *N) {
2487 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2488 return false;
2489
2490 SDOperand V1 = N->getOperand(0);
2491 SDOperand V2 = N->getOperand(1);
2492 SDOperand Mask = N->getOperand(2);
2493 unsigned NumElems = Mask.getNumOperands();
2494 for (unsigned i = 0; i != NumElems; ++i) {
2495 SDOperand Arg = Mask.getOperand(i);
2496 if (Arg.getOpcode() != ISD::UNDEF) {
2497 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2498 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2499 return false;
2500 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2501 return false;
2502 }
2503 }
2504 return true;
2505}
2506
2507/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2508/// constant +0.0.
2509static inline bool isZeroNode(SDOperand Elt) {
2510 return ((isa<ConstantSDNode>(Elt) &&
2511 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2512 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002513 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514}
2515
2516/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2517/// to an zero vector.
2518static bool isZeroShuffle(SDNode *N) {
2519 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2520 return false;
2521
2522 SDOperand V1 = N->getOperand(0);
2523 SDOperand V2 = N->getOperand(1);
2524 SDOperand Mask = N->getOperand(2);
2525 unsigned NumElems = Mask.getNumOperands();
2526 for (unsigned i = 0; i != NumElems; ++i) {
2527 SDOperand Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002528 if (Arg.getOpcode() == ISD::UNDEF)
2529 continue;
2530
2531 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2532 if (Idx < NumElems) {
2533 unsigned Opc = V1.Val->getOpcode();
2534 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2535 continue;
2536 if (Opc != ISD::BUILD_VECTOR ||
2537 !isZeroNode(V1.Val->getOperand(Idx)))
2538 return false;
2539 } else if (Idx >= NumElems) {
2540 unsigned Opc = V2.Val->getOpcode();
2541 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2542 continue;
2543 if (Opc != ISD::BUILD_VECTOR ||
2544 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2545 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 }
2547 }
2548 return true;
2549}
2550
2551/// getZeroVector - Returns a vector of specified type with all zero elements.
2552///
2553static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2554 assert(MVT::isVector(VT) && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002555
2556 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2557 // type. This ensures they get CSE'd.
2558 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
2559 SDOperand Vec;
2560 if (MVT::getSizeInBits(VT) == 64) // MMX
2561 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2562 else // SSE
2563 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2564 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002565}
2566
Chris Lattnere6aa3862007-11-25 00:24:49 +00002567/// getOnesVector - Returns a vector of specified type with all bits set.
2568///
2569static SDOperand getOnesVector(MVT::ValueType VT, SelectionDAG &DAG) {
2570 assert(MVT::isVector(VT) && "Expected a vector type");
2571
2572 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2573 // type. This ensures they get CSE'd.
2574 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2575 SDOperand Vec;
2576 if (MVT::getSizeInBits(VT) == 64) // MMX
2577 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2578 else // SSE
2579 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2580 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2581}
2582
2583
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002584/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2585/// that point to V2 points to its first element.
2586static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2587 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2588
2589 bool Changed = false;
2590 SmallVector<SDOperand, 8> MaskVec;
2591 unsigned NumElems = Mask.getNumOperands();
2592 for (unsigned i = 0; i != NumElems; ++i) {
2593 SDOperand Arg = Mask.getOperand(i);
2594 if (Arg.getOpcode() != ISD::UNDEF) {
2595 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2596 if (Val > NumElems) {
2597 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2598 Changed = true;
2599 }
2600 }
2601 MaskVec.push_back(Arg);
2602 }
2603
2604 if (Changed)
2605 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2606 &MaskVec[0], MaskVec.size());
2607 return Mask;
2608}
2609
2610/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2611/// operation of specified width.
2612static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
2613 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2614 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
2615
2616 SmallVector<SDOperand, 8> MaskVec;
2617 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2618 for (unsigned i = 1; i != NumElems; ++i)
2619 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2620 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2621}
2622
2623/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2624/// of specified width.
2625static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2626 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2627 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
2628 SmallVector<SDOperand, 8> MaskVec;
2629 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2630 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2631 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2632 }
2633 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2634}
2635
2636/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2637/// of specified width.
2638static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2639 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2640 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
2641 unsigned Half = NumElems/2;
2642 SmallVector<SDOperand, 8> MaskVec;
2643 for (unsigned i = 0; i != Half; ++i) {
2644 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2645 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2646 }
2647 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2648}
2649
2650/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2651///
2652static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2653 SDOperand V1 = Op.getOperand(0);
2654 SDOperand Mask = Op.getOperand(2);
2655 MVT::ValueType VT = Op.getValueType();
2656 unsigned NumElems = Mask.getNumOperands();
2657 Mask = getUnpacklMask(NumElems, DAG);
2658 while (NumElems != 4) {
2659 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2660 NumElems >>= 1;
2661 }
2662 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2663
Chris Lattnere6aa3862007-11-25 00:24:49 +00002664 Mask = getZeroVector(MVT::v4i32, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002665 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
2666 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
2667 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2668}
2669
2670/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002671/// vector of zero or undef vector. This produces a shuffle where the low
2672/// element of V2 is swizzled into the zero/undef vector, landing at element
2673/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002674static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
2675 unsigned NumElems, unsigned Idx,
2676 bool isZero, SelectionDAG &DAG) {
2677 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
2678 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2679 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002680 SmallVector<SDOperand, 16> MaskVec;
2681 for (unsigned i = 0; i != NumElems; ++i)
2682 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2683 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2684 else
2685 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002686 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2687 &MaskVec[0], MaskVec.size());
2688 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2689}
2690
2691/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2692///
2693static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2694 unsigned NumNonZero, unsigned NumZero,
2695 SelectionDAG &DAG, TargetLowering &TLI) {
2696 if (NumNonZero > 8)
2697 return SDOperand();
2698
2699 SDOperand V(0, 0);
2700 bool First = true;
2701 for (unsigned i = 0; i < 16; ++i) {
2702 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2703 if (ThisIsNonZero && First) {
2704 if (NumZero)
2705 V = getZeroVector(MVT::v8i16, DAG);
2706 else
2707 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2708 First = false;
2709 }
2710
2711 if ((i & 1) != 0) {
2712 SDOperand ThisElt(0, 0), LastElt(0, 0);
2713 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2714 if (LastIsNonZero) {
2715 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2716 }
2717 if (ThisIsNonZero) {
2718 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2719 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2720 ThisElt, DAG.getConstant(8, MVT::i8));
2721 if (LastIsNonZero)
2722 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2723 } else
2724 ThisElt = LastElt;
2725
2726 if (ThisElt.Val)
2727 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
2728 DAG.getConstant(i/2, TLI.getPointerTy()));
2729 }
2730 }
2731
2732 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2733}
2734
2735/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
2736///
2737static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2738 unsigned NumNonZero, unsigned NumZero,
2739 SelectionDAG &DAG, TargetLowering &TLI) {
2740 if (NumNonZero > 4)
2741 return SDOperand();
2742
2743 SDOperand V(0, 0);
2744 bool First = true;
2745 for (unsigned i = 0; i < 8; ++i) {
2746 bool isNonZero = (NonZeros & (1 << i)) != 0;
2747 if (isNonZero) {
2748 if (First) {
2749 if (NumZero)
2750 V = getZeroVector(MVT::v8i16, DAG);
2751 else
2752 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2753 First = false;
2754 }
2755 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
2756 DAG.getConstant(i, TLI.getPointerTy()));
2757 }
2758 }
2759
2760 return V;
2761}
2762
2763SDOperand
2764X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00002765 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
2766 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
2767 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
2768 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
2769 // eliminated on x86-32 hosts.
2770 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
2771 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772
Chris Lattnere6aa3862007-11-25 00:24:49 +00002773 if (ISD::isBuildVectorAllOnes(Op.Val))
2774 return getOnesVector(Op.getValueType(), DAG);
2775 return getZeroVector(Op.getValueType(), DAG);
2776 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002777
2778 MVT::ValueType VT = Op.getValueType();
2779 MVT::ValueType EVT = MVT::getVectorElementType(VT);
2780 unsigned EVTBits = MVT::getSizeInBits(EVT);
2781
2782 unsigned NumElems = Op.getNumOperands();
2783 unsigned NumZero = 0;
2784 unsigned NumNonZero = 0;
2785 unsigned NonZeros = 0;
Evan Chengc1073492007-12-12 06:45:40 +00002786 bool HasNonImms = false;
Evan Cheng75184a92007-12-11 01:46:18 +00002787 SmallSet<SDOperand, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002788 for (unsigned i = 0; i < NumElems; ++i) {
2789 SDOperand Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00002790 if (Elt.getOpcode() == ISD::UNDEF)
2791 continue;
2792 Values.insert(Elt);
2793 if (Elt.getOpcode() != ISD::Constant &&
2794 Elt.getOpcode() != ISD::ConstantFP)
2795 HasNonImms = true;
2796 if (isZeroNode(Elt))
2797 NumZero++;
2798 else {
2799 NonZeros |= (1 << i);
2800 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801 }
2802 }
2803
2804 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00002805 // All undef vector. Return an UNDEF. All zero vectors were handled above.
2806 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807 }
2808
2809 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2810 if (Values.size() == 1)
2811 return SDOperand();
2812
2813 // Special case for single non-zero element.
Evan Chengc1073492007-12-12 06:45:40 +00002814 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002815 unsigned Idx = CountTrailingZeros_32(NonZeros);
2816 SDOperand Item = Op.getOperand(Idx);
2817 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2818 if (Idx == 0)
2819 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2820 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2821 NumZero > 0, DAG);
Evan Chengc1073492007-12-12 06:45:40 +00002822 else if (!HasNonImms) // Otherwise, it's better to do a constpool load.
2823 return SDOperand();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002824
2825 if (EVTBits == 32) {
2826 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2827 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2828 DAG);
2829 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2830 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
2831 SmallVector<SDOperand, 8> MaskVec;
2832 for (unsigned i = 0; i < NumElems; i++)
2833 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
2834 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2835 &MaskVec[0], MaskVec.size());
2836 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2837 DAG.getNode(ISD::UNDEF, VT), Mask);
2838 }
2839 }
2840
Dan Gohman21463242007-07-24 22:55:08 +00002841 // A vector full of immediates; various special cases are already
2842 // handled, so this is best done with a single constant-pool load.
Evan Chengc1073492007-12-12 06:45:40 +00002843 if (!HasNonImms)
Dan Gohman21463242007-07-24 22:55:08 +00002844 return SDOperand();
2845
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002846 // Let legalizer expand 2-wide build_vectors.
2847 if (EVTBits == 64)
2848 return SDOperand();
2849
2850 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2851 if (EVTBits == 8 && NumElems == 16) {
2852 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2853 *this);
2854 if (V.Val) return V;
2855 }
2856
2857 if (EVTBits == 16 && NumElems == 8) {
2858 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2859 *this);
2860 if (V.Val) return V;
2861 }
2862
2863 // If element VT is == 32 bits, turn it into a number of shuffles.
2864 SmallVector<SDOperand, 8> V;
2865 V.resize(NumElems);
2866 if (NumElems == 4 && NumZero > 0) {
2867 for (unsigned i = 0; i < 4; ++i) {
2868 bool isZero = !(NonZeros & (1 << i));
2869 if (isZero)
2870 V[i] = getZeroVector(VT, DAG);
2871 else
2872 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2873 }
2874
2875 for (unsigned i = 0; i < 2; ++i) {
2876 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2877 default: break;
2878 case 0:
2879 V[i] = V[i*2]; // Must be a zero vector.
2880 break;
2881 case 1:
2882 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2883 getMOVLMask(NumElems, DAG));
2884 break;
2885 case 2:
2886 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2887 getMOVLMask(NumElems, DAG));
2888 break;
2889 case 3:
2890 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2891 getUnpacklMask(NumElems, DAG));
2892 break;
2893 }
2894 }
2895
2896 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
2897 // clears the upper bits.
2898 // FIXME: we can do the same for v4f32 case when we know both parts of
2899 // the lower half come from scalar_to_vector (loadf32). We should do
2900 // that in post legalizer dag combiner with target specific hooks.
2901 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
2902 return V[0];
2903 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2904 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
2905 SmallVector<SDOperand, 8> MaskVec;
2906 bool Reverse = (NonZeros & 0x3) == 2;
2907 for (unsigned i = 0; i < 2; ++i)
2908 if (Reverse)
2909 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2910 else
2911 MaskVec.push_back(DAG.getConstant(i, EVT));
2912 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2913 for (unsigned i = 0; i < 2; ++i)
2914 if (Reverse)
2915 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2916 else
2917 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
2918 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2919 &MaskVec[0], MaskVec.size());
2920 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2921 }
2922
2923 if (Values.size() > 2) {
2924 // Expand into a number of unpckl*.
2925 // e.g. for v4f32
2926 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2927 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2928 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2929 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2930 for (unsigned i = 0; i < NumElems; ++i)
2931 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2932 NumElems >>= 1;
2933 while (NumElems != 0) {
2934 for (unsigned i = 0; i < NumElems; ++i)
2935 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2936 UnpckMask);
2937 NumElems >>= 1;
2938 }
2939 return V[0];
2940 }
2941
2942 return SDOperand();
2943}
2944
Evan Chengfca29242007-12-07 08:07:39 +00002945static
2946SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
2947 SDOperand PermMask, SelectionDAG &DAG,
2948 TargetLowering &TLI) {
Evan Cheng75184a92007-12-11 01:46:18 +00002949 SDOperand NewV;
Evan Chengfca29242007-12-07 08:07:39 +00002950 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(8);
2951 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Evan Cheng75184a92007-12-11 01:46:18 +00002952 MVT::ValueType PtrVT = TLI.getPointerTy();
2953 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
2954 PermMask.Val->op_end());
2955
2956 // First record which half of which vector the low elements come from.
2957 SmallVector<unsigned, 4> LowQuad(4);
2958 for (unsigned i = 0; i < 4; ++i) {
2959 SDOperand Elt = MaskElts[i];
2960 if (Elt.getOpcode() == ISD::UNDEF)
2961 continue;
2962 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
2963 int QuadIdx = EltIdx / 4;
2964 ++LowQuad[QuadIdx];
2965 }
2966 int BestLowQuad = -1;
2967 unsigned MaxQuad = 1;
2968 for (unsigned i = 0; i < 4; ++i) {
2969 if (LowQuad[i] > MaxQuad) {
2970 BestLowQuad = i;
2971 MaxQuad = LowQuad[i];
2972 }
Evan Chengfca29242007-12-07 08:07:39 +00002973 }
2974
Evan Cheng75184a92007-12-11 01:46:18 +00002975 // Record which half of which vector the high elements come from.
2976 SmallVector<unsigned, 4> HighQuad(4);
2977 for (unsigned i = 4; i < 8; ++i) {
2978 SDOperand Elt = MaskElts[i];
2979 if (Elt.getOpcode() == ISD::UNDEF)
2980 continue;
2981 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
2982 int QuadIdx = EltIdx / 4;
2983 ++HighQuad[QuadIdx];
2984 }
2985 int BestHighQuad = -1;
2986 MaxQuad = 1;
2987 for (unsigned i = 0; i < 4; ++i) {
2988 if (HighQuad[i] > MaxQuad) {
2989 BestHighQuad = i;
2990 MaxQuad = HighQuad[i];
2991 }
2992 }
2993
2994 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
2995 if (BestLowQuad != -1 || BestHighQuad != -1) {
2996 // First sort the 4 chunks in order using shufpd.
2997 SmallVector<SDOperand, 8> MaskVec;
2998 if (BestLowQuad != -1)
2999 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3000 else
3001 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3002 if (BestHighQuad != -1)
3003 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3004 else
3005 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3006 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3007 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3008 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3009 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3010 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3011
3012 // Now sort high and low parts separately.
3013 BitVector InOrder(8);
3014 if (BestLowQuad != -1) {
3015 // Sort lower half in order using PSHUFLW.
3016 MaskVec.clear();
3017 bool AnyOutOrder = false;
3018 for (unsigned i = 0; i != 4; ++i) {
3019 SDOperand Elt = MaskElts[i];
3020 if (Elt.getOpcode() == ISD::UNDEF) {
3021 MaskVec.push_back(Elt);
3022 InOrder.set(i);
3023 } else {
3024 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3025 if (EltIdx != i)
3026 AnyOutOrder = true;
3027 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3028 // If this element is in the right place after this shuffle, then
3029 // remember it.
3030 if ((int)(EltIdx / 4) == BestLowQuad)
3031 InOrder.set(i);
3032 }
3033 }
3034 if (AnyOutOrder) {
3035 for (unsigned i = 4; i != 8; ++i)
3036 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3037 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3038 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3039 }
3040 }
3041
3042 if (BestHighQuad != -1) {
3043 // Sort high half in order using PSHUFHW if possible.
3044 MaskVec.clear();
3045 for (unsigned i = 0; i != 4; ++i)
3046 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3047 bool AnyOutOrder = false;
3048 for (unsigned i = 4; i != 8; ++i) {
3049 SDOperand Elt = MaskElts[i];
3050 if (Elt.getOpcode() == ISD::UNDEF) {
3051 MaskVec.push_back(Elt);
3052 InOrder.set(i);
3053 } else {
3054 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3055 if (EltIdx != i)
3056 AnyOutOrder = true;
3057 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3058 // If this element is in the right place after this shuffle, then
3059 // remember it.
3060 if ((int)(EltIdx / 4) == BestHighQuad)
3061 InOrder.set(i);
3062 }
3063 }
3064 if (AnyOutOrder) {
3065 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3066 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3067 }
3068 }
3069
3070 // The other elements are put in the right place using pextrw and pinsrw.
3071 for (unsigned i = 0; i != 8; ++i) {
3072 if (InOrder[i])
3073 continue;
3074 SDOperand Elt = MaskElts[i];
3075 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3076 if (EltIdx == i)
3077 continue;
3078 SDOperand ExtOp = (EltIdx < 8)
3079 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3080 DAG.getConstant(EltIdx, PtrVT))
3081 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3082 DAG.getConstant(EltIdx - 8, PtrVT));
3083 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3084 DAG.getConstant(i, PtrVT));
3085 }
3086 return NewV;
3087 }
3088
3089 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3090 ///as few as possible.
Evan Chengfca29242007-12-07 08:07:39 +00003091 // First, let's find out how many elements are already in the right order.
3092 unsigned V1InOrder = 0;
3093 unsigned V1FromV1 = 0;
3094 unsigned V2InOrder = 0;
3095 unsigned V2FromV2 = 0;
Evan Cheng75184a92007-12-11 01:46:18 +00003096 SmallVector<SDOperand, 8> V1Elts;
3097 SmallVector<SDOperand, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003098 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng75184a92007-12-11 01:46:18 +00003099 SDOperand Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003100 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003101 V1Elts.push_back(Elt);
3102 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003103 ++V1InOrder;
3104 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003105 continue;
3106 }
3107 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3108 if (EltIdx == i) {
3109 V1Elts.push_back(Elt);
3110 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3111 ++V1InOrder;
3112 } else if (EltIdx == i+8) {
3113 V1Elts.push_back(Elt);
3114 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3115 ++V2InOrder;
3116 } else if (EltIdx < 8) {
3117 V1Elts.push_back(Elt);
3118 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003119 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003120 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3121 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003122 }
3123 }
3124
3125 if (V2InOrder > V1InOrder) {
3126 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3127 std::swap(V1, V2);
3128 std::swap(V1Elts, V2Elts);
3129 std::swap(V1FromV1, V2FromV2);
3130 }
3131
Evan Cheng75184a92007-12-11 01:46:18 +00003132 if ((V1FromV1 + V1InOrder) != 8) {
3133 // Some elements are from V2.
3134 if (V1FromV1) {
3135 // If there are elements that are from V1 but out of place,
3136 // then first sort them in place
3137 SmallVector<SDOperand, 8> MaskVec;
3138 for (unsigned i = 0; i < 8; ++i) {
3139 SDOperand Elt = V1Elts[i];
3140 if (Elt.getOpcode() == ISD::UNDEF) {
3141 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3142 continue;
3143 }
3144 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3145 if (EltIdx >= 8)
3146 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3147 else
3148 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3149 }
3150 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3151 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003152 }
Evan Cheng75184a92007-12-11 01:46:18 +00003153
3154 NewV = V1;
3155 for (unsigned i = 0; i < 8; ++i) {
3156 SDOperand Elt = V1Elts[i];
3157 if (Elt.getOpcode() == ISD::UNDEF)
3158 continue;
3159 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3160 if (EltIdx < 8)
3161 continue;
3162 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3163 DAG.getConstant(EltIdx - 8, PtrVT));
3164 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3165 DAG.getConstant(i, PtrVT));
3166 }
3167 return NewV;
3168 } else {
3169 // All elements are from V1.
3170 NewV = V1;
3171 for (unsigned i = 0; i < 8; ++i) {
3172 SDOperand Elt = V1Elts[i];
3173 if (Elt.getOpcode() == ISD::UNDEF)
3174 continue;
3175 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3176 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3177 DAG.getConstant(EltIdx, PtrVT));
3178 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3179 DAG.getConstant(i, PtrVT));
3180 }
3181 return NewV;
3182 }
3183}
3184
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003185/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3186/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3187/// done when every pair / quad of shuffle mask elements point to elements in
3188/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003189/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3190static
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003191SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
3192 MVT::ValueType VT,
Evan Cheng75184a92007-12-11 01:46:18 +00003193 SDOperand PermMask, SelectionDAG &DAG,
3194 TargetLowering &TLI) {
3195 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003196 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
3197 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3198 MVT::ValueType NewVT = MaskVT;
3199 switch (VT) {
3200 case MVT::v4f32: NewVT = MVT::v2f64; break;
3201 case MVT::v4i32: NewVT = MVT::v2i64; break;
3202 case MVT::v8i16: NewVT = MVT::v4i32; break;
3203 case MVT::v16i8: NewVT = MVT::v4i32; break;
3204 default: assert(false && "Unexpected!");
3205 }
3206
3207 if (NewWidth == 2)
3208 if (MVT::isInteger(VT))
3209 NewVT = MVT::v2i64;
3210 else
3211 NewVT = MVT::v2f64;
3212 unsigned Scale = NumElems / NewWidth;
3213 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003214 for (unsigned i = 0; i < NumElems; i += Scale) {
3215 unsigned StartIdx = ~0U;
3216 for (unsigned j = 0; j < Scale; ++j) {
3217 SDOperand Elt = PermMask.getOperand(i+j);
3218 if (Elt.getOpcode() == ISD::UNDEF)
3219 continue;
3220 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3221 if (StartIdx == ~0U)
3222 StartIdx = EltIdx - (EltIdx % Scale);
3223 if (EltIdx != StartIdx + j)
3224 return SDOperand();
3225 }
3226 if (StartIdx == ~0U)
3227 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3228 else
3229 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Chengfca29242007-12-07 08:07:39 +00003230 }
3231
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003232 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3233 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3234 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3235 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3236 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003237}
3238
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239SDOperand
3240X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3241 SDOperand V1 = Op.getOperand(0);
3242 SDOperand V2 = Op.getOperand(1);
3243 SDOperand PermMask = Op.getOperand(2);
3244 MVT::ValueType VT = Op.getValueType();
3245 unsigned NumElems = PermMask.getNumOperands();
3246 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3247 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3248 bool V1IsSplat = false;
3249 bool V2IsSplat = false;
3250
3251 if (isUndefShuffle(Op.Val))
3252 return DAG.getNode(ISD::UNDEF, VT);
3253
3254 if (isZeroShuffle(Op.Val))
3255 return getZeroVector(VT, DAG);
3256
3257 if (isIdentityMask(PermMask.Val))
3258 return V1;
3259 else if (isIdentityMask(PermMask.Val, true))
3260 return V2;
3261
3262 if (isSplatMask(PermMask.Val)) {
3263 if (NumElems <= 4) return Op;
3264 // Promote it to a v4i32 splat.
3265 return PromoteSplat(Op, DAG);
3266 }
3267
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003268 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3269 // do it!
3270 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3271 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3272 if (NewOp.Val)
3273 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3274 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3275 // FIXME: Figure out a cleaner way to do this.
3276 // Try to make use of movq to zero out the top part.
3277 if (ISD::isBuildVectorAllZeros(V2.Val)) {
3278 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3279 if (NewOp.Val) {
3280 SDOperand NewV1 = NewOp.getOperand(0);
3281 SDOperand NewV2 = NewOp.getOperand(1);
3282 SDOperand NewMask = NewOp.getOperand(2);
3283 if (isCommutedMOVL(NewMask.Val, true, false)) {
3284 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
3285 NewOp = DAG.getNode(ISD::VECTOR_SHUFFLE, NewOp.getValueType(),
3286 NewV1, NewV2, getMOVLMask(2, DAG));
3287 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3288 }
3289 }
3290 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
3291 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3292 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
3293 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3294 }
3295 }
3296
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003297 if (X86::isMOVLMask(PermMask.Val))
3298 return (V1IsUndef) ? V2 : Op;
3299
3300 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3301 X86::isMOVSLDUPMask(PermMask.Val) ||
3302 X86::isMOVHLPSMask(PermMask.Val) ||
3303 X86::isMOVHPMask(PermMask.Val) ||
3304 X86::isMOVLPMask(PermMask.Val))
3305 return Op;
3306
3307 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3308 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
3309 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3310
3311 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003312 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3313 // 1,1,1,1 -> v8i16 though.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003314 V1IsSplat = isSplatVector(V1.Val);
3315 V2IsSplat = isSplatVector(V2.Val);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003316
3317 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003318 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3319 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3320 std::swap(V1IsSplat, V2IsSplat);
3321 std::swap(V1IsUndef, V2IsUndef);
3322 Commuted = true;
3323 }
3324
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003325 // FIXME: Figure out a cleaner way to do this.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003326 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3327 if (V2IsUndef) return V1;
3328 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3329 if (V2IsSplat) {
3330 // V2 is a splat, so the mask may be malformed. That is, it may point
3331 // to any V2 element. The instruction selectior won't like this. Get
3332 // a corrected mask and commute to form a proper MOVS{S|D}.
3333 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3334 if (NewMask.Val != PermMask.Val)
3335 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3336 }
3337 return Op;
3338 }
3339
3340 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3341 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3342 X86::isUNPCKLMask(PermMask.Val) ||
3343 X86::isUNPCKHMask(PermMask.Val))
3344 return Op;
3345
3346 if (V2IsSplat) {
3347 // Normalize mask so all entries that point to V2 points to its first
3348 // element then try to match unpck{h|l} again. If match, return a
3349 // new vector_shuffle with the corrected mask.
3350 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3351 if (NewMask.Val != PermMask.Val) {
3352 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3353 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3354 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3355 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3356 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3357 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3358 }
3359 }
3360 }
3361
3362 // Normalize the node to match x86 shuffle ops if needed
3363 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3364 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3365
3366 if (Commuted) {
3367 // Commute is back and try unpck* again.
3368 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3369 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3370 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
3371 X86::isUNPCKLMask(PermMask.Val) ||
3372 X86::isUNPCKHMask(PermMask.Val))
3373 return Op;
3374 }
3375
3376 // If VT is integer, try PSHUF* first, then SHUFP*.
3377 if (MVT::isInteger(VT)) {
Dan Gohman7dc19012007-08-02 21:17:01 +00003378 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3379 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3380 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3381 X86::isPSHUFDMask(PermMask.Val)) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003382 X86::isPSHUFHWMask(PermMask.Val) ||
3383 X86::isPSHUFLWMask(PermMask.Val)) {
3384 if (V2.getOpcode() != ISD::UNDEF)
3385 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3386 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3387 return Op;
3388 }
3389
3390 if (X86::isSHUFPMask(PermMask.Val) &&
3391 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
3392 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003393 } else {
3394 // Floating point cases in the other order.
3395 if (X86::isSHUFPMask(PermMask.Val))
3396 return Op;
3397 if (X86::isPSHUFDMask(PermMask.Val) ||
3398 X86::isPSHUFHWMask(PermMask.Val) ||
3399 X86::isPSHUFLWMask(PermMask.Val)) {
3400 if (V2.getOpcode() != ISD::UNDEF)
3401 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3402 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3403 return Op;
3404 }
3405 }
3406
Evan Cheng75184a92007-12-11 01:46:18 +00003407 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3408 if (VT == MVT::v8i16) {
3409 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3410 if (NewOp.Val)
3411 return NewOp;
3412 }
3413
3414 // Handle all 4 wide cases with a number of shuffles.
3415 if (NumElems == 4 && MVT::getSizeInBits(VT) != 64) {
Evan Chengfca29242007-12-07 08:07:39 +00003416 // Don't do this for MMX.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003417 MVT::ValueType MaskVT = PermMask.getValueType();
3418 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
3419 SmallVector<std::pair<int, int>, 8> Locs;
3420 Locs.reserve(NumElems);
Evan Cheng75184a92007-12-11 01:46:18 +00003421 SmallVector<SDOperand, 8> Mask1(NumElems,
3422 DAG.getNode(ISD::UNDEF, MaskEVT));
3423 SmallVector<SDOperand, 8> Mask2(NumElems,
3424 DAG.getNode(ISD::UNDEF, MaskEVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003425 unsigned NumHi = 0;
3426 unsigned NumLo = 0;
3427 // If no more than two elements come from either vector. This can be
3428 // implemented with two shuffles. First shuffle gather the elements.
3429 // The second shuffle, which takes the first shuffle as both of its
3430 // vector operands, put the elements into the right order.
3431 for (unsigned i = 0; i != NumElems; ++i) {
3432 SDOperand Elt = PermMask.getOperand(i);
3433 if (Elt.getOpcode() == ISD::UNDEF) {
3434 Locs[i] = std::make_pair(-1, -1);
3435 } else {
3436 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3437 if (Val < NumElems) {
3438 Locs[i] = std::make_pair(0, NumLo);
3439 Mask1[NumLo] = Elt;
3440 NumLo++;
3441 } else {
3442 Locs[i] = std::make_pair(1, NumHi);
3443 if (2+NumHi < NumElems)
3444 Mask1[2+NumHi] = Elt;
3445 NumHi++;
3446 }
3447 }
3448 }
3449 if (NumLo <= 2 && NumHi <= 2) {
3450 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3451 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3452 &Mask1[0], Mask1.size()));
3453 for (unsigned i = 0; i != NumElems; ++i) {
3454 if (Locs[i].first == -1)
3455 continue;
3456 else {
3457 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3458 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3459 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3460 }
3461 }
3462
3463 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3464 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3465 &Mask2[0], Mask2.size()));
3466 }
3467
3468 // Break it into (shuffle shuffle_hi, shuffle_lo).
3469 Locs.clear();
3470 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3471 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3472 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
3473 unsigned MaskIdx = 0;
3474 unsigned LoIdx = 0;
3475 unsigned HiIdx = NumElems/2;
3476 for (unsigned i = 0; i != NumElems; ++i) {
3477 if (i == NumElems/2) {
3478 MaskPtr = &HiMask;
3479 MaskIdx = 1;
3480 LoIdx = 0;
3481 HiIdx = NumElems/2;
3482 }
3483 SDOperand Elt = PermMask.getOperand(i);
3484 if (Elt.getOpcode() == ISD::UNDEF) {
3485 Locs[i] = std::make_pair(-1, -1);
3486 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3487 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3488 (*MaskPtr)[LoIdx] = Elt;
3489 LoIdx++;
3490 } else {
3491 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3492 (*MaskPtr)[HiIdx] = Elt;
3493 HiIdx++;
3494 }
3495 }
3496
3497 SDOperand LoShuffle =
3498 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3499 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3500 &LoMask[0], LoMask.size()));
3501 SDOperand HiShuffle =
3502 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3503 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3504 &HiMask[0], HiMask.size()));
3505 SmallVector<SDOperand, 8> MaskOps;
3506 for (unsigned i = 0; i != NumElems; ++i) {
3507 if (Locs[i].first == -1) {
3508 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3509 } else {
3510 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3511 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3512 }
3513 }
3514 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3515 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3516 &MaskOps[0], MaskOps.size()));
3517 }
3518
3519 return SDOperand();
3520}
3521
3522SDOperand
3523X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3524 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3525 return SDOperand();
3526
3527 MVT::ValueType VT = Op.getValueType();
3528 // TODO: handle v16i8.
3529 if (MVT::getSizeInBits(VT) == 16) {
Evan Cheng75184a92007-12-11 01:46:18 +00003530 SDOperand Vec = Op.getOperand(0);
3531 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3532 if (Idx == 0)
3533 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
3534 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3535 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
3536 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003537 // Transform it so it match pextrw which produces a 32-bit result.
3538 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3539 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3540 Op.getOperand(0), Op.getOperand(1));
3541 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3542 DAG.getValueType(VT));
3543 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3544 } else if (MVT::getSizeInBits(VT) == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003545 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3546 if (Idx == 0)
3547 return Op;
3548 // SHUFPS the element to the lowest double word, then movss.
3549 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3550 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003551 IdxVec.
3552 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3553 IdxVec.
3554 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3555 IdxVec.
3556 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3557 IdxVec.
3558 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003559 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3560 &IdxVec[0], IdxVec.size());
Evan Cheng75184a92007-12-11 01:46:18 +00003561 SDOperand Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003562 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3563 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3564 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
3565 DAG.getConstant(0, getPointerTy()));
3566 } else if (MVT::getSizeInBits(VT) == 64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003567 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3568 if (Idx == 0)
3569 return Op;
3570
3571 // UNPCKHPD the element to the lowest double word, then movsd.
3572 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3573 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3574 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3575 SmallVector<SDOperand, 8> IdxVec;
3576 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003577 IdxVec.
3578 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003579 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3580 &IdxVec[0], IdxVec.size());
Evan Cheng75184a92007-12-11 01:46:18 +00003581 SDOperand Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003582 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3583 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3584 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
3585 DAG.getConstant(0, getPointerTy()));
3586 }
3587
3588 return SDOperand();
3589}
3590
3591SDOperand
3592X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003593 MVT::ValueType VT = Op.getValueType();
Evan Chenge12a7eb2007-12-12 07:55:34 +00003594 MVT::ValueType EVT = MVT::getVectorElementType(VT);
3595 if (EVT == MVT::i8)
3596 return SDOperand();
3597
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003598 SDOperand N0 = Op.getOperand(0);
3599 SDOperand N1 = Op.getOperand(1);
3600 SDOperand N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00003601
3602 if (MVT::getSizeInBits(EVT) == 16) {
3603 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
3604 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003605 if (N1.getValueType() != MVT::i32)
3606 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3607 if (N2.getValueType() != MVT::i32)
3608 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
3609 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003610 }
3611
Evan Chenge12a7eb2007-12-12 07:55:34 +00003612 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3613 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3614 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3615 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
3616 SmallVector<SDOperand, 4> MaskVec;
3617 for (unsigned i = 0; i < 4; ++i)
3618 MaskVec.push_back(DAG.getConstant((i == Idx) ? i+4 : i, MaskEVT));
3619 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
3620 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3621 &MaskVec[0], MaskVec.size()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003622}
3623
3624SDOperand
3625X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3626 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3627 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3628}
3629
3630// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
3631// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3632// one of the above mentioned nodes. It has to be wrapped because otherwise
3633// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3634// be used to form addressing mode. These wrapped nodes will be selected
3635// into MOV32ri.
3636SDOperand
3637X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3638 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
3639 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3640 getPointerTy(),
3641 CP->getAlignment());
3642 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3643 // With PIC, the address is actually $g + Offset.
3644 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3645 !Subtarget->isPICStyleRIPRel()) {
3646 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3647 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3648 Result);
3649 }
3650
3651 return Result;
3652}
3653
3654SDOperand
3655X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3656 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
3657 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
3658 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3659 // With PIC, the address is actually $g + Offset.
3660 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3661 !Subtarget->isPICStyleRIPRel()) {
3662 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3663 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3664 Result);
3665 }
3666
3667 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3668 // load the value at address GV, not the value of GV itself. This means that
3669 // the GlobalAddress must be in the base or index register of the address, not
3670 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
3671 // The same applies for external symbols during PIC codegen
3672 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3673 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
3674
3675 return Result;
3676}
3677
3678// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3679static SDOperand
3680LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3681 const MVT::ValueType PtrVT) {
3682 SDOperand InFlag;
3683 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3684 DAG.getNode(X86ISD::GlobalBaseReg,
3685 PtrVT), InFlag);
3686 InFlag = Chain.getValue(1);
3687
3688 // emit leal symbol@TLSGD(,%ebx,1), %eax
3689 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3690 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3691 GA->getValueType(0),
3692 GA->getOffset());
3693 SDOperand Ops[] = { Chain, TGA, InFlag };
3694 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3695 InFlag = Result.getValue(2);
3696 Chain = Result.getValue(1);
3697
3698 // call ___tls_get_addr. This function receives its argument in
3699 // the register EAX.
3700 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3701 InFlag = Chain.getValue(1);
3702
3703 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3704 SDOperand Ops1[] = { Chain,
3705 DAG.getTargetExternalSymbol("___tls_get_addr",
3706 PtrVT),
3707 DAG.getRegister(X86::EAX, PtrVT),
3708 DAG.getRegister(X86::EBX, PtrVT),
3709 InFlag };
3710 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3711 InFlag = Chain.getValue(1);
3712
3713 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3714}
3715
3716// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3717// "local exec" model.
3718static SDOperand
3719LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3720 const MVT::ValueType PtrVT) {
3721 // Get the Thread Pointer
3722 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3723 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3724 // exec)
3725 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3726 GA->getValueType(0),
3727 GA->getOffset());
3728 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
3729
3730 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3731 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3732
3733 // The address of the thread local variable is the add of the thread
3734 // pointer with the offset of the variable.
3735 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3736}
3737
3738SDOperand
3739X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3740 // TODO: implement the "local dynamic" model
3741 // TODO: implement the "initial exec"model for pic executables
3742 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3743 "TLS not implemented for non-ELF and 64-bit targets");
3744 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3745 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3746 // otherwise use the "Local Exec"TLS Model
3747 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3748 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3749 else
3750 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3751}
3752
3753SDOperand
3754X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3755 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
3756 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
3757 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3758 // With PIC, the address is actually $g + Offset.
3759 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3760 !Subtarget->isPICStyleRIPRel()) {
3761 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3762 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3763 Result);
3764 }
3765
3766 return Result;
3767}
3768
3769SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3770 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3771 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3772 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3773 // With PIC, the address is actually $g + Offset.
3774 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3775 !Subtarget->isPICStyleRIPRel()) {
3776 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3777 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3778 Result);
3779 }
3780
3781 return Result;
3782}
3783
Chris Lattner62814a32007-10-17 06:02:13 +00003784/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
3785/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003786SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner62814a32007-10-17 06:02:13 +00003787 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3788 "Not an i64 shift!");
3789 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3790 SDOperand ShOpLo = Op.getOperand(0);
3791 SDOperand ShOpHi = Op.getOperand(1);
3792 SDOperand ShAmt = Op.getOperand(2);
3793 SDOperand Tmp1 = isSRA ?
3794 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3795 DAG.getConstant(0, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003796
Chris Lattner62814a32007-10-17 06:02:13 +00003797 SDOperand Tmp2, Tmp3;
3798 if (Op.getOpcode() == ISD::SHL_PARTS) {
3799 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3800 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3801 } else {
3802 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
3803 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
3804 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003805
Chris Lattner62814a32007-10-17 06:02:13 +00003806 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3807 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3808 DAG.getConstant(32, MVT::i8));
3809 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::i32,
3810 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003811
Chris Lattner62814a32007-10-17 06:02:13 +00003812 SDOperand Hi, Lo;
3813 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
3814 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3815 SmallVector<SDOperand, 4> Ops;
3816 if (Op.getOpcode() == ISD::SHL_PARTS) {
3817 Ops.push_back(Tmp2);
3818 Ops.push_back(Tmp3);
3819 Ops.push_back(CC);
3820 Ops.push_back(Cond);
3821 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003822
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003823 Ops.clear();
Chris Lattner62814a32007-10-17 06:02:13 +00003824 Ops.push_back(Tmp3);
3825 Ops.push_back(Tmp1);
3826 Ops.push_back(CC);
3827 Ops.push_back(Cond);
3828 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3829 } else {
3830 Ops.push_back(Tmp2);
3831 Ops.push_back(Tmp3);
3832 Ops.push_back(CC);
3833 Ops.push_back(Cond);
3834 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3835
3836 Ops.clear();
3837 Ops.push_back(Tmp3);
3838 Ops.push_back(Tmp1);
3839 Ops.push_back(CC);
3840 Ops.push_back(Cond);
3841 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3842 }
3843
3844 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
3845 Ops.clear();
3846 Ops.push_back(Lo);
3847 Ops.push_back(Hi);
3848 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003849}
3850
3851SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3852 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3853 Op.getOperand(0).getValueType() >= MVT::i16 &&
3854 "Unknown SINT_TO_FP to lower!");
3855
3856 SDOperand Result;
3857 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3858 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3859 MachineFunction &MF = DAG.getMachineFunction();
3860 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3861 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3862 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
3863 StackSlot, NULL, 0);
3864
Dale Johannesen2fc20782007-09-14 22:26:36 +00003865 // These are really Legal; caller falls through into that case.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00003866 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f32 && X86ScalarSSEf32)
3867 return Result;
3868 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f64 && X86ScalarSSEf64)
Dale Johannesen2fc20782007-09-14 22:26:36 +00003869 return Result;
Dale Johannesen958b08b2007-09-19 23:55:34 +00003870 if (SrcVT==MVT::i64 && Op.getValueType() != MVT::f80 &&
3871 Subtarget->is64Bit())
3872 return Result;
Dale Johannesen2fc20782007-09-14 22:26:36 +00003873
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003874 // Build the FILD
3875 SDVTList Tys;
Dale Johannesene0e0fd02007-09-23 14:52:20 +00003876 bool useSSE = (X86ScalarSSEf32 && Op.getValueType() == MVT::f32) ||
3877 (X86ScalarSSEf64 && Op.getValueType() == MVT::f64);
Dale Johannesen2fc20782007-09-14 22:26:36 +00003878 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003879 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3880 else
3881 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
3882 SmallVector<SDOperand, 8> Ops;
3883 Ops.push_back(Chain);
3884 Ops.push_back(StackSlot);
3885 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesen2fc20782007-09-14 22:26:36 +00003886 Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003887 Tys, &Ops[0], Ops.size());
3888
Dale Johannesen2fc20782007-09-14 22:26:36 +00003889 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003890 Chain = Result.getValue(1);
3891 SDOperand InFlag = Result.getValue(2);
3892
3893 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3894 // shouldn't be necessary except that RFP cannot be live across
3895 // multiple blocks. When stackifier is fixed, they can be uncoupled.
3896 MachineFunction &MF = DAG.getMachineFunction();
3897 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
3898 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3899 Tys = DAG.getVTList(MVT::Other);
3900 SmallVector<SDOperand, 8> Ops;
3901 Ops.push_back(Chain);
3902 Ops.push_back(Result);
3903 Ops.push_back(StackSlot);
3904 Ops.push_back(DAG.getValueType(Op.getValueType()));
3905 Ops.push_back(InFlag);
3906 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
3907 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
3908 }
3909
3910 return Result;
3911}
3912
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003913std::pair<SDOperand,SDOperand> X86TargetLowering::
3914FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003915 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3916 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003917
Dale Johannesen2fc20782007-09-14 22:26:36 +00003918 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00003919 if (Op.getValueType() == MVT::i32 &&
3920 X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32)
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003921 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesene0e0fd02007-09-23 14:52:20 +00003922 if (Op.getValueType() == MVT::i32 &&
3923 X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003924 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen958b08b2007-09-19 23:55:34 +00003925 if (Subtarget->is64Bit() &&
3926 Op.getValueType() == MVT::i64 &&
3927 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003928 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen2fc20782007-09-14 22:26:36 +00003929
Evan Cheng05441e62007-10-15 20:11:21 +00003930 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3931 // stack slot.
3932 MachineFunction &MF = DAG.getMachineFunction();
3933 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3934 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3935 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003936 unsigned Opc;
3937 switch (Op.getValueType()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003938 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3939 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3940 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3941 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003942 }
3943
3944 SDOperand Chain = DAG.getEntryNode();
3945 SDOperand Value = Op.getOperand(0);
Dale Johannesene0e0fd02007-09-23 14:52:20 +00003946 if ((X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32) ||
3947 (X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003948 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
3949 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
3950 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
3951 SDOperand Ops[] = {
3952 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3953 };
3954 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
3955 Chain = Value.getValue(1);
3956 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3957 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3958 }
3959
3960 // Build the FP_TO_INT*_IN_MEM
3961 SDOperand Ops[] = { Chain, Value, StackSlot };
3962 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
3963
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003964 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003965}
3966
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003967SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00003968 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
3969 SDOperand FIST = Vals.first, StackSlot = Vals.second;
3970 if (FIST.Val == 0) return SDOperand();
3971
3972 // Load the result.
3973 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
3974}
3975
3976SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
3977 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
3978 SDOperand FIST = Vals.first, StackSlot = Vals.second;
3979 if (FIST.Val == 0) return 0;
3980
3981 // Return an i64 load from the stack slot.
3982 SDOperand Res = DAG.getLoad(MVT::i64, FIST, StackSlot, NULL, 0);
3983
3984 // Use a MERGE_VALUES node to drop the chain result value.
3985 return DAG.getNode(ISD::MERGE_VALUES, MVT::i64, Res).Val;
3986}
3987
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003988SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3989 MVT::ValueType VT = Op.getValueType();
3990 MVT::ValueType EltVT = VT;
3991 if (MVT::isVector(VT))
3992 EltVT = MVT::getVectorElementType(VT);
3993 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
3994 std::vector<Constant*> CV;
3995 if (EltVT == MVT::f64) {
Dale Johannesen1616e902007-09-11 18:32:33 +00003996 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003997 CV.push_back(C);
3998 CV.push_back(C);
3999 } else {
Dale Johannesen1616e902007-09-11 18:32:33 +00004000 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004001 CV.push_back(C);
4002 CV.push_back(C);
4003 CV.push_back(C);
4004 CV.push_back(C);
4005 }
Dan Gohman11821702007-07-27 17:16:43 +00004006 Constant *C = ConstantVector::get(CV);
4007 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4008 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4009 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004010 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4011}
4012
4013SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4014 MVT::ValueType VT = Op.getValueType();
4015 MVT::ValueType EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004016 unsigned EltNum = 1;
4017 if (MVT::isVector(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004018 EltVT = MVT::getVectorElementType(VT);
Evan Cheng92b8f782007-07-19 23:36:01 +00004019 EltNum = MVT::getVectorNumElements(VT);
4020 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004021 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
4022 std::vector<Constant*> CV;
4023 if (EltVT == MVT::f64) {
Dale Johannesen1616e902007-09-11 18:32:33 +00004024 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004025 CV.push_back(C);
4026 CV.push_back(C);
4027 } else {
Dale Johannesen1616e902007-09-11 18:32:33 +00004028 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029 CV.push_back(C);
4030 CV.push_back(C);
4031 CV.push_back(C);
4032 CV.push_back(C);
4033 }
Dan Gohman11821702007-07-27 17:16:43 +00004034 Constant *C = ConstantVector::get(CV);
4035 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4036 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4037 false, 16);
Evan Cheng92b8f782007-07-19 23:36:01 +00004038 if (MVT::isVector(VT)) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004039 return DAG.getNode(ISD::BIT_CONVERT, VT,
4040 DAG.getNode(ISD::XOR, MVT::v2i64,
4041 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4042 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4043 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004044 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4045 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004046}
4047
4048SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
4049 SDOperand Op0 = Op.getOperand(0);
4050 SDOperand Op1 = Op.getOperand(1);
4051 MVT::ValueType VT = Op.getValueType();
4052 MVT::ValueType SrcVT = Op1.getValueType();
4053 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
4054
4055 // If second operand is smaller, extend it first.
4056 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4057 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4058 SrcVT = VT;
Dale Johannesenb9de9f02007-09-06 18:13:44 +00004059 SrcTy = MVT::getTypeForValueType(SrcVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004060 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004061 // And if it is bigger, shrink it first.
4062 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4063 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1);
4064 SrcVT = VT;
4065 SrcTy = MVT::getTypeForValueType(SrcVT);
4066 }
4067
4068 // At this point the operands and the result should have the same
4069 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004070
4071 // First get the sign bit of second operand.
4072 std::vector<Constant*> CV;
4073 if (SrcVT == MVT::f64) {
Dale Johannesen1616e902007-09-11 18:32:33 +00004074 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4075 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004076 } else {
Dale Johannesen1616e902007-09-11 18:32:33 +00004077 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4078 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4079 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4080 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004081 }
Dan Gohman11821702007-07-27 17:16:43 +00004082 Constant *C = ConstantVector::get(CV);
4083 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4084 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, NULL, 0,
4085 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004086 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
4087
4088 // Shift sign bit right or left if the two operands have different types.
4089 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4090 // Op0 is MVT::f32, Op1 is MVT::f64.
4091 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4092 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4093 DAG.getConstant(32, MVT::i32));
4094 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4095 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
4096 DAG.getConstant(0, getPointerTy()));
4097 }
4098
4099 // Clear first operand sign bit.
4100 CV.clear();
4101 if (VT == MVT::f64) {
Dale Johannesen1616e902007-09-11 18:32:33 +00004102 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4103 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004104 } else {
Dale Johannesen1616e902007-09-11 18:32:33 +00004105 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4106 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4107 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4108 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004109 }
Dan Gohman11821702007-07-27 17:16:43 +00004110 C = ConstantVector::get(CV);
4111 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4112 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4113 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004114 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4115
4116 // Or the value with the sign bit.
4117 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4118}
4119
Evan Cheng621216e2007-09-29 00:00:36 +00004120SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004121 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng6afec3d2007-09-26 00:45:55 +00004122 SDOperand Cond;
Evan Cheng950aac02007-09-25 01:57:46 +00004123 SDOperand Op0 = Op.getOperand(0);
4124 SDOperand Op1 = Op.getOperand(1);
4125 SDOperand CC = Op.getOperand(2);
4126 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4127 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4128 unsigned X86CC;
4129
Evan Cheng950aac02007-09-25 01:57:46 +00004130 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004131 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004132 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4133 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004134 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004135 }
Evan Cheng950aac02007-09-25 01:57:46 +00004136
4137 assert(isFP && "Illegal integer SetCC!");
4138
Evan Cheng621216e2007-09-29 00:00:36 +00004139 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004140 switch (SetCCOpcode) {
4141 default: assert(false && "Illegal floating point SetCC!");
4142 case ISD::SETOEQ: { // !PF & ZF
Evan Cheng621216e2007-09-29 00:00:36 +00004143 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004144 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004145 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004146 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4147 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4148 }
4149 case ISD::SETUNE: { // PF | !ZF
Evan Cheng621216e2007-09-29 00:00:36 +00004150 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004151 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004152 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004153 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4154 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4155 }
4156 }
4157}
4158
4159
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004160SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
4161 bool addTest = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004162 SDOperand Cond = Op.getOperand(0);
4163 SDOperand CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004164
4165 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004166 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004167
Evan Cheng50d37ab2007-10-08 22:16:29 +00004168 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4169 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004170 if (Cond.getOpcode() == X86ISD::SETCC) {
4171 CC = Cond.getOperand(0);
4172
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004173 SDOperand Cmp = Cond.getOperand(1);
4174 unsigned Opc = Cmp.getOpcode();
Evan Cheng50d37ab2007-10-08 22:16:29 +00004175 MVT::ValueType VT = Op.getValueType();
4176 bool IllegalFPCMov = false;
4177 if (VT == MVT::f32 && !X86ScalarSSEf32)
4178 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
4179 else if (VT == MVT::f64 && !X86ScalarSSEf64)
4180 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Dale Johannesen3b955db2007-10-16 18:09:08 +00004181 else if (VT == MVT::f80)
4182 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Cheng621216e2007-09-29 00:00:36 +00004183 if ((Opc == X86ISD::CMP ||
4184 Opc == X86ISD::COMI ||
4185 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004186 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004187 addTest = false;
4188 }
4189 }
4190
4191 if (addTest) {
4192 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004193 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004194 }
4195
4196 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4197 MVT::Flag);
4198 SmallVector<SDOperand, 4> Ops;
4199 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4200 // condition is true.
4201 Ops.push_back(Op.getOperand(2));
4202 Ops.push_back(Op.getOperand(1));
4203 Ops.push_back(CC);
4204 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004205 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004206}
4207
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004208SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
4209 bool addTest = true;
4210 SDOperand Chain = Op.getOperand(0);
4211 SDOperand Cond = Op.getOperand(1);
4212 SDOperand Dest = Op.getOperand(2);
4213 SDOperand CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004214
4215 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004216 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004217
Evan Cheng50d37ab2007-10-08 22:16:29 +00004218 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4219 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004220 if (Cond.getOpcode() == X86ISD::SETCC) {
4221 CC = Cond.getOperand(0);
4222
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004223 SDOperand Cmp = Cond.getOperand(1);
4224 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00004225 if (Opc == X86ISD::CMP ||
4226 Opc == X86ISD::COMI ||
4227 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004228 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004229 addTest = false;
4230 }
4231 }
4232
4233 if (addTest) {
4234 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00004235 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004236 }
Evan Cheng621216e2007-09-29 00:00:36 +00004237 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004238 Chain, Op.getOperand(2), CC, Cond);
4239}
4240
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004241
4242// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4243// Calls to _alloca is needed to probe the stack when allocating more than 4k
4244// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4245// that the guard pages used by the OS virtual memory manager are allocated in
4246// correct sequence.
4247SDOperand
4248X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4249 SelectionDAG &DAG) {
4250 assert(Subtarget->isTargetCygMing() &&
4251 "This should be used only on Cygwin/Mingw targets");
4252
4253 // Get the inputs.
4254 SDOperand Chain = Op.getOperand(0);
4255 SDOperand Size = Op.getOperand(1);
4256 // FIXME: Ensure alignment here
4257
4258 SDOperand Flag;
4259
4260 MVT::ValueType IntPtr = getPointerTy();
4261 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
4262
4263 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4264 Flag = Chain.getValue(1);
4265
4266 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4267 SDOperand Ops[] = { Chain,
4268 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4269 DAG.getRegister(X86::EAX, IntPtr),
4270 Flag };
4271 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4272 Flag = Chain.getValue(1);
4273
4274 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
4275
4276 std::vector<MVT::ValueType> Tys;
4277 Tys.push_back(SPTy);
4278 Tys.push_back(MVT::Other);
4279 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4280 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
4281}
4282
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004283SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4284 SDOperand InFlag(0, 0);
4285 SDOperand Chain = Op.getOperand(0);
4286 unsigned Align =
4287 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4288 if (Align == 0) Align = 1;
4289
4290 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindola5d3e7622007-08-27 10:18:20 +00004291 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindolab2e7a6b2007-08-27 17:48:26 +00004292 // The libc version is likely to be faster for these cases. It can use the
4293 // address value and run time information about the CPU.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004294 if ((Align & 3) != 0 ||
Rafael Espindola7afa9b12007-10-31 11:52:06 +00004295 (I && I->getValue() > Subtarget->getMaxInlineSizeThreshold())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004296 MVT::ValueType IntPtr = getPointerTy();
4297 const Type *IntPtrTy = getTargetData()->getIntPtrType();
4298 TargetLowering::ArgListTy Args;
4299 TargetLowering::ArgListEntry Entry;
4300 Entry.Node = Op.getOperand(1);
4301 Entry.Ty = IntPtrTy;
4302 Args.push_back(Entry);
4303 // Extend the unsigned i8 argument to be an int value for the call.
4304 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4305 Entry.Ty = IntPtrTy;
4306 Args.push_back(Entry);
4307 Entry.Node = Op.getOperand(3);
4308 Args.push_back(Entry);
4309 std::pair<SDOperand,SDOperand> CallResult =
4310 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
4311 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4312 return CallResult.second;
4313 }
4314
4315 MVT::ValueType AVT;
4316 SDOperand Count;
4317 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4318 unsigned BytesLeft = 0;
4319 bool TwoRepStos = false;
4320 if (ValC) {
4321 unsigned ValReg;
4322 uint64_t Val = ValC->getValue() & 255;
4323
4324 // If the value is a constant, then we can potentially use larger sets.
4325 switch (Align & 3) {
4326 case 2: // WORD aligned
4327 AVT = MVT::i16;
4328 ValReg = X86::AX;
4329 Val = (Val << 8) | Val;
4330 break;
4331 case 0: // DWORD aligned
4332 AVT = MVT::i32;
4333 ValReg = X86::EAX;
4334 Val = (Val << 8) | Val;
4335 Val = (Val << 16) | Val;
4336 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4337 AVT = MVT::i64;
4338 ValReg = X86::RAX;
4339 Val = (Val << 32) | Val;
4340 }
4341 break;
4342 default: // Byte aligned
4343 AVT = MVT::i8;
4344 ValReg = X86::AL;
4345 Count = Op.getOperand(3);
4346 break;
4347 }
4348
4349 if (AVT > MVT::i8) {
4350 if (I) {
4351 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4352 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4353 BytesLeft = I->getValue() % UBytes;
4354 } else {
4355 assert(AVT >= MVT::i32 &&
4356 "Do not use rep;stos if not at least DWORD aligned");
4357 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4358 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4359 TwoRepStos = true;
4360 }
4361 }
4362
4363 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4364 InFlag);
4365 InFlag = Chain.getValue(1);
4366 } else {
4367 AVT = MVT::i8;
4368 Count = Op.getOperand(3);
4369 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4370 InFlag = Chain.getValue(1);
4371 }
4372
4373 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4374 Count, InFlag);
4375 InFlag = Chain.getValue(1);
4376 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4377 Op.getOperand(1), InFlag);
4378 InFlag = Chain.getValue(1);
4379
4380 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4381 SmallVector<SDOperand, 8> Ops;
4382 Ops.push_back(Chain);
4383 Ops.push_back(DAG.getValueType(AVT));
4384 Ops.push_back(InFlag);
4385 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
4386
4387 if (TwoRepStos) {
4388 InFlag = Chain.getValue(1);
4389 Count = Op.getOperand(3);
4390 MVT::ValueType CVT = Count.getValueType();
4391 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
4392 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4393 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4394 Left, InFlag);
4395 InFlag = Chain.getValue(1);
4396 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4397 Ops.clear();
4398 Ops.push_back(Chain);
4399 Ops.push_back(DAG.getValueType(MVT::i8));
4400 Ops.push_back(InFlag);
4401 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
4402 } else if (BytesLeft) {
4403 // Issue stores for the last 1 - 7 bytes.
4404 SDOperand Value;
4405 unsigned Val = ValC->getValue() & 255;
4406 unsigned Offset = I->getValue() - BytesLeft;
4407 SDOperand DstAddr = Op.getOperand(1);
4408 MVT::ValueType AddrVT = DstAddr.getValueType();
4409 if (BytesLeft >= 4) {
4410 Val = (Val << 8) | Val;
4411 Val = (Val << 16) | Val;
4412 Value = DAG.getConstant(Val, MVT::i32);
4413 Chain = DAG.getStore(Chain, Value,
4414 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4415 DAG.getConstant(Offset, AddrVT)),
4416 NULL, 0);
4417 BytesLeft -= 4;
4418 Offset += 4;
4419 }
4420 if (BytesLeft >= 2) {
4421 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
4422 Chain = DAG.getStore(Chain, Value,
4423 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4424 DAG.getConstant(Offset, AddrVT)),
4425 NULL, 0);
4426 BytesLeft -= 2;
4427 Offset += 2;
4428 }
4429 if (BytesLeft == 1) {
4430 Value = DAG.getConstant(Val, MVT::i8);
4431 Chain = DAG.getStore(Chain, Value,
4432 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4433 DAG.getConstant(Offset, AddrVT)),
4434 NULL, 0);
4435 }
4436 }
4437
4438 return Chain;
4439}
4440
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004441SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4442 SDOperand Dest,
4443 SDOperand Source,
4444 unsigned Size,
4445 unsigned Align,
4446 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004447 MVT::ValueType AVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004448 unsigned BytesLeft = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004449 switch (Align & 3) {
4450 case 2: // WORD aligned
4451 AVT = MVT::i16;
4452 break;
4453 case 0: // DWORD aligned
4454 AVT = MVT::i32;
4455 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4456 AVT = MVT::i64;
4457 break;
4458 default: // Byte aligned
4459 AVT = MVT::i8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004460 break;
4461 }
4462
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004463 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4464 SDOperand Count = DAG.getConstant(Size / UBytes, getPointerTy());
4465 BytesLeft = Size % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004466
4467 SDOperand InFlag(0, 0);
4468 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4469 Count, InFlag);
4470 InFlag = Chain.getValue(1);
4471 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004472 Dest, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004473 InFlag = Chain.getValue(1);
4474 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004475 Source, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004476 InFlag = Chain.getValue(1);
4477
4478 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4479 SmallVector<SDOperand, 8> Ops;
4480 Ops.push_back(Chain);
4481 Ops.push_back(DAG.getValueType(AVT));
4482 Ops.push_back(InFlag);
4483 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
4484
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004485 if (BytesLeft) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004486 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004487 unsigned Offset = Size - BytesLeft;
4488 SDOperand DstAddr = Dest;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004489 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00004490 SDOperand SrcAddr = Source;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004491 MVT::ValueType SrcVT = SrcAddr.getValueType();
4492 SDOperand Value;
4493 if (BytesLeft >= 4) {
4494 Value = DAG.getLoad(MVT::i32, Chain,
4495 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4496 DAG.getConstant(Offset, SrcVT)),
4497 NULL, 0);
4498 Chain = Value.getValue(1);
4499 Chain = DAG.getStore(Chain, Value,
4500 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4501 DAG.getConstant(Offset, DstVT)),
4502 NULL, 0);
4503 BytesLeft -= 4;
4504 Offset += 4;
4505 }
4506 if (BytesLeft >= 2) {
4507 Value = DAG.getLoad(MVT::i16, Chain,
4508 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4509 DAG.getConstant(Offset, SrcVT)),
4510 NULL, 0);
4511 Chain = Value.getValue(1);
4512 Chain = DAG.getStore(Chain, Value,
4513 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4514 DAG.getConstant(Offset, DstVT)),
4515 NULL, 0);
4516 BytesLeft -= 2;
4517 Offset += 2;
4518 }
4519
4520 if (BytesLeft == 1) {
4521 Value = DAG.getLoad(MVT::i8, Chain,
4522 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4523 DAG.getConstant(Offset, SrcVT)),
4524 NULL, 0);
4525 Chain = Value.getValue(1);
4526 Chain = DAG.getStore(Chain, Value,
4527 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4528 DAG.getConstant(Offset, DstVT)),
4529 NULL, 0);
4530 }
4531 }
4532
4533 return Chain;
4534}
4535
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004536/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
4537SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004538 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004539 SDOperand TheChain = N->getOperand(0);
4540 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004541 if (Subtarget->is64Bit()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004542 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4543 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
4544 MVT::i64, rax.getValue(2));
4545 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004546 DAG.getConstant(32, MVT::i8));
4547 SDOperand Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004548 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004549 };
4550
4551 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004552 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004553 }
4554
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004555 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4556 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
4557 MVT::i32, eax.getValue(2));
4558 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
4559 SDOperand Ops[] = { eax, edx };
4560 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
4561
4562 // Use a MERGE_VALUES to return the value and chain.
4563 Ops[1] = edx.getValue(1);
4564 Tys = DAG.getVTList(MVT::i64, MVT::Other);
4565 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004566}
4567
4568SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
4569 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4570
4571 if (!Subtarget->is64Bit()) {
4572 // vastart just stores the address of the VarArgsFrameIndex slot into the
4573 // memory location argument.
4574 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
4575 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4576 SV->getOffset());
4577 }
4578
4579 // __va_list_tag:
4580 // gp_offset (0 - 6 * 8)
4581 // fp_offset (48 - 48 + 8 * 16)
4582 // overflow_arg_area (point to parameters coming in memory).
4583 // reg_save_area
4584 SmallVector<SDOperand, 8> MemOps;
4585 SDOperand FIN = Op.getOperand(1);
4586 // Store gp_offset
4587 SDOperand Store = DAG.getStore(Op.getOperand(0),
4588 DAG.getConstant(VarArgsGPOffset, MVT::i32),
4589 FIN, SV->getValue(), SV->getOffset());
4590 MemOps.push_back(Store);
4591
4592 // Store fp_offset
4593 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4594 DAG.getConstant(4, getPointerTy()));
4595 Store = DAG.getStore(Op.getOperand(0),
4596 DAG.getConstant(VarArgsFPOffset, MVT::i32),
4597 FIN, SV->getValue(), SV->getOffset());
4598 MemOps.push_back(Store);
4599
4600 // Store ptr to overflow_arg_area
4601 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4602 DAG.getConstant(4, getPointerTy()));
4603 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
4604 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4605 SV->getOffset());
4606 MemOps.push_back(Store);
4607
4608 // Store ptr to reg_save_area.
4609 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4610 DAG.getConstant(8, getPointerTy()));
4611 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
4612 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4613 SV->getOffset());
4614 MemOps.push_back(Store);
4615 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
4616}
4617
4618SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4619 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4620 SDOperand Chain = Op.getOperand(0);
4621 SDOperand DstPtr = Op.getOperand(1);
4622 SDOperand SrcPtr = Op.getOperand(2);
4623 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4624 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4625
4626 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4627 SrcSV->getValue(), SrcSV->getOffset());
4628 Chain = SrcPtr.getValue(1);
4629 for (unsigned i = 0; i < 3; ++i) {
4630 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4631 SrcSV->getValue(), SrcSV->getOffset());
4632 Chain = Val.getValue(1);
4633 Chain = DAG.getStore(Chain, Val, DstPtr,
4634 DstSV->getValue(), DstSV->getOffset());
4635 if (i == 2)
4636 break;
4637 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4638 DAG.getConstant(8, getPointerTy()));
4639 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4640 DAG.getConstant(8, getPointerTy()));
4641 }
4642 return Chain;
4643}
4644
4645SDOperand
4646X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4647 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4648 switch (IntNo) {
4649 default: return SDOperand(); // Don't custom lower most intrinsics.
4650 // Comparison intrinsics.
4651 case Intrinsic::x86_sse_comieq_ss:
4652 case Intrinsic::x86_sse_comilt_ss:
4653 case Intrinsic::x86_sse_comile_ss:
4654 case Intrinsic::x86_sse_comigt_ss:
4655 case Intrinsic::x86_sse_comige_ss:
4656 case Intrinsic::x86_sse_comineq_ss:
4657 case Intrinsic::x86_sse_ucomieq_ss:
4658 case Intrinsic::x86_sse_ucomilt_ss:
4659 case Intrinsic::x86_sse_ucomile_ss:
4660 case Intrinsic::x86_sse_ucomigt_ss:
4661 case Intrinsic::x86_sse_ucomige_ss:
4662 case Intrinsic::x86_sse_ucomineq_ss:
4663 case Intrinsic::x86_sse2_comieq_sd:
4664 case Intrinsic::x86_sse2_comilt_sd:
4665 case Intrinsic::x86_sse2_comile_sd:
4666 case Intrinsic::x86_sse2_comigt_sd:
4667 case Intrinsic::x86_sse2_comige_sd:
4668 case Intrinsic::x86_sse2_comineq_sd:
4669 case Intrinsic::x86_sse2_ucomieq_sd:
4670 case Intrinsic::x86_sse2_ucomilt_sd:
4671 case Intrinsic::x86_sse2_ucomile_sd:
4672 case Intrinsic::x86_sse2_ucomigt_sd:
4673 case Intrinsic::x86_sse2_ucomige_sd:
4674 case Intrinsic::x86_sse2_ucomineq_sd: {
4675 unsigned Opc = 0;
4676 ISD::CondCode CC = ISD::SETCC_INVALID;
4677 switch (IntNo) {
4678 default: break;
4679 case Intrinsic::x86_sse_comieq_ss:
4680 case Intrinsic::x86_sse2_comieq_sd:
4681 Opc = X86ISD::COMI;
4682 CC = ISD::SETEQ;
4683 break;
4684 case Intrinsic::x86_sse_comilt_ss:
4685 case Intrinsic::x86_sse2_comilt_sd:
4686 Opc = X86ISD::COMI;
4687 CC = ISD::SETLT;
4688 break;
4689 case Intrinsic::x86_sse_comile_ss:
4690 case Intrinsic::x86_sse2_comile_sd:
4691 Opc = X86ISD::COMI;
4692 CC = ISD::SETLE;
4693 break;
4694 case Intrinsic::x86_sse_comigt_ss:
4695 case Intrinsic::x86_sse2_comigt_sd:
4696 Opc = X86ISD::COMI;
4697 CC = ISD::SETGT;
4698 break;
4699 case Intrinsic::x86_sse_comige_ss:
4700 case Intrinsic::x86_sse2_comige_sd:
4701 Opc = X86ISD::COMI;
4702 CC = ISD::SETGE;
4703 break;
4704 case Intrinsic::x86_sse_comineq_ss:
4705 case Intrinsic::x86_sse2_comineq_sd:
4706 Opc = X86ISD::COMI;
4707 CC = ISD::SETNE;
4708 break;
4709 case Intrinsic::x86_sse_ucomieq_ss:
4710 case Intrinsic::x86_sse2_ucomieq_sd:
4711 Opc = X86ISD::UCOMI;
4712 CC = ISD::SETEQ;
4713 break;
4714 case Intrinsic::x86_sse_ucomilt_ss:
4715 case Intrinsic::x86_sse2_ucomilt_sd:
4716 Opc = X86ISD::UCOMI;
4717 CC = ISD::SETLT;
4718 break;
4719 case Intrinsic::x86_sse_ucomile_ss:
4720 case Intrinsic::x86_sse2_ucomile_sd:
4721 Opc = X86ISD::UCOMI;
4722 CC = ISD::SETLE;
4723 break;
4724 case Intrinsic::x86_sse_ucomigt_ss:
4725 case Intrinsic::x86_sse2_ucomigt_sd:
4726 Opc = X86ISD::UCOMI;
4727 CC = ISD::SETGT;
4728 break;
4729 case Intrinsic::x86_sse_ucomige_ss:
4730 case Intrinsic::x86_sse2_ucomige_sd:
4731 Opc = X86ISD::UCOMI;
4732 CC = ISD::SETGE;
4733 break;
4734 case Intrinsic::x86_sse_ucomineq_ss:
4735 case Intrinsic::x86_sse2_ucomineq_sd:
4736 Opc = X86ISD::UCOMI;
4737 CC = ISD::SETNE;
4738 break;
4739 }
4740
4741 unsigned X86CC;
4742 SDOperand LHS = Op.getOperand(1);
4743 SDOperand RHS = Op.getOperand(2);
4744 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
4745
Evan Cheng621216e2007-09-29 00:00:36 +00004746 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4747 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4748 DAG.getConstant(X86CC, MVT::i8), Cond);
4749 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004750 }
4751 }
4752}
4753
4754SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4755 // Depths > 0 not supported yet!
4756 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4757 return SDOperand();
4758
4759 // Just load the return address
4760 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4761 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4762}
4763
4764SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4765 // Depths > 0 not supported yet!
4766 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4767 return SDOperand();
4768
4769 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4770 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4771 DAG.getConstant(4, getPointerTy()));
4772}
4773
4774SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4775 SelectionDAG &DAG) {
4776 // Is not yet supported on x86-64
4777 if (Subtarget->is64Bit())
4778 return SDOperand();
4779
4780 return DAG.getConstant(8, getPointerTy());
4781}
4782
4783SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4784{
4785 assert(!Subtarget->is64Bit() &&
4786 "Lowering of eh_return builtin is not supported yet on x86-64");
4787
4788 MachineFunction &MF = DAG.getMachineFunction();
4789 SDOperand Chain = Op.getOperand(0);
4790 SDOperand Offset = Op.getOperand(1);
4791 SDOperand Handler = Op.getOperand(2);
4792
4793 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4794 getPointerTy());
4795
4796 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4797 DAG.getConstant(-4UL, getPointerTy()));
4798 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4799 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4800 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner1b989192007-12-31 04:13:23 +00004801 MF.getRegInfo().addLiveOut(X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004802
4803 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4804 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4805}
4806
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004807SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
4808 SelectionDAG &DAG) {
4809 SDOperand Root = Op.getOperand(0);
4810 SDOperand Trmp = Op.getOperand(1); // trampoline
4811 SDOperand FPtr = Op.getOperand(2); // nested function
4812 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
4813
4814 SrcValueSDNode *TrmpSV = cast<SrcValueSDNode>(Op.getOperand(4));
4815
4816 if (Subtarget->is64Bit()) {
4817 return SDOperand(); // not yet supported
4818 } else {
4819 Function *Func = (Function *)
4820 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
4821 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00004822 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004823
4824 switch (CC) {
4825 default:
4826 assert(0 && "Unsupported calling convention");
4827 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004828 case CallingConv::X86_StdCall: {
4829 // Pass 'nest' parameter in ECX.
4830 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00004831 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004832
4833 // Check that ECX wasn't needed by an 'inreg' parameter.
4834 const FunctionType *FTy = Func->getFunctionType();
Duncan Sandsf5588dc2007-11-27 13:23:08 +00004835 const ParamAttrsList *Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004836
4837 if (Attrs && !Func->isVarArg()) {
4838 unsigned InRegCount = 0;
4839 unsigned Idx = 1;
4840
4841 for (FunctionType::param_iterator I = FTy->param_begin(),
4842 E = FTy->param_end(); I != E; ++I, ++Idx)
4843 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
4844 // FIXME: should only count parameters that are lowered to integers.
4845 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
4846
4847 if (InRegCount > 2) {
4848 cerr << "Nest register in use - reduce number of inreg parameters!\n";
4849 abort();
4850 }
4851 }
4852 break;
4853 }
4854 case CallingConv::X86_FastCall:
4855 // Pass 'nest' parameter in EAX.
4856 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00004857 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004858 break;
4859 }
4860
Duncan Sands466eadd2007-08-29 19:01:20 +00004861 const X86InstrInfo *TII =
4862 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
4863
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004864 SDOperand OutChains[4];
4865 SDOperand Addr, Disp;
4866
4867 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
4868 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
4869
Duncan Sands466eadd2007-08-29 19:01:20 +00004870 unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Chris Lattnerd8559ce2007-12-16 20:26:54 +00004871 unsigned char N86Reg = ((X86RegisterInfo*)RegInfo)->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00004872 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004873 Trmp, TrmpSV->getValue(), TrmpSV->getOffset());
4874
4875 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
4876 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpSV->getValue(),
4877 TrmpSV->getOffset() + 1, false, 1);
4878
Duncan Sands466eadd2007-08-29 19:01:20 +00004879 unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004880 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
4881 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
4882 TrmpSV->getValue() + 5, TrmpSV->getOffset());
4883
4884 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
4885 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpSV->getValue(),
4886 TrmpSV->getOffset() + 6, false, 1);
4887
Duncan Sands7407a9f2007-09-11 14:10:23 +00004888 SDOperand Ops[] =
4889 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
4890 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00004891 }
4892}
4893
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00004894SDOperand X86TargetLowering::LowerFLT_ROUNDS(SDOperand Op, SelectionDAG &DAG) {
4895 /*
4896 The rounding mode is in bits 11:10 of FPSR, and has the following
4897 settings:
4898 00 Round to nearest
4899 01 Round to -inf
4900 10 Round to +inf
4901 11 Round to 0
4902
4903 FLT_ROUNDS, on the other hand, expects the following:
4904 -1 Undefined
4905 0 Round to 0
4906 1 Round to nearest
4907 2 Round to +inf
4908 3 Round to -inf
4909
4910 To perform the conversion, we do:
4911 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
4912 */
4913
4914 MachineFunction &MF = DAG.getMachineFunction();
4915 const TargetMachine &TM = MF.getTarget();
4916 const TargetFrameInfo &TFI = *TM.getFrameInfo();
4917 unsigned StackAlignment = TFI.getStackAlignment();
4918 MVT::ValueType VT = Op.getValueType();
4919
4920 // Save FP Control Word to stack slot
4921 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
4922 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4923
4924 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
4925 DAG.getEntryNode(), StackSlot);
4926
4927 // Load FP Control Word from stack slot
4928 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
4929
4930 // Transform as necessary
4931 SDOperand CWD1 =
4932 DAG.getNode(ISD::SRL, MVT::i16,
4933 DAG.getNode(ISD::AND, MVT::i16,
4934 CWD, DAG.getConstant(0x800, MVT::i16)),
4935 DAG.getConstant(11, MVT::i8));
4936 SDOperand CWD2 =
4937 DAG.getNode(ISD::SRL, MVT::i16,
4938 DAG.getNode(ISD::AND, MVT::i16,
4939 CWD, DAG.getConstant(0x400, MVT::i16)),
4940 DAG.getConstant(9, MVT::i8));
4941
4942 SDOperand RetVal =
4943 DAG.getNode(ISD::AND, MVT::i16,
4944 DAG.getNode(ISD::ADD, MVT::i16,
4945 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
4946 DAG.getConstant(1, MVT::i16)),
4947 DAG.getConstant(3, MVT::i16));
4948
4949
4950 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
4951 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
4952}
4953
Evan Cheng48679f42007-12-14 02:13:44 +00004954SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
4955 MVT::ValueType VT = Op.getValueType();
4956 MVT::ValueType OpVT = VT;
4957 unsigned NumBits = MVT::getSizeInBits(VT);
4958
4959 Op = Op.getOperand(0);
4960 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00004961 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00004962 OpVT = MVT::i32;
4963 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
4964 }
Evan Cheng48679f42007-12-14 02:13:44 +00004965
Evan Cheng7cfbfe32007-12-14 08:30:15 +00004966 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
4967 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
4968 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
4969
4970 // If src is zero (i.e. bsr sets ZF), returns NumBits.
4971 SmallVector<SDOperand, 4> Ops;
4972 Ops.push_back(Op);
4973 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
4974 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
4975 Ops.push_back(Op.getValue(1));
4976 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
4977
4978 // Finally xor with NumBits-1.
4979 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
4980
Evan Cheng48679f42007-12-14 02:13:44 +00004981 if (VT == MVT::i8)
4982 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
4983 return Op;
4984}
4985
4986SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
4987 MVT::ValueType VT = Op.getValueType();
4988 MVT::ValueType OpVT = VT;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00004989 unsigned NumBits = MVT::getSizeInBits(VT);
Evan Cheng48679f42007-12-14 02:13:44 +00004990
4991 Op = Op.getOperand(0);
4992 if (VT == MVT::i8) {
4993 OpVT = MVT::i32;
4994 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
4995 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00004996
4997 // Issue a bsf (scan bits forward) which also sets EFLAGS.
4998 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
4999 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5000
5001 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5002 SmallVector<SDOperand, 4> Ops;
5003 Ops.push_back(Op);
5004 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5005 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5006 Ops.push_back(Op.getValue(1));
5007 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5008
Evan Cheng48679f42007-12-14 02:13:44 +00005009 if (VT == MVT::i8)
5010 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5011 return Op;
5012}
5013
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005014/// LowerOperation - Provide custom lowering hooks for some operations.
5015///
5016SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5017 switch (Op.getOpcode()) {
5018 default: assert(0 && "Should not custom lower this!");
5019 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5020 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5021 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5022 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5023 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5024 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5025 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5026 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5027 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5028 case ISD::SHL_PARTS:
5029 case ISD::SRA_PARTS:
5030 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5031 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5032 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5033 case ISD::FABS: return LowerFABS(Op, DAG);
5034 case ISD::FNEG: return LowerFNEG(Op, DAG);
5035 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005036 case ISD::SETCC: return LowerSETCC(Op, DAG);
5037 case ISD::SELECT: return LowerSELECT(Op, DAG);
5038 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005039 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5040 case ISD::CALL: return LowerCALL(Op, DAG);
5041 case ISD::RET: return LowerRET(Op, DAG);
5042 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
5043 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5044 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005045 case ISD::VASTART: return LowerVASTART(Op, DAG);
5046 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
5047 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5048 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5049 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
5050 case ISD::FRAME_TO_ARGS_OFFSET:
5051 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
5052 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
5053 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005054 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005055 case ISD::FLT_ROUNDS: return LowerFLT_ROUNDS(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00005056 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5057 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005058
5059 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5060 case ISD::READCYCLECOUNTER:
5061 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005062 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005063}
5064
5065/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5066SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5067 switch (N->getOpcode()) {
5068 default: assert(0 && "Should not custom lower this!");
5069 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5070 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
5071 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005072}
5073
5074const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5075 switch (Opcode) {
5076 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00005077 case X86ISD::BSF: return "X86ISD::BSF";
5078 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005079 case X86ISD::SHLD: return "X86ISD::SHLD";
5080 case X86ISD::SHRD: return "X86ISD::SHRD";
5081 case X86ISD::FAND: return "X86ISD::FAND";
5082 case X86ISD::FOR: return "X86ISD::FOR";
5083 case X86ISD::FXOR: return "X86ISD::FXOR";
5084 case X86ISD::FSRL: return "X86ISD::FSRL";
5085 case X86ISD::FILD: return "X86ISD::FILD";
5086 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
5087 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5088 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5089 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
5090 case X86ISD::FLD: return "X86ISD::FLD";
5091 case X86ISD::FST: return "X86ISD::FST";
5092 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
5093 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
5094 case X86ISD::CALL: return "X86ISD::CALL";
5095 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5096 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5097 case X86ISD::CMP: return "X86ISD::CMP";
5098 case X86ISD::COMI: return "X86ISD::COMI";
5099 case X86ISD::UCOMI: return "X86ISD::UCOMI";
5100 case X86ISD::SETCC: return "X86ISD::SETCC";
5101 case X86ISD::CMOV: return "X86ISD::CMOV";
5102 case X86ISD::BRCOND: return "X86ISD::BRCOND";
5103 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
5104 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5105 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005106 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
5107 case X86ISD::Wrapper: return "X86ISD::Wrapper";
5108 case X86ISD::S2VEC: return "X86ISD::S2VEC";
5109 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
5110 case X86ISD::PINSRW: return "X86ISD::PINSRW";
5111 case X86ISD::FMAX: return "X86ISD::FMAX";
5112 case X86ISD::FMIN: return "X86ISD::FMIN";
5113 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5114 case X86ISD::FRCP: return "X86ISD::FRCP";
5115 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5116 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
5117 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005118 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005119 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005120 }
5121}
5122
5123// isLegalAddressingMode - Return true if the addressing mode represented
5124// by AM is legal for this target, for a load/store of the specified type.
5125bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5126 const Type *Ty) const {
5127 // X86 supports extremely general addressing modes.
5128
5129 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5130 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5131 return false;
5132
5133 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00005134 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005135 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5136 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00005137
5138 // X86-64 only supports addr of globals in small code model.
5139 if (Subtarget->is64Bit()) {
5140 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5141 return false;
5142 // If lower 4G is not available, then we must use rip-relative addressing.
5143 if (AM.BaseOffs || AM.Scale > 1)
5144 return false;
5145 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005146 }
5147
5148 switch (AM.Scale) {
5149 case 0:
5150 case 1:
5151 case 2:
5152 case 4:
5153 case 8:
5154 // These scales always work.
5155 break;
5156 case 3:
5157 case 5:
5158 case 9:
5159 // These scales are formed with basereg+scalereg. Only accept if there is
5160 // no basereg yet.
5161 if (AM.HasBaseReg)
5162 return false;
5163 break;
5164 default: // Other stuff never works.
5165 return false;
5166 }
5167
5168 return true;
5169}
5170
5171
Evan Cheng27a820a2007-10-26 01:56:11 +00005172bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5173 if (!Ty1->isInteger() || !Ty2->isInteger())
5174 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00005175 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5176 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
5177 if (NumBits1 <= NumBits2)
5178 return false;
5179 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00005180}
5181
Evan Cheng9decb332007-10-29 19:58:20 +00005182bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5183 MVT::ValueType VT2) const {
5184 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5185 return false;
5186 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5187 unsigned NumBits2 = MVT::getSizeInBits(VT2);
5188 if (NumBits1 <= NumBits2)
5189 return false;
5190 return Subtarget->is64Bit() || NumBits1 < 64;
5191}
Evan Cheng27a820a2007-10-26 01:56:11 +00005192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005193/// isShuffleMaskLegal - Targets can use this to indicate that they only
5194/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5195/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5196/// are assumed to be legal.
5197bool
5198X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5199 // Only do shuffles on 128-bit vector types for now.
5200 if (MVT::getSizeInBits(VT) == 64) return false;
5201 return (Mask.Val->getNumOperands() <= 4 ||
5202 isIdentityMask(Mask.Val) ||
5203 isIdentityMask(Mask.Val, true) ||
5204 isSplatMask(Mask.Val) ||
5205 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5206 X86::isUNPCKLMask(Mask.Val) ||
5207 X86::isUNPCKHMask(Mask.Val) ||
5208 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
5209 X86::isUNPCKH_v_undef_Mask(Mask.Val));
5210}
5211
5212bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5213 MVT::ValueType EVT,
5214 SelectionDAG &DAG) const {
5215 unsigned NumElts = BVOps.size();
5216 // Only do shuffles on 128-bit vector types for now.
5217 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5218 if (NumElts == 2) return true;
5219 if (NumElts == 4) {
5220 return (isMOVLMask(&BVOps[0], 4) ||
5221 isCommutedMOVL(&BVOps[0], 4, true) ||
5222 isSHUFPMask(&BVOps[0], 4) ||
5223 isCommutedSHUFP(&BVOps[0], 4));
5224 }
5225 return false;
5226}
5227
5228//===----------------------------------------------------------------------===//
5229// X86 Scheduler Hooks
5230//===----------------------------------------------------------------------===//
5231
5232MachineBasicBlock *
5233X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
5234 MachineBasicBlock *BB) {
5235 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5236 switch (MI->getOpcode()) {
5237 default: assert(false && "Unexpected instr type to insert");
5238 case X86::CMOV_FR32:
5239 case X86::CMOV_FR64:
5240 case X86::CMOV_V4F32:
5241 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00005242 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005243 // To "insert" a SELECT_CC instruction, we actually have to insert the
5244 // diamond control-flow pattern. The incoming instruction knows the
5245 // destination vreg to set, the condition code register to branch on, the
5246 // true/false values to select between, and a branch opcode to use.
5247 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5248 ilist<MachineBasicBlock>::iterator It = BB;
5249 ++It;
5250
5251 // thisMBB:
5252 // ...
5253 // TrueVal = ...
5254 // cmpTY ccX, r1, r2
5255 // bCC copy1MBB
5256 // fallthrough --> copy0MBB
5257 MachineBasicBlock *thisMBB = BB;
5258 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5259 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
5260 unsigned Opc =
5261 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
5262 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
5263 MachineFunction *F = BB->getParent();
5264 F->getBasicBlockList().insert(It, copy0MBB);
5265 F->getBasicBlockList().insert(It, sinkMBB);
5266 // Update machine-CFG edges by first adding all successors of the current
5267 // block to the new block which will contain the Phi node for the select.
5268 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
5269 e = BB->succ_end(); i != e; ++i)
5270 sinkMBB->addSuccessor(*i);
5271 // Next, remove all successors of the current block, and add the true
5272 // and fallthrough blocks as its successors.
5273 while(!BB->succ_empty())
5274 BB->removeSuccessor(BB->succ_begin());
5275 BB->addSuccessor(copy0MBB);
5276 BB->addSuccessor(sinkMBB);
5277
5278 // copy0MBB:
5279 // %FalseValue = ...
5280 // # fallthrough to sinkMBB
5281 BB = copy0MBB;
5282
5283 // Update machine-CFG edges
5284 BB->addSuccessor(sinkMBB);
5285
5286 // sinkMBB:
5287 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5288 // ...
5289 BB = sinkMBB;
5290 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
5291 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5292 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5293
5294 delete MI; // The pseudo instruction is gone now.
5295 return BB;
5296 }
5297
5298 case X86::FP32_TO_INT16_IN_MEM:
5299 case X86::FP32_TO_INT32_IN_MEM:
5300 case X86::FP32_TO_INT64_IN_MEM:
5301 case X86::FP64_TO_INT16_IN_MEM:
5302 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00005303 case X86::FP64_TO_INT64_IN_MEM:
5304 case X86::FP80_TO_INT16_IN_MEM:
5305 case X86::FP80_TO_INT32_IN_MEM:
5306 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005307 // Change the floating point control register to use "round towards zero"
5308 // mode when truncating to an integer value.
5309 MachineFunction *F = BB->getParent();
5310 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
5311 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
5312
5313 // Load the old value of the high byte of the control word...
5314 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00005315 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005316 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
5317
5318 // Set the high part to be round to zero...
5319 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5320 .addImm(0xC7F);
5321
5322 // Reload the modified control word now...
5323 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
5324
5325 // Restore the memory image of control word to original value
5326 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5327 .addReg(OldCW);
5328
5329 // Get the X86 opcode to use.
5330 unsigned Opc;
5331 switch (MI->getOpcode()) {
5332 default: assert(0 && "illegal opcode!");
5333 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5334 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5335 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5336 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5337 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5338 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00005339 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5340 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5341 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005342 }
5343
5344 X86AddressMode AM;
5345 MachineOperand &Op = MI->getOperand(0);
5346 if (Op.isRegister()) {
5347 AM.BaseType = X86AddressMode::RegBase;
5348 AM.Base.Reg = Op.getReg();
5349 } else {
5350 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00005351 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005352 }
5353 Op = MI->getOperand(1);
5354 if (Op.isImmediate())
5355 AM.Scale = Op.getImm();
5356 Op = MI->getOperand(2);
5357 if (Op.isImmediate())
5358 AM.IndexReg = Op.getImm();
5359 Op = MI->getOperand(3);
5360 if (Op.isGlobalAddress()) {
5361 AM.GV = Op.getGlobal();
5362 } else {
5363 AM.Disp = Op.getImm();
5364 }
5365 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5366 .addReg(MI->getOperand(4).getReg());
5367
5368 // Reload the original control word now.
5369 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
5370
5371 delete MI; // The pseudo instruction is gone now.
5372 return BB;
5373 }
5374 }
5375}
5376
5377//===----------------------------------------------------------------------===//
5378// X86 Optimization Hooks
5379//===----------------------------------------------------------------------===//
5380
5381void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
5382 uint64_t Mask,
5383 uint64_t &KnownZero,
5384 uint64_t &KnownOne,
5385 const SelectionDAG &DAG,
5386 unsigned Depth) const {
5387 unsigned Opc = Op.getOpcode();
5388 assert((Opc >= ISD::BUILTIN_OP_END ||
5389 Opc == ISD::INTRINSIC_WO_CHAIN ||
5390 Opc == ISD::INTRINSIC_W_CHAIN ||
5391 Opc == ISD::INTRINSIC_VOID) &&
5392 "Should use MaskedValueIsZero if you don't know whether Op"
5393 " is a target node!");
5394
5395 KnownZero = KnownOne = 0; // Don't know anything.
5396 switch (Opc) {
5397 default: break;
5398 case X86ISD::SETCC:
5399 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
5400 break;
5401 }
5402}
5403
5404/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5405/// element of the result of the vector shuffle.
5406static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5407 MVT::ValueType VT = N->getValueType(0);
5408 SDOperand PermMask = N->getOperand(2);
5409 unsigned NumElems = PermMask.getNumOperands();
5410 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5411 i %= NumElems;
5412 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5413 return (i == 0)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00005414 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005415 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5416 SDOperand Idx = PermMask.getOperand(i);
5417 if (Idx.getOpcode() == ISD::UNDEF)
5418 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
5419 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5420 }
5421 return SDOperand();
5422}
5423
5424/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5425/// node is a GlobalAddress + an offset.
5426static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
5427 unsigned Opc = N->getOpcode();
5428 if (Opc == X86ISD::Wrapper) {
5429 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5430 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5431 return true;
5432 }
5433 } else if (Opc == ISD::ADD) {
5434 SDOperand N1 = N->getOperand(0);
5435 SDOperand N2 = N->getOperand(1);
5436 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5437 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5438 if (V) {
5439 Offset += V->getSignExtended();
5440 return true;
5441 }
5442 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5443 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5444 if (V) {
5445 Offset += V->getSignExtended();
5446 return true;
5447 }
5448 }
5449 }
5450 return false;
5451}
5452
5453/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5454/// + Dist * Size.
5455static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5456 MachineFrameInfo *MFI) {
5457 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5458 return false;
5459
5460 SDOperand Loc = N->getOperand(1);
5461 SDOperand BaseLoc = Base->getOperand(1);
5462 if (Loc.getOpcode() == ISD::FrameIndex) {
5463 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5464 return false;
Dan Gohman53491e92007-07-23 20:24:29 +00005465 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5466 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005467 int FS = MFI->getObjectSize(FI);
5468 int BFS = MFI->getObjectSize(BFI);
5469 if (FS != BFS || FS != Size) return false;
5470 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5471 } else {
5472 GlobalValue *GV1 = NULL;
5473 GlobalValue *GV2 = NULL;
5474 int64_t Offset1 = 0;
5475 int64_t Offset2 = 0;
5476 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5477 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5478 if (isGA1 && isGA2 && GV1 == GV2)
5479 return Offset1 == (Offset2 + Dist*Size);
5480 }
5481
5482 return false;
5483}
5484
5485static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5486 const X86Subtarget *Subtarget) {
5487 GlobalValue *GV;
5488 int64_t Offset;
5489 if (isGAPlusOffset(Base, GV, Offset))
5490 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5491 else {
5492 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
Dan Gohman53491e92007-07-23 20:24:29 +00005493 int BFI = cast<FrameIndexSDNode>(Base)->getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005494 if (BFI < 0)
5495 // Fixed objects do not specify alignment, however the offsets are known.
5496 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5497 (MFI->getObjectOffset(BFI) % 16) == 0);
5498 else
5499 return MFI->getObjectAlignment(BFI) >= 16;
5500 }
5501 return false;
5502}
5503
5504
5505/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5506/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5507/// if the load addresses are consecutive, non-overlapping, and in the right
5508/// order.
5509static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5510 const X86Subtarget *Subtarget) {
5511 MachineFunction &MF = DAG.getMachineFunction();
5512 MachineFrameInfo *MFI = MF.getFrameInfo();
5513 MVT::ValueType VT = N->getValueType(0);
5514 MVT::ValueType EVT = MVT::getVectorElementType(VT);
5515 SDOperand PermMask = N->getOperand(2);
5516 int NumElems = (int)PermMask.getNumOperands();
5517 SDNode *Base = NULL;
5518 for (int i = 0; i < NumElems; ++i) {
5519 SDOperand Idx = PermMask.getOperand(i);
5520 if (Idx.getOpcode() == ISD::UNDEF) {
5521 if (!Base) return SDOperand();
5522 } else {
5523 SDOperand Arg =
5524 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
5525 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
5526 return SDOperand();
5527 if (!Base)
5528 Base = Arg.Val;
5529 else if (!isConsecutiveLoad(Arg.Val, Base,
5530 i, MVT::getSizeInBits(EVT)/8,MFI))
5531 return SDOperand();
5532 }
5533 }
5534
5535 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohman11821702007-07-27 17:16:43 +00005536 LoadSDNode *LD = cast<LoadSDNode>(Base);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005537 if (isAlign16) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005538 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00005539 LD->getSrcValueOffset(), LD->isVolatile());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005540 } else {
Dan Gohman11821702007-07-27 17:16:43 +00005541 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5542 LD->getSrcValueOffset(), LD->isVolatile(),
5543 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005544 }
5545}
5546
5547/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5548static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5549 const X86Subtarget *Subtarget) {
5550 SDOperand Cond = N->getOperand(0);
5551
5552 // If we have SSE[12] support, try to form min/max nodes.
5553 if (Subtarget->hasSSE2() &&
5554 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5555 if (Cond.getOpcode() == ISD::SETCC) {
5556 // Get the LHS/RHS of the select.
5557 SDOperand LHS = N->getOperand(1);
5558 SDOperand RHS = N->getOperand(2);
5559 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
5560
5561 unsigned Opcode = 0;
5562 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
5563 switch (CC) {
5564 default: break;
5565 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5566 case ISD::SETULE:
5567 case ISD::SETLE:
5568 if (!UnsafeFPMath) break;
5569 // FALL THROUGH.
5570 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5571 case ISD::SETLT:
5572 Opcode = X86ISD::FMIN;
5573 break;
5574
5575 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5576 case ISD::SETUGT:
5577 case ISD::SETGT:
5578 if (!UnsafeFPMath) break;
5579 // FALL THROUGH.
5580 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5581 case ISD::SETGE:
5582 Opcode = X86ISD::FMAX;
5583 break;
5584 }
5585 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
5586 switch (CC) {
5587 default: break;
5588 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5589 case ISD::SETUGT:
5590 case ISD::SETGT:
5591 if (!UnsafeFPMath) break;
5592 // FALL THROUGH.
5593 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5594 case ISD::SETGE:
5595 Opcode = X86ISD::FMIN;
5596 break;
5597
5598 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5599 case ISD::SETULE:
5600 case ISD::SETLE:
5601 if (!UnsafeFPMath) break;
5602 // FALL THROUGH.
5603 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5604 case ISD::SETLT:
5605 Opcode = X86ISD::FMAX;
5606 break;
5607 }
5608 }
5609
5610 if (Opcode)
5611 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
5612 }
5613
5614 }
5615
5616 return SDOperand();
5617}
5618
5619
5620SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
5621 DAGCombinerInfo &DCI) const {
5622 SelectionDAG &DAG = DCI.DAG;
5623 switch (N->getOpcode()) {
5624 default: break;
5625 case ISD::VECTOR_SHUFFLE:
5626 return PerformShuffleCombine(N, DAG, Subtarget);
5627 case ISD::SELECT:
5628 return PerformSELECTCombine(N, DAG, Subtarget);
5629 }
5630
5631 return SDOperand();
5632}
5633
5634//===----------------------------------------------------------------------===//
5635// X86 Inline Assembly Support
5636//===----------------------------------------------------------------------===//
5637
5638/// getConstraintType - Given a constraint letter, return the type of
5639/// constraint it is for this target.
5640X86TargetLowering::ConstraintType
5641X86TargetLowering::getConstraintType(const std::string &Constraint) const {
5642 if (Constraint.size() == 1) {
5643 switch (Constraint[0]) {
5644 case 'A':
5645 case 'r':
5646 case 'R':
5647 case 'l':
5648 case 'q':
5649 case 'Q':
5650 case 'x':
5651 case 'Y':
5652 return C_RegisterClass;
5653 default:
5654 break;
5655 }
5656 }
5657 return TargetLowering::getConstraintType(Constraint);
5658}
5659
Chris Lattnera531abc2007-08-25 00:47:38 +00005660/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5661/// vector. If it is invalid, don't add anything to Ops.
5662void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
5663 char Constraint,
5664 std::vector<SDOperand>&Ops,
5665 SelectionDAG &DAG) {
5666 SDOperand Result(0, 0);
5667
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005668 switch (Constraint) {
5669 default: break;
5670 case 'I':
5671 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00005672 if (C->getValue() <= 31) {
5673 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5674 break;
5675 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005676 }
Chris Lattnera531abc2007-08-25 00:47:38 +00005677 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005678 case 'N':
5679 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00005680 if (C->getValue() <= 255) {
5681 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5682 break;
5683 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005684 }
Chris Lattnera531abc2007-08-25 00:47:38 +00005685 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005686 case 'i': {
5687 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00005688 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
5689 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
5690 break;
5691 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005692
5693 // If we are in non-pic codegen mode, we allow the address of a global (with
5694 // an optional displacement) to be used with 'i'.
5695 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5696 int64_t Offset = 0;
5697
5698 // Match either (GA) or (GA+C)
5699 if (GA) {
5700 Offset = GA->getOffset();
5701 } else if (Op.getOpcode() == ISD::ADD) {
5702 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5703 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5704 if (C && GA) {
5705 Offset = GA->getOffset()+C->getValue();
5706 } else {
5707 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5708 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5709 if (C && GA)
5710 Offset = GA->getOffset()+C->getValue();
5711 else
5712 C = 0, GA = 0;
5713 }
5714 }
5715
5716 if (GA) {
5717 // If addressing this global requires a load (e.g. in PIC mode), we can't
5718 // match.
5719 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
5720 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00005721 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005722
5723 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5724 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00005725 Result = Op;
5726 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005727 }
5728
5729 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00005730 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005731 }
5732 }
Chris Lattnera531abc2007-08-25 00:47:38 +00005733
5734 if (Result.Val) {
5735 Ops.push_back(Result);
5736 return;
5737 }
5738 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005739}
5740
5741std::vector<unsigned> X86TargetLowering::
5742getRegClassForInlineAsmConstraint(const std::string &Constraint,
5743 MVT::ValueType VT) const {
5744 if (Constraint.size() == 1) {
5745 // FIXME: not handling fp-stack yet!
5746 switch (Constraint[0]) { // GCC X86 Constraint Letters
5747 default: break; // Unknown constraint letter
5748 case 'A': // EAX/EDX
5749 if (VT == MVT::i32 || VT == MVT::i64)
5750 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5751 break;
5752 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5753 case 'Q': // Q_REGS
5754 if (VT == MVT::i32)
5755 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5756 else if (VT == MVT::i16)
5757 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5758 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00005759 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00005760 else if (VT == MVT::i64)
5761 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
5762 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005763 }
5764 }
5765
5766 return std::vector<unsigned>();
5767}
5768
5769std::pair<unsigned, const TargetRegisterClass*>
5770X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5771 MVT::ValueType VT) const {
5772 // First, see if this is a constraint that directly corresponds to an LLVM
5773 // register class.
5774 if (Constraint.size() == 1) {
5775 // GCC Constraint Letters
5776 switch (Constraint[0]) {
5777 default: break;
5778 case 'r': // GENERAL_REGS
5779 case 'R': // LEGACY_REGS
5780 case 'l': // INDEX_REGS
5781 if (VT == MVT::i64 && Subtarget->is64Bit())
5782 return std::make_pair(0U, X86::GR64RegisterClass);
5783 if (VT == MVT::i32)
5784 return std::make_pair(0U, X86::GR32RegisterClass);
5785 else if (VT == MVT::i16)
5786 return std::make_pair(0U, X86::GR16RegisterClass);
5787 else if (VT == MVT::i8)
5788 return std::make_pair(0U, X86::GR8RegisterClass);
5789 break;
5790 case 'y': // MMX_REGS if MMX allowed.
5791 if (!Subtarget->hasMMX()) break;
5792 return std::make_pair(0U, X86::VR64RegisterClass);
5793 break;
5794 case 'Y': // SSE_REGS if SSE2 allowed
5795 if (!Subtarget->hasSSE2()) break;
5796 // FALL THROUGH.
5797 case 'x': // SSE_REGS if SSE1 allowed
5798 if (!Subtarget->hasSSE1()) break;
5799
5800 switch (VT) {
5801 default: break;
5802 // Scalar SSE types.
5803 case MVT::f32:
5804 case MVT::i32:
5805 return std::make_pair(0U, X86::FR32RegisterClass);
5806 case MVT::f64:
5807 case MVT::i64:
5808 return std::make_pair(0U, X86::FR64RegisterClass);
5809 // Vector types.
5810 case MVT::v16i8:
5811 case MVT::v8i16:
5812 case MVT::v4i32:
5813 case MVT::v2i64:
5814 case MVT::v4f32:
5815 case MVT::v2f64:
5816 return std::make_pair(0U, X86::VR128RegisterClass);
5817 }
5818 break;
5819 }
5820 }
5821
5822 // Use the default implementation in TargetLowering to convert the register
5823 // constraint into a member of a register class.
5824 std::pair<unsigned, const TargetRegisterClass*> Res;
5825 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5826
5827 // Not found as a standard register?
5828 if (Res.second == 0) {
5829 // GCC calls "st(0)" just plain "st".
5830 if (StringsEqualNoCase("{st}", Constraint)) {
5831 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00005832 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005833 }
5834
5835 return Res;
5836 }
5837
5838 // Otherwise, check to see if this is a register class of the wrong value
5839 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5840 // turn into {ax},{dx}.
5841 if (Res.second->hasType(VT))
5842 return Res; // Correct type already, nothing to do.
5843
5844 // All of the single-register GCC register classes map their values onto
5845 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5846 // really want an 8-bit or 32-bit register, map to the appropriate register
5847 // class and return the appropriate register.
5848 if (Res.second != X86::GR16RegisterClass)
5849 return Res;
5850
5851 if (VT == MVT::i8) {
5852 unsigned DestReg = 0;
5853 switch (Res.first) {
5854 default: break;
5855 case X86::AX: DestReg = X86::AL; break;
5856 case X86::DX: DestReg = X86::DL; break;
5857 case X86::CX: DestReg = X86::CL; break;
5858 case X86::BX: DestReg = X86::BL; break;
5859 }
5860 if (DestReg) {
5861 Res.first = DestReg;
5862 Res.second = Res.second = X86::GR8RegisterClass;
5863 }
5864 } else if (VT == MVT::i32) {
5865 unsigned DestReg = 0;
5866 switch (Res.first) {
5867 default: break;
5868 case X86::AX: DestReg = X86::EAX; break;
5869 case X86::DX: DestReg = X86::EDX; break;
5870 case X86::CX: DestReg = X86::ECX; break;
5871 case X86::BX: DestReg = X86::EBX; break;
5872 case X86::SI: DestReg = X86::ESI; break;
5873 case X86::DI: DestReg = X86::EDI; break;
5874 case X86::BP: DestReg = X86::EBP; break;
5875 case X86::SP: DestReg = X86::ESP; break;
5876 }
5877 if (DestReg) {
5878 Res.first = DestReg;
5879 Res.second = Res.second = X86::GR32RegisterClass;
5880 }
5881 } else if (VT == MVT::i64) {
5882 unsigned DestReg = 0;
5883 switch (Res.first) {
5884 default: break;
5885 case X86::AX: DestReg = X86::RAX; break;
5886 case X86::DX: DestReg = X86::RDX; break;
5887 case X86::CX: DestReg = X86::RCX; break;
5888 case X86::BX: DestReg = X86::RBX; break;
5889 case X86::SI: DestReg = X86::RSI; break;
5890 case X86::DI: DestReg = X86::RDI; break;
5891 case X86::BP: DestReg = X86::RBP; break;
5892 case X86::SP: DestReg = X86::RSP; break;
5893 }
5894 if (DestReg) {
5895 Res.first = DestReg;
5896 Res.second = Res.second = X86::GR64RegisterClass;
5897 }
5898 }
5899
5900 return Res;
5901}