blob: 946f4744f5bbce7baf61291da650507429ef0803 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000024#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000027#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner97f06932009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000067 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000068 ARMFunctionInfo *AFI;
69
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling57f0db82009-02-24 08:30:20 +000074 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000075 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
76 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000077 Subtarget = &TM.getSubtarget<ARMSubtarget>();
78 }
79
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000080 virtual const char *getPassName() const {
81 return "ARM Assembly Printer";
82 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000083
Chris Lattner97f06932009-10-19 20:20:46 +000084 void printInstructionThroughMCStreamer(const MachineInstr *MI);
85
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086
Chris Lattner35c33bd2010-04-04 04:47:45 +000087 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +000088 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +000089 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
90 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
91 raw_ostream &O);
92 void printSORegOperand(const MachineInstr *MI, int OpNum,
93 raw_ostream &O);
94 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
95 raw_ostream &O);
96 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
97 raw_ostream &O);
98 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
99 raw_ostream &O);
100 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
101 raw_ostream &O);
102 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000103 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000104 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000106 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000110 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000111 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000112 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000113 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum,
114 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000115
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
117 raw_ostream &O);
118 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
119 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
120 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000121 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000122 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000123 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000124 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
125 raw_ostream &O);
126 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
127 raw_ostream &O);
128 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
129 raw_ostream &O);
130 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
131 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000132
Chris Lattner35c33bd2010-04-04 04:47:45 +0000133 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
134 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
135 raw_ostream &O);
136 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
137 raw_ostream &O);
138 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
139 raw_ostream &O);
140 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
142 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
143 raw_ostream &O) {}
144 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000146
Chris Lattner35c33bd2010-04-04 04:47:45 +0000147 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
148 raw_ostream &O) {}
149 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
150 raw_ostream &O) {}
151 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
152 raw_ostream &O) {}
153 void printPredicateOperand(const MachineInstr *MI, int OpNum,
154 raw_ostream &O);
155 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
156 raw_ostream &O);
157 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
158 raw_ostream &O);
159 void printPCLabel(const MachineInstr *MI, int OpNum,
160 raw_ostream &O);
161 void printRegisterList(const MachineInstr *MI, int OpNum,
162 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000163 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000164 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000165 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000166 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
167 raw_ostream &O);
168 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
169 raw_ostream &O);
170 void printTBAddrMode(const MachineInstr *MI, int OpNum,
171 raw_ostream &O);
172 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
173 raw_ostream &O);
174 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
175 raw_ostream &O);
176 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
177 raw_ostream &O);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000178 void printNEONModImmOperand(const MachineInstr *MI, int OpNum,
179 raw_ostream &O);
Bob Wilson54c78ef2009-11-06 23:33:28 +0000180
Evan Cheng055b0312009-06-29 07:51:04 +0000181 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000182 unsigned AsmVariant, const char *ExtraCode,
183 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000184 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000185 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000186 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000187
Chris Lattner35c33bd2010-04-04 04:47:45 +0000188 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000189 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000190
Chris Lattnera786cea2010-01-28 01:10:34 +0000191 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000192 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000193
194 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000195 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000196 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000197 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000198
Chris Lattner0890cf12010-01-25 19:51:38 +0000199 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
200 const MachineBasicBlock *MBB) const;
201 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000202
Evan Cheng711b6dc2008-08-08 06:56:16 +0000203 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
204 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000205 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000206 SmallString<128> Str;
207 raw_svector_ostream OS(Str);
208 EmitMachineConstantPoolValue(MCPV, OS);
209 OutStreamer.EmitRawText(OS.str());
210 }
211
212 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
213 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000214 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
215 case 1: O << MAI->getData8bitsDirective(0); break;
216 case 2: O << MAI->getData16bitsDirective(0); break;
217 case 4: O << MAI->getData32bitsDirective(0); break;
218 default: assert(0 && "Unknown CPV size");
219 }
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Cheng711b6dc2008-08-08 06:56:16 +0000221 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000222
223 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000224 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000225 } else if (ACPV->isBlockAddress()) {
Chris Lattner0752cda2010-04-05 16:32:14 +0000226 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson28989a82009-11-02 16:59:06 +0000227 } else if (ACPV->isGlobalValue()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000228 const GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000229 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000230 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000231 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000232 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000233 else {
234 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000235 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000236 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000237
238 MachineModuleInfoMachO &MMIMachO =
239 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000240 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000241 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
242 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000243 if (StubSym.getPointer() == 0)
244 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000245 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000246 }
Bob Wilson28989a82009-11-02 16:59:06 +0000247 } else {
248 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000249 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000250 }
Jim Grosbache9952212009-09-04 01:38:51 +0000251
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000252 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000253 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000254 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000255 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000256 << "+" << (unsigned)ACPV->getPCAdjustment();
257 if (ACPV->mustAddCurrentAddress())
258 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000259 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000260 }
Evan Chenga8e29892007-01-19 07:51:42 +0000261 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000262 };
263} // end of anonymous namespace
264
265#include "ARMGenAsmWriter.inc"
266
Chris Lattner953ebb72010-01-27 23:58:11 +0000267void ARMAsmPrinter::EmitFunctionEntryLabel() {
268 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000269 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000270 if (!Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000271 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000272 else {
273 // This needs to emit to a temporary string to get properly quoted
274 // MCSymbols when they have spaces in them.
275 SmallString<128> Tmp;
276 raw_svector_ostream OS(Tmp);
277 OS << "\t.thumb_func\t" << *CurrentFnSym;
278 OutStreamer.EmitRawText(OS.str());
279 }
Chris Lattner953ebb72010-01-27 23:58:11 +0000280 }
281
282 OutStreamer.EmitLabel(CurrentFnSym);
283}
284
Evan Chenga8e29892007-01-19 07:51:42 +0000285/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000286/// method to print assembly for each instruction.
287///
288bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000289 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000290 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000291
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000292 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000293}
294
Evan Cheng055b0312009-06-29 07:51:04 +0000295void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000296 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000297 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000298 unsigned TF = MO.getTargetFlags();
299
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000300 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000301 default:
302 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000303 case MachineOperand::MO_Register: {
304 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000305 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
306 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000307 unsigned DRegLo = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_0);
308 unsigned DRegHi = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_1);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000309 O << '{'
Bob Wilsona0148c32010-07-09 00:47:20 +0000310 << getRegisterName(DRegLo) << ", " << getRegisterName(DRegHi)
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000311 << '}';
312 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
313 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Chris Lattner9d1c1ad2010-04-04 18:06:11 +0000314 unsigned DReg =
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000315 TM.getRegisterInfo()->getMatchingSuperReg(Reg,
316 RegNum & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000317 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
318 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000319 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000320 O << getRegisterName(Reg);
321 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000322 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000323 }
Evan Chenga8e29892007-01-19 07:51:42 +0000324 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000325 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000326 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000327 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
328 (TF & ARMII::MO_LO16))
329 O << ":lower16:";
330 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
331 (TF & ARMII::MO_HI16))
332 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000333 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000334 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000335 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000337 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000338 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000339 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000340 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Dan Gohman46510a72010-04-15 01:51:59 +0000341 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000342
343 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
344 (TF & ARMII::MO_LO16))
345 O << ":lower16:";
346 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
347 (TF & ARMII::MO_HI16))
348 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000349 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000350
Chris Lattner0c08d092010-04-03 22:28:33 +0000351 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000352
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000353 if (isCallOp && Subtarget->isTargetELF() &&
354 TM.getRelocationModel() == Reloc::PIC_)
355 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000356 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000357 }
Evan Chenga8e29892007-01-19 07:51:42 +0000358 case MachineOperand::MO_ExternalSymbol: {
359 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000360 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000361
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000362 if (isCallOp && Subtarget->isTargetELF() &&
363 TM.getRelocationModel() == Reloc::PIC_)
364 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000365 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000366 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000367 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000368 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000369 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000370 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000371 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000372 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000373 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000374}
375
Chris Lattner35c33bd2010-04-04 04:47:45 +0000376static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000377 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000378 // Break it up into two parts that make up a shifter immediate.
379 V = ARM_AM::getSOImmVal(V);
380 assert(V != -1 && "Not a valid so_imm value!");
381
Evan Chengc70d1842007-03-20 08:11:30 +0000382 unsigned Imm = ARM_AM::getSOImmValImm(V);
383 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000384
Evan Chenga8e29892007-01-19 07:51:42 +0000385 // Print low-level immediate formation info, per
386 // A5.1.3: "Data-processing operands - Immediate".
387 if (Rot) {
388 O << "#" << Imm << ", " << Rot;
389 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000390 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000391 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000392 O << (int)ARM_AM::rotr32(Imm, Rot);
393 }
Evan Chenga8e29892007-01-19 07:51:42 +0000394 } else {
395 O << "#" << Imm;
396 }
397}
398
Evan Chengc70d1842007-03-20 08:11:30 +0000399/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
400/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000401void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
402 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000403 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000404 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner3f53c832010-04-04 18:52:31 +0000405 printSOImm(O, MO.getImm(), isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000406}
407
Evan Cheng90922132008-11-06 02:25:39 +0000408/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
409/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000410void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
411 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000412 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000413 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000414 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
415 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner3f53c832010-04-04 18:52:31 +0000416 printSOImm(O, V1, isVerbose(), MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000417 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000418 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000419 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000420 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000421 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000422 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000423 O << ", ";
Chris Lattner3f53c832010-04-04 18:52:31 +0000424 printSOImm(O, V2, isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000425}
426
Evan Chenga8e29892007-01-19 07:51:42 +0000427// so_reg is a 4-operand unit corresponding to register forms of the A5.1
428// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000429// REG 0 0 - e.g. R5
430// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000431// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000432void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
433 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000434 const MachineOperand &MO1 = MI->getOperand(Op);
435 const MachineOperand &MO2 = MI->getOperand(Op+1);
436 const MachineOperand &MO3 = MI->getOperand(Op+2);
437
Chris Lattner762ccea2009-09-13 20:31:40 +0000438 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000439
440 // Print the shift opc.
441 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000442 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000443 << " ";
444
445 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000446 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000447 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
448 } else {
449 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
450 }
451}
452
Chris Lattner35c33bd2010-04-04 04:47:45 +0000453void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
454 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 const MachineOperand &MO1 = MI->getOperand(Op);
456 const MachineOperand &MO2 = MI->getOperand(Op+1);
457 const MachineOperand &MO3 = MI->getOperand(Op+2);
458
Dan Gohmand735b802008-10-03 15:45:36 +0000459 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000460 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000461 return;
462 }
463
Chris Lattner762ccea2009-09-13 20:31:40 +0000464 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000465
466 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000467 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000468 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000469 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000470 << ARM_AM::getAM2Offset(MO3.getImm());
471 O << "]";
472 return;
473 }
474
475 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000476 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000477 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000478
Evan Chenga8e29892007-01-19 07:51:42 +0000479 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
480 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000481 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000482 << " #" << ShImm;
483 O << "]";
484}
485
Chris Lattner35c33bd2010-04-04 04:47:45 +0000486void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
487 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000488 const MachineOperand &MO1 = MI->getOperand(Op);
489 const MachineOperand &MO2 = MI->getOperand(Op+1);
490
491 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000492 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000493 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000494 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000495 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000496 return;
497 }
498
Johnny Chen9e088762010-03-17 17:52:21 +0000499 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000500 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000501
Evan Chenga8e29892007-01-19 07:51:42 +0000502 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
503 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000504 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000505 << " #" << ShImm;
506}
507
Chris Lattner35c33bd2010-04-04 04:47:45 +0000508void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
509 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000510 const MachineOperand &MO1 = MI->getOperand(Op);
511 const MachineOperand &MO2 = MI->getOperand(Op+1);
512 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000513
Dan Gohman6f0d0242008-02-10 18:45:23 +0000514 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000515 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000516
517 if (MO2.getReg()) {
518 O << ", "
519 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000520 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000521 << "]";
522 return;
523 }
Jim Grosbache9952212009-09-04 01:38:51 +0000524
Evan Chenga8e29892007-01-19 07:51:42 +0000525 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
526 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000527 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000528 << ImmOffs;
529 O << "]";
530}
531
Chris Lattner35c33bd2010-04-04 04:47:45 +0000532void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
533 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000534 const MachineOperand &MO1 = MI->getOperand(Op);
535 const MachineOperand &MO2 = MI->getOperand(Op+1);
536
537 if (MO1.getReg()) {
538 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000539 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000540 return;
541 }
542
543 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
544 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000545 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000546 << ImmOffs;
547}
Jim Grosbache9952212009-09-04 01:38:51 +0000548
Evan Chenga8e29892007-01-19 07:51:42 +0000549void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000550 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000551 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000552 const MachineOperand &MO2 = MI->getOperand(Op+1);
553 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
554 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000555 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000556 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
557 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
558 if (Mode == ARM_AM::ia)
559 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000560 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000561 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000562 }
563}
564
565void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000566 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000567 const char *Modifier) {
568 const MachineOperand &MO1 = MI->getOperand(Op);
569 const MachineOperand &MO2 = MI->getOperand(Op+1);
570
Dan Gohmand735b802008-10-03 15:45:36 +0000571 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000572 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000573 return;
574 }
Jim Grosbache9952212009-09-04 01:38:51 +0000575
Dan Gohman6f0d0242008-02-10 18:45:23 +0000576 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000577
578 if (Modifier && strcmp(Modifier, "submode") == 0) {
579 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000580 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000581 return;
582 } else if (Modifier && strcmp(Modifier, "base") == 0) {
583 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000584 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000585 return;
586 }
Jim Grosbache9952212009-09-04 01:38:51 +0000587
Chris Lattner762ccea2009-09-13 20:31:40 +0000588 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000589
Evan Chenga8e29892007-01-19 07:51:42 +0000590 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
591 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000592 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000593 << ImmOffs*4;
594 }
595 O << "]";
596}
597
Chris Lattner35c33bd2010-04-04 04:47:45 +0000598void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
599 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000600 const MachineOperand &MO1 = MI->getOperand(Op);
601 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000602
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000603 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000604 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000605 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000606 O << ", :" << (MO2.getImm() << 3);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000607 }
608 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000609}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000610
Chris Lattner35c33bd2010-04-04 04:47:45 +0000611void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
612 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000613 const MachineOperand &MO = MI->getOperand(Op);
614 if (MO.getReg() == 0)
615 O << "!";
616 else
617 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000618}
619
Evan Chenga8e29892007-01-19 07:51:42 +0000620void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000621 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000622 const char *Modifier) {
623 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000624 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000625 return;
626 }
627
628 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000629 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000630 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000631}
632
633void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000634ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
635 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000636 const MachineOperand &MO = MI->getOperand(Op);
637 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000638 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000639 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000640 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
641 O << "#" << lsb << ", #" << width;
642}
643
Evan Cheng055b0312009-06-29 07:51:04 +0000644//===--------------------------------------------------------------------===//
645
Chris Lattner35c33bd2010-04-04 04:47:45 +0000646void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
647 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000648 O << "#" << MI->getOperand(Op).getImm() * 4;
649}
650
Evan Chengf49810c2009-06-23 17:48:47 +0000651void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000652ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
653 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000654 // (3 - the number of trailing zeros) is the number of then / else.
655 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000656 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000657 unsigned NumTZ = CountTrailingZeros_32(Mask);
658 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000659 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000660 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000661 if (T)
662 O << 't';
663 else
664 O << 'e';
665 }
666}
667
668void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000669ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
670 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000671 const MachineOperand &MO1 = MI->getOperand(Op);
672 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000673 O << "[" << getRegisterName(MO1.getReg());
674 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000675}
676
677void
678ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000679 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000680 unsigned Scale) {
681 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000682 const MachineOperand &MO2 = MI->getOperand(Op+1);
683 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000684
Dan Gohmand735b802008-10-03 15:45:36 +0000685 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000686 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000687 return;
688 }
689
Chris Lattner762ccea2009-09-13 20:31:40 +0000690 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000691 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000692 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000693 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000694 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000695 O << "]";
696}
697
698void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000699ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
700 raw_ostream &O) {
701 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000702}
703void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000704ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
705 raw_ostream &O) {
706 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000707}
708void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000709ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
710 raw_ostream &O) {
711 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000712}
713
Chris Lattner35c33bd2010-04-04 04:47:45 +0000714void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
715 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000716 const MachineOperand &MO1 = MI->getOperand(Op);
717 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000718 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000719 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000720 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000721 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000722}
723
Evan Cheng055b0312009-06-29 07:51:04 +0000724//===--------------------------------------------------------------------===//
725
Evan Cheng9cb9e672009-06-27 02:26:13 +0000726// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
727// register with shift forms.
728// REG 0 0 - e.g. R5
729// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000730void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
731 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000732 const MachineOperand &MO1 = MI->getOperand(OpNum);
733 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
734
735 unsigned Reg = MO1.getReg();
736 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000737 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000738
739 // Print the shift opc.
740 O << ", "
741 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
742 << " ";
743
744 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
745 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
746}
747
Evan Cheng055b0312009-06-29 07:51:04 +0000748void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000749 int OpNum,
750 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000751 const MachineOperand &MO1 = MI->getOperand(OpNum);
752 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000753
Chris Lattner762ccea2009-09-13 20:31:40 +0000754 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000755
756 unsigned OffImm = MO2.getImm();
757 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000758 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000759 O << "]";
760}
761
762void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000763 int OpNum,
764 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000765 const MachineOperand &MO1 = MI->getOperand(OpNum);
766 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
767
Chris Lattner762ccea2009-09-13 20:31:40 +0000768 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000769
770 int32_t OffImm = (int32_t)MO2.getImm();
771 // Don't print +0.
772 if (OffImm < 0)
773 O << ", #-" << -OffImm;
774 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000775 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000776 O << "]";
777}
778
Evan Cheng5c874172009-07-09 22:21:59 +0000779void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000780 int OpNum,
781 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000782 const MachineOperand &MO1 = MI->getOperand(OpNum);
783 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
784
Chris Lattner762ccea2009-09-13 20:31:40 +0000785 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000786
787 int32_t OffImm = (int32_t)MO2.getImm() / 4;
788 // Don't print +0.
789 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000790 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000791 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000792 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000793 O << "]";
794}
795
Evan Chenge88d5ce2009-07-02 07:28:31 +0000796void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000797 int OpNum,
798 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000799 const MachineOperand &MO1 = MI->getOperand(OpNum);
800 int32_t OffImm = (int32_t)MO1.getImm();
801 // Don't print +0.
802 if (OffImm < 0)
803 O << "#-" << -OffImm;
804 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000805 O << "#" << OffImm;
806}
807
Evan Cheng055b0312009-06-29 07:51:04 +0000808void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000809 int OpNum,
810 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000811 const MachineOperand &MO1 = MI->getOperand(OpNum);
812 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
813 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
814
Chris Lattner762ccea2009-09-13 20:31:40 +0000815 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000816
Evan Cheng3a214252009-08-11 08:52:18 +0000817 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000818 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000819
Evan Cheng3a214252009-08-11 08:52:18 +0000820 unsigned ShAmt = MO3.getImm();
821 if (ShAmt) {
822 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
823 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000824 }
825 O << "]";
826}
827
828
829//===--------------------------------------------------------------------===//
830
Chris Lattner35c33bd2010-04-04 04:47:45 +0000831void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
832 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000833 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000834 if (CC != ARMCC::AL)
835 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000836}
837
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000838void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000839 int OpNum,
840 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000841 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
842 O << ARMCondCodeToString(CC);
843}
844
Chris Lattner35c33bd2010-04-04 04:47:45 +0000845void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
846 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000847 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000848 if (Reg) {
849 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
850 O << 's';
851 }
852}
853
Chris Lattner35c33bd2010-04-04 04:47:45 +0000854void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
855 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000856 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000857 O << MAI->getPrivateGlobalPrefix()
858 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000859}
860
Chris Lattner35c33bd2010-04-04 04:47:45 +0000861void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
862 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000863 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000864 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000865 if (MI->getOperand(i).isImplicit())
866 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000867 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000868 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000869 }
870 O << "}";
871}
872
Evan Cheng055b0312009-06-29 07:51:04 +0000873void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000874 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000875 assert(Modifier && "This operand only works with a modifier!");
876 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
877 // data itself.
878 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000879 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000880 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000881 } else {
882 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000883 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000884
Evan Cheng6d63a722008-09-18 07:27:23 +0000885 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000886
Evan Cheng711b6dc2008-08-08 06:56:16 +0000887 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000888 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000889 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000890 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000891 }
Evan Chenga8e29892007-01-19 07:51:42 +0000892 }
893}
894
Chris Lattner0890cf12010-01-25 19:51:38 +0000895MCSymbol *ARMAsmPrinter::
896GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
897 const MachineBasicBlock *MBB) const {
898 SmallString<60> Name;
899 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000900 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000901 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000902 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000903}
904
905MCSymbol *ARMAsmPrinter::
906GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
907 SmallString<60> Name;
908 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000909 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000910 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000911}
912
Chris Lattner35c33bd2010-04-04 04:47:45 +0000913void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
914 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000915 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
916
Evan Cheng055b0312009-06-29 07:51:04 +0000917 const MachineOperand &MO1 = MI->getOperand(OpNum);
918 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000919
Chris Lattner8aa797a2007-12-30 23:10:15 +0000920 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000921 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000922 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
923 // order.
924 O << *JTISymbol << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000925
Chris Lattner33adcfb2009-08-22 21:43:10 +0000926 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000927
Dan Gohman45426112008-07-07 20:06:06 +0000928 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000929 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
930 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000931 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000932 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000933 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
934 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000935 bool isNew = JTSets.insert(MBB);
936
Chris Lattner0890cf12010-01-25 19:51:38 +0000937 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000938 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000939 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000940 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000941 }
Evan Chenga8e29892007-01-19 07:51:42 +0000942
943 O << JTEntryDirective << ' ';
944 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000945 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
946 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000947 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000948 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000949 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000950
Evan Chengd85ac4d2007-01-27 02:29:45 +0000951 if (i != e-1)
952 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000953 }
954}
955
Chris Lattner35c33bd2010-04-04 04:47:45 +0000956void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
957 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000958 const MachineOperand &MO1 = MI->getOperand(OpNum);
959 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
960 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000961
962 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000963
964 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
965 // order.
966 O << *JTISymbol << ":\n";
Evan Cheng66ac5312009-07-25 00:33:29 +0000967
Evan Cheng66ac5312009-07-25 00:33:29 +0000968 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
969 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
970 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000971 bool ByteOffset = false, HalfWordOffset = false;
972 if (MI->getOpcode() == ARM::t2TBB)
973 ByteOffset = true;
974 else if (MI->getOpcode() == ARM::t2TBH)
975 HalfWordOffset = true;
976
Evan Cheng66ac5312009-07-25 00:33:29 +0000977 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
978 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000979 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000980 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000981 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000982 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000983
984 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000985 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000986 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000987 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000988
Evan Cheng66ac5312009-07-25 00:33:29 +0000989 if (i != e-1)
990 O << '\n';
991 }
992}
993
Chris Lattner35c33bd2010-04-04 04:47:45 +0000994void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
995 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000996 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000997 if (MI->getOpcode() == ARM::t2TBH)
998 O << ", lsl #1";
999 O << ']';
1000}
1001
Chris Lattner35c33bd2010-04-04 04:47:45 +00001002void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1003 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001004 O << MI->getOperand(OpNum).getImm();
1005}
Evan Chenga8e29892007-01-19 07:51:42 +00001006
Chris Lattner35c33bd2010-04-04 04:47:45 +00001007void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1008 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001009 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001010 O << '#' << FP->getValueAPF().convertToFloat();
Chris Lattner3f53c832010-04-04 18:52:31 +00001011 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001012 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001013 WriteAsOperand(O, FP, /*PrintType=*/false);
1014 }
1015}
1016
Chris Lattner35c33bd2010-04-04 04:47:45 +00001017void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1018 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001019 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001020 O << '#' << FP->getValueAPF().convertToDouble();
Chris Lattner3f53c832010-04-04 18:52:31 +00001021 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001022 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001023 WriteAsOperand(O, FP, /*PrintType=*/false);
1024 }
1025}
1026
Bob Wilson1a913ed2010-06-11 21:34:50 +00001027void ARMAsmPrinter::printNEONModImmOperand(const MachineInstr *MI, int OpNum,
1028 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00001029 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1030 unsigned EltBits;
1031 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001032 O << "#0x" << utohexstr(Val);
1033}
1034
Evan Cheng055b0312009-06-29 07:51:04 +00001035bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001036 unsigned AsmVariant, const char *ExtraCode,
1037 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001038 // Does this asm operand have a single letter operand modifier?
1039 if (ExtraCode && ExtraCode[0]) {
1040 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042 switch (ExtraCode[0]) {
1043 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001044 case 'a': // Print as a memory address.
1045 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001046 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001047 return false;
1048 }
1049 // Fallthrough
1050 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001051 if (!MI->getOperand(OpNum).isImm())
1052 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001053 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001054 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001055 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001056 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001057 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001058 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001059 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +00001060 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +00001061 case 'H':
Evan Cheng12616722010-05-27 23:45:31 +00001062 report_fatal_error("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilsond984eb62010-05-27 20:23:42 +00001063 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +00001064 }
Evan Chenga8e29892007-01-19 07:51:42 +00001065 }
Jim Grosbache9952212009-09-04 01:38:51 +00001066
Chris Lattner35c33bd2010-04-04 04:47:45 +00001067 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001068 return false;
1069}
1070
Bob Wilson224c2442009-05-19 05:53:42 +00001071bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001072 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001073 const char *ExtraCode,
1074 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001075 if (ExtraCode && ExtraCode[0])
1076 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001077
1078 const MachineOperand &MO = MI->getOperand(OpNum);
1079 assert(MO.isReg() && "unexpected inline asm memory operand");
1080 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001081 return false;
1082}
1083
Chris Lattnera786cea2010-01-28 01:10:34 +00001084void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001085 if (EnableMCInst) {
1086 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001087 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001088 }
Chris Lattner7ad07c42010-04-04 06:12:20 +00001089
1090 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1091 EmitAlignment(2);
1092
1093 SmallString<128> Str;
1094 raw_svector_ostream OS(Str);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001095 if (MI->getOpcode() == ARM::DBG_VALUE) {
1096 unsigned NOps = MI->getNumOperands();
1097 assert(NOps==4);
1098 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1099 // cast away const; DIetc do not take const operands for some reason.
1100 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1101 OS << V.getName();
1102 OS << " <- ";
1103 // Frame address. Currently handles register +- offset only.
1104 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1105 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1106 OS << ']';
1107 OS << "+";
1108 printOperand(MI, NOps-2, OS);
1109 OutStreamer.EmitRawText(OS.str());
1110 return;
1111 }
1112
Chris Lattner7ad07c42010-04-04 06:12:20 +00001113 printInstruction(MI, OS);
1114 OutStreamer.EmitRawText(OS.str());
1115
1116 // Make sure the instruction that follows TBB is 2-byte aligned.
1117 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1118 if (MI->getOpcode() == ARM::t2TBB)
1119 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001120}
1121
Bob Wilson812209a2009-09-30 22:06:26 +00001122void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001123 if (Subtarget->isTargetDarwin()) {
1124 Reloc::Model RelocM = TM.getRelocationModel();
1125 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1126 // Declare all the text sections up front (before the DWARF sections
1127 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1128 // them together at the beginning of the object file. This helps
1129 // avoid out-of-range branches that are due a fundamental limitation of
1130 // the way symbol offsets are encoded with the current Darwin ARM
1131 // relocations.
Dan Gohman0d805c32010-04-17 16:44:48 +00001132 const TargetLoweringObjectFileMachO &TLOFMacho =
1133 static_cast<const TargetLoweringObjectFileMachO &>(
1134 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +00001135 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1136 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1137 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1138 if (RelocM == Reloc::DynamicNoPIC) {
1139 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001140 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
1141 MCSectionMachO::S_SYMBOL_STUBS,
1142 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001143 OutStreamer.SwitchSection(sect);
1144 } else {
1145 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001146 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
1147 MCSectionMachO::S_SYMBOL_STUBS,
1148 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001149 OutStreamer.SwitchSection(sect);
1150 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001151 }
1152 }
1153
Jim Grosbache5165492009-11-09 00:11:35 +00001154 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001155 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001156
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001157 // Emit ARM Build Attributes
1158 if (Subtarget->isTargetELF()) {
1159 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001160 std::string CPUString = Subtarget->getCPUString();
1161 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001162 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001163
1164 // FIXME: Emit FPU type
1165 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001166 OutStreamer.EmitRawText("\t.eabi_attribute " +
1167 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001168
1169 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001170 if (!UnsafeFPMath) {
1171 OutStreamer.EmitRawText("\t.eabi_attribute " +
1172 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1173 OutStreamer.EmitRawText("\t.eabi_attribute " +
1174 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1175 }
1176
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001177 if (FiniteOnlyFPMath())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001178 OutStreamer.EmitRawText("\t.eabi_attribute " +
1179 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001180 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001181 OutStreamer.EmitRawText("\t.eabi_attribute " +
1182 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001183
1184 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001185 OutStreamer.EmitRawText("\t.eabi_attribute " +
1186 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1187 OutStreamer.EmitRawText("\t.eabi_attribute " +
1188 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001189
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001190 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001191 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1192 OutStreamer.EmitRawText("\t.eabi_attribute " +
1193 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1194 OutStreamer.EmitRawText("\t.eabi_attribute " +
1195 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1196 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001197 // FIXME: Should we signal R9 usage?
1198 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001199}
1200
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001201
Chris Lattner4a071d62009-10-19 17:59:19 +00001202void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001203 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001204 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +00001205 const TargetLoweringObjectFileMachO &TLOFMacho =
1206 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001207 MachineModuleInfoMachO &MMIMacho =
1208 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001209
Evan Chenga8e29892007-01-19 07:51:42 +00001210 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001211 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001212
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001213 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001214 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001215 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001216 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001217 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001218 // L_foo$stub:
1219 OutStreamer.EmitLabel(Stubs[i].first);
1220 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001221 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1222 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001223
Bill Wendling52a50e52010-03-11 01:18:13 +00001224 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001225 // External to current translation unit.
1226 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1227 else
1228 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001229 //
1230 // When we place the LSDA into the TEXT section, the type info pointers
1231 // need to be indirect and pc-rel. We accomplish this by using NLPs.
1232 // However, sometimes the types are local to the file. So we need to
1233 // fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001234 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1235 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001236 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001237 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001238
1239 Stubs.clear();
1240 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001241 }
1242
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001243 Stubs = MMIMacho.GetHiddenGVStubList();
1244 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001245 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001246 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001247 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1248 // L_foo$stub:
1249 OutStreamer.EmitLabel(Stubs[i].first);
1250 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001251 OutStreamer.EmitValue(MCSymbolRefExpr::
1252 Create(Stubs[i].second.getPointer(),
1253 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001254 4/*size*/, 0/*addrspace*/);
1255 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001256
1257 Stubs.clear();
1258 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001259 }
1260
Evan Chenga8e29892007-01-19 07:51:42 +00001261 // Funny Darwin hack: This flag tells the linker that no global symbols
1262 // contain code that falls through to other global symbols (e.g. the obvious
1263 // implementation of multiple entry points). If this doesn't occur, the
1264 // linker can safely perform dead code stripping. Since LLVM never
1265 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001266 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001267 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001268}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001269
Chris Lattner97f06932009-10-19 20:20:46 +00001270//===----------------------------------------------------------------------===//
1271
1272void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001273 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001274 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001275 case ARM::t2MOVi32imm:
1276 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001277 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001278 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1279 // This is a pseudo op for a label + instruction sequence, which looks like:
1280 // LPC0:
1281 // add r0, pc, r0
1282 // This adds the address of LPC0 to r0.
1283
1284 // Emit the label.
1285 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001286 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001287 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner9b97a732010-03-30 18:10:53 +00001288 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
Evan Chenge7e0d622009-11-06 22:24:13 +00001289 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001290 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001291
1292
1293 // Form and emit tha dd.
1294 MCInst AddInst;
1295 AddInst.setOpcode(ARM::ADDrr);
1296 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1297 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1298 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001299 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001300 return;
1301 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001302 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1303 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1304 /// in the function. The first operand is the ID# for this instruction, the
1305 /// second is the index into the MachineConstantPool that this is, the third
1306 /// is the size in bytes of this constant pool entry.
1307 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1308 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1309
1310 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001311 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001312
1313 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1314 if (MCPE.isMachineConstantPoolEntry())
1315 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1316 else
1317 EmitGlobalConstant(MCPE.Val.ConstVal);
1318
1319 return;
1320 }
Chris Lattner017d9472009-10-20 00:40:56 +00001321 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1322 // This is a hack that lowers as a two instruction sequence.
1323 unsigned DstReg = MI->getOperand(0).getReg();
1324 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1325
1326 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1327 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1328
1329 {
1330 MCInst TmpInst;
1331 TmpInst.setOpcode(ARM::MOVi);
1332 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1333 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1334
1335 // Predicate.
1336 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1337 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001338
1339 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001340 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001341 }
1342
1343 {
1344 MCInst TmpInst;
1345 TmpInst.setOpcode(ARM::ORRri);
1346 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1347 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1348 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1349 // Predicate.
1350 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1351 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1352
1353 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001354 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001355 }
1356 return;
1357 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001358 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1359 // This is a hack that lowers as a two instruction sequence.
1360 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola18c10212010-05-12 05:16:34 +00001361 const MachineOperand &MO = MI->getOperand(1);
1362 MCOperand V1, V2;
1363 if (MO.isImm()) {
1364 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1365 V1 = MCOperand::CreateImm(ImmVal & 65535);
1366 V2 = MCOperand::CreateImm(ImmVal >> 16);
1367 } else if (MO.isGlobal()) {
1368 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO);
1369 const MCSymbolRefExpr *SymRef1 =
Duncan Sands34727662010-07-12 08:16:59 +00001370 MCSymbolRefExpr::Create(Symbol,
1371 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001372 const MCSymbolRefExpr *SymRef2 =
Duncan Sands34727662010-07-12 08:16:59 +00001373 MCSymbolRefExpr::Create(Symbol,
1374 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001375 V1 = MCOperand::CreateExpr(SymRef1);
1376 V2 = MCOperand::CreateExpr(SymRef2);
1377 } else {
1378 MI->dump();
1379 llvm_unreachable("cannot handle this operand");
1380 }
1381
Chris Lattner161dcbf2009-10-20 01:11:37 +00001382 {
1383 MCInst TmpInst;
1384 TmpInst.setOpcode(ARM::MOVi16);
1385 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001386 TmpInst.addOperand(V1); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001387
Chris Lattner161dcbf2009-10-20 01:11:37 +00001388 // Predicate.
1389 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1390 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1391
Chris Lattner850d2e22010-02-03 01:16:28 +00001392 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001393 }
1394
1395 {
1396 MCInst TmpInst;
1397 TmpInst.setOpcode(ARM::MOVTi16);
1398 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1399 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001400 TmpInst.addOperand(V2); // upper16(imm)
Chris Lattner161dcbf2009-10-20 01:11:37 +00001401
1402 // Predicate.
1403 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1404 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1405
Chris Lattner850d2e22010-02-03 01:16:28 +00001406 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001407 }
1408
1409 return;
1410 }
Chris Lattner97f06932009-10-19 20:20:46 +00001411 }
1412
1413 MCInst TmpInst;
1414 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001415 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001416}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001417
1418//===----------------------------------------------------------------------===//
1419// Target Registry Stuff
1420//===----------------------------------------------------------------------===//
1421
1422static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1423 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001424 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001425 if (SyntaxVariant == 0)
Chris Lattnerd3740872010-04-04 05:04:31 +00001426 return new ARMInstPrinter(MAI, false);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001427 return 0;
1428}
1429
1430// Force static initialization.
1431extern "C" void LLVMInitializeARMAsmPrinter() {
1432 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1433 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1434
1435 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1436 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1437}
1438