blob: ab0c55896879e40b3af29dc32936725d40cf70c3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000017#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000041#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000042#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000046#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000048#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000049#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000050#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000051#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000052#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000053#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000054#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000055using namespace llvm;
56
Dale Johannesen51e28e62010-06-03 21:09:53 +000057STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000058STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Bob Wilson703af3a2010-08-13 22:43:33 +000060// This option should go away when tail calls fully work.
61static cl::opt<bool>
62EnableARMTailCalls("arm-tail-calls", cl::Hidden,
63 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
64 cl::init(false));
65
Eric Christopher836c6242010-12-15 23:47:29 +000066cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000067EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000068 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000069 cl::init(false));
70
Evan Cheng46df4eb2010-06-16 07:35:02 +000071static cl::opt<bool>
72ARMInterworking("arm-interworking", cl::Hidden,
73 cl::desc("Enable / disable ARM interworking (for debugging only)"),
74 cl::init(true));
75
Cameron Zwaricha86686e2011-06-10 20:59:24 +000076namespace llvm {
77 class ARMCCState : public CCState {
78 public:
79 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
80 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
81 LLVMContext &C, ParmContext PC)
82 : CCState(CC, isVarArg, MF, TM, locs, C) {
83 assert(((PC == Call) || (PC == Prologue)) &&
84 "ARMCCState users must specify whether their context is call"
85 "or prologue generation.");
86 CallOrPrologue = PC;
87 }
88 };
89}
90
Stuart Hastingsc7315872011-04-20 16:47:52 +000091// The APCS parameter registers.
92static const unsigned GPRArgRegs[] = {
93 ARM::R0, ARM::R1, ARM::R2, ARM::R3
94};
95
Owen Andersone50ed302009-08-10 22:56:29 +000096void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
97 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000098 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000104 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000105 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000106 }
107
Owen Andersone50ed302009-08-10 22:56:29 +0000108 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Duncan Sands28b77e92011-09-06 19:07:46 +0000110 setOperationAction(ISD::SETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +0000111 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000112 if (ElemTy != MVT::i32) {
113 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
117 }
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
119 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000120 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000121 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000122 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
123 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
126 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
127 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000128 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
129 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000130 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
131 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
132 setTruncStoreAction(VT.getSimpleVT(),
133 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000135 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136
137 // Promote all bit-wise operations.
138 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000139 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000140 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
141 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000142 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000143 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000144 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000145 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000146 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000147 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000148 }
Bob Wilson16330762009-09-16 00:17:28 +0000149
150 // Neon does not support vector divide/remainder operations.
151 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
152 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
156 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Owen Andersone50ed302009-08-10 22:56:29 +0000159void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000160 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000162}
163
Owen Andersone50ed302009-08-10 22:56:29 +0000164void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000165 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000167}
168
Chris Lattnerf0144122009-07-28 03:13:23 +0000169static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
170 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000171 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000172
Chris Lattner80ec2792009-08-02 00:34:36 +0000173 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000174}
175
Evan Chenga8e29892007-01-19 07:51:42 +0000176ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000177 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000178 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000179 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000180 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Duncan Sands28b77e92011-09-06 19:07:46 +0000182 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Uses VFP for Thumb libfuncs if available.
186 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
187 // Single-precision floating-point arithmetic.
188 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
189 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
190 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
191 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision floating-point arithmetic.
194 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
195 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
196 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
197 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 // Single-precision comparisons.
200 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
201 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
202 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
203 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
204 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
205 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
206 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
207 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000217
Evan Chengb1df8f22007-04-27 08:15:43 +0000218 // Double-precision comparisons.
219 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
220 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
221 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
222 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
223 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
224 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
225 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
226 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
233 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
234 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
235 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Evan Chengb1df8f22007-04-27 08:15:43 +0000237 // Floating-point to integer conversions.
238 // i64 conversions are done via library routines even when generating VFP
239 // instructions, so use the same ones.
240 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
241 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
242 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
243 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000244
Evan Chengb1df8f22007-04-27 08:15:43 +0000245 // Conversions between floating types.
246 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
247 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
248
249 // Integer to floating-point conversions.
250 // i64 conversions are done via library routines even when generating VFP
251 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000252 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
253 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000254 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
255 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
256 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
257 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
Bob Wilson2f954612009-05-22 17:38:41 +0000261 // These libcalls are not available in 32-bit.
262 setLibcallName(RTLIB::SHL_I128, 0);
263 setLibcallName(RTLIB::SRL_I128, 0);
264 setLibcallName(RTLIB::SRA_I128, 0);
265
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000266 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000267 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000268 // RTABI chapter 4.1.2, Table 2
269 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
270 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
271 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
272 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
273 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
277
278 // Double-precision floating-point comparison helper functions
279 // RTABI chapter 4.1.2, Table 3
280 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
281 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
282 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
283 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
284 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
285 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
286 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
287 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
288 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
289 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
290 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
291 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
292 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
293 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
294 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
295 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
296 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
297 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
299 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
300 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
301 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
302 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
303 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
304
305 // Single-precision floating-point arithmetic helper functions
306 // RTABI chapter 4.1.2, Table 4
307 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
308 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
309 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
310 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
311 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
315
316 // Single-precision floating-point comparison helper functions
317 // RTABI chapter 4.1.2, Table 5
318 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
319 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
320 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
321 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
322 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
323 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
324 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
325 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
326 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
327 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
328 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
329 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
330 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
331 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
332 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
333 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
334 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
342
343 // Floating-point to integer conversions.
344 // RTABI chapter 4.1.2, Table 6
345 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
346 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
347 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
348 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
349 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
350 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
351 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
352 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
353 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
361
362 // Conversions between floating types.
363 // RTABI chapter 4.1.2, Table 7
364 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
365 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
366 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000368
369 // Integer to floating-point conversions.
370 // RTABI chapter 4.1.2, Table 8
371 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
372 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
373 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
374 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
375 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
376 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
377 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
378 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
379 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
387
388 // Long long helper functions
389 // RTABI chapter 4.2, Table 9
390 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
391 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
392 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
393 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
394 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
395 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
396 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
398 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
399 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
400 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
401 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
402
403 // Integer division functions
404 // RTABI chapter 4.3.1
405 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
406 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
407 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
408 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
409 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
410 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
411 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
412 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
413 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
414 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
415 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000416 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000417
418 // Memory operations
419 // RTABI chapter 4.3.4
420 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
421 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
422 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000423 }
424
Bob Wilson2fef4572011-10-07 16:59:21 +0000425 // Use divmod compiler-rt calls for iOS 5.0 and later.
426 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
427 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
428 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
429 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
430 }
431
David Goodwinf1daf7d2009-07-08 23:10:31 +0000432 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000434 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000436 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000438 if (!Subtarget->isFPOnlySP())
439 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000443
444 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 addDRTypeForNEON(MVT::v2f32);
446 addDRTypeForNEON(MVT::v8i8);
447 addDRTypeForNEON(MVT::v4i16);
448 addDRTypeForNEON(MVT::v2i32);
449 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000450
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 addQRTypeForNEON(MVT::v4f32);
452 addQRTypeForNEON(MVT::v2f64);
453 addQRTypeForNEON(MVT::v16i8);
454 addQRTypeForNEON(MVT::v8i16);
455 addQRTypeForNEON(MVT::v4i32);
456 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000457
Bob Wilson74dc72e2009-09-15 23:55:57 +0000458 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
459 // neither Neon nor VFP support any arithmetic operations on it.
460 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
461 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
462 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
463 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
464 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000466 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000467 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
468 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
469 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
470 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
471 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
472 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
473 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
474 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
475 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
476 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
477 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
478 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
479 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
480 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
481 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
482 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
483 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
484
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000485 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
486
Bob Wilson642b3292009-09-16 00:32:15 +0000487 // Neon does not support some operations on v1i64 and v2i64 types.
488 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000489 // Custom handling for some quad-vector types to detect VMULL.
490 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
491 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
492 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000493 // Custom handling for some vector types to avoid expensive expansions
494 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
495 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
496 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
497 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000498 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
499 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000500 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
501 // a destination type that is wider than the source.
502 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
503 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000504
Bob Wilson1c3ef902011-02-07 17:43:21 +0000505 setTargetDAGCombine(ISD::INTRINSIC_VOID);
506 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000507 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
508 setTargetDAGCombine(ISD::SHL);
509 setTargetDAGCombine(ISD::SRL);
510 setTargetDAGCombine(ISD::SRA);
511 setTargetDAGCombine(ISD::SIGN_EXTEND);
512 setTargetDAGCombine(ISD::ZERO_EXTEND);
513 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000514 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000515 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000516 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000517 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
518 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000519 setTargetDAGCombine(ISD::FP_TO_SINT);
520 setTargetDAGCombine(ISD::FP_TO_UINT);
521 setTargetDAGCombine(ISD::FDIV);
Bob Wilson5bafff32009-06-22 23:27:02 +0000522 }
523
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000524 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000525
526 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000528
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000529 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000531
Evan Chenga8e29892007-01-19 07:51:42 +0000532 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000533 if (!Subtarget->isThumb1Only()) {
534 for (unsigned im = (unsigned)ISD::PRE_INC;
535 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setIndexedLoadAction(im, MVT::i1, Legal);
537 setIndexedLoadAction(im, MVT::i8, Legal);
538 setIndexedLoadAction(im, MVT::i16, Legal);
539 setIndexedLoadAction(im, MVT::i32, Legal);
540 setIndexedStoreAction(im, MVT::i1, Legal);
541 setIndexedStoreAction(im, MVT::i8, Legal);
542 setIndexedStoreAction(im, MVT::i16, Legal);
543 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000544 }
Evan Chenga8e29892007-01-19 07:51:42 +0000545 }
546
547 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000548 setOperationAction(ISD::MUL, MVT::i64, Expand);
549 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000550 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
552 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000553 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000554 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
555 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000556 setOperationAction(ISD::MULHS, MVT::i32, Expand);
557
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000558 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000559 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000560 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 setOperationAction(ISD::SRL, MVT::i64, Custom);
562 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000563
Evan Cheng342e3162011-08-30 01:34:54 +0000564 if (!Subtarget->isThumb1Only()) {
565 // FIXME: We should do this for Thumb1 as well.
566 setOperationAction(ISD::ADDC, MVT::i32, Custom);
567 setOperationAction(ISD::ADDE, MVT::i32, Custom);
568 setOperationAction(ISD::SUBC, MVT::i32, Custom);
569 setOperationAction(ISD::SUBE, MVT::i32, Custom);
570 }
571
Evan Chenga8e29892007-01-19 07:51:42 +0000572 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000574 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000576 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000578
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000579 // Only ARMv6 has BSWAP.
580 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000582
Evan Chenga8e29892007-01-19 07:51:42 +0000583 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000584 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000585 // v7M has a hardware divider
586 setOperationAction(ISD::SDIV, MVT::i32, Expand);
587 setOperationAction(ISD::UDIV, MVT::i32, Expand);
588 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::SREM, MVT::i32, Expand);
590 setOperationAction(ISD::UREM, MVT::i32, Expand);
591 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
592 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
595 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
596 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
597 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000598 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000600 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000601
Evan Chenga8e29892007-01-19 07:51:42 +0000602 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setOperationAction(ISD::VASTART, MVT::Other, Custom);
604 setOperationAction(ISD::VAARG, MVT::Other, Expand);
605 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
606 setOperationAction(ISD::VAEND, MVT::Other, Expand);
607 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
608 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000609 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000610 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
611 setExceptionPointerRegister(ARM::R0);
612 setExceptionSelectorRegister(ARM::R1);
613
Evan Cheng3a1588a2010-04-15 22:20:34 +0000614 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000615 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
616 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000617 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000618 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000619 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000620 // membarrier needs custom lowering; the rest are legal and handled
621 // normally.
622 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000623 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000624 // Custom lowering for 64-bit ops
625 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
626 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
627 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
628 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
629 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
630 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000631 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000632 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
633 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000634 } else {
635 // Set them all for expansion, which will force libcalls.
636 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000637 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000638 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000639 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000640 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000641 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000642 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000643 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000644 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000645 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000646 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000647 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000648 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000649 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000650 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
651 // Unordered/Monotonic case.
652 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
653 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000654 // Since the libcalls include locking, fold in the fences
655 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000656 }
Evan Chenga8e29892007-01-19 07:51:42 +0000657
Evan Cheng416941d2010-11-04 05:19:35 +0000658 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000659
Eli Friedmana2c6f452010-06-26 04:36:50 +0000660 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
661 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
663 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000664 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000666
Nate Begemand1fb5832010-08-03 21:31:55 +0000667 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000668 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
669 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000671 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
672 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000673
674 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000676 if (Subtarget->isTargetDarwin()) {
677 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
678 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000679 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000680 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000681 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SETCC, MVT::i32, Expand);
684 setOperationAction(ISD::SETCC, MVT::f32, Expand);
685 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000686 setOperationAction(ISD::SELECT, MVT::i32, Custom);
687 setOperationAction(ISD::SELECT, MVT::f32, Custom);
688 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
690 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
691 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
694 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
695 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
696 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
697 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000698
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FSIN, MVT::f64, Expand);
701 setOperationAction(ISD::FSIN, MVT::f32, Expand);
702 setOperationAction(ISD::FCOS, MVT::f32, Expand);
703 setOperationAction(ISD::FCOS, MVT::f64, Expand);
704 setOperationAction(ISD::FREM, MVT::f64, Expand);
705 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000706 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
708 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000709 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 setOperationAction(ISD::FPOW, MVT::f64, Expand);
711 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000712
Cameron Zwarich33390842011-07-08 21:39:21 +0000713 setOperationAction(ISD::FMA, MVT::f64, Expand);
714 setOperationAction(ISD::FMA, MVT::f32, Expand);
715
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000716 // Various VFP goodness
717 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000718 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
719 if (Subtarget->hasVFP2()) {
720 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
721 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
722 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
723 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
724 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000725 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000726 if (!Subtarget->hasFP16()) {
727 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
728 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000729 }
Evan Cheng110cf482008-04-01 01:50:16 +0000730 }
Evan Chenga8e29892007-01-19 07:51:42 +0000731
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000732 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000733 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000734 setTargetDAGCombine(ISD::ADD);
735 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000736 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000737
Owen Anderson080c0922010-11-05 19:27:46 +0000738 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000739 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000740 if (Subtarget->hasNEON())
741 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000742
Evan Chenga8e29892007-01-19 07:51:42 +0000743 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000744
Evan Chengf7d87ee2010-05-21 00:43:17 +0000745 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
746 setSchedulingPreference(Sched::RegPressure);
747 else
748 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000749
Evan Cheng05219282011-01-06 06:52:41 +0000750 //// temporary - rewrite interface to use type
751 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000752
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000753 // On ARM arguments smaller than 4 bytes are extended, so all arguments
754 // are at least 4 bytes aligned.
755 setMinStackArgumentAlignment(4);
756
Evan Chengfff606d2010-09-24 19:07:23 +0000757 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000758
759 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000760}
761
Andrew Trick32cec0a2011-01-19 02:35:27 +0000762// FIXME: It might make sense to define the representative register class as the
763// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
764// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
765// SPR's representative would be DPR_VFP2. This should work well if register
766// pressure tracking were modified such that a register use would increment the
767// pressure of the register class's representative and all of it's super
768// classes' representatives transitively. We have not implemented this because
769// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000770// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000771// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000772std::pair<const TargetRegisterClass*, uint8_t>
773ARMTargetLowering::findRepresentativeClass(EVT VT) const{
774 const TargetRegisterClass *RRC = 0;
775 uint8_t Cost = 1;
776 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000777 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000778 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000779 // Use DPR as representative register class for all floating point
780 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
781 // the cost is 1 for both f32 and f64.
782 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000783 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000784 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000785 // When NEON is used for SP, only half of the register file is available
786 // because operations that define both SP and DP results will be constrained
787 // to the VFP2 class (D0-D15). We currently model this constraint prior to
788 // coalescing by double-counting the SP regs. See the FIXME above.
789 if (Subtarget->useNEONForSinglePrecisionFP())
790 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000791 break;
792 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
793 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000794 RRC = ARM::DPRRegisterClass;
795 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000796 break;
797 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000798 RRC = ARM::DPRRegisterClass;
799 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000800 break;
801 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000802 RRC = ARM::DPRRegisterClass;
803 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000804 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000805 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000806 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000807}
808
Evan Chenga8e29892007-01-19 07:51:42 +0000809const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
810 switch (Opcode) {
811 default: return 0;
812 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000813 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000814 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000815 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
816 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000817 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000818 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
819 case ARMISD::tCALL: return "ARMISD::tCALL";
820 case ARMISD::BRCOND: return "ARMISD::BRCOND";
821 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000822 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000823 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
824 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
825 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000826 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000827 case ARMISD::CMPFP: return "ARMISD::CMPFP";
828 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000829 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000830 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
831 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000832
Jim Grosbach3482c802010-01-18 19:58:49 +0000833 case ARMISD::RBIT: return "ARMISD::RBIT";
834
Bob Wilson76a312b2010-03-19 22:51:32 +0000835 case ARMISD::FTOSI: return "ARMISD::FTOSI";
836 case ARMISD::FTOUI: return "ARMISD::FTOUI";
837 case ARMISD::SITOF: return "ARMISD::SITOF";
838 case ARMISD::UITOF: return "ARMISD::UITOF";
839
Evan Chenga8e29892007-01-19 07:51:42 +0000840 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
841 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
842 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000843
Evan Cheng342e3162011-08-30 01:34:54 +0000844 case ARMISD::ADDC: return "ARMISD::ADDC";
845 case ARMISD::ADDE: return "ARMISD::ADDE";
846 case ARMISD::SUBC: return "ARMISD::SUBC";
847 case ARMISD::SUBE: return "ARMISD::SUBE";
848
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000849 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
850 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000851
Evan Chengc5942082009-10-28 06:55:03 +0000852 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
853 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000854 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000855
Dale Johannesen51e28e62010-06-03 21:09:53 +0000856 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000857
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000858 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000859
Evan Cheng86198642009-08-07 00:34:42 +0000860 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
861
Jim Grosbach3728e962009-12-10 00:11:09 +0000862 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000863 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000864
Evan Chengdfed19f2010-11-03 06:34:55 +0000865 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
866
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000868 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000870 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
871 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000872 case ARMISD::VCGEU: return "ARMISD::VCGEU";
873 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000874 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
875 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000876 case ARMISD::VCGTU: return "ARMISD::VCGTU";
877 case ARMISD::VTST: return "ARMISD::VTST";
878
879 case ARMISD::VSHL: return "ARMISD::VSHL";
880 case ARMISD::VSHRs: return "ARMISD::VSHRs";
881 case ARMISD::VSHRu: return "ARMISD::VSHRu";
882 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
883 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
884 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
885 case ARMISD::VSHRN: return "ARMISD::VSHRN";
886 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
887 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
888 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
889 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
890 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
891 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
892 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
893 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
894 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
895 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
896 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
897 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
898 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
899 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000900 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000901 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000902 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000903 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000904 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000905 case ARMISD::VREV64: return "ARMISD::VREV64";
906 case ARMISD::VREV32: return "ARMISD::VREV32";
907 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000908 case ARMISD::VZIP: return "ARMISD::VZIP";
909 case ARMISD::VUZP: return "ARMISD::VUZP";
910 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000911 case ARMISD::VTBL1: return "ARMISD::VTBL1";
912 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000913 case ARMISD::VMULLs: return "ARMISD::VMULLs";
914 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000915 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000916 case ARMISD::FMAX: return "ARMISD::FMAX";
917 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000918 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000919 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
920 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000921 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000922 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
923 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
924 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000925 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
926 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
927 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
928 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
929 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
930 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
931 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
932 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
933 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
934 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
935 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
936 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
937 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
938 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
939 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
940 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
941 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000942 }
943}
944
Duncan Sands28b77e92011-09-06 19:07:46 +0000945EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
946 if (!VT.isVector()) return getPointerTy();
947 return VT.changeVectorElementTypeToInteger();
948}
949
Evan Cheng06b666c2010-05-15 02:18:07 +0000950/// getRegClassFor - Return the register class that should be used for the
951/// specified value type.
952TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
953 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
954 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
955 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000956 if (Subtarget->hasNEON()) {
957 if (VT == MVT::v4i64)
958 return ARM::QQPRRegisterClass;
959 else if (VT == MVT::v8i64)
960 return ARM::QQQQPRRegisterClass;
961 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000962 return TargetLowering::getRegClassFor(VT);
963}
964
Eric Christopherab695882010-07-21 22:26:11 +0000965// Create a fast isel object.
966FastISel *
967ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
968 return ARM::createFastISel(funcInfo);
969}
970
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000971/// getMaximalGlobalOffset - Returns the maximal possible offset which can
972/// be used for loads / stores from the global.
973unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
974 return (Subtarget->isThumb1Only() ? 127 : 4095);
975}
976
Evan Cheng1cc39842010-05-20 23:26:43 +0000977Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000978 unsigned NumVals = N->getNumValues();
979 if (!NumVals)
980 return Sched::RegPressure;
981
982 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000983 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000984 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000985 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000986 if (VT.isFloatingPoint() || VT.isVector())
987 return Sched::Latency;
988 }
Evan Chengc10f5432010-05-28 23:25:23 +0000989
990 if (!N->isMachineOpcode())
991 return Sched::RegPressure;
992
993 // Load are scheduled for latency even if there instruction itinerary
994 // is not available.
995 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +0000996 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000997
Evan Chenge837dea2011-06-28 19:10:37 +0000998 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +0000999 return Sched::RegPressure;
1000 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001001 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +00001002 return Sched::Latency;
1003
Evan Cheng1cc39842010-05-20 23:26:43 +00001004 return Sched::RegPressure;
1005}
1006
Evan Chenga8e29892007-01-19 07:51:42 +00001007//===----------------------------------------------------------------------===//
1008// Lowering Code
1009//===----------------------------------------------------------------------===//
1010
Evan Chenga8e29892007-01-19 07:51:42 +00001011/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1012static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1013 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001014 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001015 case ISD::SETNE: return ARMCC::NE;
1016 case ISD::SETEQ: return ARMCC::EQ;
1017 case ISD::SETGT: return ARMCC::GT;
1018 case ISD::SETGE: return ARMCC::GE;
1019 case ISD::SETLT: return ARMCC::LT;
1020 case ISD::SETLE: return ARMCC::LE;
1021 case ISD::SETUGT: return ARMCC::HI;
1022 case ISD::SETUGE: return ARMCC::HS;
1023 case ISD::SETULT: return ARMCC::LO;
1024 case ISD::SETULE: return ARMCC::LS;
1025 }
1026}
1027
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001028/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1029static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001030 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001031 CondCode2 = ARMCC::AL;
1032 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001033 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001034 case ISD::SETEQ:
1035 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1036 case ISD::SETGT:
1037 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1038 case ISD::SETGE:
1039 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1040 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001041 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001042 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1043 case ISD::SETO: CondCode = ARMCC::VC; break;
1044 case ISD::SETUO: CondCode = ARMCC::VS; break;
1045 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1046 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1047 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1048 case ISD::SETLT:
1049 case ISD::SETULT: CondCode = ARMCC::LT; break;
1050 case ISD::SETLE:
1051 case ISD::SETULE: CondCode = ARMCC::LE; break;
1052 case ISD::SETNE:
1053 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1054 }
Evan Chenga8e29892007-01-19 07:51:42 +00001055}
1056
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057//===----------------------------------------------------------------------===//
1058// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059//===----------------------------------------------------------------------===//
1060
1061#include "ARMGenCallingConv.inc"
1062
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001063/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1064/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001065CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001066 bool Return,
1067 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001068 switch (CC) {
1069 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001070 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001071 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001072 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001073 if (!Subtarget->isAAPCS_ABI())
1074 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1075 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1076 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1077 }
1078 // Fallthrough
1079 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001080 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001081 if (!Subtarget->isAAPCS_ABI())
1082 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1083 else if (Subtarget->hasVFP2() &&
1084 FloatABIType == FloatABI::Hard && !isVarArg)
1085 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1086 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1087 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001088 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001089 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001090 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001091 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001092 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001093 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001094 }
1095}
1096
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097/// LowerCallResult - Lower the result values of a call into the
1098/// appropriate copies out of appropriate physical registers.
1099SDValue
1100ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001101 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102 const SmallVectorImpl<ISD::InputArg> &Ins,
1103 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001104 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001105
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 // Assign locations to each value returned by this call.
1107 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001108 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1109 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001111 CCAssignFnForNode(CallConv, /* Return*/ true,
1112 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113
1114 // Copy all of the result registers out of their specified physreg.
1115 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1116 CCValAssign VA = RVLocs[i];
1117
Bob Wilson80915242009-04-25 00:33:20 +00001118 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001120 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001123 Chain = Lo.getValue(1);
1124 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001127 InFlag);
1128 Chain = Hi.getValue(1);
1129 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001130 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001131
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 if (VA.getLocVT() == MVT::v2f64) {
1133 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1134 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1135 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001136
1137 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001139 Chain = Lo.getValue(1);
1140 InFlag = Lo.getValue(2);
1141 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 Chain = Hi.getValue(1);
1144 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001145 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1147 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001149 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001150 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1151 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001152 Chain = Val.getValue(1);
1153 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001154 }
Bob Wilson80915242009-04-25 00:33:20 +00001155
1156 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001157 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001158 case CCValAssign::Full: break;
1159 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001160 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001161 break;
1162 }
1163
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001165 }
1166
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001168}
1169
Bob Wilsondee46d72009-04-17 20:35:10 +00001170/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001171SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1173 SDValue StackPtr, SDValue Arg,
1174 DebugLoc dl, SelectionDAG &DAG,
1175 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001176 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177 unsigned LocMemOffset = VA.getLocMemOffset();
1178 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1179 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001181 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001182 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001183}
1184
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 SDValue Chain, SDValue &Arg,
1187 RegsToPassVector &RegsToPass,
1188 CCValAssign &VA, CCValAssign &NextVA,
1189 SDValue &StackPtr,
1190 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001191 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001192
Jim Grosbache5165492009-11-09 00:11:35 +00001193 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001195 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1196
1197 if (NextVA.isRegLoc())
1198 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1199 else {
1200 assert(NextVA.isMemLoc());
1201 if (StackPtr.getNode() == 0)
1202 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1203
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1205 dl, DAG, NextVA,
1206 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001207 }
1208}
1209
Dan Gohman98ca4f22009-08-05 01:29:28 +00001210/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001211/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1212/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001213SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001214ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001215 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001216 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001218 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 const SmallVectorImpl<ISD::InputArg> &Ins,
1220 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001221 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001222 MachineFunction &MF = DAG.getMachineFunction();
1223 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1224 bool IsSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001225 // Disable tail calls if they're not supported.
1226 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001227 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001228 if (isTailCall) {
1229 // Check if it's really possible to do a tail call.
1230 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1231 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001232 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001233 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1234 // detected sibcalls.
1235 if (isTailCall) {
1236 ++NumTailCalls;
1237 IsSibCall = true;
1238 }
1239 }
Evan Chenga8e29892007-01-19 07:51:42 +00001240
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 // Analyze operands of the call, assigning locations to each operand.
1242 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001243 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1244 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001246 CCAssignFnForNode(CallConv, /* Return*/ false,
1247 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001248
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 // Get a count of how many bytes are to be pushed on the stack.
1250 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001251
Dale Johannesen51e28e62010-06-03 21:09:53 +00001252 // For tail calls, memory operands are available in our caller's stack.
1253 if (IsSibCall)
1254 NumBytes = 0;
1255
Evan Chenga8e29892007-01-19 07:51:42 +00001256 // Adjust the stack pointer for the new arguments...
1257 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001258 if (!IsSibCall)
1259 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001260
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001261 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001262
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001264 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Bob Wilson1f595bb2009-04-17 19:07:39 +00001266 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001267 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001268 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1269 i != e;
1270 ++i, ++realArgIdx) {
1271 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001272 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001274 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001275
Bob Wilson1f595bb2009-04-17 19:07:39 +00001276 // Promote the value if needed.
1277 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001278 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001279 case CCValAssign::Full: break;
1280 case CCValAssign::SExt:
1281 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1282 break;
1283 case CCValAssign::ZExt:
1284 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1285 break;
1286 case CCValAssign::AExt:
1287 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1288 break;
1289 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001290 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001291 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001292 }
1293
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001294 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001295 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 if (VA.getLocVT() == MVT::v2f64) {
1297 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1298 DAG.getConstant(0, MVT::i32));
1299 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1300 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001301
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001303 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1304
1305 VA = ArgLocs[++i]; // skip ahead to next loc
1306 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001308 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1309 } else {
1310 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001311
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1313 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001314 }
1315 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001317 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001318 }
1319 } else if (VA.isRegLoc()) {
1320 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001321 } else if (isByVal) {
1322 assert(VA.isMemLoc());
1323 unsigned offset = 0;
1324
1325 // True if this byval aggregate will be split between registers
1326 // and memory.
1327 if (CCInfo.isFirstByValRegValid()) {
1328 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1329 unsigned int i, j;
1330 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1331 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1332 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1333 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1334 MachinePointerInfo(),
1335 false, false, 0);
1336 MemOpChains.push_back(Load.getValue(1));
1337 RegsToPass.push_back(std::make_pair(j, Load));
1338 }
1339 offset = ARM::R4 - CCInfo.getFirstByValReg();
1340 CCInfo.clearFirstByValReg();
1341 }
1342
1343 unsigned LocMemOffset = VA.getLocMemOffset();
1344 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1345 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1346 StkPtrOff);
1347 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1348 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1349 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1350 MVT::i32);
David Meyer8f418b12011-09-26 06:13:20 +00001351 // TODO: Disable AlwaysInline when it becomes possible
1352 // to emit a nested call sequence.
Stuart Hastingsc7315872011-04-20 16:47:52 +00001353 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1354 Flags.getByValAlign(),
1355 /*isVolatile=*/false,
David Meyer8f418b12011-09-26 06:13:20 +00001356 /*AlwaysInline=*/true,
Stuart Hastingsc7315872011-04-20 16:47:52 +00001357 MachinePointerInfo(0),
1358 MachinePointerInfo(0)));
1359
1360 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001361 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1364 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001365 }
Evan Chenga8e29892007-01-19 07:51:42 +00001366 }
1367
1368 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001370 &MemOpChains[0], MemOpChains.size());
1371
1372 // Build a sequence of copy-to-reg nodes chained together with token chain
1373 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001375 // Tail call byval lowering might overwrite argument registers so in case of
1376 // tail call optimization the copies to registers are lowered later.
1377 if (!isTailCall)
1378 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1379 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1380 RegsToPass[i].second, InFlag);
1381 InFlag = Chain.getValue(1);
1382 }
Evan Chenga8e29892007-01-19 07:51:42 +00001383
Dale Johannesen51e28e62010-06-03 21:09:53 +00001384 // For tail calls lower the arguments to the 'real' stack slot.
1385 if (isTailCall) {
1386 // Force all the incoming stack arguments to be loaded from the stack
1387 // before any new outgoing arguments are stored to the stack, because the
1388 // outgoing stack slots may alias the incoming argument stack slots, and
1389 // the alias isn't otherwise explicit. This is slightly more conservative
1390 // than necessary, because it means that each store effectively depends
1391 // on every argument instead of just those arguments it would clobber.
1392
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001393 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394 InFlag = SDValue();
1395 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1396 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1397 RegsToPass[i].second, InFlag);
1398 InFlag = Chain.getValue(1);
1399 }
1400 InFlag =SDValue();
1401 }
1402
Bill Wendling056292f2008-09-16 21:48:12 +00001403 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1404 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1405 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001406 bool isDirect = false;
1407 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001408 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001409 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001410
1411 if (EnableARMLongCalls) {
1412 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1413 && "long-calls with non-static relocation model!");
1414 // Handle a global address or an external symbol. If it's not one of
1415 // those, the target's already in a register, so we don't need to do
1416 // anything extra.
1417 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001418 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001419 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001420 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001421 ARMConstantPoolValue *CPV =
1422 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1423
Jim Grosbache7b52522010-04-14 22:28:31 +00001424 // Get the address of the callee into a register
1425 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1426 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1427 Callee = DAG.getLoad(getPointerTy(), dl,
1428 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001429 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001430 false, false, 0);
1431 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1432 const char *Sym = S->getSymbol();
1433
1434 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001435 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001436 ARMConstantPoolValue *CPV =
1437 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1438 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001439 // Get the address of the callee into a register
1440 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1441 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1442 Callee = DAG.getLoad(getPointerTy(), dl,
1443 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001444 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001445 false, false, 0);
1446 }
1447 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001448 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001449 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001450 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001451 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001452 getTargetMachine().getRelocationModel() != Reloc::Static;
1453 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001454 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001455 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001456 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001457 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001458 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001459 ARMConstantPoolValue *CPV =
1460 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001461 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001463 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001464 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001465 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001466 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001467 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001468 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001469 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001470 } else {
1471 // On ELF targets for PIC code, direct calls should go through the PLT
1472 unsigned OpFlags = 0;
1473 if (Subtarget->isTargetELF() &&
1474 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1475 OpFlags = ARMII::MO_PLT;
1476 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1477 }
Bill Wendling056292f2008-09-16 21:48:12 +00001478 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001479 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001480 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001481 getTargetMachine().getRelocationModel() != Reloc::Static;
1482 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001483 // tBX takes a register source operand.
1484 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001485 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001486 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001487 ARMConstantPoolValue *CPV =
1488 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1489 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001490 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001492 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001493 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001494 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001495 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001496 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001497 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001498 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001499 } else {
1500 unsigned OpFlags = 0;
1501 // On ELF targets for PIC code, direct calls should go through the PLT
1502 if (Subtarget->isTargetELF() &&
1503 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1504 OpFlags = ARMII::MO_PLT;
1505 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1506 }
Evan Chenga8e29892007-01-19 07:51:42 +00001507 }
1508
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001509 // FIXME: handle tail calls differently.
1510 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001511 if (Subtarget->isThumb()) {
1512 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001513 CallOpc = ARMISD::CALL_NOLINK;
1514 else
1515 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1516 } else {
1517 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001518 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1519 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001520 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001521
Dan Gohman475871a2008-07-27 21:46:04 +00001522 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001523 Ops.push_back(Chain);
1524 Ops.push_back(Callee);
1525
1526 // Add argument registers to the end of the list so that they are known live
1527 // into the call.
1528 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1529 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1530 RegsToPass[i].second.getValueType()));
1531
Gabor Greifba36cb52008-08-28 21:40:38 +00001532 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001533 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001534
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001535 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001536 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001537 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001538
Duncan Sands4bdcb612008-07-02 17:40:58 +00001539 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001540 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001541 InFlag = Chain.getValue(1);
1542
Chris Lattnere563bbc2008-10-11 22:08:30 +00001543 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1544 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001545 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001546 InFlag = Chain.getValue(1);
1547
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548 // Handle result values, copying them out of physregs into vregs that we
1549 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1551 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001552}
1553
Stuart Hastingsf222e592011-02-28 17:17:53 +00001554/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001555/// on the stack. Remember the next parameter register to allocate,
1556/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001557/// this.
1558void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001559llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1560 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1561 assert((State->getCallOrPrologue() == Prologue ||
1562 State->getCallOrPrologue() == Call) &&
1563 "unhandled ParmContext");
1564 if ((!State->isFirstByValRegValid()) &&
1565 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1566 State->setFirstByValReg(reg);
1567 // At a call site, a byval parameter that is split between
1568 // registers and memory needs its size truncated here. In a
1569 // function prologue, such byval parameters are reassembled in
1570 // memory, and are not truncated.
1571 if (State->getCallOrPrologue() == Call) {
1572 unsigned excess = 4 * (ARM::R4 - reg);
1573 assert(size >= excess && "expected larger existing stack allocation");
1574 size -= excess;
1575 }
1576 }
1577 // Confiscate any remaining parameter registers to preclude their
1578 // assignment to subsequent parameters.
1579 while (State->AllocateReg(GPRArgRegs, 4))
1580 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001581}
1582
Dale Johannesen51e28e62010-06-03 21:09:53 +00001583/// MatchingStackOffset - Return true if the given stack call argument is
1584/// already available in the same position (relatively) of the caller's
1585/// incoming argument stack.
1586static
1587bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1588 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1589 const ARMInstrInfo *TII) {
1590 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1591 int FI = INT_MAX;
1592 if (Arg.getOpcode() == ISD::CopyFromReg) {
1593 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001594 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001595 return false;
1596 MachineInstr *Def = MRI->getVRegDef(VR);
1597 if (!Def)
1598 return false;
1599 if (!Flags.isByVal()) {
1600 if (!TII->isLoadFromStackSlot(Def, FI))
1601 return false;
1602 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001603 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001604 }
1605 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1606 if (Flags.isByVal())
1607 // ByVal argument is passed in as a pointer but it's now being
1608 // dereferenced. e.g.
1609 // define @foo(%struct.X* %A) {
1610 // tail call @bar(%struct.X* byval %A)
1611 // }
1612 return false;
1613 SDValue Ptr = Ld->getBasePtr();
1614 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1615 if (!FINode)
1616 return false;
1617 FI = FINode->getIndex();
1618 } else
1619 return false;
1620
1621 assert(FI != INT_MAX);
1622 if (!MFI->isFixedObjectIndex(FI))
1623 return false;
1624 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1625}
1626
1627/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1628/// for tail call optimization. Targets which want to do tail call
1629/// optimization should implement this function.
1630bool
1631ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1632 CallingConv::ID CalleeCC,
1633 bool isVarArg,
1634 bool isCalleeStructRet,
1635 bool isCallerStructRet,
1636 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001637 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001638 const SmallVectorImpl<ISD::InputArg> &Ins,
1639 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001640 const Function *CallerF = DAG.getMachineFunction().getFunction();
1641 CallingConv::ID CallerCC = CallerF->getCallingConv();
1642 bool CCMatch = CallerCC == CalleeCC;
1643
1644 // Look for obvious safe cases to perform tail call optimization that do not
1645 // require ABI changes. This is what gcc calls sibcall.
1646
Jim Grosbach7616b642010-06-16 23:45:49 +00001647 // Do not sibcall optimize vararg calls unless the call site is not passing
1648 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001649 if (isVarArg && !Outs.empty())
1650 return false;
1651
1652 // Also avoid sibcall optimization if either caller or callee uses struct
1653 // return semantics.
1654 if (isCalleeStructRet || isCallerStructRet)
1655 return false;
1656
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001657 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001658 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1659 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1660 // support in the assembler and linker to be used. This would need to be
1661 // fixed to fully support tail calls in Thumb1.
1662 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001663 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1664 // LR. This means if we need to reload LR, it takes an extra instructions,
1665 // which outweighs the value of the tail call; but here we don't know yet
1666 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001667 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001668 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001669
1670 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1671 // but we need to make sure there are enough registers; the only valid
1672 // registers are the 4 used for parameters. We don't currently do this
1673 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001674 if (Subtarget->isThumb1Only())
1675 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001676
Dale Johannesen51e28e62010-06-03 21:09:53 +00001677 // If the calling conventions do not match, then we'd better make sure the
1678 // results are returned in the same way as what the caller expects.
1679 if (!CCMatch) {
1680 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001681 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1682 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001683 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1684
1685 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001686 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1687 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001688 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1689
1690 if (RVLocs1.size() != RVLocs2.size())
1691 return false;
1692 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1693 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1694 return false;
1695 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1696 return false;
1697 if (RVLocs1[i].isRegLoc()) {
1698 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1699 return false;
1700 } else {
1701 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1702 return false;
1703 }
1704 }
1705 }
1706
1707 // If the callee takes no arguments then go on to check the results of the
1708 // call.
1709 if (!Outs.empty()) {
1710 // Check if stack adjustment is needed. For now, do not do this if any
1711 // argument is passed on the stack.
1712 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001713 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1714 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001715 CCInfo.AnalyzeCallOperands(Outs,
1716 CCAssignFnForNode(CalleeCC, false, isVarArg));
1717 if (CCInfo.getNextStackOffset()) {
1718 MachineFunction &MF = DAG.getMachineFunction();
1719
1720 // Check if the arguments are already laid out in the right way as
1721 // the caller's fixed stack objects.
1722 MachineFrameInfo *MFI = MF.getFrameInfo();
1723 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1724 const ARMInstrInfo *TII =
1725 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001726 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1727 i != e;
1728 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001729 CCValAssign &VA = ArgLocs[i];
1730 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001731 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001732 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001733 if (VA.getLocInfo() == CCValAssign::Indirect)
1734 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001735 if (VA.needsCustom()) {
1736 // f64 and vector types are split into multiple registers or
1737 // register/stack-slot combinations. The types will not match
1738 // the registers; give up on memory f64 refs until we figure
1739 // out what to do about this.
1740 if (!VA.isRegLoc())
1741 return false;
1742 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001743 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001744 if (RegVT == MVT::v2f64) {
1745 if (!ArgLocs[++i].isRegLoc())
1746 return false;
1747 if (!ArgLocs[++i].isRegLoc())
1748 return false;
1749 }
1750 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001751 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1752 MFI, MRI, TII))
1753 return false;
1754 }
1755 }
1756 }
1757 }
1758
1759 return true;
1760}
1761
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762SDValue
1763ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001766 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001767 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001768
Bob Wilsondee46d72009-04-17 20:35:10 +00001769 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001770 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001771
Bob Wilsondee46d72009-04-17 20:35:10 +00001772 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001773 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1774 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001775
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001777 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1778 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001779
1780 // If this is the first return lowered for this function, add
1781 // the regs to the liveout set for the function.
1782 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1783 for (unsigned i = 0; i != RVLocs.size(); ++i)
1784 if (RVLocs[i].isRegLoc())
1785 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001786 }
1787
Bob Wilson1f595bb2009-04-17 19:07:39 +00001788 SDValue Flag;
1789
1790 // Copy the result values into the output registers.
1791 for (unsigned i = 0, realRVLocIdx = 0;
1792 i != RVLocs.size();
1793 ++i, ++realRVLocIdx) {
1794 CCValAssign &VA = RVLocs[i];
1795 assert(VA.isRegLoc() && "Can only return in registers!");
1796
Dan Gohmanc9403652010-07-07 15:54:55 +00001797 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001798
1799 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001800 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001801 case CCValAssign::Full: break;
1802 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001803 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001804 break;
1805 }
1806
Bob Wilson1f595bb2009-04-17 19:07:39 +00001807 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1811 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001812 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001814
1815 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1816 Flag = Chain.getValue(1);
1817 VA = RVLocs[++i]; // skip ahead to next loc
1818 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1819 HalfGPRs.getValue(1), Flag);
1820 Flag = Chain.getValue(1);
1821 VA = RVLocs[++i]; // skip ahead to next loc
1822
1823 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1825 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001826 }
1827 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1828 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001829 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001831 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001832 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001833 VA = RVLocs[++i]; // skip ahead to next loc
1834 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1835 Flag);
1836 } else
1837 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1838
Bob Wilsondee46d72009-04-17 20:35:10 +00001839 // Guarantee that all emitted copies are
1840 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001841 Flag = Chain.getValue(1);
1842 }
1843
1844 SDValue result;
1845 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001847 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001849
1850 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001851}
1852
Evan Cheng3d2125c2010-11-30 23:55:39 +00001853bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1854 if (N->getNumValues() != 1)
1855 return false;
1856 if (!N->hasNUsesOfValue(1, 0))
1857 return false;
1858
1859 unsigned NumCopies = 0;
1860 SDNode* Copies[2];
1861 SDNode *Use = *N->use_begin();
1862 if (Use->getOpcode() == ISD::CopyToReg) {
1863 Copies[NumCopies++] = Use;
1864 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1865 // f64 returned in a pair of GPRs.
1866 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1867 UI != UE; ++UI) {
1868 if (UI->getOpcode() != ISD::CopyToReg)
1869 return false;
1870 Copies[UI.getUse().getResNo()] = *UI;
1871 ++NumCopies;
1872 }
1873 } else if (Use->getOpcode() == ISD::BITCAST) {
1874 // f32 returned in a single GPR.
1875 if (!Use->hasNUsesOfValue(1, 0))
1876 return false;
1877 Use = *Use->use_begin();
1878 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1879 return false;
1880 Copies[NumCopies++] = Use;
1881 } else {
1882 return false;
1883 }
1884
1885 if (NumCopies != 1 && NumCopies != 2)
1886 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001887
1888 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001889 for (unsigned i = 0; i < NumCopies; ++i) {
1890 SDNode *Copy = Copies[i];
1891 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1892 UI != UE; ++UI) {
1893 if (UI->getOpcode() == ISD::CopyToReg) {
1894 SDNode *Use = *UI;
1895 if (Use == Copies[0] || Use == Copies[1])
1896 continue;
1897 return false;
1898 }
1899 if (UI->getOpcode() != ARMISD::RET_FLAG)
1900 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001901 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001902 }
1903 }
1904
Evan Cheng1bf891a2010-12-01 22:59:46 +00001905 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001906}
1907
Evan Cheng485fafc2011-03-21 01:19:09 +00001908bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1909 if (!EnableARMTailCalls)
1910 return false;
1911
1912 if (!CI->isTailCall())
1913 return false;
1914
1915 return !Subtarget->isThumb1Only();
1916}
1917
Bob Wilsonb62d2572009-11-03 00:02:05 +00001918// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1919// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1920// one of the above mentioned nodes. It has to be wrapped because otherwise
1921// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1922// be used to form addressing mode. These wrapped nodes will be selected
1923// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001924static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001925 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001926 // FIXME there is no actual debug info here
1927 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001928 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001930 if (CP->isMachineConstantPoolEntry())
1931 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1932 CP->getAlignment());
1933 else
1934 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1935 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001937}
1938
Jim Grosbache1102ca2010-07-19 17:20:38 +00001939unsigned ARMTargetLowering::getJumpTableEncoding() const {
1940 return MachineJumpTableInfo::EK_Inline;
1941}
1942
Dan Gohmand858e902010-04-17 15:26:15 +00001943SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1944 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001945 MachineFunction &MF = DAG.getMachineFunction();
1946 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1947 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001948 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001949 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001950 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001951 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1952 SDValue CPAddr;
1953 if (RelocM == Reloc::Static) {
1954 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1955 } else {
1956 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001957 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001958 ARMConstantPoolValue *CPV =
1959 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
1960 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00001961 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1962 }
1963 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1964 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001965 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001966 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001967 if (RelocM == Reloc::Static)
1968 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001969 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001970 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001971}
1972
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001973// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001974SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001975ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001976 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001977 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001978 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001979 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001980 MachineFunction &MF = DAG.getMachineFunction();
1981 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001982 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001983 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00001984 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
1985 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001986 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001988 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001989 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001990 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001992
Evan Chenge7e0d622009-11-06 22:24:13 +00001993 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001994 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001995
1996 // call __tls_get_addr.
1997 ArgListTy Args;
1998 ArgListEntry Entry;
1999 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002000 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002001 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002002 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00002003 std::pair<SDValue, SDValue> CallResult =
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002004 LowerCallTo(Chain, (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002005 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002007 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002008 return CallResult.first;
2009}
2010
2011// Lower ISD::GlobalTLSAddress using the "initial exec" or
2012// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002013SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002014ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002015 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002016 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002017 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002018 SDValue Offset;
2019 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002020 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002021 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002022 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002023
Chris Lattner4fb63d02009-07-15 04:12:33 +00002024 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002025 MachineFunction &MF = DAG.getMachineFunction();
2026 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002027 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002028 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002029 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2030 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002031 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2032 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2033 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002034 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002036 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002037 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002038 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002039 Chain = Offset.getValue(1);
2040
Evan Chenge7e0d622009-11-06 22:24:13 +00002041 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002042 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002043
Evan Cheng9eda6892009-10-31 03:39:36 +00002044 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002045 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002046 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002047 } else {
2048 // local exec model
Bill Wendling5bb77992011-10-01 08:00:54 +00002049 ARMConstantPoolValue *CPV =
2050 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002051 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002053 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002054 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002055 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002056 }
2057
2058 // The address of the thread local variable is the add of the thread
2059 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002060 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002061}
2062
Dan Gohman475871a2008-07-27 21:46:04 +00002063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002064ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002065 // TODO: implement the "local dynamic" model
2066 assert(Subtarget->isTargetELF() &&
2067 "TLS not implemented for non-ELF targets");
2068 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2069 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2070 // otherwise use the "Local Exec" TLS Model
2071 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2072 return LowerToTLSGeneralDynamicModel(GA, DAG);
2073 else
2074 return LowerToTLSExecModels(GA, DAG);
2075}
2076
Dan Gohman475871a2008-07-27 21:46:04 +00002077SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002078 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002079 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002080 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002081 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002082 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2083 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002084 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002085 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002086 ARMConstantPoolConstant::Create(GV,
2087 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002088 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002090 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002091 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002092 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002093 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002095 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002096 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002097 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002098 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002099 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002100 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002101 }
2102
2103 // If we have T2 ops, we can materialize the address directly via movt/movw
2104 // pair. This is always cheaper.
2105 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002106 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002107 // FIXME: Once remat is capable of dealing with instructions with register
2108 // operands, expand this into two nodes.
2109 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2110 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002111 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002112 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2113 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2114 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2115 MachinePointerInfo::getConstantPool(),
2116 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002117 }
2118}
2119
Dan Gohman475871a2008-07-27 21:46:04 +00002120SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002121 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002122 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002123 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002124 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002125 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2128
Evan Cheng4abce0c2011-05-27 20:11:27 +00002129 // FIXME: Enable this for static codegen when tool issues are fixed.
2130 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002131 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002132 // FIXME: Once remat is capable of dealing with instructions with register
2133 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002134 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002135 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2136 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2137
Evan Cheng53519f02011-01-21 18:55:51 +00002138 unsigned Wrapper = (RelocM == Reloc::PIC_)
2139 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2140 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002141 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002142 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2143 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2144 MachinePointerInfo::getGOT(), false, false, 0);
2145 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002146 }
2147
2148 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002149 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002150 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002151 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002152 } else {
2153 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002154 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2155 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002156 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2157 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002158 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002159 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002161
Evan Cheng9eda6892009-10-31 03:39:36 +00002162 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002163 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002164 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002165 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002166
2167 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002168 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002169 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002170 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002171
Evan Cheng63476a82009-09-03 07:04:02 +00002172 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002173 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002174 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002175
2176 return Result;
2177}
2178
Dan Gohman475871a2008-07-27 21:46:04 +00002179SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002180 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002181 assert(Subtarget->isTargetELF() &&
2182 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002183 MachineFunction &MF = DAG.getMachineFunction();
2184 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002185 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002186 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002187 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002188 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002189 ARMConstantPoolValue *CPV =
2190 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2191 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002192 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002194 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002195 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002196 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002197 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002198 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002199}
2200
Jim Grosbach0e0da732009-05-12 23:59:14 +00002201SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002202ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2203 const {
2204 DebugLoc dl = Op.getDebugLoc();
2205 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002206 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002207}
2208
2209SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002210ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2211 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002212 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002213 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2214 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002215 Op.getOperand(1), Val);
2216}
2217
2218SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002219ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2220 DebugLoc dl = Op.getDebugLoc();
2221 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2222 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2223}
2224
2225SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002226ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002227 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002228 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002229 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002230 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002231 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002232 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002233 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002234 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2235 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002236 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002237 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002238 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002239 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002240 EVT PtrVT = getPointerTy();
2241 DebugLoc dl = Op.getDebugLoc();
2242 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2243 SDValue CPAddr;
2244 unsigned PCAdj = (RelocM != Reloc::PIC_)
2245 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002246 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002247 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2248 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002249 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002251 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002252 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002253 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002254 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002255
2256 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002257 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002258 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2259 }
2260 return Result;
2261 }
Evan Cheng92e39162011-03-29 23:06:19 +00002262 case Intrinsic::arm_neon_vmulls:
2263 case Intrinsic::arm_neon_vmullu: {
2264 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2265 ? ARMISD::VMULLs : ARMISD::VMULLu;
2266 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2267 Op.getOperand(1), Op.getOperand(2));
2268 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002269 }
2270}
2271
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002272static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002273 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002274 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002275 if (!Subtarget->hasDataBarrier()) {
2276 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2277 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2278 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002279 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002280 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002281 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002282 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002283 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002284
2285 SDValue Op5 = Op.getOperand(5);
2286 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2287 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2288 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2289 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2290
2291 ARM_MB::MemBOpt DMBOpt;
2292 if (isDeviceBarrier)
2293 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2294 else
2295 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2296 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2297 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002298}
2299
Eli Friedman26689ac2011-08-03 21:06:02 +00002300
2301static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2302 const ARMSubtarget *Subtarget) {
2303 // FIXME: handle "fence singlethread" more efficiently.
2304 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002305 if (!Subtarget->hasDataBarrier()) {
2306 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2307 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2308 // here.
2309 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2310 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002311 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002312 DAG.getConstant(0, MVT::i32));
2313 }
2314
Eli Friedman26689ac2011-08-03 21:06:02 +00002315 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002316 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002317}
2318
Evan Chengdfed19f2010-11-03 06:34:55 +00002319static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2320 const ARMSubtarget *Subtarget) {
2321 // ARM pre v5TE and Thumb1 does not have preload instructions.
2322 if (!(Subtarget->isThumb2() ||
2323 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2324 // Just preserve the chain.
2325 return Op.getOperand(0);
2326
2327 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002328 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2329 if (!isRead &&
2330 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2331 // ARMv7 with MP extension has PLDW.
2332 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002333
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002334 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2335 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002336 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002337 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002338 isData = ~isData & 1;
2339 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002340
2341 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002342 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2343 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002344}
2345
Dan Gohman1e93df62010-04-17 14:41:14 +00002346static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2347 MachineFunction &MF = DAG.getMachineFunction();
2348 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2349
Evan Chenga8e29892007-01-19 07:51:42 +00002350 // vastart just stores the address of the VarArgsFrameIndex slot into the
2351 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002352 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002353 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002354 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002355 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002356 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2357 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002358}
2359
Dan Gohman475871a2008-07-27 21:46:04 +00002360SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002361ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2362 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002363 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002364 MachineFunction &MF = DAG.getMachineFunction();
2365 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2366
2367 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002368 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002369 RC = ARM::tGPRRegisterClass;
2370 else
2371 RC = ARM::GPRRegisterClass;
2372
2373 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002374 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002376
2377 SDValue ArgValue2;
2378 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002380 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002381
2382 // Create load node to retrieve arguments from the stack.
2383 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002384 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002385 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002386 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002387 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002388 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 }
2391
Jim Grosbache5165492009-11-09 00:11:35 +00002392 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002393}
2394
Stuart Hastingsc7315872011-04-20 16:47:52 +00002395void
2396ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2397 unsigned &VARegSize, unsigned &VARegSaveSize)
2398 const {
2399 unsigned NumGPRs;
2400 if (CCInfo.isFirstByValRegValid())
2401 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2402 else {
2403 unsigned int firstUnalloced;
2404 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2405 sizeof(GPRArgRegs) /
2406 sizeof(GPRArgRegs[0]));
2407 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2408 }
2409
2410 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2411 VARegSize = NumGPRs * 4;
2412 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2413}
2414
2415// The remaining GPRs hold either the beginning of variable-argument
2416// data, or the beginning of an aggregate passed by value (usuall
2417// byval). Either way, we allocate stack slots adjacent to the data
2418// provided by our caller, and store the unallocated registers there.
2419// If this is a variadic function, the va_list pointer will begin with
2420// these values; otherwise, this reassembles a (byval) structure that
2421// was split between registers and memory.
2422void
2423ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2424 DebugLoc dl, SDValue &Chain,
2425 unsigned ArgOffset) const {
2426 MachineFunction &MF = DAG.getMachineFunction();
2427 MachineFrameInfo *MFI = MF.getFrameInfo();
2428 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2429 unsigned firstRegToSaveIndex;
2430 if (CCInfo.isFirstByValRegValid())
2431 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2432 else {
2433 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2434 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2435 }
2436
2437 unsigned VARegSize, VARegSaveSize;
2438 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2439 if (VARegSaveSize) {
2440 // If this function is vararg, store any remaining integer argument regs
2441 // to their spots on the stack so that they may be loaded by deferencing
2442 // the result of va_next.
2443 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002444 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2445 ArgOffset + VARegSaveSize
2446 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002447 false));
2448 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2449 getPointerTy());
2450
2451 SmallVector<SDValue, 4> MemOps;
2452 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2453 TargetRegisterClass *RC;
2454 if (AFI->isThumb1OnlyFunction())
2455 RC = ARM::tGPRRegisterClass;
2456 else
2457 RC = ARM::GPRRegisterClass;
2458
2459 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2460 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2461 SDValue Store =
2462 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002463 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002464 false, false, 0);
2465 MemOps.push_back(Store);
2466 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2467 DAG.getConstant(4, getPointerTy()));
2468 }
2469 if (!MemOps.empty())
2470 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2471 &MemOps[0], MemOps.size());
2472 } else
2473 // This will point to the next argument passed via stack.
2474 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2475}
2476
Bob Wilson5bafff32009-06-22 23:27:02 +00002477SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002478ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002480 const SmallVectorImpl<ISD::InputArg>
2481 &Ins,
2482 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002483 SmallVectorImpl<SDValue> &InVals)
2484 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002485 MachineFunction &MF = DAG.getMachineFunction();
2486 MachineFrameInfo *MFI = MF.getFrameInfo();
2487
Bob Wilson1f595bb2009-04-17 19:07:39 +00002488 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2489
2490 // Assign locations to all of the incoming arguments.
2491 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002492 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2493 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002494 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002495 CCAssignFnForNode(CallConv, /* Return*/ false,
2496 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002497
2498 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002499 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002500
Stuart Hastingsf222e592011-02-28 17:17:53 +00002501 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002502 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2503 CCValAssign &VA = ArgLocs[i];
2504
Bob Wilsondee46d72009-04-17 20:35:10 +00002505 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002506 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002507 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002508
Bob Wilson1f595bb2009-04-17 19:07:39 +00002509 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002510 // f64 and vector types are split up into multiple registers or
2511 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002516 SDValue ArgValue2;
2517 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002518 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002519 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2520 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002521 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002522 false, false, 0);
2523 } else {
2524 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2525 Chain, DAG, dl);
2526 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2528 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2532 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002533 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002534
Bob Wilson5bafff32009-06-22 23:27:02 +00002535 } else {
2536 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002537
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002543 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002545 RC = (AFI->isThumb1OnlyFunction() ?
2546 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002548 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002551 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002553 }
2554
2555 // If this is an 8 or 16-bit value, it is really passed promoted
2556 // to 32 bits. Insert an assert[sz]ext to capture this, then
2557 // truncate to the right size.
2558 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002559 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002560 case CCValAssign::Full: break;
2561 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002562 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002563 break;
2564 case CCValAssign::SExt:
2565 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2566 DAG.getValueType(VA.getValVT()));
2567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2568 break;
2569 case CCValAssign::ZExt:
2570 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2571 DAG.getValueType(VA.getValVT()));
2572 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2573 break;
2574 }
2575
Dan Gohman98ca4f22009-08-05 01:29:28 +00002576 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002577
2578 } else { // VA.isRegLoc()
2579
2580 // sanity check
2581 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002583
Stuart Hastingsf222e592011-02-28 17:17:53 +00002584 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002585
Stuart Hastingsf222e592011-02-28 17:17:53 +00002586 // Some Ins[] entries become multiple ArgLoc[] entries.
2587 // Process them only once.
2588 if (index != lastInsIndex)
2589 {
2590 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002591 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002592 // This can be changed with more analysis.
2593 // In case of tail call optimization mark all arguments mutable.
2594 // Since they could be overwritten by lowering of arguments in case of
2595 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002596 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002597 unsigned VARegSize, VARegSaveSize;
2598 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2599 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2600 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002601 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002602 int FI = MFI->CreateFixedObject(Bytes,
2603 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002604 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2605 } else {
2606 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2607 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002608
Stuart Hastingsf222e592011-02-28 17:17:53 +00002609 // Create load nodes to retrieve arguments from the stack.
2610 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2611 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2612 MachinePointerInfo::getFixedStack(FI),
2613 false, false, 0));
2614 }
2615 lastInsIndex = index;
2616 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002617 }
2618 }
2619
2620 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002621 if (isVarArg)
2622 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002623
Dan Gohman98ca4f22009-08-05 01:29:28 +00002624 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002625}
2626
2627/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002628static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002629 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002630 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002631 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002632 // Maybe this has already been legalized into the constant pool?
2633 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002634 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002635 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002636 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002637 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002638 }
2639 }
2640 return false;
2641}
2642
Evan Chenga8e29892007-01-19 07:51:42 +00002643/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2644/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002645SDValue
2646ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002647 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002648 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002649 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002650 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002651 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002652 // Constant does not fit, try adjusting it by one?
2653 switch (CC) {
2654 default: break;
2655 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002656 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002657 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002658 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002660 }
2661 break;
2662 case ISD::SETULT:
2663 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002664 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002665 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002667 }
2668 break;
2669 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002670 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002671 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002672 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002673 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002674 }
2675 break;
2676 case ISD::SETULE:
2677 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002678 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002679 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002681 }
2682 break;
2683 }
2684 }
2685 }
2686
2687 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002688 ARMISD::NodeType CompareType;
2689 switch (CondCode) {
2690 default:
2691 CompareType = ARMISD::CMP;
2692 break;
2693 case ARMCC::EQ:
2694 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002695 // Uses only Z Flag
2696 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002697 break;
2698 }
Evan Cheng218977b2010-07-13 19:27:42 +00002699 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002700 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002701}
2702
2703/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002704SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002705ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002706 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002707 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002708 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002709 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002710 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002711 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2712 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002713}
2714
Bob Wilson79f56c92011-03-08 01:17:20 +00002715/// duplicateCmp - Glue values can have only one use, so this function
2716/// duplicates a comparison node.
2717SDValue
2718ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2719 unsigned Opc = Cmp.getOpcode();
2720 DebugLoc DL = Cmp.getDebugLoc();
2721 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2722 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2723
2724 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2725 Cmp = Cmp.getOperand(0);
2726 Opc = Cmp.getOpcode();
2727 if (Opc == ARMISD::CMPFP)
2728 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2729 else {
2730 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2731 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2732 }
2733 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2734}
2735
Bill Wendlingde2b1512010-08-11 08:43:16 +00002736SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2737 SDValue Cond = Op.getOperand(0);
2738 SDValue SelectTrue = Op.getOperand(1);
2739 SDValue SelectFalse = Op.getOperand(2);
2740 DebugLoc dl = Op.getDebugLoc();
2741
2742 // Convert:
2743 //
2744 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2745 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2746 //
2747 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2748 const ConstantSDNode *CMOVTrue =
2749 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2750 const ConstantSDNode *CMOVFalse =
2751 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2752
2753 if (CMOVTrue && CMOVFalse) {
2754 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2755 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2756
2757 SDValue True;
2758 SDValue False;
2759 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2760 True = SelectTrue;
2761 False = SelectFalse;
2762 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2763 True = SelectFalse;
2764 False = SelectTrue;
2765 }
2766
2767 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002768 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002769 SDValue ARMcc = Cond.getOperand(2);
2770 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002771 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002772 assert(True.getValueType() == VT);
2773 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002774 }
2775 }
2776 }
2777
2778 return DAG.getSelectCC(dl, Cond,
2779 DAG.getConstant(0, Cond.getValueType()),
2780 SelectTrue, SelectFalse, ISD::SETNE);
2781}
2782
Dan Gohmand858e902010-04-17 15:26:15 +00002783SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002784 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002785 SDValue LHS = Op.getOperand(0);
2786 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002787 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SDValue TrueVal = Op.getOperand(2);
2789 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002790 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002791
Owen Anderson825b72b2009-08-11 20:47:22 +00002792 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002793 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002794 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002795 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002796 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002797 }
2798
2799 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002800 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002801
Evan Cheng218977b2010-07-13 19:27:42 +00002802 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2803 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002804 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002805 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002806 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002807 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002808 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002809 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002810 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002811 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002812 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002813 }
2814 return Result;
2815}
2816
Evan Cheng218977b2010-07-13 19:27:42 +00002817/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2818/// to morph to an integer compare sequence.
2819static bool canChangeToInt(SDValue Op, bool &SeenZero,
2820 const ARMSubtarget *Subtarget) {
2821 SDNode *N = Op.getNode();
2822 if (!N->hasOneUse())
2823 // Otherwise it requires moving the value from fp to integer registers.
2824 return false;
2825 if (!N->getNumValues())
2826 return false;
2827 EVT VT = Op.getValueType();
2828 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2829 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2830 // vmrs are very slow, e.g. cortex-a8.
2831 return false;
2832
2833 if (isFloatingPointZero(Op)) {
2834 SeenZero = true;
2835 return true;
2836 }
2837 return ISD::isNormalLoad(N);
2838}
2839
2840static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2841 if (isFloatingPointZero(Op))
2842 return DAG.getConstant(0, MVT::i32);
2843
2844 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2845 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002846 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002847 Ld->isVolatile(), Ld->isNonTemporal(),
2848 Ld->getAlignment());
2849
2850 llvm_unreachable("Unknown VFP cmp argument!");
2851}
2852
2853static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2854 SDValue &RetVal1, SDValue &RetVal2) {
2855 if (isFloatingPointZero(Op)) {
2856 RetVal1 = DAG.getConstant(0, MVT::i32);
2857 RetVal2 = DAG.getConstant(0, MVT::i32);
2858 return;
2859 }
2860
2861 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2862 SDValue Ptr = Ld->getBasePtr();
2863 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2864 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002865 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002866 Ld->isVolatile(), Ld->isNonTemporal(),
2867 Ld->getAlignment());
2868
2869 EVT PtrType = Ptr.getValueType();
2870 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2871 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2872 PtrType, Ptr, DAG.getConstant(4, PtrType));
2873 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2874 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002875 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002876 Ld->isVolatile(), Ld->isNonTemporal(),
2877 NewAlign);
2878 return;
2879 }
2880
2881 llvm_unreachable("Unknown VFP cmp argument!");
2882}
2883
2884/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2885/// f32 and even f64 comparisons to integer ones.
2886SDValue
2887ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2888 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002889 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002890 SDValue LHS = Op.getOperand(2);
2891 SDValue RHS = Op.getOperand(3);
2892 SDValue Dest = Op.getOperand(4);
2893 DebugLoc dl = Op.getDebugLoc();
2894
2895 bool SeenZero = false;
2896 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2897 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002898 // If one of the operand is zero, it's safe to ignore the NaN case since
2899 // we only care about equality comparisons.
2900 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002901 // If unsafe fp math optimization is enabled and there are no other uses of
2902 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002903 // to an integer comparison.
2904 if (CC == ISD::SETOEQ)
2905 CC = ISD::SETEQ;
2906 else if (CC == ISD::SETUNE)
2907 CC = ISD::SETNE;
2908
2909 SDValue ARMcc;
2910 if (LHS.getValueType() == MVT::f32) {
2911 LHS = bitcastf32Toi32(LHS, DAG);
2912 RHS = bitcastf32Toi32(RHS, DAG);
2913 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2914 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2915 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2916 Chain, Dest, ARMcc, CCR, Cmp);
2917 }
2918
2919 SDValue LHS1, LHS2;
2920 SDValue RHS1, RHS2;
2921 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2922 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2923 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2924 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002925 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002926 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2927 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2928 }
2929
2930 return SDValue();
2931}
2932
2933SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2934 SDValue Chain = Op.getOperand(0);
2935 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2936 SDValue LHS = Op.getOperand(2);
2937 SDValue RHS = Op.getOperand(3);
2938 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002939 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002940
Owen Anderson825b72b2009-08-11 20:47:22 +00002941 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002942 SDValue ARMcc;
2943 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002946 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002947 }
2948
Owen Anderson825b72b2009-08-11 20:47:22 +00002949 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002950
2951 if (UnsafeFPMath &&
2952 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2953 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2954 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2955 if (Result.getNode())
2956 return Result;
2957 }
2958
Evan Chenga8e29892007-01-19 07:51:42 +00002959 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002960 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002961
Evan Cheng218977b2010-07-13 19:27:42 +00002962 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2963 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002964 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002965 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002966 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002967 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002968 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002969 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2970 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002971 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002972 }
2973 return Res;
2974}
2975
Dan Gohmand858e902010-04-17 15:26:15 +00002976SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002977 SDValue Chain = Op.getOperand(0);
2978 SDValue Table = Op.getOperand(1);
2979 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002980 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002981
Owen Andersone50ed302009-08-10 22:56:29 +00002982 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002983 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2984 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002985 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002987 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002988 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2989 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002990 if (Subtarget->isThumb2()) {
2991 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2992 // which does another jump to the destination. This also makes it easier
2993 // to translate it to TBB / TBH later.
2994 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002996 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002997 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002998 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002999 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003000 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00003001 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003002 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003003 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003005 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003006 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003007 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003008 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003010 }
Evan Chenga8e29892007-01-19 07:51:42 +00003011}
3012
Bob Wilson76a312b2010-03-19 22:51:32 +00003013static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
3014 DebugLoc dl = Op.getDebugLoc();
3015 unsigned Opc;
3016
3017 switch (Op.getOpcode()) {
3018 default:
3019 assert(0 && "Invalid opcode!");
3020 case ISD::FP_TO_SINT:
3021 Opc = ARMISD::FTOSI;
3022 break;
3023 case ISD::FP_TO_UINT:
3024 Opc = ARMISD::FTOUI;
3025 break;
3026 }
3027 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003029}
3030
Cameron Zwarich3007d332011-03-29 21:41:55 +00003031static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3032 EVT VT = Op.getValueType();
3033 DebugLoc dl = Op.getDebugLoc();
3034
Duncan Sands1f6a3292011-08-12 14:54:45 +00003035 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3036 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003037 if (VT != MVT::v4f32)
3038 return DAG.UnrollVectorOp(Op.getNode());
3039
3040 unsigned CastOpc;
3041 unsigned Opc;
3042 switch (Op.getOpcode()) {
3043 default:
3044 assert(0 && "Invalid opcode!");
3045 case ISD::SINT_TO_FP:
3046 CastOpc = ISD::SIGN_EXTEND;
3047 Opc = ISD::SINT_TO_FP;
3048 break;
3049 case ISD::UINT_TO_FP:
3050 CastOpc = ISD::ZERO_EXTEND;
3051 Opc = ISD::UINT_TO_FP;
3052 break;
3053 }
3054
3055 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3056 return DAG.getNode(Opc, dl, VT, Op);
3057}
3058
Bob Wilson76a312b2010-03-19 22:51:32 +00003059static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3060 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003061 if (VT.isVector())
3062 return LowerVectorINT_TO_FP(Op, DAG);
3063
Bob Wilson76a312b2010-03-19 22:51:32 +00003064 DebugLoc dl = Op.getDebugLoc();
3065 unsigned Opc;
3066
3067 switch (Op.getOpcode()) {
3068 default:
3069 assert(0 && "Invalid opcode!");
3070 case ISD::SINT_TO_FP:
3071 Opc = ARMISD::SITOF;
3072 break;
3073 case ISD::UINT_TO_FP:
3074 Opc = ARMISD::UITOF;
3075 break;
3076 }
3077
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003078 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003079 return DAG.getNode(Opc, dl, VT, Op);
3080}
3081
Evan Cheng515fe3a2010-07-08 02:08:50 +00003082SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003083 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003084 SDValue Tmp0 = Op.getOperand(0);
3085 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003086 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003087 EVT VT = Op.getValueType();
3088 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003089 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3090 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3091 bool UseNEON = !InGPR && Subtarget->hasNEON();
3092
3093 if (UseNEON) {
3094 // Use VBSL to copy the sign bit.
3095 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3096 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3097 DAG.getTargetConstant(EncodedVal, MVT::i32));
3098 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3099 if (VT == MVT::f64)
3100 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3101 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3102 DAG.getConstant(32, MVT::i32));
3103 else /*if (VT == MVT::f32)*/
3104 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3105 if (SrcVT == MVT::f32) {
3106 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3107 if (VT == MVT::f64)
3108 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3109 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3110 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003111 } else if (VT == MVT::f32)
3112 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3113 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3114 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003115 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3116 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3117
3118 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3119 MVT::i32);
3120 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3121 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3122 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003123
Evan Chenge573fb32011-02-23 02:24:55 +00003124 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3125 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3126 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003127 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003128 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3129 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3130 DAG.getConstant(0, MVT::i32));
3131 } else {
3132 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3133 }
3134
3135 return Res;
3136 }
Evan Chengc143dd42011-02-11 02:28:55 +00003137
3138 // Bitcast operand 1 to i32.
3139 if (SrcVT == MVT::f64)
3140 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3141 &Tmp1, 1).getValue(1);
3142 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3143
Evan Chenge573fb32011-02-23 02:24:55 +00003144 // Or in the signbit with integer operations.
3145 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3146 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3147 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3148 if (VT == MVT::f32) {
3149 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3150 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3151 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3152 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003153 }
3154
Evan Chenge573fb32011-02-23 02:24:55 +00003155 // f64: Or the high part with signbit and then combine two parts.
3156 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3157 &Tmp0, 1);
3158 SDValue Lo = Tmp0.getValue(0);
3159 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3160 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3161 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003162}
3163
Evan Cheng2457f2c2010-05-22 01:47:14 +00003164SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3165 MachineFunction &MF = DAG.getMachineFunction();
3166 MachineFrameInfo *MFI = MF.getFrameInfo();
3167 MFI->setReturnAddressIsTaken(true);
3168
3169 EVT VT = Op.getValueType();
3170 DebugLoc dl = Op.getDebugLoc();
3171 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3172 if (Depth) {
3173 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3174 SDValue Offset = DAG.getConstant(4, MVT::i32);
3175 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3176 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003177 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003178 }
3179
3180 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003181 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003182 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3183}
3184
Dan Gohmand858e902010-04-17 15:26:15 +00003185SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003186 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3187 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003188
Owen Andersone50ed302009-08-10 22:56:29 +00003189 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003190 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3191 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003192 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003193 ? ARM::R7 : ARM::R11;
3194 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3195 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003196 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3197 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003198 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003199 return FrameAddr;
3200}
3201
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003203/// expand a bit convert where either the source or destination type is i64 to
3204/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3205/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3206/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003207static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003208 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3209 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003211
Bob Wilson9f3f0612010-04-17 05:30:19 +00003212 // This function is only supposed to be called for i64 types, either as the
3213 // source or destination of the bit convert.
3214 EVT SrcVT = Op.getValueType();
3215 EVT DstVT = N->getValueType(0);
3216 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003218
Bob Wilson9f3f0612010-04-17 05:30:19 +00003219 // Turn i64->f64 into VMOVDRR.
3220 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3222 DAG.getConstant(0, MVT::i32));
3223 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3224 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003225 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003226 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003227 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003228
Jim Grosbache5165492009-11-09 00:11:35 +00003229 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003230 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3231 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3232 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3233 // Merge the pieces into a single i64 value.
3234 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3235 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003236
Bob Wilson9f3f0612010-04-17 05:30:19 +00003237 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003238}
3239
Bob Wilson5bafff32009-06-22 23:27:02 +00003240/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003241/// Zero vectors are used to represent vector negation and in those cases
3242/// will be implemented with the NEON VNEG instruction. However, VNEG does
3243/// not support i64 elements, so sometimes the zero vectors will need to be
3244/// explicitly constructed. Regardless, use a canonical VMOV to create the
3245/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003246static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003247 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003248 // The canonical modified immediate encoding of a zero vector is....0!
3249 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3250 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3251 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003252 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003253}
3254
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003255/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3256/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003257SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3258 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003259 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3260 EVT VT = Op.getValueType();
3261 unsigned VTBits = VT.getSizeInBits();
3262 DebugLoc dl = Op.getDebugLoc();
3263 SDValue ShOpLo = Op.getOperand(0);
3264 SDValue ShOpHi = Op.getOperand(1);
3265 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003266 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003267 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003268
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003269 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3270
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003271 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3272 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3273 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3274 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3275 DAG.getConstant(VTBits, MVT::i32));
3276 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3277 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003278 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003279
3280 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3281 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003282 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003283 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003284 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003285 CCR, Cmp);
3286
3287 SDValue Ops[2] = { Lo, Hi };
3288 return DAG.getMergeValues(Ops, 2, dl);
3289}
3290
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003291/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3292/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003293SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3294 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003295 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3296 EVT VT = Op.getValueType();
3297 unsigned VTBits = VT.getSizeInBits();
3298 DebugLoc dl = Op.getDebugLoc();
3299 SDValue ShOpLo = Op.getOperand(0);
3300 SDValue ShOpHi = Op.getOperand(1);
3301 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003302 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003303
3304 assert(Op.getOpcode() == ISD::SHL_PARTS);
3305 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3306 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3307 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3308 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3309 DAG.getConstant(VTBits, MVT::i32));
3310 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3311 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3312
3313 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3314 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3315 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003316 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003317 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003318 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003319 CCR, Cmp);
3320
3321 SDValue Ops[2] = { Lo, Hi };
3322 return DAG.getMergeValues(Ops, 2, dl);
3323}
3324
Jim Grosbach4725ca72010-09-08 03:54:02 +00003325SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003326 SelectionDAG &DAG) const {
3327 // The rounding mode is in bits 23:22 of the FPSCR.
3328 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3329 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3330 // so that the shift + and get folded into a bitfield extract.
3331 DebugLoc dl = Op.getDebugLoc();
3332 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3333 DAG.getConstant(Intrinsic::arm_get_fpscr,
3334 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003335 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003336 DAG.getConstant(1U << 22, MVT::i32));
3337 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3338 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003339 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003340 DAG.getConstant(3, MVT::i32));
3341}
3342
Jim Grosbach3482c802010-01-18 19:58:49 +00003343static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3344 const ARMSubtarget *ST) {
3345 EVT VT = N->getValueType(0);
3346 DebugLoc dl = N->getDebugLoc();
3347
3348 if (!ST->hasV6T2Ops())
3349 return SDValue();
3350
3351 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3352 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3353}
3354
Bob Wilson5bafff32009-06-22 23:27:02 +00003355static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3356 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003357 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003358 DebugLoc dl = N->getDebugLoc();
3359
Bob Wilsond5448bb2010-11-18 21:16:28 +00003360 if (!VT.isVector())
3361 return SDValue();
3362
Bob Wilson5bafff32009-06-22 23:27:02 +00003363 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003364 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003365
Bob Wilsond5448bb2010-11-18 21:16:28 +00003366 // Left shifts translate directly to the vshiftu intrinsic.
3367 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003368 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003369 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3370 N->getOperand(0), N->getOperand(1));
3371
3372 assert((N->getOpcode() == ISD::SRA ||
3373 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3374
3375 // NEON uses the same intrinsics for both left and right shifts. For
3376 // right shifts, the shift amounts are negative, so negate the vector of
3377 // shift amounts.
3378 EVT ShiftVT = N->getOperand(1).getValueType();
3379 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3380 getZeroVector(ShiftVT, DAG, dl),
3381 N->getOperand(1));
3382 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3383 Intrinsic::arm_neon_vshifts :
3384 Intrinsic::arm_neon_vshiftu);
3385 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3386 DAG.getConstant(vshiftInt, MVT::i32),
3387 N->getOperand(0), NegatedCount);
3388}
3389
3390static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3391 const ARMSubtarget *ST) {
3392 EVT VT = N->getValueType(0);
3393 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003394
Eli Friedmance392eb2009-08-22 03:13:10 +00003395 // We can get here for a node like i32 = ISD::SHL i32, i64
3396 if (VT != MVT::i64)
3397 return SDValue();
3398
3399 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003400 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003401
Chris Lattner27a6c732007-11-24 07:07:01 +00003402 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3403 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003404 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003405 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003406
Chris Lattner27a6c732007-11-24 07:07:01 +00003407 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003408 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003409
Chris Lattner27a6c732007-11-24 07:07:01 +00003410 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003412 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003414 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003415
Chris Lattner27a6c732007-11-24 07:07:01 +00003416 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3417 // captures the result into a carry flag.
3418 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003419 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003420
Chris Lattner27a6c732007-11-24 07:07:01 +00003421 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003423
Chris Lattner27a6c732007-11-24 07:07:01 +00003424 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003426}
3427
Bob Wilson5bafff32009-06-22 23:27:02 +00003428static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3429 SDValue TmpOp0, TmpOp1;
3430 bool Invert = false;
3431 bool Swap = false;
3432 unsigned Opc = 0;
3433
3434 SDValue Op0 = Op.getOperand(0);
3435 SDValue Op1 = Op.getOperand(1);
3436 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003437 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003438 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3439 DebugLoc dl = Op.getDebugLoc();
3440
3441 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3442 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003443 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003444 case ISD::SETUNE:
3445 case ISD::SETNE: Invert = true; // Fallthrough
3446 case ISD::SETOEQ:
3447 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3448 case ISD::SETOLT:
3449 case ISD::SETLT: Swap = true; // Fallthrough
3450 case ISD::SETOGT:
3451 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3452 case ISD::SETOLE:
3453 case ISD::SETLE: Swap = true; // Fallthrough
3454 case ISD::SETOGE:
3455 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3456 case ISD::SETUGE: Swap = true; // Fallthrough
3457 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3458 case ISD::SETUGT: Swap = true; // Fallthrough
3459 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3460 case ISD::SETUEQ: Invert = true; // Fallthrough
3461 case ISD::SETONE:
3462 // Expand this to (OLT | OGT).
3463 TmpOp0 = Op0;
3464 TmpOp1 = Op1;
3465 Opc = ISD::OR;
3466 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3467 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3468 break;
3469 case ISD::SETUO: Invert = true; // Fallthrough
3470 case ISD::SETO:
3471 // Expand this to (OLT | OGE).
3472 TmpOp0 = Op0;
3473 TmpOp1 = Op1;
3474 Opc = ISD::OR;
3475 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3476 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3477 break;
3478 }
3479 } else {
3480 // Integer comparisons.
3481 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003482 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003483 case ISD::SETNE: Invert = true;
3484 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3485 case ISD::SETLT: Swap = true;
3486 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3487 case ISD::SETLE: Swap = true;
3488 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3489 case ISD::SETULT: Swap = true;
3490 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3491 case ISD::SETULE: Swap = true;
3492 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3493 }
3494
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003495 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003496 if (Opc == ARMISD::VCEQ) {
3497
3498 SDValue AndOp;
3499 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3500 AndOp = Op0;
3501 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3502 AndOp = Op1;
3503
3504 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003505 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003506 AndOp = AndOp.getOperand(0);
3507
3508 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3509 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3511 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003512 Invert = !Invert;
3513 }
3514 }
3515 }
3516
3517 if (Swap)
3518 std::swap(Op0, Op1);
3519
Owen Andersonc24cb352010-11-08 23:21:22 +00003520 // If one of the operands is a constant vector zero, attempt to fold the
3521 // comparison to a specialized compare-against-zero form.
3522 SDValue SingleOp;
3523 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3524 SingleOp = Op0;
3525 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3526 if (Opc == ARMISD::VCGE)
3527 Opc = ARMISD::VCLEZ;
3528 else if (Opc == ARMISD::VCGT)
3529 Opc = ARMISD::VCLTZ;
3530 SingleOp = Op1;
3531 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003532
Owen Andersonc24cb352010-11-08 23:21:22 +00003533 SDValue Result;
3534 if (SingleOp.getNode()) {
3535 switch (Opc) {
3536 case ARMISD::VCEQ:
3537 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3538 case ARMISD::VCGE:
3539 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3540 case ARMISD::VCLEZ:
3541 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3542 case ARMISD::VCGT:
3543 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3544 case ARMISD::VCLTZ:
3545 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3546 default:
3547 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3548 }
3549 } else {
3550 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3551 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003552
3553 if (Invert)
3554 Result = DAG.getNOT(dl, Result, VT);
3555
3556 return Result;
3557}
3558
Bob Wilsond3c42842010-06-14 22:19:57 +00003559/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3560/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003561/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003562static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3563 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003564 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003565 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003566
Bob Wilson827b2102010-06-15 19:05:35 +00003567 // SplatBitSize is set to the smallest size that splats the vector, so a
3568 // zero vector will always have SplatBitSize == 8. However, NEON modified
3569 // immediate instructions others than VMOV do not support the 8-bit encoding
3570 // of a zero vector, and the default encoding of zero is supposed to be the
3571 // 32-bit version.
3572 if (SplatBits == 0)
3573 SplatBitSize = 32;
3574
Bob Wilson5bafff32009-06-22 23:27:02 +00003575 switch (SplatBitSize) {
3576 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003577 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003578 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003579 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003580 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003581 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003582 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003583 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003584 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003585
3586 case 16:
3587 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003588 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003589 if ((SplatBits & ~0xff) == 0) {
3590 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003591 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003592 Imm = SplatBits;
3593 break;
3594 }
3595 if ((SplatBits & ~0xff00) == 0) {
3596 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003597 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003598 Imm = SplatBits >> 8;
3599 break;
3600 }
3601 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003602
3603 case 32:
3604 // NEON's 32-bit VMOV supports splat values where:
3605 // * only one byte is nonzero, or
3606 // * the least significant byte is 0xff and the second byte is nonzero, or
3607 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003608 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003609 if ((SplatBits & ~0xff) == 0) {
3610 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003611 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003612 Imm = SplatBits;
3613 break;
3614 }
3615 if ((SplatBits & ~0xff00) == 0) {
3616 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003617 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003618 Imm = SplatBits >> 8;
3619 break;
3620 }
3621 if ((SplatBits & ~0xff0000) == 0) {
3622 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003623 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003624 Imm = SplatBits >> 16;
3625 break;
3626 }
3627 if ((SplatBits & ~0xff000000) == 0) {
3628 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003629 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003630 Imm = SplatBits >> 24;
3631 break;
3632 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003633
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003634 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3635 if (type == OtherModImm) return SDValue();
3636
Bob Wilson5bafff32009-06-22 23:27:02 +00003637 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003638 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3639 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003640 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003641 Imm = SplatBits >> 8;
3642 SplatBits |= 0xff;
3643 break;
3644 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003645
3646 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003647 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3648 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003649 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003650 Imm = SplatBits >> 16;
3651 SplatBits |= 0xffff;
3652 break;
3653 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003654
3655 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3656 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3657 // VMOV.I32. A (very) minor optimization would be to replicate the value
3658 // and fall through here to test for a valid 64-bit splat. But, then the
3659 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003660 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003661
3662 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003663 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003664 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003665 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003666 uint64_t BitMask = 0xff;
3667 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003668 unsigned ImmMask = 1;
3669 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003670 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003671 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003672 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003673 Imm |= ImmMask;
3674 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003675 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003676 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003677 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003678 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003680 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003681 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003682 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003683 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003684 break;
3685 }
3686
Bob Wilson1a913ed2010-06-11 21:34:50 +00003687 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003688 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003689 return SDValue();
3690 }
3691
Bob Wilsoncba270d2010-07-13 21:16:48 +00003692 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3693 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003694}
3695
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003696static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3697 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003698 unsigned NumElts = VT.getVectorNumElements();
3699 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003700
3701 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3702 if (M[0] < 0)
3703 return false;
3704
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003705 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003706
3707 // If this is a VEXT shuffle, the immediate value is the index of the first
3708 // element. The other shuffle indices must be the successive elements after
3709 // the first one.
3710 unsigned ExpectedElt = Imm;
3711 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003712 // Increment the expected index. If it wraps around, it may still be
3713 // a VEXT but the source vectors must be swapped.
3714 ExpectedElt += 1;
3715 if (ExpectedElt == NumElts * 2) {
3716 ExpectedElt = 0;
3717 ReverseVEXT = true;
3718 }
3719
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003720 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003721 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003722 return false;
3723 }
3724
3725 // Adjust the index value if the source operands will be swapped.
3726 if (ReverseVEXT)
3727 Imm -= NumElts;
3728
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003729 return true;
3730}
3731
Bob Wilson8bb9e482009-07-26 00:39:34 +00003732/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3733/// instruction with the specified blocksize. (The order of the elements
3734/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003735static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3736 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003737 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3738 "Only possible block sizes for VREV are: 16, 32, 64");
3739
Bob Wilson8bb9e482009-07-26 00:39:34 +00003740 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003741 if (EltSz == 64)
3742 return false;
3743
3744 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003745 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003746 // If the first shuffle index is UNDEF, be optimistic.
3747 if (M[0] < 0)
3748 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003749
3750 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3751 return false;
3752
3753 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003754 if (M[i] < 0) continue; // ignore UNDEF indices
3755 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003756 return false;
3757 }
3758
3759 return true;
3760}
3761
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003762static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3763 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3764 // range, then 0 is placed into the resulting vector. So pretty much any mask
3765 // of 8 elements can work here.
3766 return VT == MVT::v8i8 && M.size() == 8;
3767}
3768
Bob Wilsonc692cb72009-08-21 20:54:19 +00003769static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3770 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003771 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3772 if (EltSz == 64)
3773 return false;
3774
Bob Wilsonc692cb72009-08-21 20:54:19 +00003775 unsigned NumElts = VT.getVectorNumElements();
3776 WhichResult = (M[0] == 0 ? 0 : 1);
3777 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003778 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3779 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003780 return false;
3781 }
3782 return true;
3783}
3784
Bob Wilson324f4f12009-12-03 06:40:55 +00003785/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3786/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3787/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3788static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3789 unsigned &WhichResult) {
3790 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3791 if (EltSz == 64)
3792 return false;
3793
3794 unsigned NumElts = VT.getVectorNumElements();
3795 WhichResult = (M[0] == 0 ? 0 : 1);
3796 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003797 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3798 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003799 return false;
3800 }
3801 return true;
3802}
3803
Bob Wilsonc692cb72009-08-21 20:54:19 +00003804static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3805 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003806 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3807 if (EltSz == 64)
3808 return false;
3809
Bob Wilsonc692cb72009-08-21 20:54:19 +00003810 unsigned NumElts = VT.getVectorNumElements();
3811 WhichResult = (M[0] == 0 ? 0 : 1);
3812 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003813 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003814 if ((unsigned) M[i] != 2 * i + WhichResult)
3815 return false;
3816 }
3817
3818 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003819 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003820 return false;
3821
3822 return true;
3823}
3824
Bob Wilson324f4f12009-12-03 06:40:55 +00003825/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3826/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3827/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3828static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3829 unsigned &WhichResult) {
3830 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3831 if (EltSz == 64)
3832 return false;
3833
3834 unsigned Half = VT.getVectorNumElements() / 2;
3835 WhichResult = (M[0] == 0 ? 0 : 1);
3836 for (unsigned j = 0; j != 2; ++j) {
3837 unsigned Idx = WhichResult;
3838 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003839 int MIdx = M[i + j * Half];
3840 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003841 return false;
3842 Idx += 2;
3843 }
3844 }
3845
3846 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3847 if (VT.is64BitVector() && EltSz == 32)
3848 return false;
3849
3850 return true;
3851}
3852
Bob Wilsonc692cb72009-08-21 20:54:19 +00003853static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3854 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003855 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3856 if (EltSz == 64)
3857 return false;
3858
Bob Wilsonc692cb72009-08-21 20:54:19 +00003859 unsigned NumElts = VT.getVectorNumElements();
3860 WhichResult = (M[0] == 0 ? 0 : 1);
3861 unsigned Idx = WhichResult * NumElts / 2;
3862 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003863 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3864 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003865 return false;
3866 Idx += 1;
3867 }
3868
3869 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003870 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003871 return false;
3872
3873 return true;
3874}
3875
Bob Wilson324f4f12009-12-03 06:40:55 +00003876/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3877/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3878/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3879static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3880 unsigned &WhichResult) {
3881 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3882 if (EltSz == 64)
3883 return false;
3884
3885 unsigned NumElts = VT.getVectorNumElements();
3886 WhichResult = (M[0] == 0 ? 0 : 1);
3887 unsigned Idx = WhichResult * NumElts / 2;
3888 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003889 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3890 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003891 return false;
3892 Idx += 1;
3893 }
3894
3895 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3896 if (VT.is64BitVector() && EltSz == 32)
3897 return false;
3898
3899 return true;
3900}
3901
Dale Johannesenf630c712010-07-29 20:10:08 +00003902// If N is an integer constant that can be moved into a register in one
3903// instruction, return an SDValue of such a constant (will become a MOV
3904// instruction). Otherwise return null.
3905static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3906 const ARMSubtarget *ST, DebugLoc dl) {
3907 uint64_t Val;
3908 if (!isa<ConstantSDNode>(N))
3909 return SDValue();
3910 Val = cast<ConstantSDNode>(N)->getZExtValue();
3911
3912 if (ST->isThumb1Only()) {
3913 if (Val <= 255 || ~Val <= 255)
3914 return DAG.getConstant(Val, MVT::i32);
3915 } else {
3916 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3917 return DAG.getConstant(Val, MVT::i32);
3918 }
3919 return SDValue();
3920}
3921
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// If this is a case we can't handle, return null and let the default
3923// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003924SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3925 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003926 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003927 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003928 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003929
3930 APInt SplatBits, SplatUndef;
3931 unsigned SplatBitSize;
3932 bool HasAnyUndefs;
3933 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003934 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003935 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003936 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003937 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003938 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003939 DAG, VmovVT, VT.is128BitVector(),
3940 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003941 if (Val.getNode()) {
3942 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003943 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003944 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003945
3946 // Try an immediate VMVN.
3947 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3948 ((1LL << SplatBitSize) - 1));
3949 Val = isNEONModifiedImm(NegatedImm,
3950 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003951 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003952 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003953 if (Val.getNode()) {
3954 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003955 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003956 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003957 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003958 }
3959
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003960 // Scan through the operands to see if only one value is used.
3961 unsigned NumElts = VT.getVectorNumElements();
3962 bool isOnlyLowElement = true;
3963 bool usesOnlyOneValue = true;
3964 bool isConstant = true;
3965 SDValue Value;
3966 for (unsigned i = 0; i < NumElts; ++i) {
3967 SDValue V = Op.getOperand(i);
3968 if (V.getOpcode() == ISD::UNDEF)
3969 continue;
3970 if (i > 0)
3971 isOnlyLowElement = false;
3972 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3973 isConstant = false;
3974
3975 if (!Value.getNode())
3976 Value = V;
3977 else if (V != Value)
3978 usesOnlyOneValue = false;
3979 }
3980
3981 if (!Value.getNode())
3982 return DAG.getUNDEF(VT);
3983
3984 if (isOnlyLowElement)
3985 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3986
Dale Johannesenf630c712010-07-29 20:10:08 +00003987 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3988
Dale Johannesen575cd142010-10-19 20:00:17 +00003989 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3990 // i32 and try again.
3991 if (usesOnlyOneValue && EltSize <= 32) {
3992 if (!isConstant)
3993 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3994 if (VT.getVectorElementType().isFloatingPoint()) {
3995 SmallVector<SDValue, 8> Ops;
3996 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003997 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003998 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003999 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4000 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004001 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4002 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004003 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004004 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004005 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4006 if (Val.getNode())
4007 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004008 }
4009
4010 // If all elements are constants and the case above didn't get hit, fall back
4011 // to the default expansion, which will generate a load from the constant
4012 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004013 if (isConstant)
4014 return SDValue();
4015
Bob Wilson11a1dff2011-01-07 21:37:30 +00004016 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4017 if (NumElts >= 4) {
4018 SDValue shuffle = ReconstructShuffle(Op, DAG);
4019 if (shuffle != SDValue())
4020 return shuffle;
4021 }
4022
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004023 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004024 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4025 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004026 if (EltSize >= 32) {
4027 // Do the expansion with floating-point types, since that is what the VFP
4028 // registers are defined to use, and since i64 is not legal.
4029 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4030 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004031 SmallVector<SDValue, 8> Ops;
4032 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004033 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004034 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004035 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004036 }
4037
4038 return SDValue();
4039}
4040
Bob Wilson11a1dff2011-01-07 21:37:30 +00004041// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004042// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004043SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4044 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004045 DebugLoc dl = Op.getDebugLoc();
4046 EVT VT = Op.getValueType();
4047 unsigned NumElts = VT.getVectorNumElements();
4048
4049 SmallVector<SDValue, 2> SourceVecs;
4050 SmallVector<unsigned, 2> MinElts;
4051 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004052
Bob Wilson11a1dff2011-01-07 21:37:30 +00004053 for (unsigned i = 0; i < NumElts; ++i) {
4054 SDValue V = Op.getOperand(i);
4055 if (V.getOpcode() == ISD::UNDEF)
4056 continue;
4057 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4058 // A shuffle can only come from building a vector from various
4059 // elements of other vectors.
4060 return SDValue();
4061 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004062
Bob Wilson11a1dff2011-01-07 21:37:30 +00004063 // Record this extraction against the appropriate vector if possible...
4064 SDValue SourceVec = V.getOperand(0);
4065 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4066 bool FoundSource = false;
4067 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4068 if (SourceVecs[j] == SourceVec) {
4069 if (MinElts[j] > EltNo)
4070 MinElts[j] = EltNo;
4071 if (MaxElts[j] < EltNo)
4072 MaxElts[j] = EltNo;
4073 FoundSource = true;
4074 break;
4075 }
4076 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004077
Bob Wilson11a1dff2011-01-07 21:37:30 +00004078 // Or record a new source if not...
4079 if (!FoundSource) {
4080 SourceVecs.push_back(SourceVec);
4081 MinElts.push_back(EltNo);
4082 MaxElts.push_back(EltNo);
4083 }
4084 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004085
Bob Wilson11a1dff2011-01-07 21:37:30 +00004086 // Currently only do something sane when at most two source vectors
4087 // involved.
4088 if (SourceVecs.size() > 2)
4089 return SDValue();
4090
4091 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4092 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004093
Bob Wilson11a1dff2011-01-07 21:37:30 +00004094 // This loop extracts the usage patterns of the source vectors
4095 // and prepares appropriate SDValues for a shuffle if possible.
4096 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4097 if (SourceVecs[i].getValueType() == VT) {
4098 // No VEXT necessary
4099 ShuffleSrcs[i] = SourceVecs[i];
4100 VEXTOffsets[i] = 0;
4101 continue;
4102 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4103 // It probably isn't worth padding out a smaller vector just to
4104 // break it down again in a shuffle.
4105 return SDValue();
4106 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004107
Bob Wilson11a1dff2011-01-07 21:37:30 +00004108 // Since only 64-bit and 128-bit vectors are legal on ARM and
4109 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004110 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4111 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004112
Bob Wilson11a1dff2011-01-07 21:37:30 +00004113 if (MaxElts[i] - MinElts[i] >= NumElts) {
4114 // Span too large for a VEXT to cope
4115 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004116 }
4117
Bob Wilson11a1dff2011-01-07 21:37:30 +00004118 if (MinElts[i] >= NumElts) {
4119 // The extraction can just take the second half
4120 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004121 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4122 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004123 DAG.getIntPtrConstant(NumElts));
4124 } else if (MaxElts[i] < NumElts) {
4125 // The extraction can just take the first half
4126 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004127 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4128 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004129 DAG.getIntPtrConstant(0));
4130 } else {
4131 // An actual VEXT is needed
4132 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004133 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4134 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004135 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004136 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4137 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004138 DAG.getIntPtrConstant(NumElts));
4139 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4140 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4141 }
4142 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004143
Bob Wilson11a1dff2011-01-07 21:37:30 +00004144 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004145
Bob Wilson11a1dff2011-01-07 21:37:30 +00004146 for (unsigned i = 0; i < NumElts; ++i) {
4147 SDValue Entry = Op.getOperand(i);
4148 if (Entry.getOpcode() == ISD::UNDEF) {
4149 Mask.push_back(-1);
4150 continue;
4151 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004152
Bob Wilson11a1dff2011-01-07 21:37:30 +00004153 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004154 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4155 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004156 if (ExtractVec == SourceVecs[0]) {
4157 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4158 } else {
4159 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4160 }
4161 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004162
Bob Wilson11a1dff2011-01-07 21:37:30 +00004163 // Final check before we try to produce nonsense...
4164 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004165 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4166 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004167
Bob Wilson11a1dff2011-01-07 21:37:30 +00004168 return SDValue();
4169}
4170
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004171/// isShuffleMaskLegal - Targets can use this to indicate that they only
4172/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4173/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4174/// are assumed to be legal.
4175bool
4176ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4177 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004178 if (VT.getVectorNumElements() == 4 &&
4179 (VT.is128BitVector() || VT.is64BitVector())) {
4180 unsigned PFIndexes[4];
4181 for (unsigned i = 0; i != 4; ++i) {
4182 if (M[i] < 0)
4183 PFIndexes[i] = 8;
4184 else
4185 PFIndexes[i] = M[i];
4186 }
4187
4188 // Compute the index in the perfect shuffle table.
4189 unsigned PFTableIndex =
4190 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4191 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4192 unsigned Cost = (PFEntry >> 30);
4193
4194 if (Cost <= 4)
4195 return true;
4196 }
4197
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004198 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004199 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004200
Bob Wilson53dd2452010-06-07 23:53:38 +00004201 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4202 return (EltSize >= 32 ||
4203 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004204 isVREVMask(M, VT, 64) ||
4205 isVREVMask(M, VT, 32) ||
4206 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004207 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004208 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004209 isVTRNMask(M, VT, WhichResult) ||
4210 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004211 isVZIPMask(M, VT, WhichResult) ||
4212 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4213 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4214 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004215}
4216
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004217/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4218/// the specified operations to build the shuffle.
4219static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4220 SDValue RHS, SelectionDAG &DAG,
4221 DebugLoc dl) {
4222 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4223 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4224 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4225
4226 enum {
4227 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4228 OP_VREV,
4229 OP_VDUP0,
4230 OP_VDUP1,
4231 OP_VDUP2,
4232 OP_VDUP3,
4233 OP_VEXT1,
4234 OP_VEXT2,
4235 OP_VEXT3,
4236 OP_VUZPL, // VUZP, left result
4237 OP_VUZPR, // VUZP, right result
4238 OP_VZIPL, // VZIP, left result
4239 OP_VZIPR, // VZIP, right result
4240 OP_VTRNL, // VTRN, left result
4241 OP_VTRNR // VTRN, right result
4242 };
4243
4244 if (OpNum == OP_COPY) {
4245 if (LHSID == (1*9+2)*9+3) return LHS;
4246 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4247 return RHS;
4248 }
4249
4250 SDValue OpLHS, OpRHS;
4251 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4252 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4253 EVT VT = OpLHS.getValueType();
4254
4255 switch (OpNum) {
4256 default: llvm_unreachable("Unknown shuffle opcode!");
4257 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004258 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004259 if (VT.getVectorElementType() == MVT::i32 ||
4260 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004261 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4262 // vrev <4 x i16> -> VREV32
4263 if (VT.getVectorElementType() == MVT::i16)
4264 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4265 // vrev <4 x i8> -> VREV16
4266 assert(VT.getVectorElementType() == MVT::i8);
4267 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004268 case OP_VDUP0:
4269 case OP_VDUP1:
4270 case OP_VDUP2:
4271 case OP_VDUP3:
4272 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004273 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004274 case OP_VEXT1:
4275 case OP_VEXT2:
4276 case OP_VEXT3:
4277 return DAG.getNode(ARMISD::VEXT, dl, VT,
4278 OpLHS, OpRHS,
4279 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4280 case OP_VUZPL:
4281 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004282 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004283 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4284 case OP_VZIPL:
4285 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004286 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004287 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4288 case OP_VTRNL:
4289 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004290 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4291 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004292 }
4293}
4294
Bill Wendling69a05a72011-03-14 23:02:38 +00004295static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4296 SmallVectorImpl<int> &ShuffleMask,
4297 SelectionDAG &DAG) {
4298 // Check to see if we can use the VTBL instruction.
4299 SDValue V1 = Op.getOperand(0);
4300 SDValue V2 = Op.getOperand(1);
4301 DebugLoc DL = Op.getDebugLoc();
4302
4303 SmallVector<SDValue, 8> VTBLMask;
4304 for (SmallVectorImpl<int>::iterator
4305 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4306 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4307
4308 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4309 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4310 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4311 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004312
Owen Anderson76706012011-04-05 21:48:57 +00004313 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004314 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4315 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004316}
4317
Bob Wilson5bafff32009-06-22 23:27:02 +00004318static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004319 SDValue V1 = Op.getOperand(0);
4320 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004321 DebugLoc dl = Op.getDebugLoc();
4322 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004323 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004324 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004325
Bob Wilson28865062009-08-13 02:13:04 +00004326 // Convert shuffles that are directly supported on NEON to target-specific
4327 // DAG nodes, instead of keeping them as shuffles and matching them again
4328 // during code selection. This is more efficient and avoids the possibility
4329 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004330 // FIXME: floating-point vectors should be canonicalized to integer vectors
4331 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004332 SVN->getMask(ShuffleMask);
4333
Bob Wilson53dd2452010-06-07 23:53:38 +00004334 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4335 if (EltSize <= 32) {
4336 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4337 int Lane = SVN->getSplatIndex();
4338 // If this is undef splat, generate it via "just" vdup, if possible.
4339 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004340
Bob Wilson53dd2452010-06-07 23:53:38 +00004341 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4342 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4343 }
4344 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4345 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004346 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004347
4348 bool ReverseVEXT;
4349 unsigned Imm;
4350 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4351 if (ReverseVEXT)
4352 std::swap(V1, V2);
4353 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4354 DAG.getConstant(Imm, MVT::i32));
4355 }
4356
4357 if (isVREVMask(ShuffleMask, VT, 64))
4358 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4359 if (isVREVMask(ShuffleMask, VT, 32))
4360 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4361 if (isVREVMask(ShuffleMask, VT, 16))
4362 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4363
4364 // Check for Neon shuffles that modify both input vectors in place.
4365 // If both results are used, i.e., if there are two shuffles with the same
4366 // source operands and with masks corresponding to both results of one of
4367 // these operations, DAG memoization will ensure that a single node is
4368 // used for both shuffles.
4369 unsigned WhichResult;
4370 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4371 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4372 V1, V2).getValue(WhichResult);
4373 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4374 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4375 V1, V2).getValue(WhichResult);
4376 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4377 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4378 V1, V2).getValue(WhichResult);
4379
4380 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4381 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4382 V1, V1).getValue(WhichResult);
4383 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4384 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4385 V1, V1).getValue(WhichResult);
4386 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4387 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4388 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004389 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004390
Bob Wilsonc692cb72009-08-21 20:54:19 +00004391 // If the shuffle is not directly supported and it has 4 elements, use
4392 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004393 unsigned NumElts = VT.getVectorNumElements();
4394 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004395 unsigned PFIndexes[4];
4396 for (unsigned i = 0; i != 4; ++i) {
4397 if (ShuffleMask[i] < 0)
4398 PFIndexes[i] = 8;
4399 else
4400 PFIndexes[i] = ShuffleMask[i];
4401 }
4402
4403 // Compute the index in the perfect shuffle table.
4404 unsigned PFTableIndex =
4405 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004406 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4407 unsigned Cost = (PFEntry >> 30);
4408
4409 if (Cost <= 4)
4410 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4411 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004412
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004413 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004414 if (EltSize >= 32) {
4415 // Do the expansion with floating-point types, since that is what the VFP
4416 // registers are defined to use, and since i64 is not legal.
4417 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4418 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004419 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4420 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004421 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004422 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004423 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004424 Ops.push_back(DAG.getUNDEF(EltVT));
4425 else
4426 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4427 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4428 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4429 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004430 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004431 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004432 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004433 }
4434
Bill Wendling69a05a72011-03-14 23:02:38 +00004435 if (VT == MVT::v8i8) {
4436 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4437 if (NewOp.getNode())
4438 return NewOp;
4439 }
4440
Bob Wilson22cac0d2009-08-14 05:16:33 +00004441 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004442}
4443
Bob Wilson5bafff32009-06-22 23:27:02 +00004444static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004445 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004447 if (!isa<ConstantSDNode>(Lane))
4448 return SDValue();
4449
4450 SDValue Vec = Op.getOperand(0);
4451 if (Op.getValueType() == MVT::i32 &&
4452 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4453 DebugLoc dl = Op.getDebugLoc();
4454 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4455 }
4456
4457 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004458}
4459
Bob Wilsona6d65862009-08-03 20:36:38 +00004460static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4461 // The only time a CONCAT_VECTORS operation can have legal types is when
4462 // two 64-bit vectors are concatenated to a 128-bit vector.
4463 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4464 "unexpected CONCAT_VECTORS");
4465 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004467 SDValue Op0 = Op.getOperand(0);
4468 SDValue Op1 = Op.getOperand(1);
4469 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004471 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004472 DAG.getIntPtrConstant(0));
4473 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004475 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004476 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004477 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004478}
4479
Bob Wilson626613d2010-11-23 19:38:38 +00004480/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4481/// element has been zero/sign-extended, depending on the isSigned parameter,
4482/// from an integer type half its size.
4483static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4484 bool isSigned) {
4485 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4486 EVT VT = N->getValueType(0);
4487 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4488 SDNode *BVN = N->getOperand(0).getNode();
4489 if (BVN->getValueType(0) != MVT::v4i32 ||
4490 BVN->getOpcode() != ISD::BUILD_VECTOR)
4491 return false;
4492 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4493 unsigned HiElt = 1 - LoElt;
4494 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4495 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4496 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4497 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4498 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4499 return false;
4500 if (isSigned) {
4501 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4502 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4503 return true;
4504 } else {
4505 if (Hi0->isNullValue() && Hi1->isNullValue())
4506 return true;
4507 }
4508 return false;
4509 }
4510
4511 if (N->getOpcode() != ISD::BUILD_VECTOR)
4512 return false;
4513
4514 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4515 SDNode *Elt = N->getOperand(i).getNode();
4516 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4517 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4518 unsigned HalfSize = EltSize / 2;
4519 if (isSigned) {
4520 int64_t SExtVal = C->getSExtValue();
4521 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4522 return false;
4523 } else {
4524 if ((C->getZExtValue() >> HalfSize) != 0)
4525 return false;
4526 }
4527 continue;
4528 }
4529 return false;
4530 }
4531
4532 return true;
4533}
4534
4535/// isSignExtended - Check if a node is a vector value that is sign-extended
4536/// or a constant BUILD_VECTOR with sign-extended elements.
4537static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4538 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4539 return true;
4540 if (isExtendedBUILD_VECTOR(N, DAG, true))
4541 return true;
4542 return false;
4543}
4544
4545/// isZeroExtended - Check if a node is a vector value that is zero-extended
4546/// or a constant BUILD_VECTOR with zero-extended elements.
4547static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4548 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4549 return true;
4550 if (isExtendedBUILD_VECTOR(N, DAG, false))
4551 return true;
4552 return false;
4553}
4554
4555/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4556/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004557static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4558 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4559 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004560 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4561 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4562 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4563 LD->isNonTemporal(), LD->getAlignment());
4564 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4565 // have been legalized as a BITCAST from v4i32.
4566 if (N->getOpcode() == ISD::BITCAST) {
4567 SDNode *BVN = N->getOperand(0).getNode();
4568 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4569 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4570 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4571 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4572 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4573 }
4574 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4575 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4576 EVT VT = N->getValueType(0);
4577 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4578 unsigned NumElts = VT.getVectorNumElements();
4579 MVT TruncVT = MVT::getIntegerVT(EltSize);
4580 SmallVector<SDValue, 8> Ops;
4581 for (unsigned i = 0; i != NumElts; ++i) {
4582 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4583 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004584 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004585 }
4586 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4587 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004588}
4589
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004590static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4591 unsigned Opcode = N->getOpcode();
4592 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4593 SDNode *N0 = N->getOperand(0).getNode();
4594 SDNode *N1 = N->getOperand(1).getNode();
4595 return N0->hasOneUse() && N1->hasOneUse() &&
4596 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4597 }
4598 return false;
4599}
4600
4601static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4602 unsigned Opcode = N->getOpcode();
4603 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4604 SDNode *N0 = N->getOperand(0).getNode();
4605 SDNode *N1 = N->getOperand(1).getNode();
4606 return N0->hasOneUse() && N1->hasOneUse() &&
4607 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4608 }
4609 return false;
4610}
4611
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004612static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4613 // Multiplications are only custom-lowered for 128-bit vectors so that
4614 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4615 EVT VT = Op.getValueType();
4616 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4617 SDNode *N0 = Op.getOperand(0).getNode();
4618 SDNode *N1 = Op.getOperand(1).getNode();
4619 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004620 bool isMLA = false;
4621 bool isN0SExt = isSignExtended(N0, DAG);
4622 bool isN1SExt = isSignExtended(N1, DAG);
4623 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004624 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004625 else {
4626 bool isN0ZExt = isZeroExtended(N0, DAG);
4627 bool isN1ZExt = isZeroExtended(N1, DAG);
4628 if (isN0ZExt && isN1ZExt)
4629 NewOpc = ARMISD::VMULLu;
4630 else if (isN1SExt || isN1ZExt) {
4631 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4632 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4633 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4634 NewOpc = ARMISD::VMULLs;
4635 isMLA = true;
4636 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4637 NewOpc = ARMISD::VMULLu;
4638 isMLA = true;
4639 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4640 std::swap(N0, N1);
4641 NewOpc = ARMISD::VMULLu;
4642 isMLA = true;
4643 }
4644 }
4645
4646 if (!NewOpc) {
4647 if (VT == MVT::v2i64)
4648 // Fall through to expand this. It is not legal.
4649 return SDValue();
4650 else
4651 // Other vector multiplications are legal.
4652 return Op;
4653 }
4654 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004655
4656 // Legalize to a VMULL instruction.
4657 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004658 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004659 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004660 if (!isMLA) {
4661 Op0 = SkipExtension(N0, DAG);
4662 assert(Op0.getValueType().is64BitVector() &&
4663 Op1.getValueType().is64BitVector() &&
4664 "unexpected types for extended operands to VMULL");
4665 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4666 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004667
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004668 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4669 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4670 // vmull q0, d4, d6
4671 // vmlal q0, d5, d6
4672 // is faster than
4673 // vaddl q0, d4, d5
4674 // vmovl q1, d6
4675 // vmul q0, q0, q1
4676 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4677 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4678 EVT Op1VT = Op1.getValueType();
4679 return DAG.getNode(N0->getOpcode(), DL, VT,
4680 DAG.getNode(NewOpc, DL, VT,
4681 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4682 DAG.getNode(NewOpc, DL, VT,
4683 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004684}
4685
Owen Anderson76706012011-04-05 21:48:57 +00004686static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004687LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4688 // Convert to float
4689 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4690 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4691 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4692 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4693 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4694 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4695 // Get reciprocal estimate.
4696 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004697 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004698 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4699 // Because char has a smaller range than uchar, we can actually get away
4700 // without any newton steps. This requires that we use a weird bias
4701 // of 0xb000, however (again, this has been exhaustively tested).
4702 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4703 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4704 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4705 Y = DAG.getConstant(0xb000, MVT::i32);
4706 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4707 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4708 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4709 // Convert back to short.
4710 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4711 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4712 return X;
4713}
4714
Owen Anderson76706012011-04-05 21:48:57 +00004715static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004716LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4717 SDValue N2;
4718 // Convert to float.
4719 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4720 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4721 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4722 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4723 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4724 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004725
Nate Begeman7973f352011-02-11 20:53:29 +00004726 // Use reciprocal estimate and one refinement step.
4727 // float4 recip = vrecpeq_f32(yf);
4728 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004729 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004730 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004731 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004732 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4733 N1, N2);
4734 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4735 // Because short has a smaller range than ushort, we can actually get away
4736 // with only a single newton step. This requires that we use a weird bias
4737 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004738 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00004739 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4740 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004741 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00004742 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4743 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4744 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4745 // Convert back to integer and return.
4746 // return vmovn_s32(vcvt_s32_f32(result));
4747 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4748 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4749 return N0;
4750}
4751
4752static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4753 EVT VT = Op.getValueType();
4754 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4755 "unexpected type for custom-lowering ISD::SDIV");
4756
4757 DebugLoc dl = Op.getDebugLoc();
4758 SDValue N0 = Op.getOperand(0);
4759 SDValue N1 = Op.getOperand(1);
4760 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004761
Nate Begeman7973f352011-02-11 20:53:29 +00004762 if (VT == MVT::v8i8) {
4763 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4764 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004765
Nate Begeman7973f352011-02-11 20:53:29 +00004766 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4767 DAG.getIntPtrConstant(4));
4768 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004769 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004770 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4771 DAG.getIntPtrConstant(0));
4772 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4773 DAG.getIntPtrConstant(0));
4774
4775 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4776 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4777
4778 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4779 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004780
Nate Begeman7973f352011-02-11 20:53:29 +00004781 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4782 return N0;
4783 }
4784 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4785}
4786
4787static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4788 EVT VT = Op.getValueType();
4789 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4790 "unexpected type for custom-lowering ISD::UDIV");
4791
4792 DebugLoc dl = Op.getDebugLoc();
4793 SDValue N0 = Op.getOperand(0);
4794 SDValue N1 = Op.getOperand(1);
4795 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004796
Nate Begeman7973f352011-02-11 20:53:29 +00004797 if (VT == MVT::v8i8) {
4798 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4799 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004800
Nate Begeman7973f352011-02-11 20:53:29 +00004801 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4802 DAG.getIntPtrConstant(4));
4803 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004804 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004805 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4806 DAG.getIntPtrConstant(0));
4807 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4808 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004809
Nate Begeman7973f352011-02-11 20:53:29 +00004810 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4811 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004812
Nate Begeman7973f352011-02-11 20:53:29 +00004813 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4814 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004815
4816 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004817 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4818 N0);
4819 return N0;
4820 }
Owen Anderson76706012011-04-05 21:48:57 +00004821
Nate Begeman7973f352011-02-11 20:53:29 +00004822 // v4i16 sdiv ... Convert to float.
4823 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4824 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4825 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4826 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4827 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004828 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00004829
4830 // Use reciprocal estimate and two refinement steps.
4831 // float4 recip = vrecpeq_f32(yf);
4832 // recip *= vrecpsq_f32(yf, recip);
4833 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004834 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004835 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00004836 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004837 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004838 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004839 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004840 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004841 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004842 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004843 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4844 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4845 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4846 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004847 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00004848 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4849 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4850 N1 = DAG.getConstant(2, MVT::i32);
4851 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4852 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4853 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4854 // Convert back to integer and return.
4855 // return vmovn_u32(vcvt_s32_f32(result));
4856 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4857 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4858 return N0;
4859}
4860
Evan Cheng342e3162011-08-30 01:34:54 +00004861static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
4862 EVT VT = Op.getNode()->getValueType(0);
4863 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
4864
4865 unsigned Opc;
4866 bool ExtraOp = false;
4867 switch (Op.getOpcode()) {
4868 default: assert(0 && "Invalid code");
4869 case ISD::ADDC: Opc = ARMISD::ADDC; break;
4870 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
4871 case ISD::SUBC: Opc = ARMISD::SUBC; break;
4872 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
4873 }
4874
4875 if (!ExtraOp)
4876 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4877 Op.getOperand(1));
4878 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4879 Op.getOperand(1), Op.getOperand(2));
4880}
4881
Eli Friedman74bf18c2011-09-15 22:26:18 +00004882static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00004883 // Monotonic load/store is legal for all targets
4884 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
4885 return Op;
4886
4887 // Aquire/Release load/store is not legal for targets without a
4888 // dmb or equivalent available.
4889 return SDValue();
4890}
4891
4892
Eli Friedman2bdffe42011-08-31 00:31:29 +00004893static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00004894ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
4895 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00004896 EVT T = Node->getValueType(0);
4897 DebugLoc dl = Node->getDebugLoc();
4898 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
4899
Eli Friedman4d3f3292011-08-31 17:52:22 +00004900 SmallVector<SDValue, 6> Ops;
4901 Ops.push_back(Node->getOperand(0)); // Chain
4902 Ops.push_back(Node->getOperand(1)); // Ptr
4903 // Low part of Val1
4904 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4905 Node->getOperand(2), DAG.getIntPtrConstant(0)));
4906 // High part of Val1
4907 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4908 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00004909 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00004910 // High part of Val1
4911 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4912 Node->getOperand(3), DAG.getIntPtrConstant(0)));
4913 // High part of Val2
4914 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4915 Node->getOperand(3), DAG.getIntPtrConstant(1)));
4916 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00004917 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4918 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00004919 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00004920 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00004921 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00004922 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
4923 Results.push_back(Result.getValue(2));
4924}
4925
Dan Gohmand858e902010-04-17 15:26:15 +00004926SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004927 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004928 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004929 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004930 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004931 case ISD::GlobalAddress:
4932 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4933 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004934 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004935 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004936 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4937 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004938 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004939 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004940 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00004941 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004942 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004943 case ISD::SINT_TO_FP:
4944 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4945 case ISD::FP_TO_SINT:
4946 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004947 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004948 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004949 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004950 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004951 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004952 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004953 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004954 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4955 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004956 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004957 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004958 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004959 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004960 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004961 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004962 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004963 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00004964 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004965 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004966 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004967 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004968 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004969 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004970 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004971 case ISD::SDIV: return LowerSDIV(Op, DAG);
4972 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00004973 case ISD::ADDC:
4974 case ISD::ADDE:
4975 case ISD::SUBC:
4976 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00004977 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00004978 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004979 }
Dan Gohman475871a2008-07-27 21:46:04 +00004980 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004981}
4982
Duncan Sands1607f052008-12-01 11:39:25 +00004983/// ReplaceNodeResults - Replace the results of node with an illegal result
4984/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004985void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4986 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004987 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004988 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004989 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004990 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004991 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004992 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004993 case ISD::BITCAST:
4994 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004995 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004996 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004997 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004998 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004999 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005000 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005001 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005002 return;
5003 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005004 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005005 return;
5006 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005007 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005008 return;
5009 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005010 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005011 return;
5012 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005013 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005014 return;
5015 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005016 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005017 return;
5018 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005019 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005020 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005021 case ISD::ATOMIC_CMP_SWAP:
5022 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5023 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005024 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005025 if (Res.getNode())
5026 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005027}
Chris Lattner27a6c732007-11-24 07:07:01 +00005028
Evan Chenga8e29892007-01-19 07:51:42 +00005029//===----------------------------------------------------------------------===//
5030// ARM Scheduler Hooks
5031//===----------------------------------------------------------------------===//
5032
5033MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005034ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5035 MachineBasicBlock *BB,
5036 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005037 unsigned dest = MI->getOperand(0).getReg();
5038 unsigned ptr = MI->getOperand(1).getReg();
5039 unsigned oldval = MI->getOperand(2).getReg();
5040 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005041 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5042 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005043 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005044
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005045 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5046 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00005047 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005048 : ARM::GPRRegisterClass);
5049
5050 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00005051 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5052 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
5053 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005054 }
5055
Jim Grosbach5278eb82009-12-11 01:42:04 +00005056 unsigned ldrOpc, strOpc;
5057 switch (Size) {
5058 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005059 case 1:
5060 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005061 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005062 break;
5063 case 2:
5064 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5065 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5066 break;
5067 case 4:
5068 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5069 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5070 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005071 }
5072
5073 MachineFunction *MF = BB->getParent();
5074 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5075 MachineFunction::iterator It = BB;
5076 ++It; // insert the new blocks after the current block
5077
5078 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5079 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5080 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5081 MF->insert(It, loop1MBB);
5082 MF->insert(It, loop2MBB);
5083 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005084
5085 // Transfer the remainder of BB and its successor edges to exitMBB.
5086 exitMBB->splice(exitMBB->begin(), BB,
5087 llvm::next(MachineBasicBlock::iterator(MI)),
5088 BB->end());
5089 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005090
5091 // thisMBB:
5092 // ...
5093 // fallthrough --> loop1MBB
5094 BB->addSuccessor(loop1MBB);
5095
5096 // loop1MBB:
5097 // ldrex dest, [ptr]
5098 // cmp dest, oldval
5099 // bne exitMBB
5100 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005101 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5102 if (ldrOpc == ARM::t2LDREX)
5103 MIB.addImm(0);
5104 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005105 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005106 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005107 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5108 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005109 BB->addSuccessor(loop2MBB);
5110 BB->addSuccessor(exitMBB);
5111
5112 // loop2MBB:
5113 // strex scratch, newval, [ptr]
5114 // cmp scratch, #0
5115 // bne loop1MBB
5116 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005117 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5118 if (strOpc == ARM::t2STREX)
5119 MIB.addImm(0);
5120 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005121 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005122 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005123 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5124 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005125 BB->addSuccessor(loop1MBB);
5126 BB->addSuccessor(exitMBB);
5127
5128 // exitMBB:
5129 // ...
5130 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005131
Dan Gohman14152b42010-07-06 20:24:04 +00005132 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005133
Jim Grosbach5278eb82009-12-11 01:42:04 +00005134 return BB;
5135}
5136
5137MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005138ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5139 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005140 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5141 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5142
5143 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005144 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005145 MachineFunction::iterator It = BB;
5146 ++It;
5147
5148 unsigned dest = MI->getOperand(0).getReg();
5149 unsigned ptr = MI->getOperand(1).getReg();
5150 unsigned incr = MI->getOperand(2).getReg();
5151 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005152 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005153
5154 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5155 if (isThumb2) {
5156 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5157 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5158 }
5159
Jim Grosbachc3c23542009-12-14 04:22:04 +00005160 unsigned ldrOpc, strOpc;
5161 switch (Size) {
5162 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005163 case 1:
5164 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005165 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005166 break;
5167 case 2:
5168 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5169 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5170 break;
5171 case 4:
5172 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5173 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5174 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005175 }
5176
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005177 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5178 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5179 MF->insert(It, loopMBB);
5180 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005181
5182 // Transfer the remainder of BB and its successor edges to exitMBB.
5183 exitMBB->splice(exitMBB->begin(), BB,
5184 llvm::next(MachineBasicBlock::iterator(MI)),
5185 BB->end());
5186 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005187
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005188 TargetRegisterClass *TRC =
5189 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5190 unsigned scratch = MRI.createVirtualRegister(TRC);
5191 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005192
5193 // thisMBB:
5194 // ...
5195 // fallthrough --> loopMBB
5196 BB->addSuccessor(loopMBB);
5197
5198 // loopMBB:
5199 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005200 // <binop> scratch2, dest, incr
5201 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005202 // cmp scratch, #0
5203 // bne- loopMBB
5204 // fallthrough --> exitMBB
5205 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005206 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5207 if (ldrOpc == ARM::t2LDREX)
5208 MIB.addImm(0);
5209 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005210 if (BinOpcode) {
5211 // operand order needs to go the other way for NAND
5212 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5213 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5214 addReg(incr).addReg(dest)).addReg(0);
5215 else
5216 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5217 addReg(dest).addReg(incr)).addReg(0);
5218 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005219
Jim Grosbachb6aed502011-09-09 18:37:27 +00005220 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5221 if (strOpc == ARM::t2STREX)
5222 MIB.addImm(0);
5223 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005224 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005225 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005226 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5227 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005228
5229 BB->addSuccessor(loopMBB);
5230 BB->addSuccessor(exitMBB);
5231
5232 // exitMBB:
5233 // ...
5234 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005235
Dan Gohman14152b42010-07-06 20:24:04 +00005236 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005237
Jim Grosbachc3c23542009-12-14 04:22:04 +00005238 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005239}
5240
Jim Grosbachf7da8822011-04-26 19:44:18 +00005241MachineBasicBlock *
5242ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5243 MachineBasicBlock *BB,
5244 unsigned Size,
5245 bool signExtend,
5246 ARMCC::CondCodes Cond) const {
5247 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5248
5249 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5250 MachineFunction *MF = BB->getParent();
5251 MachineFunction::iterator It = BB;
5252 ++It;
5253
5254 unsigned dest = MI->getOperand(0).getReg();
5255 unsigned ptr = MI->getOperand(1).getReg();
5256 unsigned incr = MI->getOperand(2).getReg();
5257 unsigned oldval = dest;
5258 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005259 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005260
5261 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5262 if (isThumb2) {
5263 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5264 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5265 }
5266
Jim Grosbachf7da8822011-04-26 19:44:18 +00005267 unsigned ldrOpc, strOpc, extendOpc;
5268 switch (Size) {
5269 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5270 case 1:
5271 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5272 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005273 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005274 break;
5275 case 2:
5276 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5277 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005278 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005279 break;
5280 case 4:
5281 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5282 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5283 extendOpc = 0;
5284 break;
5285 }
5286
5287 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5288 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5289 MF->insert(It, loopMBB);
5290 MF->insert(It, exitMBB);
5291
5292 // Transfer the remainder of BB and its successor edges to exitMBB.
5293 exitMBB->splice(exitMBB->begin(), BB,
5294 llvm::next(MachineBasicBlock::iterator(MI)),
5295 BB->end());
5296 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5297
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005298 TargetRegisterClass *TRC =
5299 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5300 unsigned scratch = MRI.createVirtualRegister(TRC);
5301 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005302
5303 // thisMBB:
5304 // ...
5305 // fallthrough --> loopMBB
5306 BB->addSuccessor(loopMBB);
5307
5308 // loopMBB:
5309 // ldrex dest, ptr
5310 // (sign extend dest, if required)
5311 // cmp dest, incr
5312 // cmov.cond scratch2, dest, incr
5313 // strex scratch, scratch2, ptr
5314 // cmp scratch, #0
5315 // bne- loopMBB
5316 // fallthrough --> exitMBB
5317 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005318 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5319 if (ldrOpc == ARM::t2LDREX)
5320 MIB.addImm(0);
5321 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005322
5323 // Sign extend the value, if necessary.
5324 if (signExtend && extendOpc) {
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005325 oldval = MRI.createVirtualRegister(ARM::GPRRegisterClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005326 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5327 .addReg(dest)
5328 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005329 }
5330
5331 // Build compare and cmov instructions.
5332 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5333 .addReg(oldval).addReg(incr));
5334 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5335 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5336
Jim Grosbachb6aed502011-09-09 18:37:27 +00005337 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5338 if (strOpc == ARM::t2STREX)
5339 MIB.addImm(0);
5340 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005341 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5342 .addReg(scratch).addImm(0));
5343 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5344 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5345
5346 BB->addSuccessor(loopMBB);
5347 BB->addSuccessor(exitMBB);
5348
5349 // exitMBB:
5350 // ...
5351 BB = exitMBB;
5352
5353 MI->eraseFromParent(); // The instruction is gone now.
5354
5355 return BB;
5356}
5357
Eli Friedman2bdffe42011-08-31 00:31:29 +00005358MachineBasicBlock *
5359ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5360 unsigned Op1, unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005361 bool NeedsCarry, bool IsCmpxchg) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005362 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5363 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5364
5365 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5366 MachineFunction *MF = BB->getParent();
5367 MachineFunction::iterator It = BB;
5368 ++It;
5369
5370 unsigned destlo = MI->getOperand(0).getReg();
5371 unsigned desthi = MI->getOperand(1).getReg();
5372 unsigned ptr = MI->getOperand(2).getReg();
5373 unsigned vallo = MI->getOperand(3).getReg();
5374 unsigned valhi = MI->getOperand(4).getReg();
5375 DebugLoc dl = MI->getDebugLoc();
5376 bool isThumb2 = Subtarget->isThumb2();
5377
5378 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5379 if (isThumb2) {
5380 MRI.constrainRegClass(destlo, ARM::rGPRRegisterClass);
5381 MRI.constrainRegClass(desthi, ARM::rGPRRegisterClass);
5382 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5383 }
5384
5385 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5386 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5387
5388 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005389 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005390 if (IsCmpxchg) {
5391 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
5392 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
5393 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005394 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5395 MF->insert(It, loopMBB);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005396 if (IsCmpxchg) {
5397 MF->insert(It, contBB);
5398 MF->insert(It, cont2BB);
5399 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005400 MF->insert(It, exitMBB);
5401
5402 // Transfer the remainder of BB and its successor edges to exitMBB.
5403 exitMBB->splice(exitMBB->begin(), BB,
5404 llvm::next(MachineBasicBlock::iterator(MI)),
5405 BB->end());
5406 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5407
5408 TargetRegisterClass *TRC =
5409 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5410 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5411
5412 // thisMBB:
5413 // ...
5414 // fallthrough --> loopMBB
5415 BB->addSuccessor(loopMBB);
5416
5417 // loopMBB:
5418 // ldrexd r2, r3, ptr
5419 // <binopa> r0, r2, incr
5420 // <binopb> r1, r3, incr
5421 // strexd storesuccess, r0, r1, ptr
5422 // cmp storesuccess, #0
5423 // bne- loopMBB
5424 // fallthrough --> exitMBB
5425 //
5426 // Note that the registers are explicitly specified because there is not any
5427 // way to force the register allocator to allocate a register pair.
5428 //
Andrew Trick3af7a672011-09-20 03:06:13 +00005429 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00005430 // need to properly enforce the restriction that the two output registers
5431 // for ldrexd must be different.
5432 BB = loopMBB;
5433 // Load
5434 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
5435 .addReg(ARM::R2, RegState::Define)
5436 .addReg(ARM::R3, RegState::Define).addReg(ptr));
5437 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
5438 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo).addReg(ARM::R2);
5439 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi).addReg(ARM::R3);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005440
5441 if (IsCmpxchg) {
5442 // Add early exit
5443 for (unsigned i = 0; i < 2; i++) {
5444 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
5445 ARM::CMPrr))
5446 .addReg(i == 0 ? destlo : desthi)
5447 .addReg(i == 0 ? vallo : valhi));
5448 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5449 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5450 BB->addSuccessor(exitMBB);
5451 BB->addSuccessor(i == 0 ? contBB : cont2BB);
5452 BB = (i == 0 ? contBB : cont2BB);
5453 }
5454
5455 // Copy to physregs for strexd
5456 unsigned setlo = MI->getOperand(5).getReg();
5457 unsigned sethi = MI->getOperand(6).getReg();
5458 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(setlo);
5459 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(sethi);
5460 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005461 // Perform binary operation
5462 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), ARM::R0)
5463 .addReg(destlo).addReg(vallo))
5464 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
5465 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), ARM::R1)
5466 .addReg(desthi).addReg(valhi)).addReg(0);
5467 } else {
5468 // Copy to physregs for strexd
5469 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(vallo);
5470 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(valhi);
5471 }
5472
5473 // Store
5474 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
5475 .addReg(ARM::R0).addReg(ARM::R1).addReg(ptr));
5476 // Cmp+jump
5477 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5478 .addReg(storesuccess).addImm(0));
5479 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5480 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5481
5482 BB->addSuccessor(loopMBB);
5483 BB->addSuccessor(exitMBB);
5484
5485 // exitMBB:
5486 // ...
5487 BB = exitMBB;
5488
5489 MI->eraseFromParent(); // The instruction is gone now.
5490
5491 return BB;
5492}
5493
Bill Wendlingf1083d42011-10-07 22:08:37 +00005494/// EmitBasePointerRecalculation - For functions using a base pointer, we
5495/// rematerialize it (via the frame pointer).
5496void ARMTargetLowering::
5497EmitBasePointerRecalculation(MachineInstr *MI, MachineBasicBlock *MBB,
5498 MachineBasicBlock *DispatchBB) const {
5499 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5500 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
5501 MachineFunction &MF = *MI->getParent()->getParent();
5502 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
5503 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
5504
5505 if (!RI.hasBasePointer(MF)) return;
5506
5507 MachineBasicBlock::iterator MBBI = MI;
5508
5509 int32_t NumBytes = AFI->getFramePtrSpillOffset();
5510 unsigned FramePtr = RI.getFrameRegister(MF);
5511 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
5512 "Base pointer without frame pointer?");
5513
5514 if (AFI->isThumb2Function())
5515 llvm::emitT2RegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5516 FramePtr, -NumBytes, ARMCC::AL, 0, *AII);
5517 else if (AFI->isThumbFunction())
5518 llvm::emitThumbRegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5519 FramePtr, -NumBytes, *AII, RI);
5520 else
5521 llvm::emitARMRegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5522 FramePtr, -NumBytes, ARMCC::AL, 0, *AII);
5523
5524 if (!RI.needsStackRealignment(MF)) return;
5525
5526 // If there's dynamic realignment, adjust for it.
5527 MachineFrameInfo *MFI = MF.getFrameInfo();
5528 unsigned MaxAlign = MFI->getMaxAlignment();
5529 assert(!AFI->isThumb1OnlyFunction());
5530
5531 // Emit bic r6, r6, MaxAlign
5532 unsigned bicOpc = AFI->isThumbFunction() ? ARM::t2BICri : ARM::BICri;
5533 AddDefaultCC(
5534 AddDefaultPred(
5535 BuildMI(*MBB, MBBI, MI->getDebugLoc(), TII->get(bicOpc), ARM::R6)
5536 .addReg(ARM::R6, RegState::Kill)
5537 .addImm(MaxAlign - 1)));
5538}
5539
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005540/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
5541/// registers the function context.
5542void ARMTargetLowering::
5543SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
5544 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005545 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5546 DebugLoc dl = MI->getDebugLoc();
5547 MachineFunction *MF = MBB->getParent();
5548 MachineRegisterInfo *MRI = &MF->getRegInfo();
5549 MachineConstantPool *MCP = MF->getConstantPool();
5550 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5551 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005552
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005553 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005554 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005555
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005556 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005557 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005558 ARMConstantPoolValue *CPV =
5559 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
5560 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
5561
5562 const TargetRegisterClass *TRC =
5563 isThumb ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5564
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005565 // Grab constant pool and fixed stack memory operands.
5566 MachineMemOperand *CPMMO =
5567 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
5568 MachineMemOperand::MOLoad, 4, 4);
5569
5570 MachineMemOperand *FIMMOSt =
5571 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
5572 MachineMemOperand::MOStore, 4, 4);
5573
Bill Wendlingf1083d42011-10-07 22:08:37 +00005574 EmitBasePointerRecalculation(MI, MBB, DispatchBB);
5575
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005576 // Load the address of the dispatch MBB into the jump buffer.
5577 if (isThumb2) {
5578 // Incoming value: jbuf
5579 // ldr.n r5, LCPI1_1
5580 // orr r5, r5, #1
5581 // add r5, pc
5582 // str r5, [$jbuf, #+4] ; &jbuf[1]
5583 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5584 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
5585 .addConstantPoolIndex(CPI)
5586 .addMemOperand(CPMMO));
5587 // Set the low bit because of thumb mode.
5588 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5589 AddDefaultCC(
5590 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
5591 .addReg(NewVReg1, RegState::Kill)
5592 .addImm(0x01)));
5593 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5594 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
5595 .addReg(NewVReg2, RegState::Kill)
5596 .addImm(PCLabelId);
5597 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
5598 .addReg(NewVReg3, RegState::Kill)
5599 .addFrameIndex(FI)
5600 .addImm(36) // &jbuf[1] :: pc
5601 .addMemOperand(FIMMOSt));
5602 } else if (isThumb) {
5603 // Incoming value: jbuf
5604 // ldr.n r1, LCPI1_4
5605 // add r1, pc
5606 // mov r2, #1
5607 // orrs r1, r2
5608 // add r2, $jbuf, #+4 ; &jbuf[1]
5609 // str r1, [r2]
5610 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5611 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
5612 .addConstantPoolIndex(CPI)
5613 .addMemOperand(CPMMO));
5614 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5615 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
5616 .addReg(NewVReg1, RegState::Kill)
5617 .addImm(PCLabelId);
5618 // Set the low bit because of thumb mode.
5619 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5620 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
5621 .addReg(ARM::CPSR, RegState::Define)
5622 .addImm(1));
5623 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5624 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
5625 .addReg(ARM::CPSR, RegState::Define)
5626 .addReg(NewVReg2, RegState::Kill)
5627 .addReg(NewVReg3, RegState::Kill));
5628 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5629 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
5630 .addFrameIndex(FI)
5631 .addImm(36)); // &jbuf[1] :: pc
5632 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
5633 .addReg(NewVReg4, RegState::Kill)
5634 .addReg(NewVReg5, RegState::Kill)
5635 .addImm(0)
5636 .addMemOperand(FIMMOSt));
5637 } else {
5638 // Incoming value: jbuf
5639 // ldr r1, LCPI1_1
5640 // add r1, pc, r1
5641 // str r1, [$jbuf, #+4] ; &jbuf[1]
5642 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5643 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
5644 .addConstantPoolIndex(CPI)
5645 .addImm(0)
5646 .addMemOperand(CPMMO));
5647 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5648 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
5649 .addReg(NewVReg1, RegState::Kill)
5650 .addImm(PCLabelId));
5651 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
5652 .addReg(NewVReg2, RegState::Kill)
5653 .addFrameIndex(FI)
5654 .addImm(36) // &jbuf[1] :: pc
5655 .addMemOperand(FIMMOSt));
5656 }
5657}
5658
5659MachineBasicBlock *ARMTargetLowering::
5660EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
5661 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5662 DebugLoc dl = MI->getDebugLoc();
5663 MachineFunction *MF = MBB->getParent();
5664 MachineRegisterInfo *MRI = &MF->getRegInfo();
5665 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5666 MachineFrameInfo *MFI = MF->getFrameInfo();
5667 int FI = MFI->getFunctionContextIndex();
5668
5669 const TargetRegisterClass *TRC =
5670 Subtarget->isThumb() ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5671
Bill Wendling04f15b42011-10-06 21:29:56 +00005672 // Get a mapping of the call site numbers to all of the landing pads they're
5673 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00005674 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
5675 unsigned MaxCSNum = 0;
5676 MachineModuleInfo &MMI = MF->getMMI();
5677 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E; ++BB) {
5678 if (!BB->isLandingPad()) continue;
5679
5680 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
5681 // pad.
5682 for (MachineBasicBlock::iterator
5683 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
5684 if (!II->isEHLabel()) continue;
5685
5686 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00005687 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00005688
Bill Wendling5cbef192011-10-05 23:28:57 +00005689 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
5690 for (SmallVectorImpl<unsigned>::iterator
5691 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
5692 CSI != CSE; ++CSI) {
5693 CallSiteNumToLPad[*CSI].push_back(BB);
5694 MaxCSNum = std::max(MaxCSNum, *CSI);
5695 }
Bill Wendling2a850152011-10-05 00:02:33 +00005696 break;
5697 }
5698 }
5699
5700 // Get an ordered list of the machine basic blocks for the jump table.
5701 std::vector<MachineBasicBlock*> LPadList;
5702 LPadList.reserve(CallSiteNumToLPad.size());
5703 for (unsigned I = 1; I <= MaxCSNum; ++I) {
5704 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
5705 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendlingbb734682011-10-05 00:39:32 +00005706 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II)
Bill Wendling2a850152011-10-05 00:02:33 +00005707 LPadList.push_back(*II);
Bill Wendling2a850152011-10-05 00:02:33 +00005708 }
5709
Bill Wendling5cbef192011-10-05 23:28:57 +00005710 assert(!LPadList.empty() &&
5711 "No landing pad destinations for the dispatch jump table!");
5712
Bill Wendling04f15b42011-10-06 21:29:56 +00005713 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00005714 MachineJumpTableInfo *JTI =
5715 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
5716 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
5717 unsigned UId = AFI->createJumpTableUId();
5718
Bill Wendling04f15b42011-10-06 21:29:56 +00005719 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005720
5721 // Shove the dispatch's address into the return slot in the function context.
5722 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
5723 DispatchBB->setIsLandingPad();
5724 MBB->addSuccessor(DispatchBB);
5725
Bill Wendlingbb734682011-10-05 00:39:32 +00005726 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Bill Wendling083a8eb2011-10-06 23:37:36 +00005727 BuildMI(TrapBB, dl, TII->get(Subtarget->isThumb() ? ARM::tTRAP : ARM::TRAP));
Bill Wendlingbb734682011-10-05 00:39:32 +00005728 DispatchBB->addSuccessor(TrapBB);
5729
5730 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
5731 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00005732
Bill Wendling930193c2011-10-06 00:53:33 +00005733 // Insert and renumber MBBs.
5734 MachineBasicBlock *Last = &MF->back();
5735 MF->insert(MF->end(), DispatchBB);
5736 MF->insert(MF->end(), DispContBB);
5737 MF->insert(MF->end(), TrapBB);
5738 MF->RenumberBlocks(Last);
5739
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005740 // Insert code into the entry block that creates and registers the function
5741 // context.
5742 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
5743
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005744 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00005745 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00005746 MachineMemOperand::MOLoad |
5747 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00005748
Bill Wendling95ce2e92011-10-06 22:53:00 +00005749 if (Subtarget->isThumb2()) {
5750 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5751 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
5752 .addFrameIndex(FI)
5753 .addImm(4)
5754 .addMemOperand(FIMMOLd));
5755 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
5756 .addReg(NewVReg1)
5757 .addImm(LPadList.size()));
5758 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
5759 .addMBB(TrapBB)
5760 .addImm(ARMCC::HI)
5761 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00005762
Bill Wendling95ce2e92011-10-06 22:53:00 +00005763 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5764 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg2)
5765 .addJumpTableIndex(MJTI)
5766 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00005767
Bill Wendling95ce2e92011-10-06 22:53:00 +00005768 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5769 AddDefaultCC(
5770 AddDefaultPred(
5771 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg3)
5772 .addReg(NewVReg2, RegState::Kill)
5773 .addReg(NewVReg1)
5774 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
5775
5776 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
5777 .addReg(NewVReg3, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00005778 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005779 .addJumpTableIndex(MJTI)
5780 .addImm(UId);
5781 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00005782 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5783 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
5784 .addFrameIndex(FI)
5785 .addImm(1)
5786 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00005787
Bill Wendling083a8eb2011-10-06 23:37:36 +00005788 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
5789 .addReg(NewVReg1)
5790 .addImm(LPadList.size()));
5791 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
5792 .addMBB(TrapBB)
5793 .addImm(ARMCC::HI)
5794 .addReg(ARM::CPSR);
5795
5796 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5797 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
5798 .addReg(ARM::CPSR, RegState::Define)
5799 .addReg(NewVReg1)
5800 .addImm(2));
5801
5802 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00005803 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00005804 .addJumpTableIndex(MJTI)
5805 .addImm(UId));
5806
5807 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5808 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
5809 .addReg(ARM::CPSR, RegState::Define)
5810 .addReg(NewVReg2, RegState::Kill)
5811 .addReg(NewVReg3));
5812
5813 MachineMemOperand *JTMMOLd =
5814 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
5815 MachineMemOperand::MOLoad, 4, 4);
5816
5817 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5818 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
5819 .addReg(NewVReg4, RegState::Kill)
5820 .addImm(0)
5821 .addMemOperand(JTMMOLd));
5822
5823 unsigned NewVReg6 = MRI->createVirtualRegister(TRC);
5824 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
5825 .addReg(ARM::CPSR, RegState::Define)
5826 .addReg(NewVReg5, RegState::Kill)
5827 .addReg(NewVReg3));
5828
5829 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
5830 .addReg(NewVReg6, RegState::Kill)
5831 .addJumpTableIndex(MJTI)
5832 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005833 } else {
5834 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5835 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
5836 .addFrameIndex(FI)
5837 .addImm(4)
5838 .addMemOperand(FIMMOLd));
5839 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
5840 .addReg(NewVReg1)
5841 .addImm(LPadList.size()));
5842 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
5843 .addMBB(TrapBB)
5844 .addImm(ARMCC::HI)
5845 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00005846
Bill Wendling95ce2e92011-10-06 22:53:00 +00005847 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5848 AddDefaultCC(
5849 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg2)
5850 .addReg(NewVReg1)
5851 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
5852 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5853 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg3)
5854 .addJumpTableIndex(MJTI)
5855 .addImm(UId));
5856
5857 MachineMemOperand *JTMMOLd =
5858 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
5859 MachineMemOperand::MOLoad, 4, 4);
5860 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5861 AddDefaultPred(
5862 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg4)
5863 .addReg(NewVReg2, RegState::Kill)
5864 .addReg(NewVReg3)
5865 .addImm(0)
5866 .addMemOperand(JTMMOLd));
5867
5868 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
5869 .addReg(NewVReg4, RegState::Kill)
5870 .addReg(NewVReg3)
5871 .addJumpTableIndex(MJTI)
5872 .addImm(UId);
5873 }
Bill Wendling2a850152011-10-05 00:02:33 +00005874
Bill Wendlingbb734682011-10-05 00:39:32 +00005875 // Add the jump table entries as successors to the MBB.
5876 for (std::vector<MachineBasicBlock*>::iterator
5877 I = LPadList.begin(), E = LPadList.end(); I != E; ++I)
5878 DispContBB->addSuccessor(*I);
5879
Bill Wendlingbb734682011-10-05 00:39:32 +00005880 // The instruction is gone now.
5881 MI->eraseFromParent();
5882
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005883 return MBB;
5884}
5885
Evan Cheng218977b2010-07-13 19:27:42 +00005886static
5887MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
5888 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
5889 E = MBB->succ_end(); I != E; ++I)
5890 if (*I != Succ)
5891 return *I;
5892 llvm_unreachable("Expecting a BB with two successors!");
5893}
5894
Jim Grosbache801dc42009-12-12 01:40:06 +00005895MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005896ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005897 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005898 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00005899 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005900 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00005901 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00005902 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005903 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00005904 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00005905 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00005906 // The Thumb2 pre-indexed stores have the same MI operands, they just
5907 // define them differently in the .td files from the isel patterns, so
5908 // they need pseudos.
5909 case ARM::t2STR_preidx:
5910 MI->setDesc(TII->get(ARM::t2STR_PRE));
5911 return BB;
5912 case ARM::t2STRB_preidx:
5913 MI->setDesc(TII->get(ARM::t2STRB_PRE));
5914 return BB;
5915 case ARM::t2STRH_preidx:
5916 MI->setDesc(TII->get(ARM::t2STRH_PRE));
5917 return BB;
5918
Jim Grosbach19dec202011-08-05 20:35:44 +00005919 case ARM::STRi_preidx:
5920 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00005921 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00005922 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
5923 // Decode the offset.
5924 unsigned Offset = MI->getOperand(4).getImm();
5925 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
5926 Offset = ARM_AM::getAM2Offset(Offset);
5927 if (isSub)
5928 Offset = -Offset;
5929
Jim Grosbach4dfe2202011-08-12 21:02:34 +00005930 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00005931 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00005932 .addOperand(MI->getOperand(0)) // Rn_wb
5933 .addOperand(MI->getOperand(1)) // Rt
5934 .addOperand(MI->getOperand(2)) // Rn
5935 .addImm(Offset) // offset (skip GPR==zero_reg)
5936 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00005937 .addOperand(MI->getOperand(6))
5938 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00005939 MI->eraseFromParent();
5940 return BB;
5941 }
5942 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00005943 case ARM::STRBr_preidx:
5944 case ARM::STRH_preidx: {
5945 unsigned NewOpc;
5946 switch (MI->getOpcode()) {
5947 default: llvm_unreachable("unexpected opcode!");
5948 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
5949 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
5950 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
5951 }
Jim Grosbach19dec202011-08-05 20:35:44 +00005952 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
5953 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
5954 MIB.addOperand(MI->getOperand(i));
5955 MI->eraseFromParent();
5956 return BB;
5957 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005958 case ARM::ATOMIC_LOAD_ADD_I8:
5959 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5960 case ARM::ATOMIC_LOAD_ADD_I16:
5961 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5962 case ARM::ATOMIC_LOAD_ADD_I32:
5963 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005964
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005965 case ARM::ATOMIC_LOAD_AND_I8:
5966 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5967 case ARM::ATOMIC_LOAD_AND_I16:
5968 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5969 case ARM::ATOMIC_LOAD_AND_I32:
5970 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005971
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005972 case ARM::ATOMIC_LOAD_OR_I8:
5973 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5974 case ARM::ATOMIC_LOAD_OR_I16:
5975 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5976 case ARM::ATOMIC_LOAD_OR_I32:
5977 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005978
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005979 case ARM::ATOMIC_LOAD_XOR_I8:
5980 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5981 case ARM::ATOMIC_LOAD_XOR_I16:
5982 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5983 case ARM::ATOMIC_LOAD_XOR_I32:
5984 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005985
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005986 case ARM::ATOMIC_LOAD_NAND_I8:
5987 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5988 case ARM::ATOMIC_LOAD_NAND_I16:
5989 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5990 case ARM::ATOMIC_LOAD_NAND_I32:
5991 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005992
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005993 case ARM::ATOMIC_LOAD_SUB_I8:
5994 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5995 case ARM::ATOMIC_LOAD_SUB_I16:
5996 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5997 case ARM::ATOMIC_LOAD_SUB_I32:
5998 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005999
Jim Grosbachf7da8822011-04-26 19:44:18 +00006000 case ARM::ATOMIC_LOAD_MIN_I8:
6001 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
6002 case ARM::ATOMIC_LOAD_MIN_I16:
6003 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
6004 case ARM::ATOMIC_LOAD_MIN_I32:
6005 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
6006
6007 case ARM::ATOMIC_LOAD_MAX_I8:
6008 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
6009 case ARM::ATOMIC_LOAD_MAX_I16:
6010 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
6011 case ARM::ATOMIC_LOAD_MAX_I32:
6012 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
6013
6014 case ARM::ATOMIC_LOAD_UMIN_I8:
6015 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
6016 case ARM::ATOMIC_LOAD_UMIN_I16:
6017 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
6018 case ARM::ATOMIC_LOAD_UMIN_I32:
6019 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
6020
6021 case ARM::ATOMIC_LOAD_UMAX_I8:
6022 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
6023 case ARM::ATOMIC_LOAD_UMAX_I16:
6024 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
6025 case ARM::ATOMIC_LOAD_UMAX_I32:
6026 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
6027
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006028 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
6029 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
6030 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00006031
6032 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
6033 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
6034 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006035
Eli Friedman2bdffe42011-08-31 00:31:29 +00006036
6037 case ARM::ATOMADD6432:
6038 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006039 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
6040 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006041 case ARM::ATOMSUB6432:
6042 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006043 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6044 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006045 case ARM::ATOMOR6432:
6046 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006047 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006048 case ARM::ATOMXOR6432:
6049 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006050 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006051 case ARM::ATOMAND6432:
6052 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006053 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006054 case ARM::ATOMSWAP6432:
6055 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00006056 case ARM::ATOMCMPXCHG6432:
6057 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
6058 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6059 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006060
Evan Cheng007ea272009-08-12 05:17:19 +00006061 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00006062 // To "insert" a SELECT_CC instruction, we actually have to insert the
6063 // diamond control-flow pattern. The incoming instruction knows the
6064 // destination vreg to set, the condition code register to branch on, the
6065 // true/false values to select between, and a branch opcode to use.
6066 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006067 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00006068 ++It;
6069
6070 // thisMBB:
6071 // ...
6072 // TrueVal = ...
6073 // cmpTY ccX, r1, r2
6074 // bCC copy1MBB
6075 // fallthrough --> copy0MBB
6076 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006077 MachineFunction *F = BB->getParent();
6078 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6079 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00006080 F->insert(It, copy0MBB);
6081 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006082
6083 // Transfer the remainder of BB and its successor edges to sinkMBB.
6084 sinkMBB->splice(sinkMBB->begin(), BB,
6085 llvm::next(MachineBasicBlock::iterator(MI)),
6086 BB->end());
6087 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6088
Dan Gohman258c58c2010-07-06 15:49:48 +00006089 BB->addSuccessor(copy0MBB);
6090 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00006091
Dan Gohman14152b42010-07-06 20:24:04 +00006092 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
6093 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
6094
Evan Chenga8e29892007-01-19 07:51:42 +00006095 // copy0MBB:
6096 // %FalseValue = ...
6097 // # fallthrough to sinkMBB
6098 BB = copy0MBB;
6099
6100 // Update machine-CFG edges
6101 BB->addSuccessor(sinkMBB);
6102
6103 // sinkMBB:
6104 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6105 // ...
6106 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006107 BuildMI(*BB, BB->begin(), dl,
6108 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00006109 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6110 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6111
Dan Gohman14152b42010-07-06 20:24:04 +00006112 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00006113 return BB;
6114 }
Evan Cheng86198642009-08-07 00:34:42 +00006115
Evan Cheng218977b2010-07-13 19:27:42 +00006116 case ARM::BCCi64:
6117 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00006118 // If there is an unconditional branch to the other successor, remove it.
6119 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00006120
Evan Cheng218977b2010-07-13 19:27:42 +00006121 // Compare both parts that make up the double comparison separately for
6122 // equality.
6123 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
6124
6125 unsigned LHS1 = MI->getOperand(1).getReg();
6126 unsigned LHS2 = MI->getOperand(2).getReg();
6127 if (RHSisZero) {
6128 AddDefaultPred(BuildMI(BB, dl,
6129 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6130 .addReg(LHS1).addImm(0));
6131 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6132 .addReg(LHS2).addImm(0)
6133 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6134 } else {
6135 unsigned RHS1 = MI->getOperand(3).getReg();
6136 unsigned RHS2 = MI->getOperand(4).getReg();
6137 AddDefaultPred(BuildMI(BB, dl,
6138 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6139 .addReg(LHS1).addReg(RHS1));
6140 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6141 .addReg(LHS2).addReg(RHS2)
6142 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6143 }
6144
6145 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
6146 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
6147 if (MI->getOperand(0).getImm() == ARMCC::NE)
6148 std::swap(destMBB, exitMBB);
6149
6150 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6151 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00006152 if (isThumb2)
6153 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
6154 else
6155 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00006156
6157 MI->eraseFromParent(); // The pseudo instruction is gone now.
6158 return BB;
6159 }
Anton Korobeynikov244455e2011-10-07 16:15:08 +00006160
6161 case ARM::ABS:
6162 case ARM::t2ABS: {
6163 // To insert an ABS instruction, we have to insert the
6164 // diamond control-flow pattern. The incoming instruction knows the
6165 // source vreg to test against 0, the destination vreg to set,
6166 // the condition code register to branch on, the
6167 // true/false values to select between, and a branch opcode to use.
6168 // It transforms
6169 // V1 = ABS V0
6170 // into
6171 // V2 = MOVS V0
6172 // BCC (branch to SinkBB if V0 >= 0)
6173 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
6174 // SinkBB: V1 = PHI(V2, V3)
6175 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6176 MachineFunction::iterator BBI = BB;
6177 ++BBI;
6178 MachineFunction *Fn = BB->getParent();
6179 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6180 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6181 Fn->insert(BBI, RSBBB);
6182 Fn->insert(BBI, SinkBB);
6183
6184 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
6185 unsigned int ABSDstReg = MI->getOperand(0).getReg();
6186 bool isThumb2 = Subtarget->isThumb2();
6187 MachineRegisterInfo &MRI = Fn->getRegInfo();
6188 // In Thumb mode S must not be specified if source register is the SP or
6189 // PC and if destination register is the SP, so restrict register class
6190 unsigned NewMovDstReg = MRI.createVirtualRegister(
6191 isThumb2 ? ARM::rGPRRegisterClass : ARM::GPRRegisterClass);
6192 unsigned NewRsbDstReg = MRI.createVirtualRegister(
6193 isThumb2 ? ARM::rGPRRegisterClass : ARM::GPRRegisterClass);
6194
6195 // Transfer the remainder of BB and its successor edges to sinkMBB.
6196 SinkBB->splice(SinkBB->begin(), BB,
6197 llvm::next(MachineBasicBlock::iterator(MI)),
6198 BB->end());
6199 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
6200
6201 BB->addSuccessor(RSBBB);
6202 BB->addSuccessor(SinkBB);
6203
6204 // fall through to SinkMBB
6205 RSBBB->addSuccessor(SinkBB);
6206
6207 // insert a movs at the end of BB
6208 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVr : ARM::MOVr),
6209 NewMovDstReg)
6210 .addReg(ABSSrcReg, RegState::Kill)
6211 .addImm((unsigned)ARMCC::AL).addReg(0)
6212 .addReg(ARM::CPSR, RegState::Define);
6213
6214 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
6215 BuildMI(BB, dl,
6216 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
6217 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
6218
6219 // insert rsbri in RSBBB
6220 // Note: BCC and rsbri will be converted into predicated rsbmi
6221 // by if-conversion pass
6222 BuildMI(*RSBBB, RSBBB->begin(), dl,
6223 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
6224 .addReg(NewMovDstReg, RegState::Kill)
6225 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
6226
6227 // insert PHI in SinkBB,
6228 // reuse ABSDstReg to not change uses of ABS instruction
6229 BuildMI(*SinkBB, SinkBB->begin(), dl,
6230 TII->get(ARM::PHI), ABSDstReg)
6231 .addReg(NewRsbDstReg).addMBB(RSBBB)
6232 .addReg(NewMovDstReg).addMBB(BB);
6233
6234 // remove ABS instruction
6235 MI->eraseFromParent();
6236
6237 // return last added BB
6238 return SinkBB;
6239 }
Evan Chenga8e29892007-01-19 07:51:42 +00006240 }
6241}
6242
Evan Cheng37fefc22011-08-30 19:09:48 +00006243void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
6244 SDNode *Node) const {
Andrew Trick3be654f2011-09-21 02:20:46 +00006245 const MCInstrDesc &MCID = MI->getDesc();
6246 if (!MCID.hasPostISelHook()) {
6247 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
6248 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
6249 return;
6250 }
6251
Andrew Trick4815d562011-09-20 03:17:40 +00006252 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
6253 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
6254 // operand is still set to noreg. If needed, set the optional operand's
6255 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00006256 //
6257 // e.g. ADCS (...opt:%noreg, CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00006258
Andrew Trick3be654f2011-09-21 02:20:46 +00006259 // Rename pseudo opcodes.
6260 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
6261 if (NewOpc) {
6262 const ARMBaseInstrInfo *TII =
6263 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
6264 MI->setDesc(TII->get(NewOpc));
6265 }
Andrew Trick4815d562011-09-20 03:17:40 +00006266 unsigned ccOutIdx = MCID.getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00006267
6268 // Any ARM instruction that sets the 's' bit should specify an optional
6269 // "cc_out" operand in the last operand position.
6270 if (!MCID.hasOptionalDef() || !MCID.OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006271 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00006272 return;
6273 }
Andrew Trick3be654f2011-09-21 02:20:46 +00006274 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
6275 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00006276 bool definesCPSR = false;
6277 bool deadCPSR = false;
6278 for (unsigned i = MCID.getNumOperands(), e = MI->getNumOperands();
6279 i != e; ++i) {
6280 const MachineOperand &MO = MI->getOperand(i);
6281 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
6282 definesCPSR = true;
6283 if (MO.isDead())
6284 deadCPSR = true;
6285 MI->RemoveOperand(i);
6286 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00006287 }
6288 }
Andrew Trick4815d562011-09-20 03:17:40 +00006289 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006290 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00006291 return;
6292 }
6293 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00006294 if (deadCPSR) {
6295 assert(!MI->getOperand(ccOutIdx).getReg() &&
6296 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00006297 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00006298 }
Andrew Trick4815d562011-09-20 03:17:40 +00006299
Andrew Trick3be654f2011-09-21 02:20:46 +00006300 // If this instruction was defined with an optional CPSR def and its dag node
6301 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00006302 MachineOperand &MO = MI->getOperand(ccOutIdx);
6303 MO.setReg(ARM::CPSR);
6304 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00006305}
6306
Evan Chenga8e29892007-01-19 07:51:42 +00006307//===----------------------------------------------------------------------===//
6308// ARM Optimization Hooks
6309//===----------------------------------------------------------------------===//
6310
Chris Lattnerd1980a52009-03-12 06:52:53 +00006311static
6312SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
6313 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00006314 SelectionDAG &DAG = DCI.DAG;
6315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00006316 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00006317 unsigned Opc = N->getOpcode();
6318 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
6319 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
6320 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
6321 ISD::CondCode CC = ISD::SETCC_INVALID;
6322
6323 if (isSlctCC) {
6324 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
6325 } else {
6326 SDValue CCOp = Slct.getOperand(0);
6327 if (CCOp.getOpcode() == ISD::SETCC)
6328 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
6329 }
6330
6331 bool DoXform = false;
6332 bool InvCC = false;
6333 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
6334 "Bad input!");
6335
6336 if (LHS.getOpcode() == ISD::Constant &&
6337 cast<ConstantSDNode>(LHS)->isNullValue()) {
6338 DoXform = true;
6339 } else if (CC != ISD::SETCC_INVALID &&
6340 RHS.getOpcode() == ISD::Constant &&
6341 cast<ConstantSDNode>(RHS)->isNullValue()) {
6342 std::swap(LHS, RHS);
6343 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00006344 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00006345 Op0.getOperand(0).getValueType();
6346 bool isInt = OpVT.isInteger();
6347 CC = ISD::getSetCCInverse(CC, isInt);
6348
6349 if (!TLI.isCondCodeLegal(CC, OpVT))
6350 return SDValue(); // Inverse operator isn't legal.
6351
6352 DoXform = true;
6353 InvCC = true;
6354 }
6355
6356 if (DoXform) {
6357 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
6358 if (isSlctCC)
6359 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
6360 Slct.getOperand(0), Slct.getOperand(1), CC);
6361 SDValue CCOp = Slct.getOperand(0);
6362 if (InvCC)
6363 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
6364 CCOp.getOperand(0), CCOp.getOperand(1), CC);
6365 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
6366 CCOp, OtherOp, Result);
6367 }
6368 return SDValue();
6369}
6370
Eric Christopherfa6f5912011-06-29 21:10:36 +00006371// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00006372// (only after legalization).
6373static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
6374 TargetLowering::DAGCombinerInfo &DCI,
6375 const ARMSubtarget *Subtarget) {
6376
6377 // Only perform optimization if after legalize, and if NEON is available. We
6378 // also expected both operands to be BUILD_VECTORs.
6379 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
6380 || N0.getOpcode() != ISD::BUILD_VECTOR
6381 || N1.getOpcode() != ISD::BUILD_VECTOR)
6382 return SDValue();
6383
6384 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
6385 EVT VT = N->getValueType(0);
6386 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
6387 return SDValue();
6388
6389 // Check that the vector operands are of the right form.
6390 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
6391 // operands, where N is the size of the formed vector.
6392 // Each EXTRACT_VECTOR should have the same input vector and odd or even
6393 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00006394
6395 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00006396 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00006397 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00006398 SDValue Vec = N0->getOperand(0)->getOperand(0);
6399 SDNode *V = Vec.getNode();
6400 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00006401
Eric Christopherfa6f5912011-06-29 21:10:36 +00006402 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00006403 // check to see if each of their operands are an EXTRACT_VECTOR with
6404 // the same vector and appropriate index.
6405 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
6406 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
6407 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00006408
Tanya Lattner189531f2011-06-14 23:48:48 +00006409 SDValue ExtVec0 = N0->getOperand(i);
6410 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006411
Tanya Lattner189531f2011-06-14 23:48:48 +00006412 // First operand is the vector, verify its the same.
6413 if (V != ExtVec0->getOperand(0).getNode() ||
6414 V != ExtVec1->getOperand(0).getNode())
6415 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00006416
Tanya Lattner189531f2011-06-14 23:48:48 +00006417 // Second is the constant, verify its correct.
6418 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
6419 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00006420
Tanya Lattner189531f2011-06-14 23:48:48 +00006421 // For the constant, we want to see all the even or all the odd.
6422 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
6423 || C1->getZExtValue() != nextIndex+1)
6424 return SDValue();
6425
6426 // Increment index.
6427 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006428 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00006429 return SDValue();
6430 }
6431
6432 // Create VPADDL node.
6433 SelectionDAG &DAG = DCI.DAG;
6434 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00006435
6436 // Build operand list.
6437 SmallVector<SDValue, 8> Ops;
6438 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
6439 TLI.getPointerTy()));
6440
6441 // Input is the vector.
6442 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006443
Tanya Lattner189531f2011-06-14 23:48:48 +00006444 // Get widened type and narrowed type.
6445 MVT widenType;
6446 unsigned numElem = VT.getVectorNumElements();
6447 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
6448 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
6449 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
6450 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
6451 default:
6452 assert(0 && "Invalid vector element type for padd optimization.");
6453 }
6454
6455 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
6456 widenType, &Ops[0], Ops.size());
6457 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
6458}
6459
Bob Wilson3d5792a2010-07-29 20:34:14 +00006460/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
6461/// operands N0 and N1. This is a helper for PerformADDCombine that is
6462/// called with the default operands, and if that fails, with commuted
6463/// operands.
6464static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00006465 TargetLowering::DAGCombinerInfo &DCI,
6466 const ARMSubtarget *Subtarget){
6467
6468 // Attempt to create vpaddl for this add.
6469 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
6470 if (Result.getNode())
6471 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006472
Chris Lattnerd1980a52009-03-12 06:52:53 +00006473 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
6474 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
6475 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
6476 if (Result.getNode()) return Result;
6477 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00006478 return SDValue();
6479}
6480
Bob Wilson3d5792a2010-07-29 20:34:14 +00006481/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
6482///
6483static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00006484 TargetLowering::DAGCombinerInfo &DCI,
6485 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006486 SDValue N0 = N->getOperand(0);
6487 SDValue N1 = N->getOperand(1);
6488
6489 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00006490 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006491 if (Result.getNode())
6492 return Result;
6493
6494 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00006495 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006496}
6497
Chris Lattnerd1980a52009-03-12 06:52:53 +00006498/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00006499///
Chris Lattnerd1980a52009-03-12 06:52:53 +00006500static SDValue PerformSUBCombine(SDNode *N,
6501 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006502 SDValue N0 = N->getOperand(0);
6503 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00006504
Chris Lattnerd1980a52009-03-12 06:52:53 +00006505 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
6506 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
6507 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
6508 if (Result.getNode()) return Result;
6509 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00006510
Chris Lattnerd1980a52009-03-12 06:52:53 +00006511 return SDValue();
6512}
6513
Evan Cheng463d3582011-03-31 19:38:48 +00006514/// PerformVMULCombine
6515/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
6516/// special multiplier accumulator forwarding.
6517/// vmul d3, d0, d2
6518/// vmla d3, d1, d2
6519/// is faster than
6520/// vadd d3, d0, d1
6521/// vmul d3, d3, d2
6522static SDValue PerformVMULCombine(SDNode *N,
6523 TargetLowering::DAGCombinerInfo &DCI,
6524 const ARMSubtarget *Subtarget) {
6525 if (!Subtarget->hasVMLxForwarding())
6526 return SDValue();
6527
6528 SelectionDAG &DAG = DCI.DAG;
6529 SDValue N0 = N->getOperand(0);
6530 SDValue N1 = N->getOperand(1);
6531 unsigned Opcode = N0.getOpcode();
6532 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6533 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00006534 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00006535 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6536 Opcode != ISD::FADD && Opcode != ISD::FSUB)
6537 return SDValue();
6538 std::swap(N0, N1);
6539 }
6540
6541 EVT VT = N->getValueType(0);
6542 DebugLoc DL = N->getDebugLoc();
6543 SDValue N00 = N0->getOperand(0);
6544 SDValue N01 = N0->getOperand(1);
6545 return DAG.getNode(Opcode, DL, VT,
6546 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
6547 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
6548}
6549
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006550static SDValue PerformMULCombine(SDNode *N,
6551 TargetLowering::DAGCombinerInfo &DCI,
6552 const ARMSubtarget *Subtarget) {
6553 SelectionDAG &DAG = DCI.DAG;
6554
6555 if (Subtarget->isThumb1Only())
6556 return SDValue();
6557
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006558 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6559 return SDValue();
6560
6561 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00006562 if (VT.is64BitVector() || VT.is128BitVector())
6563 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006564 if (VT != MVT::i32)
6565 return SDValue();
6566
6567 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6568 if (!C)
6569 return SDValue();
6570
6571 uint64_t MulAmt = C->getZExtValue();
6572 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
6573 ShiftAmt = ShiftAmt & (32 - 1);
6574 SDValue V = N->getOperand(0);
6575 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006576
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006577 SDValue Res;
6578 MulAmt >>= ShiftAmt;
6579 if (isPowerOf2_32(MulAmt - 1)) {
6580 // (mul x, 2^N + 1) => (add (shl x, N), x)
6581 Res = DAG.getNode(ISD::ADD, DL, VT,
6582 V, DAG.getNode(ISD::SHL, DL, VT,
6583 V, DAG.getConstant(Log2_32(MulAmt-1),
6584 MVT::i32)));
6585 } else if (isPowerOf2_32(MulAmt + 1)) {
6586 // (mul x, 2^N - 1) => (sub (shl x, N), x)
6587 Res = DAG.getNode(ISD::SUB, DL, VT,
6588 DAG.getNode(ISD::SHL, DL, VT,
6589 V, DAG.getConstant(Log2_32(MulAmt+1),
6590 MVT::i32)),
6591 V);
6592 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006593 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006594
6595 if (ShiftAmt != 0)
6596 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
6597 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006598
6599 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006600 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006601 return SDValue();
6602}
6603
Owen Anderson080c0922010-11-05 19:27:46 +00006604static SDValue PerformANDCombine(SDNode *N,
6605 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00006606
Owen Anderson080c0922010-11-05 19:27:46 +00006607 // Attempt to use immediate-form VBIC
6608 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6609 DebugLoc dl = N->getDebugLoc();
6610 EVT VT = N->getValueType(0);
6611 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006612
Tanya Lattner0433b212011-04-07 15:24:20 +00006613 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6614 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006615
Owen Anderson080c0922010-11-05 19:27:46 +00006616 APInt SplatBits, SplatUndef;
6617 unsigned SplatBitSize;
6618 bool HasAnyUndefs;
6619 if (BVN &&
6620 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6621 if (SplatBitSize <= 64) {
6622 EVT VbicVT;
6623 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
6624 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006625 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006626 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00006627 if (Val.getNode()) {
6628 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006629 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00006630 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006631 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00006632 }
6633 }
6634 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006635
Owen Anderson080c0922010-11-05 19:27:46 +00006636 return SDValue();
6637}
6638
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006639/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
6640static SDValue PerformORCombine(SDNode *N,
6641 TargetLowering::DAGCombinerInfo &DCI,
6642 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00006643 // Attempt to use immediate-form VORR
6644 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6645 DebugLoc dl = N->getDebugLoc();
6646 EVT VT = N->getValueType(0);
6647 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006648
Tanya Lattner0433b212011-04-07 15:24:20 +00006649 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6650 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006651
Owen Anderson60f48702010-11-03 23:15:26 +00006652 APInt SplatBits, SplatUndef;
6653 unsigned SplatBitSize;
6654 bool HasAnyUndefs;
6655 if (BVN && Subtarget->hasNEON() &&
6656 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6657 if (SplatBitSize <= 64) {
6658 EVT VorrVT;
6659 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
6660 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006661 DAG, VorrVT, VT.is128BitVector(),
6662 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00006663 if (Val.getNode()) {
6664 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006665 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00006666 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006667 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00006668 }
6669 }
6670 }
6671
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006672 SDValue N0 = N->getOperand(0);
6673 if (N0.getOpcode() != ISD::AND)
6674 return SDValue();
6675 SDValue N1 = N->getOperand(1);
6676
6677 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
6678 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
6679 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
6680 APInt SplatUndef;
6681 unsigned SplatBitSize;
6682 bool HasAnyUndefs;
6683
6684 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
6685 APInt SplatBits0;
6686 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
6687 HasAnyUndefs) && !HasAnyUndefs) {
6688 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
6689 APInt SplatBits1;
6690 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
6691 HasAnyUndefs) && !HasAnyUndefs &&
6692 SplatBits0 == ~SplatBits1) {
6693 // Canonicalize the vector type to make instruction selection simpler.
6694 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
6695 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
6696 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00006697 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006698 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
6699 }
6700 }
6701 }
6702
Jim Grosbach54238562010-07-17 03:30:54 +00006703 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
6704 // reasonable.
6705
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006706 // BFI is only available on V6T2+
6707 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
6708 return SDValue();
6709
Jim Grosbach54238562010-07-17 03:30:54 +00006710 DebugLoc DL = N->getDebugLoc();
6711 // 1) or (and A, mask), val => ARMbfi A, val, mask
6712 // iff (val & mask) == val
6713 //
6714 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
6715 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006716 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006717 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006718 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006719 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006720
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006721 if (VT != MVT::i32)
6722 return SDValue();
6723
Evan Cheng30fb13f2010-12-13 20:32:54 +00006724 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00006725
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006726 // The value and the mask need to be constants so we can verify this is
6727 // actually a bitfield set. If the mask is 0xffff, we can do better
6728 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00006729 SDValue MaskOp = N0.getOperand(1);
6730 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
6731 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006732 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006733 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006734 if (Mask == 0xffff)
6735 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006736 SDValue Res;
6737 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006738 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
6739 if (N1C) {
6740 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006741 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00006742 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006743
Evan Chenga9688c42010-12-11 04:11:38 +00006744 if (ARM::isBitFieldInvertedMask(Mask)) {
6745 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006746
Evan Cheng30fb13f2010-12-13 20:32:54 +00006747 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00006748 DAG.getConstant(Val, MVT::i32),
6749 DAG.getConstant(Mask, MVT::i32));
6750
6751 // Do not add new nodes to DAG combiner worklist.
6752 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006753 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006754 }
Jim Grosbach54238562010-07-17 03:30:54 +00006755 } else if (N1.getOpcode() == ISD::AND) {
6756 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006757 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6758 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00006759 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006760 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006761
Eric Christopher29aeed12011-03-26 01:21:03 +00006762 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
6763 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00006764 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006765 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006766 // The pack halfword instruction works better for masks that fit it,
6767 // so use that when it's available.
6768 if (Subtarget->hasT2ExtractPack() &&
6769 (Mask == 0xffff || Mask == 0xffff0000))
6770 return SDValue();
6771 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00006772 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00006773 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00006774 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00006775 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00006776 DAG.getConstant(Mask, MVT::i32));
6777 // Do not add new nodes to DAG combiner worklist.
6778 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006779 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006780 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006781 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006782 // The pack halfword instruction works better for masks that fit it,
6783 // so use that when it's available.
6784 if (Subtarget->hasT2ExtractPack() &&
6785 (Mask2 == 0xffff || Mask2 == 0xffff0000))
6786 return SDValue();
6787 // 2b
6788 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006789 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00006790 DAG.getConstant(lsb, MVT::i32));
6791 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00006792 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00006793 // Do not add new nodes to DAG combiner worklist.
6794 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006795 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006796 }
6797 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006798
Evan Cheng30fb13f2010-12-13 20:32:54 +00006799 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
6800 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
6801 ARM::isBitFieldInvertedMask(~Mask)) {
6802 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
6803 // where lsb(mask) == #shamt and masked bits of B are known zero.
6804 SDValue ShAmt = N00.getOperand(1);
6805 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
6806 unsigned LSB = CountTrailingZeros_32(Mask);
6807 if (ShAmtC != LSB)
6808 return SDValue();
6809
6810 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
6811 DAG.getConstant(~Mask, MVT::i32));
6812
6813 // Do not add new nodes to DAG combiner worklist.
6814 DCI.CombineTo(N, Res, false);
6815 }
6816
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006817 return SDValue();
6818}
6819
Evan Chengbf188ae2011-06-15 01:12:31 +00006820/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
6821/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00006822static SDValue PerformBFICombine(SDNode *N,
6823 TargetLowering::DAGCombinerInfo &DCI) {
6824 SDValue N1 = N->getOperand(1);
6825 if (N1.getOpcode() == ISD::AND) {
6826 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6827 if (!N11C)
6828 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006829 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
6830 unsigned LSB = CountTrailingZeros_32(~InvMask);
6831 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
6832 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00006833 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006834 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00006835 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
6836 N->getOperand(0), N1.getOperand(0),
6837 N->getOperand(2));
6838 }
6839 return SDValue();
6840}
6841
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006842/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
6843/// ARMISD::VMOVRRD.
6844static SDValue PerformVMOVRRDCombine(SDNode *N,
6845 TargetLowering::DAGCombinerInfo &DCI) {
6846 // vmovrrd(vmovdrr x, y) -> x,y
6847 SDValue InDouble = N->getOperand(0);
6848 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
6849 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00006850
6851 // vmovrrd(load f64) -> (load i32), (load i32)
6852 SDNode *InNode = InDouble.getNode();
6853 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
6854 InNode->getValueType(0) == MVT::f64 &&
6855 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
6856 !cast<LoadSDNode>(InNode)->isVolatile()) {
6857 // TODO: Should this be done for non-FrameIndex operands?
6858 LoadSDNode *LD = cast<LoadSDNode>(InNode);
6859
6860 SelectionDAG &DAG = DCI.DAG;
6861 DebugLoc DL = LD->getDebugLoc();
6862 SDValue BasePtr = LD->getBasePtr();
6863 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
6864 LD->getPointerInfo(), LD->isVolatile(),
6865 LD->isNonTemporal(), LD->getAlignment());
6866
6867 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
6868 DAG.getConstant(4, MVT::i32));
6869 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
6870 LD->getPointerInfo(), LD->isVolatile(),
6871 LD->isNonTemporal(),
6872 std::min(4U, LD->getAlignment() / 2));
6873
6874 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
6875 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
6876 DCI.RemoveFromWorklist(LD);
6877 DAG.DeleteNode(LD);
6878 return Result;
6879 }
6880
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006881 return SDValue();
6882}
6883
6884/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
6885/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
6886static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
6887 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
6888 SDValue Op0 = N->getOperand(0);
6889 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006890 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006891 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006892 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006893 Op1 = Op1.getOperand(0);
6894 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
6895 Op0.getNode() == Op1.getNode() &&
6896 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006897 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006898 N->getValueType(0), Op0.getOperand(0));
6899 return SDValue();
6900}
6901
Bob Wilson31600902010-12-21 06:43:19 +00006902/// PerformSTORECombine - Target-specific dag combine xforms for
6903/// ISD::STORE.
6904static SDValue PerformSTORECombine(SDNode *N,
6905 TargetLowering::DAGCombinerInfo &DCI) {
6906 // Bitcast an i64 store extracted from a vector to f64.
6907 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6908 StoreSDNode *St = cast<StoreSDNode>(N);
6909 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00006910 if (!ISD::isNormalStore(St) || St->isVolatile())
6911 return SDValue();
6912
6913 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
6914 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
6915 SelectionDAG &DAG = DCI.DAG;
6916 DebugLoc DL = St->getDebugLoc();
6917 SDValue BasePtr = St->getBasePtr();
6918 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
6919 StVal.getNode()->getOperand(0), BasePtr,
6920 St->getPointerInfo(), St->isVolatile(),
6921 St->isNonTemporal(), St->getAlignment());
6922
6923 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
6924 DAG.getConstant(4, MVT::i32));
6925 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
6926 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
6927 St->isNonTemporal(),
6928 std::min(4U, St->getAlignment() / 2));
6929 }
6930
6931 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00006932 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6933 return SDValue();
6934
6935 SelectionDAG &DAG = DCI.DAG;
6936 DebugLoc dl = StVal.getDebugLoc();
6937 SDValue IntVec = StVal.getOperand(0);
6938 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6939 IntVec.getValueType().getVectorNumElements());
6940 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
6941 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6942 Vec, StVal.getOperand(1));
6943 dl = N->getDebugLoc();
6944 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
6945 // Make the DAGCombiner fold the bitcasts.
6946 DCI.AddToWorklist(Vec.getNode());
6947 DCI.AddToWorklist(ExtElt.getNode());
6948 DCI.AddToWorklist(V.getNode());
6949 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
6950 St->getPointerInfo(), St->isVolatile(),
6951 St->isNonTemporal(), St->getAlignment(),
6952 St->getTBAAInfo());
6953}
6954
6955/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
6956/// are normal, non-volatile loads. If so, it is profitable to bitcast an
6957/// i64 vector to have f64 elements, since the value can then be loaded
6958/// directly into a VFP register.
6959static bool hasNormalLoadOperand(SDNode *N) {
6960 unsigned NumElts = N->getValueType(0).getVectorNumElements();
6961 for (unsigned i = 0; i < NumElts; ++i) {
6962 SDNode *Elt = N->getOperand(i).getNode();
6963 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
6964 return true;
6965 }
6966 return false;
6967}
6968
Bob Wilson75f02882010-09-17 22:59:05 +00006969/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
6970/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00006971static SDValue PerformBUILD_VECTORCombine(SDNode *N,
6972 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00006973 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
6974 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
6975 // into a pair of GPRs, which is fine when the value is used as a scalar,
6976 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00006977 SelectionDAG &DAG = DCI.DAG;
6978 if (N->getNumOperands() == 2) {
6979 SDValue RV = PerformVMOVDRRCombine(N, DAG);
6980 if (RV.getNode())
6981 return RV;
6982 }
Bob Wilson75f02882010-09-17 22:59:05 +00006983
Bob Wilson31600902010-12-21 06:43:19 +00006984 // Load i64 elements as f64 values so that type legalization does not split
6985 // them up into i32 values.
6986 EVT VT = N->getValueType(0);
6987 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
6988 return SDValue();
6989 DebugLoc dl = N->getDebugLoc();
6990 SmallVector<SDValue, 8> Ops;
6991 unsigned NumElts = VT.getVectorNumElements();
6992 for (unsigned i = 0; i < NumElts; ++i) {
6993 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
6994 Ops.push_back(V);
6995 // Make the DAGCombiner fold the bitcast.
6996 DCI.AddToWorklist(V.getNode());
6997 }
6998 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
6999 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
7000 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
7001}
7002
7003/// PerformInsertEltCombine - Target-specific dag combine xforms for
7004/// ISD::INSERT_VECTOR_ELT.
7005static SDValue PerformInsertEltCombine(SDNode *N,
7006 TargetLowering::DAGCombinerInfo &DCI) {
7007 // Bitcast an i64 load inserted into a vector to f64.
7008 // Otherwise, the i64 value will be legalized to a pair of i32 values.
7009 EVT VT = N->getValueType(0);
7010 SDNode *Elt = N->getOperand(1).getNode();
7011 if (VT.getVectorElementType() != MVT::i64 ||
7012 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
7013 return SDValue();
7014
7015 SelectionDAG &DAG = DCI.DAG;
7016 DebugLoc dl = N->getDebugLoc();
7017 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
7018 VT.getVectorNumElements());
7019 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
7020 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
7021 // Make the DAGCombiner fold the bitcasts.
7022 DCI.AddToWorklist(Vec.getNode());
7023 DCI.AddToWorklist(V.getNode());
7024 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
7025 Vec, V, N->getOperand(2));
7026 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00007027}
7028
Bob Wilsonf20700c2010-10-27 20:38:28 +00007029/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
7030/// ISD::VECTOR_SHUFFLE.
7031static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
7032 // The LLVM shufflevector instruction does not require the shuffle mask
7033 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
7034 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
7035 // operands do not match the mask length, they are extended by concatenating
7036 // them with undef vectors. That is probably the right thing for other
7037 // targets, but for NEON it is better to concatenate two double-register
7038 // size vector operands into a single quad-register size vector. Do that
7039 // transformation here:
7040 // shuffle(concat(v1, undef), concat(v2, undef)) ->
7041 // shuffle(concat(v1, v2), undef)
7042 SDValue Op0 = N->getOperand(0);
7043 SDValue Op1 = N->getOperand(1);
7044 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
7045 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
7046 Op0.getNumOperands() != 2 ||
7047 Op1.getNumOperands() != 2)
7048 return SDValue();
7049 SDValue Concat0Op1 = Op0.getOperand(1);
7050 SDValue Concat1Op1 = Op1.getOperand(1);
7051 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
7052 Concat1Op1.getOpcode() != ISD::UNDEF)
7053 return SDValue();
7054 // Skip the transformation if any of the types are illegal.
7055 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7056 EVT VT = N->getValueType(0);
7057 if (!TLI.isTypeLegal(VT) ||
7058 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
7059 !TLI.isTypeLegal(Concat1Op1.getValueType()))
7060 return SDValue();
7061
7062 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
7063 Op0.getOperand(0), Op1.getOperand(0));
7064 // Translate the shuffle mask.
7065 SmallVector<int, 16> NewMask;
7066 unsigned NumElts = VT.getVectorNumElements();
7067 unsigned HalfElts = NumElts/2;
7068 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7069 for (unsigned n = 0; n < NumElts; ++n) {
7070 int MaskElt = SVN->getMaskElt(n);
7071 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00007072 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00007073 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00007074 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00007075 NewElt = HalfElts + MaskElt - NumElts;
7076 NewMask.push_back(NewElt);
7077 }
7078 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
7079 DAG.getUNDEF(VT), NewMask.data());
7080}
7081
Bob Wilson1c3ef902011-02-07 17:43:21 +00007082/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
7083/// NEON load/store intrinsics to merge base address updates.
7084static SDValue CombineBaseUpdate(SDNode *N,
7085 TargetLowering::DAGCombinerInfo &DCI) {
7086 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
7087 return SDValue();
7088
7089 SelectionDAG &DAG = DCI.DAG;
7090 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
7091 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
7092 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
7093 SDValue Addr = N->getOperand(AddrOpIdx);
7094
7095 // Search for a use of the address operand that is an increment.
7096 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
7097 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
7098 SDNode *User = *UI;
7099 if (User->getOpcode() != ISD::ADD ||
7100 UI.getUse().getResNo() != Addr.getResNo())
7101 continue;
7102
7103 // Check that the add is independent of the load/store. Otherwise, folding
7104 // it would create a cycle.
7105 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
7106 continue;
7107
7108 // Find the new opcode for the updating load/store.
7109 bool isLoad = true;
7110 bool isLaneOp = false;
7111 unsigned NewOpc = 0;
7112 unsigned NumVecs = 0;
7113 if (isIntrinsic) {
7114 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
7115 switch (IntNo) {
7116 default: assert(0 && "unexpected intrinsic for Neon base update");
7117 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
7118 NumVecs = 1; break;
7119 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
7120 NumVecs = 2; break;
7121 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
7122 NumVecs = 3; break;
7123 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
7124 NumVecs = 4; break;
7125 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
7126 NumVecs = 2; isLaneOp = true; break;
7127 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
7128 NumVecs = 3; isLaneOp = true; break;
7129 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
7130 NumVecs = 4; isLaneOp = true; break;
7131 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
7132 NumVecs = 1; isLoad = false; break;
7133 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
7134 NumVecs = 2; isLoad = false; break;
7135 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
7136 NumVecs = 3; isLoad = false; break;
7137 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
7138 NumVecs = 4; isLoad = false; break;
7139 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
7140 NumVecs = 2; isLoad = false; isLaneOp = true; break;
7141 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
7142 NumVecs = 3; isLoad = false; isLaneOp = true; break;
7143 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
7144 NumVecs = 4; isLoad = false; isLaneOp = true; break;
7145 }
7146 } else {
7147 isLaneOp = true;
7148 switch (N->getOpcode()) {
7149 default: assert(0 && "unexpected opcode for Neon base update");
7150 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
7151 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
7152 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
7153 }
7154 }
7155
7156 // Find the size of memory referenced by the load/store.
7157 EVT VecTy;
7158 if (isLoad)
7159 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00007160 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00007161 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
7162 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
7163 if (isLaneOp)
7164 NumBytes /= VecTy.getVectorNumElements();
7165
7166 // If the increment is a constant, it must match the memory ref size.
7167 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
7168 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
7169 uint64_t IncVal = CInc->getZExtValue();
7170 if (IncVal != NumBytes)
7171 continue;
7172 } else if (NumBytes >= 3 * 16) {
7173 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
7174 // separate instructions that make it harder to use a non-constant update.
7175 continue;
7176 }
7177
7178 // Create the new updating load/store node.
7179 EVT Tys[6];
7180 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
7181 unsigned n;
7182 for (n = 0; n < NumResultVecs; ++n)
7183 Tys[n] = VecTy;
7184 Tys[n++] = MVT::i32;
7185 Tys[n] = MVT::Other;
7186 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
7187 SmallVector<SDValue, 8> Ops;
7188 Ops.push_back(N->getOperand(0)); // incoming chain
7189 Ops.push_back(N->getOperand(AddrOpIdx));
7190 Ops.push_back(Inc);
7191 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
7192 Ops.push_back(N->getOperand(i));
7193 }
7194 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
7195 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
7196 Ops.data(), Ops.size(),
7197 MemInt->getMemoryVT(),
7198 MemInt->getMemOperand());
7199
7200 // Update the uses.
7201 std::vector<SDValue> NewResults;
7202 for (unsigned i = 0; i < NumResultVecs; ++i) {
7203 NewResults.push_back(SDValue(UpdN.getNode(), i));
7204 }
7205 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
7206 DCI.CombineTo(N, NewResults);
7207 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
7208
7209 break;
Owen Anderson76706012011-04-05 21:48:57 +00007210 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00007211 return SDValue();
7212}
7213
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007214/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
7215/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
7216/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
7217/// return true.
7218static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
7219 SelectionDAG &DAG = DCI.DAG;
7220 EVT VT = N->getValueType(0);
7221 // vldN-dup instructions only support 64-bit vectors for N > 1.
7222 if (!VT.is64BitVector())
7223 return false;
7224
7225 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
7226 SDNode *VLD = N->getOperand(0).getNode();
7227 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
7228 return false;
7229 unsigned NumVecs = 0;
7230 unsigned NewOpc = 0;
7231 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
7232 if (IntNo == Intrinsic::arm_neon_vld2lane) {
7233 NumVecs = 2;
7234 NewOpc = ARMISD::VLD2DUP;
7235 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
7236 NumVecs = 3;
7237 NewOpc = ARMISD::VLD3DUP;
7238 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
7239 NumVecs = 4;
7240 NewOpc = ARMISD::VLD4DUP;
7241 } else {
7242 return false;
7243 }
7244
7245 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
7246 // numbers match the load.
7247 unsigned VLDLaneNo =
7248 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
7249 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
7250 UI != UE; ++UI) {
7251 // Ignore uses of the chain result.
7252 if (UI.getUse().getResNo() == NumVecs)
7253 continue;
7254 SDNode *User = *UI;
7255 if (User->getOpcode() != ARMISD::VDUPLANE ||
7256 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
7257 return false;
7258 }
7259
7260 // Create the vldN-dup node.
7261 EVT Tys[5];
7262 unsigned n;
7263 for (n = 0; n < NumVecs; ++n)
7264 Tys[n] = VT;
7265 Tys[n] = MVT::Other;
7266 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
7267 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
7268 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
7269 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
7270 Ops, 2, VLDMemInt->getMemoryVT(),
7271 VLDMemInt->getMemOperand());
7272
7273 // Update the uses.
7274 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
7275 UI != UE; ++UI) {
7276 unsigned ResNo = UI.getUse().getResNo();
7277 // Ignore uses of the chain result.
7278 if (ResNo == NumVecs)
7279 continue;
7280 SDNode *User = *UI;
7281 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
7282 }
7283
7284 // Now the vldN-lane intrinsic is dead except for its chain result.
7285 // Update uses of the chain.
7286 std::vector<SDValue> VLDDupResults;
7287 for (unsigned n = 0; n < NumVecs; ++n)
7288 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
7289 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
7290 DCI.CombineTo(VLD, VLDDupResults);
7291
7292 return true;
7293}
7294
Bob Wilson9e82bf12010-07-14 01:22:12 +00007295/// PerformVDUPLANECombine - Target-specific dag combine xforms for
7296/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007297static SDValue PerformVDUPLANECombine(SDNode *N,
7298 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00007299 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007300
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007301 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
7302 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
7303 if (CombineVLDDUP(N, DCI))
7304 return SDValue(N, 0);
7305
7306 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
7307 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007308 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007309 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00007310 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007311 return SDValue();
7312
7313 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
7314 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
7315 // The canonical VMOV for a zero vector uses a 32-bit element size.
7316 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7317 unsigned EltBits;
7318 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
7319 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007320 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007321 if (EltSize > VT.getVectorElementType().getSizeInBits())
7322 return SDValue();
7323
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007324 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007325}
7326
Eric Christopherfa6f5912011-06-29 21:10:36 +00007327// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00007328// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
7329static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
7330{
Chad Rosier118c9a02011-06-28 17:26:57 +00007331 integerPart cN;
7332 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00007333 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
7334 I != E; I++) {
7335 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
7336 if (!C)
7337 return false;
7338
Eric Christopherfa6f5912011-06-29 21:10:36 +00007339 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00007340 APFloat APF = C->getValueAPF();
7341 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
7342 != APFloat::opOK || !isExact)
7343 return false;
7344
7345 c0 = (I == 0) ? cN : c0;
7346 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
7347 return false;
7348 }
7349 C = c0;
7350 return true;
7351}
7352
7353/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
7354/// can replace combinations of VMUL and VCVT (floating-point to integer)
7355/// when the VMUL has a constant operand that is a power of 2.
7356///
7357/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7358/// vmul.f32 d16, d17, d16
7359/// vcvt.s32.f32 d16, d16
7360/// becomes:
7361/// vcvt.s32.f32 d16, d16, #3
7362static SDValue PerformVCVTCombine(SDNode *N,
7363 TargetLowering::DAGCombinerInfo &DCI,
7364 const ARMSubtarget *Subtarget) {
7365 SelectionDAG &DAG = DCI.DAG;
7366 SDValue Op = N->getOperand(0);
7367
7368 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
7369 Op.getOpcode() != ISD::FMUL)
7370 return SDValue();
7371
7372 uint64_t C;
7373 SDValue N0 = Op->getOperand(0);
7374 SDValue ConstVec = Op->getOperand(1);
7375 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
7376
Eric Christopherfa6f5912011-06-29 21:10:36 +00007377 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00007378 !isConstVecPow2(ConstVec, isSigned, C))
7379 return SDValue();
7380
7381 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
7382 Intrinsic::arm_neon_vcvtfp2fxu;
7383 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7384 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007385 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00007386 DAG.getConstant(Log2_64(C), MVT::i32));
7387}
7388
7389/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
7390/// can replace combinations of VCVT (integer to floating-point) and VDIV
7391/// when the VDIV has a constant operand that is a power of 2.
7392///
7393/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7394/// vcvt.f32.s32 d16, d16
7395/// vdiv.f32 d16, d17, d16
7396/// becomes:
7397/// vcvt.f32.s32 d16, d16, #3
7398static SDValue PerformVDIVCombine(SDNode *N,
7399 TargetLowering::DAGCombinerInfo &DCI,
7400 const ARMSubtarget *Subtarget) {
7401 SelectionDAG &DAG = DCI.DAG;
7402 SDValue Op = N->getOperand(0);
7403 unsigned OpOpcode = Op.getNode()->getOpcode();
7404
7405 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
7406 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
7407 return SDValue();
7408
7409 uint64_t C;
7410 SDValue ConstVec = N->getOperand(1);
7411 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
7412
7413 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
7414 !isConstVecPow2(ConstVec, isSigned, C))
7415 return SDValue();
7416
Eric Christopherfa6f5912011-06-29 21:10:36 +00007417 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00007418 Intrinsic::arm_neon_vcvtfxu2fp;
7419 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7420 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007421 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00007422 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
7423}
7424
7425/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00007426/// operand of a vector shift operation, where all the elements of the
7427/// build_vector must have the same constant integer value.
7428static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
7429 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007430 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00007431 Op = Op.getOperand(0);
7432 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
7433 APInt SplatBits, SplatUndef;
7434 unsigned SplatBitSize;
7435 bool HasAnyUndefs;
7436 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
7437 HasAnyUndefs, ElementBits) ||
7438 SplatBitSize > ElementBits)
7439 return false;
7440 Cnt = SplatBits.getSExtValue();
7441 return true;
7442}
7443
7444/// isVShiftLImm - Check if this is a valid build_vector for the immediate
7445/// operand of a vector shift left operation. That value must be in the range:
7446/// 0 <= Value < ElementBits for a left shift; or
7447/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007448static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007449 assert(VT.isVector() && "vector shift count is not a vector type");
7450 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7451 if (! getVShiftImm(Op, ElementBits, Cnt))
7452 return false;
7453 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
7454}
7455
7456/// isVShiftRImm - Check if this is a valid build_vector for the immediate
7457/// operand of a vector shift right operation. For a shift opcode, the value
7458/// is positive, but for an intrinsic the value count must be negative. The
7459/// absolute value must be in the range:
7460/// 1 <= |Value| <= ElementBits for a right shift; or
7461/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007462static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00007463 int64_t &Cnt) {
7464 assert(VT.isVector() && "vector shift count is not a vector type");
7465 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7466 if (! getVShiftImm(Op, ElementBits, Cnt))
7467 return false;
7468 if (isIntrinsic)
7469 Cnt = -Cnt;
7470 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
7471}
7472
7473/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
7474static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
7475 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
7476 switch (IntNo) {
7477 default:
7478 // Don't do anything for most intrinsics.
7479 break;
7480
7481 // Vector shifts: check for immediate versions and lower them.
7482 // Note: This is done during DAG combining instead of DAG legalizing because
7483 // the build_vectors for 64-bit vector element shift counts are generally
7484 // not legal, and it is hard to see their values after they get legalized to
7485 // loads from a constant pool.
7486 case Intrinsic::arm_neon_vshifts:
7487 case Intrinsic::arm_neon_vshiftu:
7488 case Intrinsic::arm_neon_vshiftls:
7489 case Intrinsic::arm_neon_vshiftlu:
7490 case Intrinsic::arm_neon_vshiftn:
7491 case Intrinsic::arm_neon_vrshifts:
7492 case Intrinsic::arm_neon_vrshiftu:
7493 case Intrinsic::arm_neon_vrshiftn:
7494 case Intrinsic::arm_neon_vqshifts:
7495 case Intrinsic::arm_neon_vqshiftu:
7496 case Intrinsic::arm_neon_vqshiftsu:
7497 case Intrinsic::arm_neon_vqshiftns:
7498 case Intrinsic::arm_neon_vqshiftnu:
7499 case Intrinsic::arm_neon_vqshiftnsu:
7500 case Intrinsic::arm_neon_vqrshiftns:
7501 case Intrinsic::arm_neon_vqrshiftnu:
7502 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00007503 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007504 int64_t Cnt;
7505 unsigned VShiftOpc = 0;
7506
7507 switch (IntNo) {
7508 case Intrinsic::arm_neon_vshifts:
7509 case Intrinsic::arm_neon_vshiftu:
7510 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
7511 VShiftOpc = ARMISD::VSHL;
7512 break;
7513 }
7514 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
7515 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
7516 ARMISD::VSHRs : ARMISD::VSHRu);
7517 break;
7518 }
7519 return SDValue();
7520
7521 case Intrinsic::arm_neon_vshiftls:
7522 case Intrinsic::arm_neon_vshiftlu:
7523 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
7524 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007525 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007526
7527 case Intrinsic::arm_neon_vrshifts:
7528 case Intrinsic::arm_neon_vrshiftu:
7529 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
7530 break;
7531 return SDValue();
7532
7533 case Intrinsic::arm_neon_vqshifts:
7534 case Intrinsic::arm_neon_vqshiftu:
7535 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7536 break;
7537 return SDValue();
7538
7539 case Intrinsic::arm_neon_vqshiftsu:
7540 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7541 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007542 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007543
7544 case Intrinsic::arm_neon_vshiftn:
7545 case Intrinsic::arm_neon_vrshiftn:
7546 case Intrinsic::arm_neon_vqshiftns:
7547 case Intrinsic::arm_neon_vqshiftnu:
7548 case Intrinsic::arm_neon_vqshiftnsu:
7549 case Intrinsic::arm_neon_vqrshiftns:
7550 case Intrinsic::arm_neon_vqrshiftnu:
7551 case Intrinsic::arm_neon_vqrshiftnsu:
7552 // Narrowing shifts require an immediate right shift.
7553 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
7554 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00007555 llvm_unreachable("invalid shift count for narrowing vector shift "
7556 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007557
7558 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007559 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00007560 }
7561
7562 switch (IntNo) {
7563 case Intrinsic::arm_neon_vshifts:
7564 case Intrinsic::arm_neon_vshiftu:
7565 // Opcode already set above.
7566 break;
7567 case Intrinsic::arm_neon_vshiftls:
7568 case Intrinsic::arm_neon_vshiftlu:
7569 if (Cnt == VT.getVectorElementType().getSizeInBits())
7570 VShiftOpc = ARMISD::VSHLLi;
7571 else
7572 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
7573 ARMISD::VSHLLs : ARMISD::VSHLLu);
7574 break;
7575 case Intrinsic::arm_neon_vshiftn:
7576 VShiftOpc = ARMISD::VSHRN; break;
7577 case Intrinsic::arm_neon_vrshifts:
7578 VShiftOpc = ARMISD::VRSHRs; break;
7579 case Intrinsic::arm_neon_vrshiftu:
7580 VShiftOpc = ARMISD::VRSHRu; break;
7581 case Intrinsic::arm_neon_vrshiftn:
7582 VShiftOpc = ARMISD::VRSHRN; break;
7583 case Intrinsic::arm_neon_vqshifts:
7584 VShiftOpc = ARMISD::VQSHLs; break;
7585 case Intrinsic::arm_neon_vqshiftu:
7586 VShiftOpc = ARMISD::VQSHLu; break;
7587 case Intrinsic::arm_neon_vqshiftsu:
7588 VShiftOpc = ARMISD::VQSHLsu; break;
7589 case Intrinsic::arm_neon_vqshiftns:
7590 VShiftOpc = ARMISD::VQSHRNs; break;
7591 case Intrinsic::arm_neon_vqshiftnu:
7592 VShiftOpc = ARMISD::VQSHRNu; break;
7593 case Intrinsic::arm_neon_vqshiftnsu:
7594 VShiftOpc = ARMISD::VQSHRNsu; break;
7595 case Intrinsic::arm_neon_vqrshiftns:
7596 VShiftOpc = ARMISD::VQRSHRNs; break;
7597 case Intrinsic::arm_neon_vqrshiftnu:
7598 VShiftOpc = ARMISD::VQRSHRNu; break;
7599 case Intrinsic::arm_neon_vqrshiftnsu:
7600 VShiftOpc = ARMISD::VQRSHRNsu; break;
7601 }
7602
7603 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007604 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007605 }
7606
7607 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00007608 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007609 int64_t Cnt;
7610 unsigned VShiftOpc = 0;
7611
7612 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
7613 VShiftOpc = ARMISD::VSLI;
7614 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
7615 VShiftOpc = ARMISD::VSRI;
7616 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00007617 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007618 }
7619
7620 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
7621 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007623 }
7624
7625 case Intrinsic::arm_neon_vqrshifts:
7626 case Intrinsic::arm_neon_vqrshiftu:
7627 // No immediate versions of these to check for.
7628 break;
7629 }
7630
7631 return SDValue();
7632}
7633
7634/// PerformShiftCombine - Checks for immediate versions of vector shifts and
7635/// lowers them. As with the vector shift intrinsics, this is done during DAG
7636/// combining instead of DAG legalizing because the build_vectors for 64-bit
7637/// vector element shift counts are generally not legal, and it is hard to see
7638/// their values after they get legalized to loads from a constant pool.
7639static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
7640 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00007641 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00007642
7643 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00007644 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7645 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00007646 return SDValue();
7647
7648 assert(ST->hasNEON() && "unexpected vector shift");
7649 int64_t Cnt;
7650
7651 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007652 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007653
7654 case ISD::SHL:
7655 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
7656 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007658 break;
7659
7660 case ISD::SRA:
7661 case ISD::SRL:
7662 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
7663 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
7664 ARMISD::VSHRs : ARMISD::VSHRu);
7665 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007667 }
7668 }
7669 return SDValue();
7670}
7671
7672/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
7673/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
7674static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
7675 const ARMSubtarget *ST) {
7676 SDValue N0 = N->getOperand(0);
7677
7678 // Check for sign- and zero-extensions of vector extract operations of 8-
7679 // and 16-bit vector elements. NEON supports these directly. They are
7680 // handled during DAG combining because type legalization will promote them
7681 // to 32-bit types and it is messy to recognize the operations after that.
7682 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
7683 SDValue Vec = N0.getOperand(0);
7684 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00007685 EVT VT = N->getValueType(0);
7686 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007687 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7688
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 if (VT == MVT::i32 &&
7690 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00007691 TLI.isTypeLegal(Vec.getValueType()) &&
7692 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007693
7694 unsigned Opc = 0;
7695 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007696 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007697 case ISD::SIGN_EXTEND:
7698 Opc = ARMISD::VGETLANEs;
7699 break;
7700 case ISD::ZERO_EXTEND:
7701 case ISD::ANY_EXTEND:
7702 Opc = ARMISD::VGETLANEu;
7703 break;
7704 }
7705 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
7706 }
7707 }
7708
7709 return SDValue();
7710}
7711
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007712/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
7713/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
7714static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
7715 const ARMSubtarget *ST) {
7716 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00007717 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007718 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
7719 // a NaN; only do the transformation when it matches that behavior.
7720
7721 // For now only do this when using NEON for FP operations; if using VFP, it
7722 // is not obvious that the benefit outweighs the cost of switching to the
7723 // NEON pipeline.
7724 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
7725 N->getValueType(0) != MVT::f32)
7726 return SDValue();
7727
7728 SDValue CondLHS = N->getOperand(0);
7729 SDValue CondRHS = N->getOperand(1);
7730 SDValue LHS = N->getOperand(2);
7731 SDValue RHS = N->getOperand(3);
7732 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
7733
7734 unsigned Opcode = 0;
7735 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00007736 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007737 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00007738 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007739 IsReversed = true ; // x CC y ? y : x
7740 } else {
7741 return SDValue();
7742 }
7743
Bob Wilsone742bb52010-02-24 22:15:53 +00007744 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007745 switch (CC) {
7746 default: break;
7747 case ISD::SETOLT:
7748 case ISD::SETOLE:
7749 case ISD::SETLT:
7750 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007751 case ISD::SETULT:
7752 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007753 // If LHS is NaN, an ordered comparison will be false and the result will
7754 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
7755 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7756 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
7757 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7758 break;
7759 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
7760 // will return -0, so vmin can only be used for unsafe math or if one of
7761 // the operands is known to be nonzero.
7762 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
7763 !UnsafeFPMath &&
7764 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7765 break;
7766 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007767 break;
7768
7769 case ISD::SETOGT:
7770 case ISD::SETOGE:
7771 case ISD::SETGT:
7772 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007773 case ISD::SETUGT:
7774 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007775 // If LHS is NaN, an ordered comparison will be false and the result will
7776 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
7777 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7778 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
7779 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7780 break;
7781 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
7782 // will return +0, so vmax can only be used for unsafe math or if one of
7783 // the operands is known to be nonzero.
7784 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
7785 !UnsafeFPMath &&
7786 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7787 break;
7788 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007789 break;
7790 }
7791
7792 if (!Opcode)
7793 return SDValue();
7794 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
7795}
7796
Evan Chenge721f5c2011-07-13 00:42:17 +00007797/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
7798SDValue
7799ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
7800 SDValue Cmp = N->getOperand(4);
7801 if (Cmp.getOpcode() != ARMISD::CMPZ)
7802 // Only looking at EQ and NE cases.
7803 return SDValue();
7804
7805 EVT VT = N->getValueType(0);
7806 DebugLoc dl = N->getDebugLoc();
7807 SDValue LHS = Cmp.getOperand(0);
7808 SDValue RHS = Cmp.getOperand(1);
7809 SDValue FalseVal = N->getOperand(0);
7810 SDValue TrueVal = N->getOperand(1);
7811 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00007812 ARMCC::CondCodes CC =
7813 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00007814
7815 // Simplify
7816 // mov r1, r0
7817 // cmp r1, x
7818 // mov r0, y
7819 // moveq r0, x
7820 // to
7821 // cmp r0, x
7822 // movne r0, y
7823 //
7824 // mov r1, r0
7825 // cmp r1, x
7826 // mov r0, x
7827 // movne r0, y
7828 // to
7829 // cmp r0, x
7830 // movne r0, y
7831 /// FIXME: Turn this into a target neutral optimization?
7832 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00007833 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00007834 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
7835 N->getOperand(3), Cmp);
7836 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
7837 SDValue ARMcc;
7838 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
7839 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
7840 N->getOperand(3), NewCmp);
7841 }
7842
7843 if (Res.getNode()) {
7844 APInt KnownZero, KnownOne;
7845 APInt Mask = APInt::getAllOnesValue(VT.getScalarType().getSizeInBits());
7846 DAG.ComputeMaskedBits(SDValue(N,0), Mask, KnownZero, KnownOne);
7847 // Capture demanded bits information that would be otherwise lost.
7848 if (KnownZero == 0xfffffffe)
7849 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7850 DAG.getValueType(MVT::i1));
7851 else if (KnownZero == 0xffffff00)
7852 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7853 DAG.getValueType(MVT::i8));
7854 else if (KnownZero == 0xffff0000)
7855 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7856 DAG.getValueType(MVT::i16));
7857 }
7858
7859 return Res;
7860}
7861
Dan Gohman475871a2008-07-27 21:46:04 +00007862SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007863 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007864 switch (N->getOpcode()) {
7865 default: break;
Tanya Lattner189531f2011-06-14 23:48:48 +00007866 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007867 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007868 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007869 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00007870 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00007871 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00007872 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007873 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00007874 case ISD::STORE: return PerformSTORECombine(N, DCI);
7875 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
7876 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00007877 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007878 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00007879 case ISD::FP_TO_SINT:
7880 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
7881 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007882 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00007883 case ISD::SHL:
7884 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007885 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00007886 case ISD::SIGN_EXTEND:
7887 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007888 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
7889 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00007890 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00007891 case ARMISD::VLD2DUP:
7892 case ARMISD::VLD3DUP:
7893 case ARMISD::VLD4DUP:
7894 return CombineBaseUpdate(N, DCI);
7895 case ISD::INTRINSIC_VOID:
7896 case ISD::INTRINSIC_W_CHAIN:
7897 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7898 case Intrinsic::arm_neon_vld1:
7899 case Intrinsic::arm_neon_vld2:
7900 case Intrinsic::arm_neon_vld3:
7901 case Intrinsic::arm_neon_vld4:
7902 case Intrinsic::arm_neon_vld2lane:
7903 case Intrinsic::arm_neon_vld3lane:
7904 case Intrinsic::arm_neon_vld4lane:
7905 case Intrinsic::arm_neon_vst1:
7906 case Intrinsic::arm_neon_vst2:
7907 case Intrinsic::arm_neon_vst3:
7908 case Intrinsic::arm_neon_vst4:
7909 case Intrinsic::arm_neon_vst2lane:
7910 case Intrinsic::arm_neon_vst3lane:
7911 case Intrinsic::arm_neon_vst4lane:
7912 return CombineBaseUpdate(N, DCI);
7913 default: break;
7914 }
7915 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007916 }
Dan Gohman475871a2008-07-27 21:46:04 +00007917 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007918}
7919
Evan Cheng31959b12011-02-02 01:06:55 +00007920bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
7921 EVT VT) const {
7922 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
7923}
7924
Bill Wendlingaf566342009-08-15 21:21:19 +00007925bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00007926 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00007927 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00007928
7929 switch (VT.getSimpleVT().SimpleTy) {
7930 default:
7931 return false;
7932 case MVT::i8:
7933 case MVT::i16:
7934 case MVT::i32:
7935 return true;
7936 // FIXME: VLD1 etc with standard alignment is legal.
7937 }
7938}
7939
Evan Chenge6c835f2009-08-14 20:09:37 +00007940static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
7941 if (V < 0)
7942 return false;
7943
7944 unsigned Scale = 1;
7945 switch (VT.getSimpleVT().SimpleTy) {
7946 default: return false;
7947 case MVT::i1:
7948 case MVT::i8:
7949 // Scale == 1;
7950 break;
7951 case MVT::i16:
7952 // Scale == 2;
7953 Scale = 2;
7954 break;
7955 case MVT::i32:
7956 // Scale == 4;
7957 Scale = 4;
7958 break;
7959 }
7960
7961 if ((V & (Scale - 1)) != 0)
7962 return false;
7963 V /= Scale;
7964 return V == (V & ((1LL << 5) - 1));
7965}
7966
7967static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
7968 const ARMSubtarget *Subtarget) {
7969 bool isNeg = false;
7970 if (V < 0) {
7971 isNeg = true;
7972 V = - V;
7973 }
7974
7975 switch (VT.getSimpleVT().SimpleTy) {
7976 default: return false;
7977 case MVT::i1:
7978 case MVT::i8:
7979 case MVT::i16:
7980 case MVT::i32:
7981 // + imm12 or - imm8
7982 if (isNeg)
7983 return V == (V & ((1LL << 8) - 1));
7984 return V == (V & ((1LL << 12) - 1));
7985 case MVT::f32:
7986 case MVT::f64:
7987 // Same as ARM mode. FIXME: NEON?
7988 if (!Subtarget->hasVFP2())
7989 return false;
7990 if ((V & 3) != 0)
7991 return false;
7992 V >>= 2;
7993 return V == (V & ((1LL << 8) - 1));
7994 }
7995}
7996
Evan Chengb01fad62007-03-12 23:30:29 +00007997/// isLegalAddressImmediate - Return true if the integer value can be used
7998/// as the offset of the target addressing mode for load / store of the
7999/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00008000static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00008001 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00008002 if (V == 0)
8003 return true;
8004
Evan Cheng65011532009-03-09 19:15:00 +00008005 if (!VT.isSimple())
8006 return false;
8007
Evan Chenge6c835f2009-08-14 20:09:37 +00008008 if (Subtarget->isThumb1Only())
8009 return isLegalT1AddressImmediate(V, VT);
8010 else if (Subtarget->isThumb2())
8011 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00008012
Evan Chenge6c835f2009-08-14 20:09:37 +00008013 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00008014 if (V < 0)
8015 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00008017 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 case MVT::i1:
8019 case MVT::i8:
8020 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00008021 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008022 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00008024 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008025 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 case MVT::f32:
8027 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00008028 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00008029 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00008030 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00008031 return false;
8032 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008033 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00008034 }
Evan Chenga8e29892007-01-19 07:51:42 +00008035}
8036
Evan Chenge6c835f2009-08-14 20:09:37 +00008037bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
8038 EVT VT) const {
8039 int Scale = AM.Scale;
8040 if (Scale < 0)
8041 return false;
8042
8043 switch (VT.getSimpleVT().SimpleTy) {
8044 default: return false;
8045 case MVT::i1:
8046 case MVT::i8:
8047 case MVT::i16:
8048 case MVT::i32:
8049 if (Scale == 1)
8050 return true;
8051 // r + r << imm
8052 Scale = Scale & ~1;
8053 return Scale == 2 || Scale == 4 || Scale == 8;
8054 case MVT::i64:
8055 // r + r
8056 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
8057 return true;
8058 return false;
8059 case MVT::isVoid:
8060 // Note, we allow "void" uses (basically, uses that aren't loads or
8061 // stores), because arm allows folding a scale into many arithmetic
8062 // operations. This should be made more precise and revisited later.
8063
8064 // Allow r << imm, but the imm has to be a multiple of two.
8065 if (Scale & 1) return false;
8066 return isPowerOf2_32(Scale);
8067 }
8068}
8069
Chris Lattner37caf8c2007-04-09 23:33:39 +00008070/// isLegalAddressingMode - Return true if the addressing mode represented
8071/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008072bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008073 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008074 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00008075 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00008076 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008077
Chris Lattner37caf8c2007-04-09 23:33:39 +00008078 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008079 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008080 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008081
Chris Lattner37caf8c2007-04-09 23:33:39 +00008082 switch (AM.Scale) {
8083 case 0: // no scale reg, must be "r+i" or "r", or "i".
8084 break;
8085 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00008086 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00008087 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00008088 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00008089 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00008090 // ARM doesn't support any R+R*scale+imm addr modes.
8091 if (AM.BaseOffs)
8092 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008093
Bob Wilson2c7dab12009-04-08 17:55:28 +00008094 if (!VT.isSimple())
8095 return false;
8096
Evan Chenge6c835f2009-08-14 20:09:37 +00008097 if (Subtarget->isThumb2())
8098 return isLegalT2ScaledAddressingMode(AM, VT);
8099
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008100 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00008101 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00008102 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00008103 case MVT::i1:
8104 case MVT::i8:
8105 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008106 if (Scale < 0) Scale = -Scale;
8107 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008108 return true;
8109 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00008110 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008111 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00008112 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00008113 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008114 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008115 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00008116 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008117
Owen Anderson825b72b2009-08-11 20:47:22 +00008118 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00008119 // Note, we allow "void" uses (basically, uses that aren't loads or
8120 // stores), because arm allows folding a scale into many arithmetic
8121 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008122
Chris Lattner37caf8c2007-04-09 23:33:39 +00008123 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00008124 if (Scale & 1) return false;
8125 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00008126 }
8127 break;
Evan Chengb01fad62007-03-12 23:30:29 +00008128 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00008129 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00008130}
8131
Evan Cheng77e47512009-11-11 19:05:52 +00008132/// isLegalICmpImmediate - Return true if the specified immediate is legal
8133/// icmp immediate, that is the target has icmp instructions which can compare
8134/// a register against the immediate without having to materialize the
8135/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00008136bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00008137 if (!Subtarget->isThumb())
8138 return ARM_AM::getSOImmVal(Imm) != -1;
8139 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00008140 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00008141 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00008142}
8143
Dan Gohmancca82142011-05-03 00:46:49 +00008144/// isLegalAddImmediate - Return true if the specified immediate is legal
8145/// add immediate, that is the target has add instructions which can add
8146/// a register with the immediate without having to materialize the
8147/// immediate into a register.
8148bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8149 return ARM_AM::getSOImmVal(Imm) != -1;
8150}
8151
Owen Andersone50ed302009-08-10 22:56:29 +00008152static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00008153 bool isSEXTLoad, SDValue &Base,
8154 SDValue &Offset, bool &isInc,
8155 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00008156 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
8157 return false;
8158
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00008160 // AddressingMode 3
8161 Base = Ptr->getOperand(0);
8162 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008163 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00008164 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008165 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00008166 isInc = false;
8167 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8168 return true;
8169 }
8170 }
8171 isInc = (Ptr->getOpcode() == ISD::ADD);
8172 Offset = Ptr->getOperand(1);
8173 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00008174 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00008175 // AddressingMode 2
8176 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008177 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00008178 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008179 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00008180 isInc = false;
8181 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8182 Base = Ptr->getOperand(0);
8183 return true;
8184 }
8185 }
8186
8187 if (Ptr->getOpcode() == ISD::ADD) {
8188 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00008189 ARM_AM::ShiftOpc ShOpcVal=
8190 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00008191 if (ShOpcVal != ARM_AM::no_shift) {
8192 Base = Ptr->getOperand(1);
8193 Offset = Ptr->getOperand(0);
8194 } else {
8195 Base = Ptr->getOperand(0);
8196 Offset = Ptr->getOperand(1);
8197 }
8198 return true;
8199 }
8200
8201 isInc = (Ptr->getOpcode() == ISD::ADD);
8202 Base = Ptr->getOperand(0);
8203 Offset = Ptr->getOperand(1);
8204 return true;
8205 }
8206
Jim Grosbache5165492009-11-09 00:11:35 +00008207 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00008208 return false;
8209}
8210
Owen Andersone50ed302009-08-10 22:56:29 +00008211static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00008212 bool isSEXTLoad, SDValue &Base,
8213 SDValue &Offset, bool &isInc,
8214 SelectionDAG &DAG) {
8215 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
8216 return false;
8217
8218 Base = Ptr->getOperand(0);
8219 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
8220 int RHSC = (int)RHS->getZExtValue();
8221 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
8222 assert(Ptr->getOpcode() == ISD::ADD);
8223 isInc = false;
8224 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8225 return true;
8226 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
8227 isInc = Ptr->getOpcode() == ISD::ADD;
8228 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
8229 return true;
8230 }
8231 }
8232
8233 return false;
8234}
8235
Evan Chenga8e29892007-01-19 07:51:42 +00008236/// getPreIndexedAddressParts - returns true by value, base pointer and
8237/// offset pointer and addressing mode by reference if the node's address
8238/// can be legally represented as pre-indexed load / store address.
8239bool
Dan Gohman475871a2008-07-27 21:46:04 +00008240ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
8241 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00008242 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00008243 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008244 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00008245 return false;
8246
Owen Andersone50ed302009-08-10 22:56:29 +00008247 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00008248 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00008249 bool isSEXTLoad = false;
8250 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
8251 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008252 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00008253 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
8254 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
8255 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008256 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00008257 } else
8258 return false;
8259
8260 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00008261 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00008262 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00008263 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
8264 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008265 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008266 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00008267 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00008268 if (!isLegal)
8269 return false;
8270
8271 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
8272 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008273}
8274
8275/// getPostIndexedAddressParts - returns true by value, base pointer and
8276/// offset pointer and addressing mode by reference if this node can be
8277/// combined with a load / store to form a post-indexed load / store.
8278bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00008279 SDValue &Base,
8280 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00008281 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00008282 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008283 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00008284 return false;
8285
Owen Andersone50ed302009-08-10 22:56:29 +00008286 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00008287 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00008288 bool isSEXTLoad = false;
8289 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008290 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00008291 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00008292 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
8293 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008294 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00008295 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00008296 } else
8297 return false;
8298
8299 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00008300 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00008301 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00008302 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00008303 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008304 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008305 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
8306 isInc, DAG);
8307 if (!isLegal)
8308 return false;
8309
Evan Cheng28dad2a2010-05-18 21:31:17 +00008310 if (Ptr != Base) {
8311 // Swap base ptr and offset to catch more post-index load / store when
8312 // it's legal. In Thumb2 mode, offset must be an immediate.
8313 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
8314 !Subtarget->isThumb2())
8315 std::swap(Base, Offset);
8316
8317 // Post-indexed load / store update the base pointer.
8318 if (Ptr != Base)
8319 return false;
8320 }
8321
Evan Chenge88d5ce2009-07-02 07:28:31 +00008322 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
8323 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008324}
8325
Dan Gohman475871a2008-07-27 21:46:04 +00008326void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008327 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00008328 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008329 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008330 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00008331 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008332 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00008333 switch (Op.getOpcode()) {
8334 default: break;
8335 case ARMISD::CMOV: {
8336 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00008337 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008338 if (KnownZero == 0 && KnownOne == 0) return;
8339
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008340 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00008341 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
8342 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008343 KnownZero &= KnownZeroRHS;
8344 KnownOne &= KnownOneRHS;
8345 return;
8346 }
8347 }
8348}
8349
8350//===----------------------------------------------------------------------===//
8351// ARM Inline Assembly Support
8352//===----------------------------------------------------------------------===//
8353
Evan Cheng55d42002011-01-08 01:24:27 +00008354bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
8355 // Looking for "rev" which is V6+.
8356 if (!Subtarget->hasV6Ops())
8357 return false;
8358
8359 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8360 std::string AsmStr = IA->getAsmString();
8361 SmallVector<StringRef, 4> AsmPieces;
8362 SplitString(AsmStr, AsmPieces, ";\n");
8363
8364 switch (AsmPieces.size()) {
8365 default: return false;
8366 case 1:
8367 AsmStr = AsmPieces[0];
8368 AsmPieces.clear();
8369 SplitString(AsmStr, AsmPieces, " \t,");
8370
8371 // rev $0, $1
8372 if (AsmPieces.size() == 3 &&
8373 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
8374 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008375 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00008376 if (Ty && Ty->getBitWidth() == 32)
8377 return IntrinsicLowering::LowerToByteSwap(CI);
8378 }
8379 break;
8380 }
8381
8382 return false;
8383}
8384
Evan Chenga8e29892007-01-19 07:51:42 +00008385/// getConstraintType - Given a constraint letter, return the type of
8386/// constraint it is for this target.
8387ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008388ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
8389 if (Constraint.size() == 1) {
8390 switch (Constraint[0]) {
8391 default: break;
8392 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008393 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00008394 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008395 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008396 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00008397 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00008398 // An address with a single base register. Due to the way we
8399 // currently handle addresses it is the same as an 'r' memory constraint.
8400 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00008401 }
Eric Christopher1312ca82011-06-21 22:10:57 +00008402 } else if (Constraint.size() == 2) {
8403 switch (Constraint[0]) {
8404 default: break;
8405 // All 'U+' constraints are addresses.
8406 case 'U': return C_Memory;
8407 }
Evan Chenga8e29892007-01-19 07:51:42 +00008408 }
Chris Lattner4234f572007-03-25 02:14:49 +00008409 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00008410}
8411
John Thompson44ab89e2010-10-29 17:29:13 +00008412/// Examine constraint type and operand type and determine a weight value.
8413/// This object must already have been set up with the operand type
8414/// and the current alternative constraint selected.
8415TargetLowering::ConstraintWeight
8416ARMTargetLowering::getSingleConstraintMatchWeight(
8417 AsmOperandInfo &info, const char *constraint) const {
8418 ConstraintWeight weight = CW_Invalid;
8419 Value *CallOperandVal = info.CallOperandVal;
8420 // If we don't have a value, we can't do a match,
8421 // but allow it at the lowest weight.
8422 if (CallOperandVal == NULL)
8423 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008424 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00008425 // Look at the constraint type.
8426 switch (*constraint) {
8427 default:
8428 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8429 break;
8430 case 'l':
8431 if (type->isIntegerTy()) {
8432 if (Subtarget->isThumb())
8433 weight = CW_SpecificReg;
8434 else
8435 weight = CW_Register;
8436 }
8437 break;
8438 case 'w':
8439 if (type->isFloatingPointTy())
8440 weight = CW_Register;
8441 break;
8442 }
8443 return weight;
8444}
8445
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008446typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
8447RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00008448ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00008449 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00008450 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008451 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00008452 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00008453 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008454 if (Subtarget->isThumb())
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008455 return RCPair(0U, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00008456 else
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008457 return RCPair(0U, ARM::GPRRegisterClass);
Eric Christopher73744df2011-06-30 23:23:01 +00008458 case 'h': // High regs or no regs.
8459 if (Subtarget->isThumb())
Andrew Trick3af7a672011-09-20 03:06:13 +00008460 return RCPair(0U, ARM::hGPRRegisterClass);
Eric Christopher1070f822011-07-01 00:19:27 +00008461 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008462 case 'r':
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008463 return RCPair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008464 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00008465 if (VT == MVT::f32)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008466 return RCPair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00008467 if (VT.getSizeInBits() == 64)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008468 return RCPair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00008469 if (VT.getSizeInBits() == 128)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008470 return RCPair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008471 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008472 case 'x':
8473 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008474 return RCPair(0U, ARM::SPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008475 if (VT.getSizeInBits() == 64)
Andrew Trick3af7a672011-09-20 03:06:13 +00008476 return RCPair(0U, ARM::DPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008477 if (VT.getSizeInBits() == 128)
Andrew Trick3af7a672011-09-20 03:06:13 +00008478 return RCPair(0U, ARM::QPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008479 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008480 case 't':
8481 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008482 return RCPair(0U, ARM::SPRRegisterClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008483 break;
Evan Chenga8e29892007-01-19 07:51:42 +00008484 }
8485 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008486 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00008487 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008488
Evan Chenga8e29892007-01-19 07:51:42 +00008489 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8490}
8491
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008492/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8493/// vector. If it is invalid, don't add anything to Ops.
8494void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00008495 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008496 std::vector<SDValue>&Ops,
8497 SelectionDAG &DAG) const {
8498 SDValue Result(0, 0);
8499
Eric Christopher100c8332011-06-02 23:16:42 +00008500 // Currently only support length 1 constraints.
8501 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00008502
Eric Christopher100c8332011-06-02 23:16:42 +00008503 char ConstraintLetter = Constraint[0];
8504 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008505 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +00008506 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008507 case 'I': case 'J': case 'K': case 'L':
8508 case 'M': case 'N': case 'O':
8509 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
8510 if (!C)
8511 return;
8512
8513 int64_t CVal64 = C->getSExtValue();
8514 int CVal = (int) CVal64;
8515 // None of these constraints allow values larger than 32 bits. Check
8516 // that the value fits in an int.
8517 if (CVal != CVal64)
8518 return;
8519
Eric Christopher100c8332011-06-02 23:16:42 +00008520 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +00008521 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +00008522 // Constant suitable for movw, must be between 0 and
8523 // 65535.
8524 if (Subtarget->hasV6T2Ops())
8525 if (CVal >= 0 && CVal <= 65535)
8526 break;
8527 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008528 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008529 if (Subtarget->isThumb1Only()) {
8530 // This must be a constant between 0 and 255, for ADD
8531 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008532 if (CVal >= 0 && CVal <= 255)
8533 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008534 } else if (Subtarget->isThumb2()) {
8535 // A constant that can be used as an immediate value in a
8536 // data-processing instruction.
8537 if (ARM_AM::getT2SOImmVal(CVal) != -1)
8538 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008539 } else {
8540 // A constant that can be used as an immediate value in a
8541 // data-processing instruction.
8542 if (ARM_AM::getSOImmVal(CVal) != -1)
8543 break;
8544 }
8545 return;
8546
8547 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008548 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008549 // This must be a constant between -255 and -1, for negated ADD
8550 // immediates. This can be used in GCC with an "n" modifier that
8551 // prints the negated value, for use with SUB instructions. It is
8552 // not useful otherwise but is implemented for compatibility.
8553 if (CVal >= -255 && CVal <= -1)
8554 break;
8555 } else {
8556 // This must be a constant between -4095 and 4095. It is not clear
8557 // what this constraint is intended for. Implemented for
8558 // compatibility with GCC.
8559 if (CVal >= -4095 && CVal <= 4095)
8560 break;
8561 }
8562 return;
8563
8564 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008565 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008566 // A 32-bit value where only one byte has a nonzero value. Exclude
8567 // zero to match GCC. This constraint is used by GCC internally for
8568 // constants that can be loaded with a move/shift combination.
8569 // It is not useful otherwise but is implemented for compatibility.
8570 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
8571 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008572 } else if (Subtarget->isThumb2()) {
8573 // A constant whose bitwise inverse can be used as an immediate
8574 // value in a data-processing instruction. This can be used in GCC
8575 // with a "B" modifier that prints the inverted value, for use with
8576 // BIC and MVN instructions. It is not useful otherwise but is
8577 // implemented for compatibility.
8578 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
8579 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008580 } else {
8581 // A constant whose bitwise inverse can be used as an immediate
8582 // value in a data-processing instruction. This can be used in GCC
8583 // with a "B" modifier that prints the inverted value, for use with
8584 // BIC and MVN instructions. It is not useful otherwise but is
8585 // implemented for compatibility.
8586 if (ARM_AM::getSOImmVal(~CVal) != -1)
8587 break;
8588 }
8589 return;
8590
8591 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008592 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008593 // This must be a constant between -7 and 7,
8594 // for 3-operand ADD/SUB immediate instructions.
8595 if (CVal >= -7 && CVal < 7)
8596 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008597 } else if (Subtarget->isThumb2()) {
8598 // A constant whose negation can be used as an immediate value in a
8599 // data-processing instruction. This can be used in GCC with an "n"
8600 // modifier that prints the negated value, for use with SUB
8601 // instructions. It is not useful otherwise but is implemented for
8602 // compatibility.
8603 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
8604 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008605 } else {
8606 // A constant whose negation can be used as an immediate value in a
8607 // data-processing instruction. This can be used in GCC with an "n"
8608 // modifier that prints the negated value, for use with SUB
8609 // instructions. It is not useful otherwise but is implemented for
8610 // compatibility.
8611 if (ARM_AM::getSOImmVal(-CVal) != -1)
8612 break;
8613 }
8614 return;
8615
8616 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008617 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008618 // This must be a multiple of 4 between 0 and 1020, for
8619 // ADD sp + immediate.
8620 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
8621 break;
8622 } else {
8623 // A power of two or a constant between 0 and 32. This is used in
8624 // GCC for the shift amount on shifted register operands, but it is
8625 // useful in general for any shift amounts.
8626 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
8627 break;
8628 }
8629 return;
8630
8631 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008632 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008633 // This must be a constant between 0 and 31, for shift amounts.
8634 if (CVal >= 0 && CVal <= 31)
8635 break;
8636 }
8637 return;
8638
8639 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008640 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008641 // This must be a multiple of 4 between -508 and 508, for
8642 // ADD/SUB sp = sp + immediate.
8643 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
8644 break;
8645 }
8646 return;
8647 }
8648 Result = DAG.getTargetConstant(CVal, Op.getValueType());
8649 break;
8650 }
8651
8652 if (Result.getNode()) {
8653 Ops.push_back(Result);
8654 return;
8655 }
Dale Johannesen1784d162010-06-25 21:55:36 +00008656 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008657}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00008658
8659bool
8660ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8661 // The ARM target isn't yet aware of offsets.
8662 return false;
8663}
Evan Cheng39382422009-10-28 01:44:26 +00008664
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008665bool ARM::isBitFieldInvertedMask(unsigned v) {
8666 if (v == 0xffffffff)
8667 return 0;
8668 // there can be 1's on either or both "outsides", all the "inside"
8669 // bits must be 0's
8670 unsigned int lsb = 0, msb = 31;
8671 while (v & (1 << msb)) --msb;
8672 while (v & (1 << lsb)) ++lsb;
8673 for (unsigned int i = lsb; i <= msb; ++i) {
8674 if (v & (1 << i))
8675 return 0;
8676 }
8677 return 1;
8678}
8679
Evan Cheng39382422009-10-28 01:44:26 +00008680/// isFPImmLegal - Returns true if the target can instruction select the
8681/// specified FP immediate natively. If false, the legalizer will
8682/// materialize the FP immediate as a load from a constant pool.
8683bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
8684 if (!Subtarget->hasVFP3())
8685 return false;
8686 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008687 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008688 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008689 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008690 return false;
8691}
Bob Wilson65ffec42010-09-21 17:56:22 +00008692
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008693/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00008694/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
8695/// specified in the intrinsic calls.
8696bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8697 const CallInst &I,
8698 unsigned Intrinsic) const {
8699 switch (Intrinsic) {
8700 case Intrinsic::arm_neon_vld1:
8701 case Intrinsic::arm_neon_vld2:
8702 case Intrinsic::arm_neon_vld3:
8703 case Intrinsic::arm_neon_vld4:
8704 case Intrinsic::arm_neon_vld2lane:
8705 case Intrinsic::arm_neon_vld3lane:
8706 case Intrinsic::arm_neon_vld4lane: {
8707 Info.opc = ISD::INTRINSIC_W_CHAIN;
8708 // Conservatively set memVT to the entire set of vectors loaded.
8709 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
8710 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8711 Info.ptrVal = I.getArgOperand(0);
8712 Info.offset = 0;
8713 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8714 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8715 Info.vol = false; // volatile loads with NEON intrinsics not supported
8716 Info.readMem = true;
8717 Info.writeMem = false;
8718 return true;
8719 }
8720 case Intrinsic::arm_neon_vst1:
8721 case Intrinsic::arm_neon_vst2:
8722 case Intrinsic::arm_neon_vst3:
8723 case Intrinsic::arm_neon_vst4:
8724 case Intrinsic::arm_neon_vst2lane:
8725 case Intrinsic::arm_neon_vst3lane:
8726 case Intrinsic::arm_neon_vst4lane: {
8727 Info.opc = ISD::INTRINSIC_VOID;
8728 // Conservatively set memVT to the entire set of vectors stored.
8729 unsigned NumElts = 0;
8730 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008731 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +00008732 if (!ArgTy->isVectorTy())
8733 break;
8734 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
8735 }
8736 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8737 Info.ptrVal = I.getArgOperand(0);
8738 Info.offset = 0;
8739 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8740 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8741 Info.vol = false; // volatile stores with NEON intrinsics not supported
8742 Info.readMem = false;
8743 Info.writeMem = true;
8744 return true;
8745 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008746 case Intrinsic::arm_strexd: {
8747 Info.opc = ISD::INTRINSIC_W_CHAIN;
8748 Info.memVT = MVT::i64;
8749 Info.ptrVal = I.getArgOperand(2);
8750 Info.offset = 0;
8751 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008752 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008753 Info.readMem = false;
8754 Info.writeMem = true;
8755 return true;
8756 }
8757 case Intrinsic::arm_ldrexd: {
8758 Info.opc = ISD::INTRINSIC_W_CHAIN;
8759 Info.memVT = MVT::i64;
8760 Info.ptrVal = I.getArgOperand(0);
8761 Info.offset = 0;
8762 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008763 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008764 Info.readMem = true;
8765 Info.writeMem = false;
8766 return true;
8767 }
Bob Wilson65ffec42010-09-21 17:56:22 +00008768 default:
8769 break;
8770 }
8771
8772 return false;
8773}