blob: cf1d591428abb90eb63d1426ace9d8128a06d4dc [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000017#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000042#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000045#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000047#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000048#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000049#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000052#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000053#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000054using namespace llvm;
55
Dale Johannesen51e28e62010-06-03 21:09:53 +000056STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000057STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000058
Bob Wilson703af3a2010-08-13 22:43:33 +000059// This option should go away when tail calls fully work.
60static cl::opt<bool>
61EnableARMTailCalls("arm-tail-calls", cl::Hidden,
62 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
63 cl::init(false));
64
Eric Christopher836c6242010-12-15 23:47:29 +000065cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000066EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000067 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000068 cl::init(false));
69
Evan Cheng46df4eb2010-06-16 07:35:02 +000070static cl::opt<bool>
71ARMInterworking("arm-interworking", cl::Hidden,
72 cl::desc("Enable / disable ARM interworking (for debugging only)"),
73 cl::init(true));
74
Cameron Zwaricha86686e2011-06-10 20:59:24 +000075namespace llvm {
76 class ARMCCState : public CCState {
77 public:
78 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
79 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
80 LLVMContext &C, ParmContext PC)
81 : CCState(CC, isVarArg, MF, TM, locs, C) {
82 assert(((PC == Call) || (PC == Prologue)) &&
83 "ARMCCState users must specify whether their context is call"
84 "or prologue generation.");
85 CallOrPrologue = PC;
86 }
87 };
88}
89
Stuart Hastingsc7315872011-04-20 16:47:52 +000090// The APCS parameter registers.
91static const unsigned GPRArgRegs[] = {
92 ARM::R0, ARM::R1, ARM::R2, ARM::R3
93};
94
Owen Andersone50ed302009-08-10 22:56:29 +000095void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
96 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000097 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000099 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
100 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000101
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000103 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000104 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 }
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Duncan Sands28b77e92011-09-06 19:07:46 +0000109 setOperationAction(ISD::SETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +0000110 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000111 if (ElemTy != MVT::i32) {
112 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
116 }
Owen Anderson70671842009-08-10 20:18:46 +0000117 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
118 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000119 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000120 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000121 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
122 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000123 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000124 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
125 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
126 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000127 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
128 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000129 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
130 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
131 setTruncStoreAction(VT.getSimpleVT(),
132 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000134 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135
136 // Promote all bit-wise operations.
137 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000138 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000139 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
140 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000141 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000142 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000143 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000144 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000145 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000146 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000147 }
Bob Wilson16330762009-09-16 00:17:28 +0000148
149 // Neon does not support vector divide/remainder operations.
150 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
151 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
152 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000156}
157
Owen Andersone50ed302009-08-10 22:56:29 +0000158void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000159 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000161}
162
Owen Andersone50ed302009-08-10 22:56:29 +0000163void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000164 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000166}
167
Chris Lattnerf0144122009-07-28 03:13:23 +0000168static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
169 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000170 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000171
Chris Lattner80ec2792009-08-02 00:34:36 +0000172 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000173}
174
Evan Chenga8e29892007-01-19 07:51:42 +0000175ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000176 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000177 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000178 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000179 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Duncan Sands28b77e92011-09-06 19:07:46 +0000181 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 // Uses VFP for Thumb libfuncs if available.
185 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
186 // Single-precision floating-point arithmetic.
187 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
188 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
189 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
190 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision floating-point arithmetic.
193 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
194 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
195 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
196 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000197
Evan Chengb1df8f22007-04-27 08:15:43 +0000198 // Single-precision comparisons.
199 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
200 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
201 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
202 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
203 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
204 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
205 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
206 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000207
Evan Chengb1df8f22007-04-27 08:15:43 +0000208 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000216
Evan Chengb1df8f22007-04-27 08:15:43 +0000217 // Double-precision comparisons.
218 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
219 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
220 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
221 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
222 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
223 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
224 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
225 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000226
Evan Chengb1df8f22007-04-27 08:15:43 +0000227 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
233 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
234 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000235
Evan Chengb1df8f22007-04-27 08:15:43 +0000236 // Floating-point to integer conversions.
237 // i64 conversions are done via library routines even when generating VFP
238 // instructions, so use the same ones.
239 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
240 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
241 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
242 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000243
Evan Chengb1df8f22007-04-27 08:15:43 +0000244 // Conversions between floating types.
245 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
246 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
247
248 // Integer to floating-point conversions.
249 // i64 conversions are done via library routines even when generating VFP
250 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000251 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
252 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000253 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
254 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
255 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
256 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
257 }
Evan Chenga8e29892007-01-19 07:51:42 +0000258 }
259
Bob Wilson2f954612009-05-22 17:38:41 +0000260 // These libcalls are not available in 32-bit.
261 setLibcallName(RTLIB::SHL_I128, 0);
262 setLibcallName(RTLIB::SRL_I128, 0);
263 setLibcallName(RTLIB::SRA_I128, 0);
264
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000265 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000266 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000267 // RTABI chapter 4.1.2, Table 2
268 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
269 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
270 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
271 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
272 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
276
277 // Double-precision floating-point comparison helper functions
278 // RTABI chapter 4.1.2, Table 3
279 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
280 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
281 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
282 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
283 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
284 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
285 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
286 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
287 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
288 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
289 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
290 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
291 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
292 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
293 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
294 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
295 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
297 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
299 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
300 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
301 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
302 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
303
304 // Single-precision floating-point arithmetic helper functions
305 // RTABI chapter 4.1.2, Table 4
306 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
307 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
308 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
309 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
310 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
314
315 // Single-precision floating-point comparison helper functions
316 // RTABI chapter 4.1.2, Table 5
317 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
318 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
319 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
320 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
321 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
322 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
323 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
324 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
325 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
326 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
327 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
328 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
329 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
330 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
331 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
332 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
333 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
341
342 // Floating-point to integer conversions.
343 // RTABI chapter 4.1.2, Table 6
344 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
345 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
346 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
347 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
348 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
349 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
350 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
351 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
352 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
360
361 // Conversions between floating types.
362 // RTABI chapter 4.1.2, Table 7
363 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
364 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
365 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000366 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000367
368 // Integer to floating-point conversions.
369 // RTABI chapter 4.1.2, Table 8
370 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
371 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
372 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
373 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
374 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
375 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
376 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
377 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
378 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
386
387 // Long long helper functions
388 // RTABI chapter 4.2, Table 9
389 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
390 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
391 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
392 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
393 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
394 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
395 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
396 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
398 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
399 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
400 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
401
402 // Integer division functions
403 // RTABI chapter 4.3.1
404 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
405 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
406 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
407 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
408 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
409 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
410 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
411 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
412 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
413 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
414 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000415 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000416
417 // Memory operations
418 // RTABI chapter 4.3.4
419 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
420 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
421 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000422 }
423
David Goodwinf1daf7d2009-07-08 23:10:31 +0000424 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000428 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000430 if (!Subtarget->isFPOnlySP())
431 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000434 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000435
436 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 addDRTypeForNEON(MVT::v2f32);
438 addDRTypeForNEON(MVT::v8i8);
439 addDRTypeForNEON(MVT::v4i16);
440 addDRTypeForNEON(MVT::v2i32);
441 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000442
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 addQRTypeForNEON(MVT::v4f32);
444 addQRTypeForNEON(MVT::v2f64);
445 addQRTypeForNEON(MVT::v16i8);
446 addQRTypeForNEON(MVT::v8i16);
447 addQRTypeForNEON(MVT::v4i32);
448 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000449
Bob Wilson74dc72e2009-09-15 23:55:57 +0000450 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
451 // neither Neon nor VFP support any arithmetic operations on it.
452 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
453 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
454 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
455 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
456 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
457 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000458 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000459 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
460 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
461 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
462 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
463 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
464 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
465 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
466 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
467 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
468 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
469 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
470 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
471 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
472 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
473 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
474 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
475 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
476
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000477 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
478
Bob Wilson642b3292009-09-16 00:32:15 +0000479 // Neon does not support some operations on v1i64 and v2i64 types.
480 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000481 // Custom handling for some quad-vector types to detect VMULL.
482 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
483 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
484 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000485 // Custom handling for some vector types to avoid expensive expansions
486 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
487 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
488 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
489 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000490 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
491 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000492 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
493 // a destination type that is wider than the source.
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000496
Bob Wilson1c3ef902011-02-07 17:43:21 +0000497 setTargetDAGCombine(ISD::INTRINSIC_VOID);
498 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000499 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
500 setTargetDAGCombine(ISD::SHL);
501 setTargetDAGCombine(ISD::SRL);
502 setTargetDAGCombine(ISD::SRA);
503 setTargetDAGCombine(ISD::SIGN_EXTEND);
504 setTargetDAGCombine(ISD::ZERO_EXTEND);
505 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000506 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000507 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000508 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000509 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
510 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000511 setTargetDAGCombine(ISD::FP_TO_SINT);
512 setTargetDAGCombine(ISD::FP_TO_UINT);
513 setTargetDAGCombine(ISD::FDIV);
Bob Wilson5bafff32009-06-22 23:27:02 +0000514 }
515
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000516 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000517
518 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000520
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000521 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000525 if (!Subtarget->isThumb1Only()) {
526 for (unsigned im = (unsigned)ISD::PRE_INC;
527 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setIndexedLoadAction(im, MVT::i1, Legal);
529 setIndexedLoadAction(im, MVT::i8, Legal);
530 setIndexedLoadAction(im, MVT::i16, Legal);
531 setIndexedLoadAction(im, MVT::i32, Legal);
532 setIndexedStoreAction(im, MVT::i1, Legal);
533 setIndexedStoreAction(im, MVT::i8, Legal);
534 setIndexedStoreAction(im, MVT::i16, Legal);
535 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000536 }
Evan Chenga8e29892007-01-19 07:51:42 +0000537 }
538
539 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000540 setOperationAction(ISD::MUL, MVT::i64, Expand);
541 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000542 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
544 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000545 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000546 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
547 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000548 setOperationAction(ISD::MULHS, MVT::i32, Expand);
549
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000550 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000551 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000552 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::SRL, MVT::i64, Custom);
554 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000555
Evan Cheng342e3162011-08-30 01:34:54 +0000556 if (!Subtarget->isThumb1Only()) {
557 // FIXME: We should do this for Thumb1 as well.
558 setOperationAction(ISD::ADDC, MVT::i32, Custom);
559 setOperationAction(ISD::ADDE, MVT::i32, Custom);
560 setOperationAction(ISD::SUBC, MVT::i32, Custom);
561 setOperationAction(ISD::SUBE, MVT::i32, Custom);
562 }
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000566 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000568 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000570
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000571 // Only ARMv6 has BSWAP.
572 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000574
Evan Chenga8e29892007-01-19 07:51:42 +0000575 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000576 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000577 // v7M has a hardware divider
578 setOperationAction(ISD::SDIV, MVT::i32, Expand);
579 setOperationAction(ISD::UDIV, MVT::i32, Expand);
580 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::SREM, MVT::i32, Expand);
582 setOperationAction(ISD::UREM, MVT::i32, Expand);
583 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
584 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000585
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
587 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
588 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
589 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000590 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000591
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000592 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000593
Evan Chenga8e29892007-01-19 07:51:42 +0000594 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 setOperationAction(ISD::VASTART, MVT::Other, Custom);
596 setOperationAction(ISD::VAARG, MVT::Other, Expand);
597 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
598 setOperationAction(ISD::VAEND, MVT::Other, Expand);
599 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
600 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000601 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000602 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
603 setExceptionPointerRegister(ARM::R0);
604 setExceptionSelectorRegister(ARM::R1);
605
Evan Cheng3a1588a2010-04-15 22:20:34 +0000606 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000607 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
608 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000609 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000610 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000611 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000612 // membarrier needs custom lowering; the rest are legal and handled
613 // normally.
614 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000615 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000616 // Custom lowering for 64-bit ops
617 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
618 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
619 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
620 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
621 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
622 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000623 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000624 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
625 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000626 } else {
627 // Set them all for expansion, which will force libcalls.
628 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000629 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000630 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000631 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000632 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000633 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000634 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000635 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000636 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000637 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000638 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000639 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000640 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000641 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000642 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
643 // Unordered/Monotonic case.
644 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
645 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000646 // Since the libcalls include locking, fold in the fences
647 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000648 }
Evan Chenga8e29892007-01-19 07:51:42 +0000649
Evan Cheng416941d2010-11-04 05:19:35 +0000650 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000651
Eli Friedmana2c6f452010-06-26 04:36:50 +0000652 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
653 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
655 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000656 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000658
Nate Begemand1fb5832010-08-03 21:31:55 +0000659 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000660 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
661 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000662 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000663 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
664 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000665
666 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000668 if (Subtarget->isTargetDarwin()) {
669 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
670 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000671 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000672 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000673 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::SETCC, MVT::i32, Expand);
676 setOperationAction(ISD::SETCC, MVT::f32, Expand);
677 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000678 setOperationAction(ISD::SELECT, MVT::i32, Custom);
679 setOperationAction(ISD::SELECT, MVT::f32, Custom);
680 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
682 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
683 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
686 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
687 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
688 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
689 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000690
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000691 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::FSIN, MVT::f64, Expand);
693 setOperationAction(ISD::FSIN, MVT::f32, Expand);
694 setOperationAction(ISD::FCOS, MVT::f32, Expand);
695 setOperationAction(ISD::FCOS, MVT::f64, Expand);
696 setOperationAction(ISD::FREM, MVT::f64, Expand);
697 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000698 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
700 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000701 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FPOW, MVT::f64, Expand);
703 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000704
Cameron Zwarich33390842011-07-08 21:39:21 +0000705 setOperationAction(ISD::FMA, MVT::f64, Expand);
706 setOperationAction(ISD::FMA, MVT::f32, Expand);
707
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000708 // Various VFP goodness
709 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000710 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
711 if (Subtarget->hasVFP2()) {
712 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
713 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
714 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
715 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
716 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000717 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000718 if (!Subtarget->hasFP16()) {
719 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
720 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000721 }
Evan Cheng110cf482008-04-01 01:50:16 +0000722 }
Evan Chenga8e29892007-01-19 07:51:42 +0000723
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000724 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000725 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000726 setTargetDAGCombine(ISD::ADD);
727 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000728 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000729
Owen Anderson080c0922010-11-05 19:27:46 +0000730 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000731 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000732 if (Subtarget->hasNEON())
733 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000734
Evan Chenga8e29892007-01-19 07:51:42 +0000735 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000736
Evan Chengf7d87ee2010-05-21 00:43:17 +0000737 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
738 setSchedulingPreference(Sched::RegPressure);
739 else
740 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000741
Evan Cheng05219282011-01-06 06:52:41 +0000742 //// temporary - rewrite interface to use type
743 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000744
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000745 // On ARM arguments smaller than 4 bytes are extended, so all arguments
746 // are at least 4 bytes aligned.
747 setMinStackArgumentAlignment(4);
748
Evan Chengfff606d2010-09-24 19:07:23 +0000749 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000750
751 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000752}
753
Andrew Trick32cec0a2011-01-19 02:35:27 +0000754// FIXME: It might make sense to define the representative register class as the
755// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
756// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
757// SPR's representative would be DPR_VFP2. This should work well if register
758// pressure tracking were modified such that a register use would increment the
759// pressure of the register class's representative and all of it's super
760// classes' representatives transitively. We have not implemented this because
761// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000762// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000763// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000764std::pair<const TargetRegisterClass*, uint8_t>
765ARMTargetLowering::findRepresentativeClass(EVT VT) const{
766 const TargetRegisterClass *RRC = 0;
767 uint8_t Cost = 1;
768 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000769 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000770 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000771 // Use DPR as representative register class for all floating point
772 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
773 // the cost is 1 for both f32 and f64.
774 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000775 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000776 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000777 // When NEON is used for SP, only half of the register file is available
778 // because operations that define both SP and DP results will be constrained
779 // to the VFP2 class (D0-D15). We currently model this constraint prior to
780 // coalescing by double-counting the SP regs. See the FIXME above.
781 if (Subtarget->useNEONForSinglePrecisionFP())
782 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000783 break;
784 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
785 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000786 RRC = ARM::DPRRegisterClass;
787 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000788 break;
789 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000790 RRC = ARM::DPRRegisterClass;
791 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000792 break;
793 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000794 RRC = ARM::DPRRegisterClass;
795 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000796 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000797 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000798 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000799}
800
Evan Chenga8e29892007-01-19 07:51:42 +0000801const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
802 switch (Opcode) {
803 default: return 0;
804 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000805 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000806 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000807 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
808 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000809 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000810 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
811 case ARMISD::tCALL: return "ARMISD::tCALL";
812 case ARMISD::BRCOND: return "ARMISD::BRCOND";
813 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000814 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000815 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
816 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
817 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000818 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000819 case ARMISD::CMPFP: return "ARMISD::CMPFP";
820 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000821 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000822 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
823 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000824
Jim Grosbach3482c802010-01-18 19:58:49 +0000825 case ARMISD::RBIT: return "ARMISD::RBIT";
826
Bob Wilson76a312b2010-03-19 22:51:32 +0000827 case ARMISD::FTOSI: return "ARMISD::FTOSI";
828 case ARMISD::FTOUI: return "ARMISD::FTOUI";
829 case ARMISD::SITOF: return "ARMISD::SITOF";
830 case ARMISD::UITOF: return "ARMISD::UITOF";
831
Evan Chenga8e29892007-01-19 07:51:42 +0000832 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
833 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
834 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000835
Evan Cheng342e3162011-08-30 01:34:54 +0000836 case ARMISD::ADDC: return "ARMISD::ADDC";
837 case ARMISD::ADDE: return "ARMISD::ADDE";
838 case ARMISD::SUBC: return "ARMISD::SUBC";
839 case ARMISD::SUBE: return "ARMISD::SUBE";
840
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000841 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
842 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000843
Evan Chengc5942082009-10-28 06:55:03 +0000844 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
845 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000846 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000847
Dale Johannesen51e28e62010-06-03 21:09:53 +0000848 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000849
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000850 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000851
Evan Cheng86198642009-08-07 00:34:42 +0000852 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
853
Jim Grosbach3728e962009-12-10 00:11:09 +0000854 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000855 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000856
Evan Chengdfed19f2010-11-03 06:34:55 +0000857 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
858
Bob Wilson5bafff32009-06-22 23:27:02 +0000859 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000860 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000861 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000862 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
863 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 case ARMISD::VCGEU: return "ARMISD::VCGEU";
865 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000866 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
867 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000868 case ARMISD::VCGTU: return "ARMISD::VCGTU";
869 case ARMISD::VTST: return "ARMISD::VTST";
870
871 case ARMISD::VSHL: return "ARMISD::VSHL";
872 case ARMISD::VSHRs: return "ARMISD::VSHRs";
873 case ARMISD::VSHRu: return "ARMISD::VSHRu";
874 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
875 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
876 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
877 case ARMISD::VSHRN: return "ARMISD::VSHRN";
878 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
879 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
880 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
881 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
882 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
883 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
884 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
885 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
886 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
887 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
888 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
889 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
890 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
891 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000892 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000893 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000894 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000895 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000896 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000897 case ARMISD::VREV64: return "ARMISD::VREV64";
898 case ARMISD::VREV32: return "ARMISD::VREV32";
899 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000900 case ARMISD::VZIP: return "ARMISD::VZIP";
901 case ARMISD::VUZP: return "ARMISD::VUZP";
902 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000903 case ARMISD::VTBL1: return "ARMISD::VTBL1";
904 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000905 case ARMISD::VMULLs: return "ARMISD::VMULLs";
906 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000907 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000908 case ARMISD::FMAX: return "ARMISD::FMAX";
909 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000910 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000911 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
912 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000913 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000914 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
915 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
916 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000917 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
918 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
919 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
920 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
921 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
922 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
923 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
924 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
925 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
926 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
927 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
928 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
929 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
930 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
931 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
932 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
933 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000934 }
935}
936
Duncan Sands28b77e92011-09-06 19:07:46 +0000937EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
938 if (!VT.isVector()) return getPointerTy();
939 return VT.changeVectorElementTypeToInteger();
940}
941
Evan Cheng06b666c2010-05-15 02:18:07 +0000942/// getRegClassFor - Return the register class that should be used for the
943/// specified value type.
944TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
945 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
946 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
947 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000948 if (Subtarget->hasNEON()) {
949 if (VT == MVT::v4i64)
950 return ARM::QQPRRegisterClass;
951 else if (VT == MVT::v8i64)
952 return ARM::QQQQPRRegisterClass;
953 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000954 return TargetLowering::getRegClassFor(VT);
955}
956
Eric Christopherab695882010-07-21 22:26:11 +0000957// Create a fast isel object.
958FastISel *
959ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
960 return ARM::createFastISel(funcInfo);
961}
962
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000963/// getMaximalGlobalOffset - Returns the maximal possible offset which can
964/// be used for loads / stores from the global.
965unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
966 return (Subtarget->isThumb1Only() ? 127 : 4095);
967}
968
Evan Cheng1cc39842010-05-20 23:26:43 +0000969Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000970 unsigned NumVals = N->getNumValues();
971 if (!NumVals)
972 return Sched::RegPressure;
973
974 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000975 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000976 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000977 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000978 if (VT.isFloatingPoint() || VT.isVector())
979 return Sched::Latency;
980 }
Evan Chengc10f5432010-05-28 23:25:23 +0000981
982 if (!N->isMachineOpcode())
983 return Sched::RegPressure;
984
985 // Load are scheduled for latency even if there instruction itinerary
986 // is not available.
987 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +0000988 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000989
Evan Chenge837dea2011-06-28 19:10:37 +0000990 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +0000991 return Sched::RegPressure;
992 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +0000993 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000994 return Sched::Latency;
995
Evan Cheng1cc39842010-05-20 23:26:43 +0000996 return Sched::RegPressure;
997}
998
Evan Chenga8e29892007-01-19 07:51:42 +0000999//===----------------------------------------------------------------------===//
1000// Lowering Code
1001//===----------------------------------------------------------------------===//
1002
Evan Chenga8e29892007-01-19 07:51:42 +00001003/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1004static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1005 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001006 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001007 case ISD::SETNE: return ARMCC::NE;
1008 case ISD::SETEQ: return ARMCC::EQ;
1009 case ISD::SETGT: return ARMCC::GT;
1010 case ISD::SETGE: return ARMCC::GE;
1011 case ISD::SETLT: return ARMCC::LT;
1012 case ISD::SETLE: return ARMCC::LE;
1013 case ISD::SETUGT: return ARMCC::HI;
1014 case ISD::SETUGE: return ARMCC::HS;
1015 case ISD::SETULT: return ARMCC::LO;
1016 case ISD::SETULE: return ARMCC::LS;
1017 }
1018}
1019
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001020/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1021static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001022 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001023 CondCode2 = ARMCC::AL;
1024 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001025 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001026 case ISD::SETEQ:
1027 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1028 case ISD::SETGT:
1029 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1030 case ISD::SETGE:
1031 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1032 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001033 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001034 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1035 case ISD::SETO: CondCode = ARMCC::VC; break;
1036 case ISD::SETUO: CondCode = ARMCC::VS; break;
1037 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1038 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1039 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1040 case ISD::SETLT:
1041 case ISD::SETULT: CondCode = ARMCC::LT; break;
1042 case ISD::SETLE:
1043 case ISD::SETULE: CondCode = ARMCC::LE; break;
1044 case ISD::SETNE:
1045 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1046 }
Evan Chenga8e29892007-01-19 07:51:42 +00001047}
1048
Bob Wilson1f595bb2009-04-17 19:07:39 +00001049//===----------------------------------------------------------------------===//
1050// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051//===----------------------------------------------------------------------===//
1052
1053#include "ARMGenCallingConv.inc"
1054
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001055/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1056/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001057CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001058 bool Return,
1059 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001060 switch (CC) {
1061 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001062 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001063 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001064 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001065 if (!Subtarget->isAAPCS_ABI())
1066 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1067 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1068 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1069 }
1070 // Fallthrough
1071 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001072 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001073 if (!Subtarget->isAAPCS_ABI())
1074 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1075 else if (Subtarget->hasVFP2() &&
1076 FloatABIType == FloatABI::Hard && !isVarArg)
1077 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1078 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1079 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001080 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001081 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001082 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001083 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001084 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001085 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001086 }
1087}
1088
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089/// LowerCallResult - Lower the result values of a call into the
1090/// appropriate copies out of appropriate physical registers.
1091SDValue
1092ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001093 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001094 const SmallVectorImpl<ISD::InputArg> &Ins,
1095 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001096 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098 // Assign locations to each value returned by this call.
1099 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001100 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1101 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001103 CCAssignFnForNode(CallConv, /* Return*/ true,
1104 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001105
1106 // Copy all of the result registers out of their specified physreg.
1107 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1108 CCValAssign VA = RVLocs[i];
1109
Bob Wilson80915242009-04-25 00:33:20 +00001110 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001115 Chain = Lo.getValue(1);
1116 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001118 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001119 InFlag);
1120 Chain = Hi.getValue(1);
1121 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001122 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001123
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 if (VA.getLocVT() == MVT::v2f64) {
1125 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1126 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1127 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001128
1129 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 Chain = Lo.getValue(1);
1132 InFlag = Lo.getValue(2);
1133 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001135 Chain = Hi.getValue(1);
1136 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001137 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1139 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001140 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001142 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1143 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001144 Chain = Val.getValue(1);
1145 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001146 }
Bob Wilson80915242009-04-25 00:33:20 +00001147
1148 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001149 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001150 case CCValAssign::Full: break;
1151 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001152 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001153 break;
1154 }
1155
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001157 }
1158
Dan Gohman98ca4f22009-08-05 01:29:28 +00001159 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160}
1161
Bob Wilsondee46d72009-04-17 20:35:10 +00001162/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001163SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1165 SDValue StackPtr, SDValue Arg,
1166 DebugLoc dl, SelectionDAG &DAG,
1167 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001168 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 unsigned LocMemOffset = VA.getLocMemOffset();
1170 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1171 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001173 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001174 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001175}
1176
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001178 SDValue Chain, SDValue &Arg,
1179 RegsToPassVector &RegsToPass,
1180 CCValAssign &VA, CCValAssign &NextVA,
1181 SDValue &StackPtr,
1182 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001183 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001184
Jim Grosbache5165492009-11-09 00:11:35 +00001185 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001187 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1188
1189 if (NextVA.isRegLoc())
1190 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1191 else {
1192 assert(NextVA.isMemLoc());
1193 if (StackPtr.getNode() == 0)
1194 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1195
Dan Gohman98ca4f22009-08-05 01:29:28 +00001196 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1197 dl, DAG, NextVA,
1198 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001199 }
1200}
1201
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001203/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1204/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001206ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001207 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001208 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001210 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 const SmallVectorImpl<ISD::InputArg> &Ins,
1212 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001213 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001214 MachineFunction &MF = DAG.getMachineFunction();
1215 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1216 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001217 // Temporarily disable tail calls so things don't break.
Evan Cheng0b655992011-05-20 17:38:48 +00001218 if (!EnableARMTailCalls)
Bob Wilson703af3a2010-08-13 22:43:33 +00001219 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001220 if (isTailCall) {
1221 // Check if it's really possible to do a tail call.
1222 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1223 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001224 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001225 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1226 // detected sibcalls.
1227 if (isTailCall) {
1228 ++NumTailCalls;
1229 IsSibCall = true;
1230 }
1231 }
Evan Chenga8e29892007-01-19 07:51:42 +00001232
Bob Wilson1f595bb2009-04-17 19:07:39 +00001233 // Analyze operands of the call, assigning locations to each operand.
1234 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001235 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1236 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001238 CCAssignFnForNode(CallConv, /* Return*/ false,
1239 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001240
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 // Get a count of how many bytes are to be pushed on the stack.
1242 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001243
Dale Johannesen51e28e62010-06-03 21:09:53 +00001244 // For tail calls, memory operands are available in our caller's stack.
1245 if (IsSibCall)
1246 NumBytes = 0;
1247
Evan Chenga8e29892007-01-19 07:51:42 +00001248 // Adjust the stack pointer for the new arguments...
1249 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001250 if (!IsSibCall)
1251 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001252
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001253 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001254
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001256 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001257
Bob Wilson1f595bb2009-04-17 19:07:39 +00001258 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001259 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001260 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1261 i != e;
1262 ++i, ++realArgIdx) {
1263 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001264 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001265 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001266 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001267
Bob Wilson1f595bb2009-04-17 19:07:39 +00001268 // Promote the value if needed.
1269 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001271 case CCValAssign::Full: break;
1272 case CCValAssign::SExt:
1273 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1274 break;
1275 case CCValAssign::ZExt:
1276 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1277 break;
1278 case CCValAssign::AExt:
1279 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1280 break;
1281 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001282 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001283 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001284 }
1285
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001286 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001287 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 if (VA.getLocVT() == MVT::v2f64) {
1289 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1290 DAG.getConstant(0, MVT::i32));
1291 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1292 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001293
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001295 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1296
1297 VA = ArgLocs[++i]; // skip ahead to next loc
1298 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001300 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1301 } else {
1302 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001303
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1305 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001306 }
1307 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001309 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001310 }
1311 } else if (VA.isRegLoc()) {
1312 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001313 } else if (isByVal) {
1314 assert(VA.isMemLoc());
1315 unsigned offset = 0;
1316
1317 // True if this byval aggregate will be split between registers
1318 // and memory.
1319 if (CCInfo.isFirstByValRegValid()) {
1320 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1321 unsigned int i, j;
1322 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1323 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1324 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1325 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1326 MachinePointerInfo(),
1327 false, false, 0);
1328 MemOpChains.push_back(Load.getValue(1));
1329 RegsToPass.push_back(std::make_pair(j, Load));
1330 }
1331 offset = ARM::R4 - CCInfo.getFirstByValReg();
1332 CCInfo.clearFirstByValReg();
1333 }
1334
1335 unsigned LocMemOffset = VA.getLocMemOffset();
1336 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1337 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1338 StkPtrOff);
1339 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1340 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1341 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1342 MVT::i32);
David Meyer8f418b12011-09-26 06:13:20 +00001343 // TODO: Disable AlwaysInline when it becomes possible
1344 // to emit a nested call sequence.
Stuart Hastingsc7315872011-04-20 16:47:52 +00001345 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1346 Flags.getByValAlign(),
1347 /*isVolatile=*/false,
David Meyer8f418b12011-09-26 06:13:20 +00001348 /*AlwaysInline=*/true,
Stuart Hastingsc7315872011-04-20 16:47:52 +00001349 MachinePointerInfo(0),
1350 MachinePointerInfo(0)));
1351
1352 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001353 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001354
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1356 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001357 }
Evan Chenga8e29892007-01-19 07:51:42 +00001358 }
1359
1360 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001361 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001362 &MemOpChains[0], MemOpChains.size());
1363
1364 // Build a sequence of copy-to-reg nodes chained together with token chain
1365 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001366 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001367 // Tail call byval lowering might overwrite argument registers so in case of
1368 // tail call optimization the copies to registers are lowered later.
1369 if (!isTailCall)
1370 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1371 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1372 RegsToPass[i].second, InFlag);
1373 InFlag = Chain.getValue(1);
1374 }
Evan Chenga8e29892007-01-19 07:51:42 +00001375
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 // For tail calls lower the arguments to the 'real' stack slot.
1377 if (isTailCall) {
1378 // Force all the incoming stack arguments to be loaded from the stack
1379 // before any new outgoing arguments are stored to the stack, because the
1380 // outgoing stack slots may alias the incoming argument stack slots, and
1381 // the alias isn't otherwise explicit. This is slightly more conservative
1382 // than necessary, because it means that each store effectively depends
1383 // on every argument instead of just those arguments it would clobber.
1384
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001385 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386 InFlag = SDValue();
1387 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1388 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1389 RegsToPass[i].second, InFlag);
1390 InFlag = Chain.getValue(1);
1391 }
1392 InFlag =SDValue();
1393 }
1394
Bill Wendling056292f2008-09-16 21:48:12 +00001395 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1396 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1397 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001398 bool isDirect = false;
1399 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001400 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001401 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001402
1403 if (EnableARMLongCalls) {
1404 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1405 && "long-calls with non-static relocation model!");
1406 // Handle a global address or an external symbol. If it's not one of
1407 // those, the target's already in a register, so we don't need to do
1408 // anything extra.
1409 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001410 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001411 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001412 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001413 ARMConstantPoolValue *CPV =
1414 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1415
Jim Grosbache7b52522010-04-14 22:28:31 +00001416 // Get the address of the callee into a register
1417 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1418 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1419 Callee = DAG.getLoad(getPointerTy(), dl,
1420 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001421 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001422 false, false, 0);
1423 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1424 const char *Sym = S->getSymbol();
1425
1426 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001427 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbache7b52522010-04-14 22:28:31 +00001428 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1429 Sym, ARMPCLabelIndex, 0);
1430 // Get the address of the callee into a register
1431 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1432 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1433 Callee = DAG.getLoad(getPointerTy(), dl,
1434 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001435 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001436 false, false, 0);
1437 }
1438 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001439 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001440 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001441 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001442 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001443 getTargetMachine().getRelocationModel() != Reloc::Static;
1444 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001445 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001446 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001447 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001448 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001449 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001450 ARMConstantPoolValue *CPV =
1451 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001452 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001454 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001455 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001456 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001457 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001458 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001459 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001460 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001461 } else {
1462 // On ELF targets for PIC code, direct calls should go through the PLT
1463 unsigned OpFlags = 0;
1464 if (Subtarget->isTargetELF() &&
1465 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1466 OpFlags = ARMII::MO_PLT;
1467 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1468 }
Bill Wendling056292f2008-09-16 21:48:12 +00001469 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001470 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001471 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001472 getTargetMachine().getRelocationModel() != Reloc::Static;
1473 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001474 // tBX takes a register source operand.
1475 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001476 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001477 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001478 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001479 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001480 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001482 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001483 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001484 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001485 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001486 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001487 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001488 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001489 } else {
1490 unsigned OpFlags = 0;
1491 // On ELF targets for PIC code, direct calls should go through the PLT
1492 if (Subtarget->isTargetELF() &&
1493 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1494 OpFlags = ARMII::MO_PLT;
1495 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1496 }
Evan Chenga8e29892007-01-19 07:51:42 +00001497 }
1498
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001499 // FIXME: handle tail calls differently.
1500 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001501 if (Subtarget->isThumb()) {
1502 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001503 CallOpc = ARMISD::CALL_NOLINK;
1504 else
1505 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1506 } else {
1507 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001508 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1509 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001510 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001511
Dan Gohman475871a2008-07-27 21:46:04 +00001512 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001513 Ops.push_back(Chain);
1514 Ops.push_back(Callee);
1515
1516 // Add argument registers to the end of the list so that they are known live
1517 // into the call.
1518 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1519 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1520 RegsToPass[i].second.getValueType()));
1521
Gabor Greifba36cb52008-08-28 21:40:38 +00001522 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001523 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001524
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001525 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001526 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001527 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001528
Duncan Sands4bdcb612008-07-02 17:40:58 +00001529 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001530 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001531 InFlag = Chain.getValue(1);
1532
Chris Lattnere563bbc2008-10-11 22:08:30 +00001533 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1534 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001535 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001536 InFlag = Chain.getValue(1);
1537
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 // Handle result values, copying them out of physregs into vregs that we
1539 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001540 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1541 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001542}
1543
Stuart Hastingsf222e592011-02-28 17:17:53 +00001544/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001545/// on the stack. Remember the next parameter register to allocate,
1546/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001547/// this.
1548void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001549llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1550 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1551 assert((State->getCallOrPrologue() == Prologue ||
1552 State->getCallOrPrologue() == Call) &&
1553 "unhandled ParmContext");
1554 if ((!State->isFirstByValRegValid()) &&
1555 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1556 State->setFirstByValReg(reg);
1557 // At a call site, a byval parameter that is split between
1558 // registers and memory needs its size truncated here. In a
1559 // function prologue, such byval parameters are reassembled in
1560 // memory, and are not truncated.
1561 if (State->getCallOrPrologue() == Call) {
1562 unsigned excess = 4 * (ARM::R4 - reg);
1563 assert(size >= excess && "expected larger existing stack allocation");
1564 size -= excess;
1565 }
1566 }
1567 // Confiscate any remaining parameter registers to preclude their
1568 // assignment to subsequent parameters.
1569 while (State->AllocateReg(GPRArgRegs, 4))
1570 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001571}
1572
Dale Johannesen51e28e62010-06-03 21:09:53 +00001573/// MatchingStackOffset - Return true if the given stack call argument is
1574/// already available in the same position (relatively) of the caller's
1575/// incoming argument stack.
1576static
1577bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1578 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1579 const ARMInstrInfo *TII) {
1580 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1581 int FI = INT_MAX;
1582 if (Arg.getOpcode() == ISD::CopyFromReg) {
1583 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001584 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001585 return false;
1586 MachineInstr *Def = MRI->getVRegDef(VR);
1587 if (!Def)
1588 return false;
1589 if (!Flags.isByVal()) {
1590 if (!TII->isLoadFromStackSlot(Def, FI))
1591 return false;
1592 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001593 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001594 }
1595 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1596 if (Flags.isByVal())
1597 // ByVal argument is passed in as a pointer but it's now being
1598 // dereferenced. e.g.
1599 // define @foo(%struct.X* %A) {
1600 // tail call @bar(%struct.X* byval %A)
1601 // }
1602 return false;
1603 SDValue Ptr = Ld->getBasePtr();
1604 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1605 if (!FINode)
1606 return false;
1607 FI = FINode->getIndex();
1608 } else
1609 return false;
1610
1611 assert(FI != INT_MAX);
1612 if (!MFI->isFixedObjectIndex(FI))
1613 return false;
1614 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1615}
1616
1617/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1618/// for tail call optimization. Targets which want to do tail call
1619/// optimization should implement this function.
1620bool
1621ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1622 CallingConv::ID CalleeCC,
1623 bool isVarArg,
1624 bool isCalleeStructRet,
1625 bool isCallerStructRet,
1626 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001627 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001628 const SmallVectorImpl<ISD::InputArg> &Ins,
1629 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001630 const Function *CallerF = DAG.getMachineFunction().getFunction();
1631 CallingConv::ID CallerCC = CallerF->getCallingConv();
1632 bool CCMatch = CallerCC == CalleeCC;
1633
1634 // Look for obvious safe cases to perform tail call optimization that do not
1635 // require ABI changes. This is what gcc calls sibcall.
1636
Jim Grosbach7616b642010-06-16 23:45:49 +00001637 // Do not sibcall optimize vararg calls unless the call site is not passing
1638 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001639 if (isVarArg && !Outs.empty())
1640 return false;
1641
1642 // Also avoid sibcall optimization if either caller or callee uses struct
1643 // return semantics.
1644 if (isCalleeStructRet || isCallerStructRet)
1645 return false;
1646
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001647 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001648 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1649 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1650 // support in the assembler and linker to be used. This would need to be
1651 // fixed to fully support tail calls in Thumb1.
1652 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001653 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1654 // LR. This means if we need to reload LR, it takes an extra instructions,
1655 // which outweighs the value of the tail call; but here we don't know yet
1656 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001657 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001658 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001659
1660 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1661 // but we need to make sure there are enough registers; the only valid
1662 // registers are the 4 used for parameters. We don't currently do this
1663 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001664 if (Subtarget->isThumb1Only())
1665 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001666
Dale Johannesen51e28e62010-06-03 21:09:53 +00001667 // If the calling conventions do not match, then we'd better make sure the
1668 // results are returned in the same way as what the caller expects.
1669 if (!CCMatch) {
1670 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001671 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1672 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001673 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1674
1675 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001676 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1677 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001678 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1679
1680 if (RVLocs1.size() != RVLocs2.size())
1681 return false;
1682 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1683 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1684 return false;
1685 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1686 return false;
1687 if (RVLocs1[i].isRegLoc()) {
1688 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1689 return false;
1690 } else {
1691 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1692 return false;
1693 }
1694 }
1695 }
1696
1697 // If the callee takes no arguments then go on to check the results of the
1698 // call.
1699 if (!Outs.empty()) {
1700 // Check if stack adjustment is needed. For now, do not do this if any
1701 // argument is passed on the stack.
1702 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001703 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1704 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001705 CCInfo.AnalyzeCallOperands(Outs,
1706 CCAssignFnForNode(CalleeCC, false, isVarArg));
1707 if (CCInfo.getNextStackOffset()) {
1708 MachineFunction &MF = DAG.getMachineFunction();
1709
1710 // Check if the arguments are already laid out in the right way as
1711 // the caller's fixed stack objects.
1712 MachineFrameInfo *MFI = MF.getFrameInfo();
1713 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1714 const ARMInstrInfo *TII =
1715 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001716 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1717 i != e;
1718 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001719 CCValAssign &VA = ArgLocs[i];
1720 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001721 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001722 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001723 if (VA.getLocInfo() == CCValAssign::Indirect)
1724 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001725 if (VA.needsCustom()) {
1726 // f64 and vector types are split into multiple registers or
1727 // register/stack-slot combinations. The types will not match
1728 // the registers; give up on memory f64 refs until we figure
1729 // out what to do about this.
1730 if (!VA.isRegLoc())
1731 return false;
1732 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001733 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001734 if (RegVT == MVT::v2f64) {
1735 if (!ArgLocs[++i].isRegLoc())
1736 return false;
1737 if (!ArgLocs[++i].isRegLoc())
1738 return false;
1739 }
1740 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001741 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1742 MFI, MRI, TII))
1743 return false;
1744 }
1745 }
1746 }
1747 }
1748
1749 return true;
1750}
1751
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752SDValue
1753ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001754 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001756 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001757 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001758
Bob Wilsondee46d72009-04-17 20:35:10 +00001759 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001761
Bob Wilsondee46d72009-04-17 20:35:10 +00001762 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001763 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1764 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001765
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001767 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1768 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001769
1770 // If this is the first return lowered for this function, add
1771 // the regs to the liveout set for the function.
1772 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1773 for (unsigned i = 0; i != RVLocs.size(); ++i)
1774 if (RVLocs[i].isRegLoc())
1775 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001776 }
1777
Bob Wilson1f595bb2009-04-17 19:07:39 +00001778 SDValue Flag;
1779
1780 // Copy the result values into the output registers.
1781 for (unsigned i = 0, realRVLocIdx = 0;
1782 i != RVLocs.size();
1783 ++i, ++realRVLocIdx) {
1784 CCValAssign &VA = RVLocs[i];
1785 assert(VA.isRegLoc() && "Can only return in registers!");
1786
Dan Gohmanc9403652010-07-07 15:54:55 +00001787 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001788
1789 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001790 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001791 case CCValAssign::Full: break;
1792 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001793 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001794 break;
1795 }
1796
Bob Wilson1f595bb2009-04-17 19:07:39 +00001797 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001799 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1801 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001802 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001804
1805 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1806 Flag = Chain.getValue(1);
1807 VA = RVLocs[++i]; // skip ahead to next loc
1808 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1809 HalfGPRs.getValue(1), Flag);
1810 Flag = Chain.getValue(1);
1811 VA = RVLocs[++i]; // skip ahead to next loc
1812
1813 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1815 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 }
1817 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1818 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001819 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001821 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001822 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001823 VA = RVLocs[++i]; // skip ahead to next loc
1824 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1825 Flag);
1826 } else
1827 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1828
Bob Wilsondee46d72009-04-17 20:35:10 +00001829 // Guarantee that all emitted copies are
1830 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001831 Flag = Chain.getValue(1);
1832 }
1833
1834 SDValue result;
1835 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001837 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001839
1840 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001841}
1842
Evan Cheng3d2125c2010-11-30 23:55:39 +00001843bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1844 if (N->getNumValues() != 1)
1845 return false;
1846 if (!N->hasNUsesOfValue(1, 0))
1847 return false;
1848
1849 unsigned NumCopies = 0;
1850 SDNode* Copies[2];
1851 SDNode *Use = *N->use_begin();
1852 if (Use->getOpcode() == ISD::CopyToReg) {
1853 Copies[NumCopies++] = Use;
1854 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1855 // f64 returned in a pair of GPRs.
1856 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1857 UI != UE; ++UI) {
1858 if (UI->getOpcode() != ISD::CopyToReg)
1859 return false;
1860 Copies[UI.getUse().getResNo()] = *UI;
1861 ++NumCopies;
1862 }
1863 } else if (Use->getOpcode() == ISD::BITCAST) {
1864 // f32 returned in a single GPR.
1865 if (!Use->hasNUsesOfValue(1, 0))
1866 return false;
1867 Use = *Use->use_begin();
1868 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1869 return false;
1870 Copies[NumCopies++] = Use;
1871 } else {
1872 return false;
1873 }
1874
1875 if (NumCopies != 1 && NumCopies != 2)
1876 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001877
1878 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001879 for (unsigned i = 0; i < NumCopies; ++i) {
1880 SDNode *Copy = Copies[i];
1881 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1882 UI != UE; ++UI) {
1883 if (UI->getOpcode() == ISD::CopyToReg) {
1884 SDNode *Use = *UI;
1885 if (Use == Copies[0] || Use == Copies[1])
1886 continue;
1887 return false;
1888 }
1889 if (UI->getOpcode() != ARMISD::RET_FLAG)
1890 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001891 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001892 }
1893 }
1894
Evan Cheng1bf891a2010-12-01 22:59:46 +00001895 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001896}
1897
Evan Cheng485fafc2011-03-21 01:19:09 +00001898bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1899 if (!EnableARMTailCalls)
1900 return false;
1901
1902 if (!CI->isTailCall())
1903 return false;
1904
1905 return !Subtarget->isThumb1Only();
1906}
1907
Bob Wilsonb62d2572009-11-03 00:02:05 +00001908// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1909// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1910// one of the above mentioned nodes. It has to be wrapped because otherwise
1911// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1912// be used to form addressing mode. These wrapped nodes will be selected
1913// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001914static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001915 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001916 // FIXME there is no actual debug info here
1917 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001918 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001920 if (CP->isMachineConstantPoolEntry())
1921 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1922 CP->getAlignment());
1923 else
1924 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1925 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001927}
1928
Jim Grosbache1102ca2010-07-19 17:20:38 +00001929unsigned ARMTargetLowering::getJumpTableEncoding() const {
1930 return MachineJumpTableInfo::EK_Inline;
1931}
1932
Dan Gohmand858e902010-04-17 15:26:15 +00001933SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1934 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001935 MachineFunction &MF = DAG.getMachineFunction();
1936 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1937 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001938 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001939 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001940 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001941 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1942 SDValue CPAddr;
1943 if (RelocM == Reloc::Static) {
1944 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1945 } else {
1946 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001947 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001948 ARMConstantPoolValue *CPV =
1949 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
1950 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00001951 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1952 }
1953 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1954 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001955 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001956 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001957 if (RelocM == Reloc::Static)
1958 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001959 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001960 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001961}
1962
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001963// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001964SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001965ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001966 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001967 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001968 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001969 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001970 MachineFunction &MF = DAG.getMachineFunction();
1971 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001972 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001973 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00001974 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
1975 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001976 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001978 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001979 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001980 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001982
Evan Chenge7e0d622009-11-06 22:24:13 +00001983 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001984 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001985
1986 // call __tls_get_addr.
1987 ArgListTy Args;
1988 ArgListEntry Entry;
1989 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001990 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001991 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001992 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001993 std::pair<SDValue, SDValue> CallResult =
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001994 LowerCallTo(Chain, (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00001995 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001997 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001998 return CallResult.first;
1999}
2000
2001// Lower ISD::GlobalTLSAddress using the "initial exec" or
2002// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002003SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002004ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002005 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002006 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002007 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue Offset;
2009 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002010 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002011 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002012 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002013
Chris Lattner4fb63d02009-07-15 04:12:33 +00002014 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002015 MachineFunction &MF = DAG.getMachineFunction();
2016 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002017 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002018 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002019 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2020 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002021 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2022 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2023 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002024 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002026 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002027 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002028 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002029 Chain = Offset.getValue(1);
2030
Evan Chenge7e0d622009-11-06 22:24:13 +00002031 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002032 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002033
Evan Cheng9eda6892009-10-31 03:39:36 +00002034 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002035 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002036 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002037 } else {
2038 // local exec model
Bill Wendling5bb77992011-10-01 08:00:54 +00002039 ARMConstantPoolValue *CPV =
2040 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002041 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002043 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002044 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002045 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002046 }
2047
2048 // The address of the thread local variable is the add of the thread
2049 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002050 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002051}
2052
Dan Gohman475871a2008-07-27 21:46:04 +00002053SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002054ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002055 // TODO: implement the "local dynamic" model
2056 assert(Subtarget->isTargetELF() &&
2057 "TLS not implemented for non-ELF targets");
2058 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2059 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2060 // otherwise use the "Local Exec" TLS Model
2061 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2062 return LowerToTLSGeneralDynamicModel(GA, DAG);
2063 else
2064 return LowerToTLSExecModels(GA, DAG);
2065}
2066
Dan Gohman475871a2008-07-27 21:46:04 +00002067SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002068 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002069 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002070 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002071 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002072 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2073 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002074 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002075 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002076 ARMConstantPoolConstant::Create(GV,
2077 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002078 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002080 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002081 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002082 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002083 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002085 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002086 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002087 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002088 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002089 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002090 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002091 }
2092
2093 // If we have T2 ops, we can materialize the address directly via movt/movw
2094 // pair. This is always cheaper.
2095 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002096 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002097 // FIXME: Once remat is capable of dealing with instructions with register
2098 // operands, expand this into two nodes.
2099 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2100 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002101 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002102 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2103 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2104 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2105 MachinePointerInfo::getConstantPool(),
2106 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002107 }
2108}
2109
Dan Gohman475871a2008-07-27 21:46:04 +00002110SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002111 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002112 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002113 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002114 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002115 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002116 MachineFunction &MF = DAG.getMachineFunction();
2117 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2118
Evan Cheng4abce0c2011-05-27 20:11:27 +00002119 // FIXME: Enable this for static codegen when tool issues are fixed.
2120 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002121 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002122 // FIXME: Once remat is capable of dealing with instructions with register
2123 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002124 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002125 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2126 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2127
Evan Cheng53519f02011-01-21 18:55:51 +00002128 unsigned Wrapper = (RelocM == Reloc::PIC_)
2129 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2130 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002131 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002132 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2133 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2134 MachinePointerInfo::getGOT(), false, false, 0);
2135 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002136 }
2137
2138 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002140 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002141 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002142 } else {
2143 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002144 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2145 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002146 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2147 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002148 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002149 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002151
Evan Cheng9eda6892009-10-31 03:39:36 +00002152 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002153 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002154 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002155 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002156
2157 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002158 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002159 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002160 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002161
Evan Cheng63476a82009-09-03 07:04:02 +00002162 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002163 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002164 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002165
2166 return Result;
2167}
2168
Dan Gohman475871a2008-07-27 21:46:04 +00002169SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002170 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002171 assert(Subtarget->isTargetELF() &&
2172 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002173 MachineFunction &MF = DAG.getMachineFunction();
2174 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002175 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002176 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002177 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002178 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002179 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2180 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002181 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002182 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002184 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002185 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002186 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002187 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002188 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002189}
2190
Jim Grosbach0e0da732009-05-12 23:59:14 +00002191SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002192ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2193 const {
2194 DebugLoc dl = Op.getDebugLoc();
2195 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002196 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002197}
2198
2199SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002200ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2201 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002202 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002203 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2204 Op.getOperand(1), Val);
2205}
2206
2207SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002208ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2209 DebugLoc dl = Op.getDebugLoc();
2210 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2211 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2212}
2213
2214SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002215ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002216 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002217 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002218 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002219 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002220 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002221 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002222 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002223 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2224 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002225 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002226 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002227 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002228 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002229 EVT PtrVT = getPointerTy();
2230 DebugLoc dl = Op.getDebugLoc();
2231 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2232 SDValue CPAddr;
2233 unsigned PCAdj = (RelocM != Reloc::PIC_)
2234 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002235 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002236 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2237 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002238 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002240 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002241 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002242 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002243 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002244
2245 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002246 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002247 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2248 }
2249 return Result;
2250 }
Evan Cheng92e39162011-03-29 23:06:19 +00002251 case Intrinsic::arm_neon_vmulls:
2252 case Intrinsic::arm_neon_vmullu: {
2253 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2254 ? ARMISD::VMULLs : ARMISD::VMULLu;
2255 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2256 Op.getOperand(1), Op.getOperand(2));
2257 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002258 }
2259}
2260
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002261static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002262 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002263 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002264 if (!Subtarget->hasDataBarrier()) {
2265 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2266 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2267 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002268 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002269 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002270 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002271 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002272 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002273
2274 SDValue Op5 = Op.getOperand(5);
2275 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2276 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2277 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2278 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2279
2280 ARM_MB::MemBOpt DMBOpt;
2281 if (isDeviceBarrier)
2282 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2283 else
2284 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2285 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2286 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002287}
2288
Eli Friedman26689ac2011-08-03 21:06:02 +00002289
2290static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2291 const ARMSubtarget *Subtarget) {
2292 // FIXME: handle "fence singlethread" more efficiently.
2293 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002294 if (!Subtarget->hasDataBarrier()) {
2295 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2296 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2297 // here.
2298 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2299 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002300 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002301 DAG.getConstant(0, MVT::i32));
2302 }
2303
Eli Friedman26689ac2011-08-03 21:06:02 +00002304 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002305 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002306}
2307
Evan Chengdfed19f2010-11-03 06:34:55 +00002308static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2309 const ARMSubtarget *Subtarget) {
2310 // ARM pre v5TE and Thumb1 does not have preload instructions.
2311 if (!(Subtarget->isThumb2() ||
2312 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2313 // Just preserve the chain.
2314 return Op.getOperand(0);
2315
2316 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002317 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2318 if (!isRead &&
2319 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2320 // ARMv7 with MP extension has PLDW.
2321 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002322
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002323 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2324 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002325 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002326 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002327 isData = ~isData & 1;
2328 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002329
2330 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002331 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2332 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002333}
2334
Dan Gohman1e93df62010-04-17 14:41:14 +00002335static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2336 MachineFunction &MF = DAG.getMachineFunction();
2337 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2338
Evan Chenga8e29892007-01-19 07:51:42 +00002339 // vastart just stores the address of the VarArgsFrameIndex slot into the
2340 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002341 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002342 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002343 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002344 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002345 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2346 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002347}
2348
Dan Gohman475871a2008-07-27 21:46:04 +00002349SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002350ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2351 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002352 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 MachineFunction &MF = DAG.getMachineFunction();
2354 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2355
2356 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002357 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002358 RC = ARM::tGPRRegisterClass;
2359 else
2360 RC = ARM::GPRRegisterClass;
2361
2362 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002363 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002365
2366 SDValue ArgValue2;
2367 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002368 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002369 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002370
2371 // Create load node to retrieve arguments from the stack.
2372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002373 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002374 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002375 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002376 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002377 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 }
2380
Jim Grosbache5165492009-11-09 00:11:35 +00002381 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002382}
2383
Stuart Hastingsc7315872011-04-20 16:47:52 +00002384void
2385ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2386 unsigned &VARegSize, unsigned &VARegSaveSize)
2387 const {
2388 unsigned NumGPRs;
2389 if (CCInfo.isFirstByValRegValid())
2390 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2391 else {
2392 unsigned int firstUnalloced;
2393 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2394 sizeof(GPRArgRegs) /
2395 sizeof(GPRArgRegs[0]));
2396 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2397 }
2398
2399 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2400 VARegSize = NumGPRs * 4;
2401 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2402}
2403
2404// The remaining GPRs hold either the beginning of variable-argument
2405// data, or the beginning of an aggregate passed by value (usuall
2406// byval). Either way, we allocate stack slots adjacent to the data
2407// provided by our caller, and store the unallocated registers there.
2408// If this is a variadic function, the va_list pointer will begin with
2409// these values; otherwise, this reassembles a (byval) structure that
2410// was split between registers and memory.
2411void
2412ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2413 DebugLoc dl, SDValue &Chain,
2414 unsigned ArgOffset) const {
2415 MachineFunction &MF = DAG.getMachineFunction();
2416 MachineFrameInfo *MFI = MF.getFrameInfo();
2417 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2418 unsigned firstRegToSaveIndex;
2419 if (CCInfo.isFirstByValRegValid())
2420 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2421 else {
2422 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2423 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2424 }
2425
2426 unsigned VARegSize, VARegSaveSize;
2427 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2428 if (VARegSaveSize) {
2429 // If this function is vararg, store any remaining integer argument regs
2430 // to their spots on the stack so that they may be loaded by deferencing
2431 // the result of va_next.
2432 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002433 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2434 ArgOffset + VARegSaveSize
2435 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002436 false));
2437 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2438 getPointerTy());
2439
2440 SmallVector<SDValue, 4> MemOps;
2441 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2442 TargetRegisterClass *RC;
2443 if (AFI->isThumb1OnlyFunction())
2444 RC = ARM::tGPRRegisterClass;
2445 else
2446 RC = ARM::GPRRegisterClass;
2447
2448 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2449 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2450 SDValue Store =
2451 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002452 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002453 false, false, 0);
2454 MemOps.push_back(Store);
2455 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2456 DAG.getConstant(4, getPointerTy()));
2457 }
2458 if (!MemOps.empty())
2459 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2460 &MemOps[0], MemOps.size());
2461 } else
2462 // This will point to the next argument passed via stack.
2463 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2464}
2465
Bob Wilson5bafff32009-06-22 23:27:02 +00002466SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002468 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 const SmallVectorImpl<ISD::InputArg>
2470 &Ins,
2471 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002472 SmallVectorImpl<SDValue> &InVals)
2473 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002474 MachineFunction &MF = DAG.getMachineFunction();
2475 MachineFrameInfo *MFI = MF.getFrameInfo();
2476
Bob Wilson1f595bb2009-04-17 19:07:39 +00002477 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2478
2479 // Assign locations to all of the incoming arguments.
2480 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002481 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2482 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002483 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002484 CCAssignFnForNode(CallConv, /* Return*/ false,
2485 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002486
2487 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002488 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002489
Stuart Hastingsf222e592011-02-28 17:17:53 +00002490 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002491 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2492 CCValAssign &VA = ArgLocs[i];
2493
Bob Wilsondee46d72009-04-17 20:35:10 +00002494 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002495 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002496 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002497
Bob Wilson1f595bb2009-04-17 19:07:39 +00002498 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 // f64 and vector types are split up into multiple registers or
2500 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002502 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002503 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002505 SDValue ArgValue2;
2506 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002507 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002508 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2509 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002510 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002511 false, false, 0);
2512 } else {
2513 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2514 Chain, DAG, dl);
2515 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2517 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2521 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002522 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002523
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 } else {
2525 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002526
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002528 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002532 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002534 RC = (AFI->isThumb1OnlyFunction() ?
2535 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002537 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002538
2539 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002540 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002542 }
2543
2544 // If this is an 8 or 16-bit value, it is really passed promoted
2545 // to 32 bits. Insert an assert[sz]ext to capture this, then
2546 // truncate to the right size.
2547 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002548 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002549 case CCValAssign::Full: break;
2550 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002551 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002552 break;
2553 case CCValAssign::SExt:
2554 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2555 DAG.getValueType(VA.getValVT()));
2556 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2557 break;
2558 case CCValAssign::ZExt:
2559 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2560 DAG.getValueType(VA.getValVT()));
2561 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2562 break;
2563 }
2564
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002566
2567 } else { // VA.isRegLoc()
2568
2569 // sanity check
2570 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002572
Stuart Hastingsf222e592011-02-28 17:17:53 +00002573 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002574
Stuart Hastingsf222e592011-02-28 17:17:53 +00002575 // Some Ins[] entries become multiple ArgLoc[] entries.
2576 // Process them only once.
2577 if (index != lastInsIndex)
2578 {
2579 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002580 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002581 // This can be changed with more analysis.
2582 // In case of tail call optimization mark all arguments mutable.
2583 // Since they could be overwritten by lowering of arguments in case of
2584 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002585 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002586 unsigned VARegSize, VARegSaveSize;
2587 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2588 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2589 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002590 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002591 int FI = MFI->CreateFixedObject(Bytes,
2592 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002593 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2594 } else {
2595 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2596 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002597
Stuart Hastingsf222e592011-02-28 17:17:53 +00002598 // Create load nodes to retrieve arguments from the stack.
2599 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2600 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2601 MachinePointerInfo::getFixedStack(FI),
2602 false, false, 0));
2603 }
2604 lastInsIndex = index;
2605 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002606 }
2607 }
2608
2609 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002610 if (isVarArg)
2611 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002612
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002614}
2615
2616/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002617static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002618 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002619 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002620 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002621 // Maybe this has already been legalized into the constant pool?
2622 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002624 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002625 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002626 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002627 }
2628 }
2629 return false;
2630}
2631
Evan Chenga8e29892007-01-19 07:51:42 +00002632/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2633/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002634SDValue
2635ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002636 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002637 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002638 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002639 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002640 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002641 // Constant does not fit, try adjusting it by one?
2642 switch (CC) {
2643 default: break;
2644 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002645 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002646 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002647 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002648 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002649 }
2650 break;
2651 case ISD::SETULT:
2652 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002653 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002654 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002656 }
2657 break;
2658 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002659 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002660 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002661 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002662 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002663 }
2664 break;
2665 case ISD::SETULE:
2666 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002667 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002668 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002670 }
2671 break;
2672 }
2673 }
2674 }
2675
2676 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002677 ARMISD::NodeType CompareType;
2678 switch (CondCode) {
2679 default:
2680 CompareType = ARMISD::CMP;
2681 break;
2682 case ARMCC::EQ:
2683 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002684 // Uses only Z Flag
2685 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002686 break;
2687 }
Evan Cheng218977b2010-07-13 19:27:42 +00002688 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002689 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002690}
2691
2692/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002693SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002694ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002695 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002696 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002697 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002698 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002699 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002700 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2701 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002702}
2703
Bob Wilson79f56c92011-03-08 01:17:20 +00002704/// duplicateCmp - Glue values can have only one use, so this function
2705/// duplicates a comparison node.
2706SDValue
2707ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2708 unsigned Opc = Cmp.getOpcode();
2709 DebugLoc DL = Cmp.getDebugLoc();
2710 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2711 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2712
2713 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2714 Cmp = Cmp.getOperand(0);
2715 Opc = Cmp.getOpcode();
2716 if (Opc == ARMISD::CMPFP)
2717 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2718 else {
2719 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2720 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2721 }
2722 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2723}
2724
Bill Wendlingde2b1512010-08-11 08:43:16 +00002725SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2726 SDValue Cond = Op.getOperand(0);
2727 SDValue SelectTrue = Op.getOperand(1);
2728 SDValue SelectFalse = Op.getOperand(2);
2729 DebugLoc dl = Op.getDebugLoc();
2730
2731 // Convert:
2732 //
2733 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2734 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2735 //
2736 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2737 const ConstantSDNode *CMOVTrue =
2738 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2739 const ConstantSDNode *CMOVFalse =
2740 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2741
2742 if (CMOVTrue && CMOVFalse) {
2743 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2744 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2745
2746 SDValue True;
2747 SDValue False;
2748 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2749 True = SelectTrue;
2750 False = SelectFalse;
2751 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2752 True = SelectFalse;
2753 False = SelectTrue;
2754 }
2755
2756 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002757 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002758 SDValue ARMcc = Cond.getOperand(2);
2759 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002760 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002761 assert(True.getValueType() == VT);
2762 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002763 }
2764 }
2765 }
2766
2767 return DAG.getSelectCC(dl, Cond,
2768 DAG.getConstant(0, Cond.getValueType()),
2769 SelectTrue, SelectFalse, ISD::SETNE);
2770}
2771
Dan Gohmand858e902010-04-17 15:26:15 +00002772SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002773 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002774 SDValue LHS = Op.getOperand(0);
2775 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002776 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002777 SDValue TrueVal = Op.getOperand(2);
2778 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002779 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002780
Owen Anderson825b72b2009-08-11 20:47:22 +00002781 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002782 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002784 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002785 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002786 }
2787
2788 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002789 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002790
Evan Cheng218977b2010-07-13 19:27:42 +00002791 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2792 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002793 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002794 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002795 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002796 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002797 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002798 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002799 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002800 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002801 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002802 }
2803 return Result;
2804}
2805
Evan Cheng218977b2010-07-13 19:27:42 +00002806/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2807/// to morph to an integer compare sequence.
2808static bool canChangeToInt(SDValue Op, bool &SeenZero,
2809 const ARMSubtarget *Subtarget) {
2810 SDNode *N = Op.getNode();
2811 if (!N->hasOneUse())
2812 // Otherwise it requires moving the value from fp to integer registers.
2813 return false;
2814 if (!N->getNumValues())
2815 return false;
2816 EVT VT = Op.getValueType();
2817 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2818 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2819 // vmrs are very slow, e.g. cortex-a8.
2820 return false;
2821
2822 if (isFloatingPointZero(Op)) {
2823 SeenZero = true;
2824 return true;
2825 }
2826 return ISD::isNormalLoad(N);
2827}
2828
2829static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2830 if (isFloatingPointZero(Op))
2831 return DAG.getConstant(0, MVT::i32);
2832
2833 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2834 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002835 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002836 Ld->isVolatile(), Ld->isNonTemporal(),
2837 Ld->getAlignment());
2838
2839 llvm_unreachable("Unknown VFP cmp argument!");
2840}
2841
2842static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2843 SDValue &RetVal1, SDValue &RetVal2) {
2844 if (isFloatingPointZero(Op)) {
2845 RetVal1 = DAG.getConstant(0, MVT::i32);
2846 RetVal2 = DAG.getConstant(0, MVT::i32);
2847 return;
2848 }
2849
2850 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2851 SDValue Ptr = Ld->getBasePtr();
2852 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2853 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002854 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002855 Ld->isVolatile(), Ld->isNonTemporal(),
2856 Ld->getAlignment());
2857
2858 EVT PtrType = Ptr.getValueType();
2859 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2860 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2861 PtrType, Ptr, DAG.getConstant(4, PtrType));
2862 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2863 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002864 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002865 Ld->isVolatile(), Ld->isNonTemporal(),
2866 NewAlign);
2867 return;
2868 }
2869
2870 llvm_unreachable("Unknown VFP cmp argument!");
2871}
2872
2873/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2874/// f32 and even f64 comparisons to integer ones.
2875SDValue
2876ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2877 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002878 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002879 SDValue LHS = Op.getOperand(2);
2880 SDValue RHS = Op.getOperand(3);
2881 SDValue Dest = Op.getOperand(4);
2882 DebugLoc dl = Op.getDebugLoc();
2883
2884 bool SeenZero = false;
2885 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2886 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002887 // If one of the operand is zero, it's safe to ignore the NaN case since
2888 // we only care about equality comparisons.
2889 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002890 // If unsafe fp math optimization is enabled and there are no other uses of
2891 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002892 // to an integer comparison.
2893 if (CC == ISD::SETOEQ)
2894 CC = ISD::SETEQ;
2895 else if (CC == ISD::SETUNE)
2896 CC = ISD::SETNE;
2897
2898 SDValue ARMcc;
2899 if (LHS.getValueType() == MVT::f32) {
2900 LHS = bitcastf32Toi32(LHS, DAG);
2901 RHS = bitcastf32Toi32(RHS, DAG);
2902 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2903 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2904 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2905 Chain, Dest, ARMcc, CCR, Cmp);
2906 }
2907
2908 SDValue LHS1, LHS2;
2909 SDValue RHS1, RHS2;
2910 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2911 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2912 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2913 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002914 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002915 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2916 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2917 }
2918
2919 return SDValue();
2920}
2921
2922SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2923 SDValue Chain = Op.getOperand(0);
2924 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2925 SDValue LHS = Op.getOperand(2);
2926 SDValue RHS = Op.getOperand(3);
2927 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002928 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002929
Owen Anderson825b72b2009-08-11 20:47:22 +00002930 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002931 SDValue ARMcc;
2932 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002933 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002935 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002936 }
2937
Owen Anderson825b72b2009-08-11 20:47:22 +00002938 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002939
2940 if (UnsafeFPMath &&
2941 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2942 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2943 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2944 if (Result.getNode())
2945 return Result;
2946 }
2947
Evan Chenga8e29892007-01-19 07:51:42 +00002948 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002949 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002950
Evan Cheng218977b2010-07-13 19:27:42 +00002951 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2952 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002953 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002954 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002955 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002956 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002957 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002958 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2959 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002960 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002961 }
2962 return Res;
2963}
2964
Dan Gohmand858e902010-04-17 15:26:15 +00002965SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002966 SDValue Chain = Op.getOperand(0);
2967 SDValue Table = Op.getOperand(1);
2968 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002969 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002970
Owen Andersone50ed302009-08-10 22:56:29 +00002971 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002972 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2973 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002974 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002975 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002976 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002977 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2978 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002979 if (Subtarget->isThumb2()) {
2980 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2981 // which does another jump to the destination. This also makes it easier
2982 // to translate it to TBB / TBH later.
2983 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002984 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002985 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002986 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002987 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002988 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002989 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002990 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002991 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002992 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002994 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002995 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002996 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002997 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002998 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002999 }
Evan Chenga8e29892007-01-19 07:51:42 +00003000}
3001
Bob Wilson76a312b2010-03-19 22:51:32 +00003002static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
3003 DebugLoc dl = Op.getDebugLoc();
3004 unsigned Opc;
3005
3006 switch (Op.getOpcode()) {
3007 default:
3008 assert(0 && "Invalid opcode!");
3009 case ISD::FP_TO_SINT:
3010 Opc = ARMISD::FTOSI;
3011 break;
3012 case ISD::FP_TO_UINT:
3013 Opc = ARMISD::FTOUI;
3014 break;
3015 }
3016 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003018}
3019
Cameron Zwarich3007d332011-03-29 21:41:55 +00003020static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3021 EVT VT = Op.getValueType();
3022 DebugLoc dl = Op.getDebugLoc();
3023
Duncan Sands1f6a3292011-08-12 14:54:45 +00003024 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3025 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003026 if (VT != MVT::v4f32)
3027 return DAG.UnrollVectorOp(Op.getNode());
3028
3029 unsigned CastOpc;
3030 unsigned Opc;
3031 switch (Op.getOpcode()) {
3032 default:
3033 assert(0 && "Invalid opcode!");
3034 case ISD::SINT_TO_FP:
3035 CastOpc = ISD::SIGN_EXTEND;
3036 Opc = ISD::SINT_TO_FP;
3037 break;
3038 case ISD::UINT_TO_FP:
3039 CastOpc = ISD::ZERO_EXTEND;
3040 Opc = ISD::UINT_TO_FP;
3041 break;
3042 }
3043
3044 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3045 return DAG.getNode(Opc, dl, VT, Op);
3046}
3047
Bob Wilson76a312b2010-03-19 22:51:32 +00003048static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3049 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003050 if (VT.isVector())
3051 return LowerVectorINT_TO_FP(Op, DAG);
3052
Bob Wilson76a312b2010-03-19 22:51:32 +00003053 DebugLoc dl = Op.getDebugLoc();
3054 unsigned Opc;
3055
3056 switch (Op.getOpcode()) {
3057 default:
3058 assert(0 && "Invalid opcode!");
3059 case ISD::SINT_TO_FP:
3060 Opc = ARMISD::SITOF;
3061 break;
3062 case ISD::UINT_TO_FP:
3063 Opc = ARMISD::UITOF;
3064 break;
3065 }
3066
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003067 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003068 return DAG.getNode(Opc, dl, VT, Op);
3069}
3070
Evan Cheng515fe3a2010-07-08 02:08:50 +00003071SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003072 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003073 SDValue Tmp0 = Op.getOperand(0);
3074 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003075 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003076 EVT VT = Op.getValueType();
3077 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003078 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3079 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3080 bool UseNEON = !InGPR && Subtarget->hasNEON();
3081
3082 if (UseNEON) {
3083 // Use VBSL to copy the sign bit.
3084 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3085 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3086 DAG.getTargetConstant(EncodedVal, MVT::i32));
3087 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3088 if (VT == MVT::f64)
3089 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3090 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3091 DAG.getConstant(32, MVT::i32));
3092 else /*if (VT == MVT::f32)*/
3093 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3094 if (SrcVT == MVT::f32) {
3095 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3096 if (VT == MVT::f64)
3097 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3098 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3099 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003100 } else if (VT == MVT::f32)
3101 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3102 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3103 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003104 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3105 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3106
3107 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3108 MVT::i32);
3109 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3110 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3111 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003112
Evan Chenge573fb32011-02-23 02:24:55 +00003113 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3114 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3115 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003116 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003117 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3118 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3119 DAG.getConstant(0, MVT::i32));
3120 } else {
3121 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3122 }
3123
3124 return Res;
3125 }
Evan Chengc143dd42011-02-11 02:28:55 +00003126
3127 // Bitcast operand 1 to i32.
3128 if (SrcVT == MVT::f64)
3129 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3130 &Tmp1, 1).getValue(1);
3131 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3132
Evan Chenge573fb32011-02-23 02:24:55 +00003133 // Or in the signbit with integer operations.
3134 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3135 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3136 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3137 if (VT == MVT::f32) {
3138 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3139 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3140 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3141 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003142 }
3143
Evan Chenge573fb32011-02-23 02:24:55 +00003144 // f64: Or the high part with signbit and then combine two parts.
3145 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3146 &Tmp0, 1);
3147 SDValue Lo = Tmp0.getValue(0);
3148 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3149 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3150 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003151}
3152
Evan Cheng2457f2c2010-05-22 01:47:14 +00003153SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3154 MachineFunction &MF = DAG.getMachineFunction();
3155 MachineFrameInfo *MFI = MF.getFrameInfo();
3156 MFI->setReturnAddressIsTaken(true);
3157
3158 EVT VT = Op.getValueType();
3159 DebugLoc dl = Op.getDebugLoc();
3160 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3161 if (Depth) {
3162 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3163 SDValue Offset = DAG.getConstant(4, MVT::i32);
3164 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3165 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003166 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003167 }
3168
3169 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003170 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003171 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3172}
3173
Dan Gohmand858e902010-04-17 15:26:15 +00003174SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003175 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3176 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003177
Owen Andersone50ed302009-08-10 22:56:29 +00003178 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003179 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3180 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003181 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003182 ? ARM::R7 : ARM::R11;
3183 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3184 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003185 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3186 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003187 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003188 return FrameAddr;
3189}
3190
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003191/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003192/// expand a bit convert where either the source or destination type is i64 to
3193/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3194/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3195/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003196static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003197 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3198 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003200
Bob Wilson9f3f0612010-04-17 05:30:19 +00003201 // This function is only supposed to be called for i64 types, either as the
3202 // source or destination of the bit convert.
3203 EVT SrcVT = Op.getValueType();
3204 EVT DstVT = N->getValueType(0);
3205 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003206 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003207
Bob Wilson9f3f0612010-04-17 05:30:19 +00003208 // Turn i64->f64 into VMOVDRR.
3209 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3211 DAG.getConstant(0, MVT::i32));
3212 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3213 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003214 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003215 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003216 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003217
Jim Grosbache5165492009-11-09 00:11:35 +00003218 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003219 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3220 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3221 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3222 // Merge the pieces into a single i64 value.
3223 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3224 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003225
Bob Wilson9f3f0612010-04-17 05:30:19 +00003226 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003227}
3228
Bob Wilson5bafff32009-06-22 23:27:02 +00003229/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003230/// Zero vectors are used to represent vector negation and in those cases
3231/// will be implemented with the NEON VNEG instruction. However, VNEG does
3232/// not support i64 elements, so sometimes the zero vectors will need to be
3233/// explicitly constructed. Regardless, use a canonical VMOV to create the
3234/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003235static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003237 // The canonical modified immediate encoding of a zero vector is....0!
3238 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3239 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3240 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003241 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003242}
3243
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003244/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3245/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003246SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3247 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003248 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3249 EVT VT = Op.getValueType();
3250 unsigned VTBits = VT.getSizeInBits();
3251 DebugLoc dl = Op.getDebugLoc();
3252 SDValue ShOpLo = Op.getOperand(0);
3253 SDValue ShOpHi = Op.getOperand(1);
3254 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003255 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003256 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003257
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003258 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3259
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003260 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3261 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3262 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3263 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3264 DAG.getConstant(VTBits, MVT::i32));
3265 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3266 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003267 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003268
3269 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3270 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003271 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003272 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003273 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003274 CCR, Cmp);
3275
3276 SDValue Ops[2] = { Lo, Hi };
3277 return DAG.getMergeValues(Ops, 2, dl);
3278}
3279
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003280/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3281/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003282SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3283 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003284 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3285 EVT VT = Op.getValueType();
3286 unsigned VTBits = VT.getSizeInBits();
3287 DebugLoc dl = Op.getDebugLoc();
3288 SDValue ShOpLo = Op.getOperand(0);
3289 SDValue ShOpHi = Op.getOperand(1);
3290 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003291 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003292
3293 assert(Op.getOpcode() == ISD::SHL_PARTS);
3294 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3295 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3296 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3297 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3298 DAG.getConstant(VTBits, MVT::i32));
3299 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3300 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3301
3302 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3303 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3304 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003305 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003306 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003307 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003308 CCR, Cmp);
3309
3310 SDValue Ops[2] = { Lo, Hi };
3311 return DAG.getMergeValues(Ops, 2, dl);
3312}
3313
Jim Grosbach4725ca72010-09-08 03:54:02 +00003314SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003315 SelectionDAG &DAG) const {
3316 // The rounding mode is in bits 23:22 of the FPSCR.
3317 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3318 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3319 // so that the shift + and get folded into a bitfield extract.
3320 DebugLoc dl = Op.getDebugLoc();
3321 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3322 DAG.getConstant(Intrinsic::arm_get_fpscr,
3323 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003324 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003325 DAG.getConstant(1U << 22, MVT::i32));
3326 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3327 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003328 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003329 DAG.getConstant(3, MVT::i32));
3330}
3331
Jim Grosbach3482c802010-01-18 19:58:49 +00003332static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3333 const ARMSubtarget *ST) {
3334 EVT VT = N->getValueType(0);
3335 DebugLoc dl = N->getDebugLoc();
3336
3337 if (!ST->hasV6T2Ops())
3338 return SDValue();
3339
3340 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3341 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3342}
3343
Bob Wilson5bafff32009-06-22 23:27:02 +00003344static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3345 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003346 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003347 DebugLoc dl = N->getDebugLoc();
3348
Bob Wilsond5448bb2010-11-18 21:16:28 +00003349 if (!VT.isVector())
3350 return SDValue();
3351
Bob Wilson5bafff32009-06-22 23:27:02 +00003352 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003353 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003354
Bob Wilsond5448bb2010-11-18 21:16:28 +00003355 // Left shifts translate directly to the vshiftu intrinsic.
3356 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003357 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003358 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3359 N->getOperand(0), N->getOperand(1));
3360
3361 assert((N->getOpcode() == ISD::SRA ||
3362 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3363
3364 // NEON uses the same intrinsics for both left and right shifts. For
3365 // right shifts, the shift amounts are negative, so negate the vector of
3366 // shift amounts.
3367 EVT ShiftVT = N->getOperand(1).getValueType();
3368 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3369 getZeroVector(ShiftVT, DAG, dl),
3370 N->getOperand(1));
3371 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3372 Intrinsic::arm_neon_vshifts :
3373 Intrinsic::arm_neon_vshiftu);
3374 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3375 DAG.getConstant(vshiftInt, MVT::i32),
3376 N->getOperand(0), NegatedCount);
3377}
3378
3379static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3380 const ARMSubtarget *ST) {
3381 EVT VT = N->getValueType(0);
3382 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003383
Eli Friedmance392eb2009-08-22 03:13:10 +00003384 // We can get here for a node like i32 = ISD::SHL i32, i64
3385 if (VT != MVT::i64)
3386 return SDValue();
3387
3388 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003389 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003390
Chris Lattner27a6c732007-11-24 07:07:01 +00003391 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3392 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003393 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003394 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003395
Chris Lattner27a6c732007-11-24 07:07:01 +00003396 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003397 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003398
Chris Lattner27a6c732007-11-24 07:07:01 +00003399 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003401 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003403 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003404
Chris Lattner27a6c732007-11-24 07:07:01 +00003405 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3406 // captures the result into a carry flag.
3407 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003408 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003409
Chris Lattner27a6c732007-11-24 07:07:01 +00003410 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003412
Chris Lattner27a6c732007-11-24 07:07:01 +00003413 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003415}
3416
Bob Wilson5bafff32009-06-22 23:27:02 +00003417static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3418 SDValue TmpOp0, TmpOp1;
3419 bool Invert = false;
3420 bool Swap = false;
3421 unsigned Opc = 0;
3422
3423 SDValue Op0 = Op.getOperand(0);
3424 SDValue Op1 = Op.getOperand(1);
3425 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003426 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003427 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3428 DebugLoc dl = Op.getDebugLoc();
3429
3430 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3431 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003432 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003433 case ISD::SETUNE:
3434 case ISD::SETNE: Invert = true; // Fallthrough
3435 case ISD::SETOEQ:
3436 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3437 case ISD::SETOLT:
3438 case ISD::SETLT: Swap = true; // Fallthrough
3439 case ISD::SETOGT:
3440 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3441 case ISD::SETOLE:
3442 case ISD::SETLE: Swap = true; // Fallthrough
3443 case ISD::SETOGE:
3444 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3445 case ISD::SETUGE: Swap = true; // Fallthrough
3446 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3447 case ISD::SETUGT: Swap = true; // Fallthrough
3448 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3449 case ISD::SETUEQ: Invert = true; // Fallthrough
3450 case ISD::SETONE:
3451 // Expand this to (OLT | OGT).
3452 TmpOp0 = Op0;
3453 TmpOp1 = Op1;
3454 Opc = ISD::OR;
3455 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3456 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3457 break;
3458 case ISD::SETUO: Invert = true; // Fallthrough
3459 case ISD::SETO:
3460 // Expand this to (OLT | OGE).
3461 TmpOp0 = Op0;
3462 TmpOp1 = Op1;
3463 Opc = ISD::OR;
3464 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3465 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3466 break;
3467 }
3468 } else {
3469 // Integer comparisons.
3470 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003471 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003472 case ISD::SETNE: Invert = true;
3473 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3474 case ISD::SETLT: Swap = true;
3475 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3476 case ISD::SETLE: Swap = true;
3477 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3478 case ISD::SETULT: Swap = true;
3479 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3480 case ISD::SETULE: Swap = true;
3481 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3482 }
3483
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003484 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003485 if (Opc == ARMISD::VCEQ) {
3486
3487 SDValue AndOp;
3488 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3489 AndOp = Op0;
3490 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3491 AndOp = Op1;
3492
3493 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003494 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003495 AndOp = AndOp.getOperand(0);
3496
3497 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3498 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003499 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3500 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003501 Invert = !Invert;
3502 }
3503 }
3504 }
3505
3506 if (Swap)
3507 std::swap(Op0, Op1);
3508
Owen Andersonc24cb352010-11-08 23:21:22 +00003509 // If one of the operands is a constant vector zero, attempt to fold the
3510 // comparison to a specialized compare-against-zero form.
3511 SDValue SingleOp;
3512 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3513 SingleOp = Op0;
3514 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3515 if (Opc == ARMISD::VCGE)
3516 Opc = ARMISD::VCLEZ;
3517 else if (Opc == ARMISD::VCGT)
3518 Opc = ARMISD::VCLTZ;
3519 SingleOp = Op1;
3520 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003521
Owen Andersonc24cb352010-11-08 23:21:22 +00003522 SDValue Result;
3523 if (SingleOp.getNode()) {
3524 switch (Opc) {
3525 case ARMISD::VCEQ:
3526 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3527 case ARMISD::VCGE:
3528 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3529 case ARMISD::VCLEZ:
3530 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3531 case ARMISD::VCGT:
3532 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3533 case ARMISD::VCLTZ:
3534 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3535 default:
3536 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3537 }
3538 } else {
3539 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3540 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003541
3542 if (Invert)
3543 Result = DAG.getNOT(dl, Result, VT);
3544
3545 return Result;
3546}
3547
Bob Wilsond3c42842010-06-14 22:19:57 +00003548/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3549/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003550/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003551static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3552 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003553 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003554 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003555
Bob Wilson827b2102010-06-15 19:05:35 +00003556 // SplatBitSize is set to the smallest size that splats the vector, so a
3557 // zero vector will always have SplatBitSize == 8. However, NEON modified
3558 // immediate instructions others than VMOV do not support the 8-bit encoding
3559 // of a zero vector, and the default encoding of zero is supposed to be the
3560 // 32-bit version.
3561 if (SplatBits == 0)
3562 SplatBitSize = 32;
3563
Bob Wilson5bafff32009-06-22 23:27:02 +00003564 switch (SplatBitSize) {
3565 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003566 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003567 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003568 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003569 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003570 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003571 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003572 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003573 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003574
3575 case 16:
3576 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003577 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003578 if ((SplatBits & ~0xff) == 0) {
3579 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003580 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003581 Imm = SplatBits;
3582 break;
3583 }
3584 if ((SplatBits & ~0xff00) == 0) {
3585 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003586 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003587 Imm = SplatBits >> 8;
3588 break;
3589 }
3590 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003591
3592 case 32:
3593 // NEON's 32-bit VMOV supports splat values where:
3594 // * only one byte is nonzero, or
3595 // * the least significant byte is 0xff and the second byte is nonzero, or
3596 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003597 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003598 if ((SplatBits & ~0xff) == 0) {
3599 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003600 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003601 Imm = SplatBits;
3602 break;
3603 }
3604 if ((SplatBits & ~0xff00) == 0) {
3605 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003606 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003607 Imm = SplatBits >> 8;
3608 break;
3609 }
3610 if ((SplatBits & ~0xff0000) == 0) {
3611 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003612 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003613 Imm = SplatBits >> 16;
3614 break;
3615 }
3616 if ((SplatBits & ~0xff000000) == 0) {
3617 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003618 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003619 Imm = SplatBits >> 24;
3620 break;
3621 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003622
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003623 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3624 if (type == OtherModImm) return SDValue();
3625
Bob Wilson5bafff32009-06-22 23:27:02 +00003626 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003627 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3628 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003629 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003630 Imm = SplatBits >> 8;
3631 SplatBits |= 0xff;
3632 break;
3633 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003634
3635 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003636 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3637 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003638 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003639 Imm = SplatBits >> 16;
3640 SplatBits |= 0xffff;
3641 break;
3642 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3645 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3646 // VMOV.I32. A (very) minor optimization would be to replicate the value
3647 // and fall through here to test for a valid 64-bit splat. But, then the
3648 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003649 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003650
3651 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003652 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003653 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003654 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003655 uint64_t BitMask = 0xff;
3656 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003657 unsigned ImmMask = 1;
3658 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003660 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003661 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003662 Imm |= ImmMask;
3663 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003664 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003665 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003666 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003667 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003668 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003669 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003670 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003671 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003672 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673 break;
3674 }
3675
Bob Wilson1a913ed2010-06-11 21:34:50 +00003676 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003677 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003678 return SDValue();
3679 }
3680
Bob Wilsoncba270d2010-07-13 21:16:48 +00003681 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3682 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003683}
3684
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003685static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3686 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003687 unsigned NumElts = VT.getVectorNumElements();
3688 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003689
3690 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3691 if (M[0] < 0)
3692 return false;
3693
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003694 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003695
3696 // If this is a VEXT shuffle, the immediate value is the index of the first
3697 // element. The other shuffle indices must be the successive elements after
3698 // the first one.
3699 unsigned ExpectedElt = Imm;
3700 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003701 // Increment the expected index. If it wraps around, it may still be
3702 // a VEXT but the source vectors must be swapped.
3703 ExpectedElt += 1;
3704 if (ExpectedElt == NumElts * 2) {
3705 ExpectedElt = 0;
3706 ReverseVEXT = true;
3707 }
3708
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003709 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003710 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003711 return false;
3712 }
3713
3714 // Adjust the index value if the source operands will be swapped.
3715 if (ReverseVEXT)
3716 Imm -= NumElts;
3717
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003718 return true;
3719}
3720
Bob Wilson8bb9e482009-07-26 00:39:34 +00003721/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3722/// instruction with the specified blocksize. (The order of the elements
3723/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003724static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3725 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003726 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3727 "Only possible block sizes for VREV are: 16, 32, 64");
3728
Bob Wilson8bb9e482009-07-26 00:39:34 +00003729 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003730 if (EltSz == 64)
3731 return false;
3732
3733 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003734 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003735 // If the first shuffle index is UNDEF, be optimistic.
3736 if (M[0] < 0)
3737 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003738
3739 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3740 return false;
3741
3742 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003743 if (M[i] < 0) continue; // ignore UNDEF indices
3744 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003745 return false;
3746 }
3747
3748 return true;
3749}
3750
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003751static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3752 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3753 // range, then 0 is placed into the resulting vector. So pretty much any mask
3754 // of 8 elements can work here.
3755 return VT == MVT::v8i8 && M.size() == 8;
3756}
3757
Bob Wilsonc692cb72009-08-21 20:54:19 +00003758static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3759 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003760 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3761 if (EltSz == 64)
3762 return false;
3763
Bob Wilsonc692cb72009-08-21 20:54:19 +00003764 unsigned NumElts = VT.getVectorNumElements();
3765 WhichResult = (M[0] == 0 ? 0 : 1);
3766 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003767 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3768 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003769 return false;
3770 }
3771 return true;
3772}
3773
Bob Wilson324f4f12009-12-03 06:40:55 +00003774/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3775/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3776/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3777static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3778 unsigned &WhichResult) {
3779 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3780 if (EltSz == 64)
3781 return false;
3782
3783 unsigned NumElts = VT.getVectorNumElements();
3784 WhichResult = (M[0] == 0 ? 0 : 1);
3785 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003786 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3787 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003788 return false;
3789 }
3790 return true;
3791}
3792
Bob Wilsonc692cb72009-08-21 20:54:19 +00003793static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3794 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003795 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3796 if (EltSz == 64)
3797 return false;
3798
Bob Wilsonc692cb72009-08-21 20:54:19 +00003799 unsigned NumElts = VT.getVectorNumElements();
3800 WhichResult = (M[0] == 0 ? 0 : 1);
3801 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003802 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003803 if ((unsigned) M[i] != 2 * i + WhichResult)
3804 return false;
3805 }
3806
3807 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003808 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003809 return false;
3810
3811 return true;
3812}
3813
Bob Wilson324f4f12009-12-03 06:40:55 +00003814/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3815/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3816/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3817static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3818 unsigned &WhichResult) {
3819 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3820 if (EltSz == 64)
3821 return false;
3822
3823 unsigned Half = VT.getVectorNumElements() / 2;
3824 WhichResult = (M[0] == 0 ? 0 : 1);
3825 for (unsigned j = 0; j != 2; ++j) {
3826 unsigned Idx = WhichResult;
3827 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003828 int MIdx = M[i + j * Half];
3829 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003830 return false;
3831 Idx += 2;
3832 }
3833 }
3834
3835 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3836 if (VT.is64BitVector() && EltSz == 32)
3837 return false;
3838
3839 return true;
3840}
3841
Bob Wilsonc692cb72009-08-21 20:54:19 +00003842static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3843 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003844 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3845 if (EltSz == 64)
3846 return false;
3847
Bob Wilsonc692cb72009-08-21 20:54:19 +00003848 unsigned NumElts = VT.getVectorNumElements();
3849 WhichResult = (M[0] == 0 ? 0 : 1);
3850 unsigned Idx = WhichResult * NumElts / 2;
3851 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003852 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3853 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003854 return false;
3855 Idx += 1;
3856 }
3857
3858 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003859 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003860 return false;
3861
3862 return true;
3863}
3864
Bob Wilson324f4f12009-12-03 06:40:55 +00003865/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3866/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3867/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3868static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3869 unsigned &WhichResult) {
3870 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3871 if (EltSz == 64)
3872 return false;
3873
3874 unsigned NumElts = VT.getVectorNumElements();
3875 WhichResult = (M[0] == 0 ? 0 : 1);
3876 unsigned Idx = WhichResult * NumElts / 2;
3877 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003878 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3879 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003880 return false;
3881 Idx += 1;
3882 }
3883
3884 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3885 if (VT.is64BitVector() && EltSz == 32)
3886 return false;
3887
3888 return true;
3889}
3890
Dale Johannesenf630c712010-07-29 20:10:08 +00003891// If N is an integer constant that can be moved into a register in one
3892// instruction, return an SDValue of such a constant (will become a MOV
3893// instruction). Otherwise return null.
3894static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3895 const ARMSubtarget *ST, DebugLoc dl) {
3896 uint64_t Val;
3897 if (!isa<ConstantSDNode>(N))
3898 return SDValue();
3899 Val = cast<ConstantSDNode>(N)->getZExtValue();
3900
3901 if (ST->isThumb1Only()) {
3902 if (Val <= 255 || ~Val <= 255)
3903 return DAG.getConstant(Val, MVT::i32);
3904 } else {
3905 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3906 return DAG.getConstant(Val, MVT::i32);
3907 }
3908 return SDValue();
3909}
3910
Bob Wilson5bafff32009-06-22 23:27:02 +00003911// If this is a case we can't handle, return null and let the default
3912// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003913SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3914 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003915 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003916 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003917 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003918
3919 APInt SplatBits, SplatUndef;
3920 unsigned SplatBitSize;
3921 bool HasAnyUndefs;
3922 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003923 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003924 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003925 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003926 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003927 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003928 DAG, VmovVT, VT.is128BitVector(),
3929 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003930 if (Val.getNode()) {
3931 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003933 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003934
3935 // Try an immediate VMVN.
3936 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3937 ((1LL << SplatBitSize) - 1));
3938 Val = isNEONModifiedImm(NegatedImm,
3939 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003940 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003941 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003942 if (Val.getNode()) {
3943 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003944 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003945 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003946 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003947 }
3948
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003949 // Scan through the operands to see if only one value is used.
3950 unsigned NumElts = VT.getVectorNumElements();
3951 bool isOnlyLowElement = true;
3952 bool usesOnlyOneValue = true;
3953 bool isConstant = true;
3954 SDValue Value;
3955 for (unsigned i = 0; i < NumElts; ++i) {
3956 SDValue V = Op.getOperand(i);
3957 if (V.getOpcode() == ISD::UNDEF)
3958 continue;
3959 if (i > 0)
3960 isOnlyLowElement = false;
3961 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3962 isConstant = false;
3963
3964 if (!Value.getNode())
3965 Value = V;
3966 else if (V != Value)
3967 usesOnlyOneValue = false;
3968 }
3969
3970 if (!Value.getNode())
3971 return DAG.getUNDEF(VT);
3972
3973 if (isOnlyLowElement)
3974 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3975
Dale Johannesenf630c712010-07-29 20:10:08 +00003976 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3977
Dale Johannesen575cd142010-10-19 20:00:17 +00003978 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3979 // i32 and try again.
3980 if (usesOnlyOneValue && EltSize <= 32) {
3981 if (!isConstant)
3982 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3983 if (VT.getVectorElementType().isFloatingPoint()) {
3984 SmallVector<SDValue, 8> Ops;
3985 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003986 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003987 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003988 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3989 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003990 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3991 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003992 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003993 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003994 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3995 if (Val.getNode())
3996 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003997 }
3998
3999 // If all elements are constants and the case above didn't get hit, fall back
4000 // to the default expansion, which will generate a load from the constant
4001 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004002 if (isConstant)
4003 return SDValue();
4004
Bob Wilson11a1dff2011-01-07 21:37:30 +00004005 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4006 if (NumElts >= 4) {
4007 SDValue shuffle = ReconstructShuffle(Op, DAG);
4008 if (shuffle != SDValue())
4009 return shuffle;
4010 }
4011
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004012 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004013 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4014 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004015 if (EltSize >= 32) {
4016 // Do the expansion with floating-point types, since that is what the VFP
4017 // registers are defined to use, and since i64 is not legal.
4018 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4019 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004020 SmallVector<SDValue, 8> Ops;
4021 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004022 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004023 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004024 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004025 }
4026
4027 return SDValue();
4028}
4029
Bob Wilson11a1dff2011-01-07 21:37:30 +00004030// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004031// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004032SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4033 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004034 DebugLoc dl = Op.getDebugLoc();
4035 EVT VT = Op.getValueType();
4036 unsigned NumElts = VT.getVectorNumElements();
4037
4038 SmallVector<SDValue, 2> SourceVecs;
4039 SmallVector<unsigned, 2> MinElts;
4040 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004041
Bob Wilson11a1dff2011-01-07 21:37:30 +00004042 for (unsigned i = 0; i < NumElts; ++i) {
4043 SDValue V = Op.getOperand(i);
4044 if (V.getOpcode() == ISD::UNDEF)
4045 continue;
4046 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4047 // A shuffle can only come from building a vector from various
4048 // elements of other vectors.
4049 return SDValue();
4050 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004051
Bob Wilson11a1dff2011-01-07 21:37:30 +00004052 // Record this extraction against the appropriate vector if possible...
4053 SDValue SourceVec = V.getOperand(0);
4054 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4055 bool FoundSource = false;
4056 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4057 if (SourceVecs[j] == SourceVec) {
4058 if (MinElts[j] > EltNo)
4059 MinElts[j] = EltNo;
4060 if (MaxElts[j] < EltNo)
4061 MaxElts[j] = EltNo;
4062 FoundSource = true;
4063 break;
4064 }
4065 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004066
Bob Wilson11a1dff2011-01-07 21:37:30 +00004067 // Or record a new source if not...
4068 if (!FoundSource) {
4069 SourceVecs.push_back(SourceVec);
4070 MinElts.push_back(EltNo);
4071 MaxElts.push_back(EltNo);
4072 }
4073 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004074
Bob Wilson11a1dff2011-01-07 21:37:30 +00004075 // Currently only do something sane when at most two source vectors
4076 // involved.
4077 if (SourceVecs.size() > 2)
4078 return SDValue();
4079
4080 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4081 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004082
Bob Wilson11a1dff2011-01-07 21:37:30 +00004083 // This loop extracts the usage patterns of the source vectors
4084 // and prepares appropriate SDValues for a shuffle if possible.
4085 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4086 if (SourceVecs[i].getValueType() == VT) {
4087 // No VEXT necessary
4088 ShuffleSrcs[i] = SourceVecs[i];
4089 VEXTOffsets[i] = 0;
4090 continue;
4091 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4092 // It probably isn't worth padding out a smaller vector just to
4093 // break it down again in a shuffle.
4094 return SDValue();
4095 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004096
Bob Wilson11a1dff2011-01-07 21:37:30 +00004097 // Since only 64-bit and 128-bit vectors are legal on ARM and
4098 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004099 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4100 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004101
Bob Wilson11a1dff2011-01-07 21:37:30 +00004102 if (MaxElts[i] - MinElts[i] >= NumElts) {
4103 // Span too large for a VEXT to cope
4104 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004105 }
4106
Bob Wilson11a1dff2011-01-07 21:37:30 +00004107 if (MinElts[i] >= NumElts) {
4108 // The extraction can just take the second half
4109 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004110 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4111 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004112 DAG.getIntPtrConstant(NumElts));
4113 } else if (MaxElts[i] < NumElts) {
4114 // The extraction can just take the first half
4115 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004116 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4117 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004118 DAG.getIntPtrConstant(0));
4119 } else {
4120 // An actual VEXT is needed
4121 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004122 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4123 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004124 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004125 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4126 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004127 DAG.getIntPtrConstant(NumElts));
4128 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4129 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4130 }
4131 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004132
Bob Wilson11a1dff2011-01-07 21:37:30 +00004133 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004134
Bob Wilson11a1dff2011-01-07 21:37:30 +00004135 for (unsigned i = 0; i < NumElts; ++i) {
4136 SDValue Entry = Op.getOperand(i);
4137 if (Entry.getOpcode() == ISD::UNDEF) {
4138 Mask.push_back(-1);
4139 continue;
4140 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004141
Bob Wilson11a1dff2011-01-07 21:37:30 +00004142 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004143 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4144 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004145 if (ExtractVec == SourceVecs[0]) {
4146 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4147 } else {
4148 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4149 }
4150 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004151
Bob Wilson11a1dff2011-01-07 21:37:30 +00004152 // Final check before we try to produce nonsense...
4153 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004154 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4155 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004156
Bob Wilson11a1dff2011-01-07 21:37:30 +00004157 return SDValue();
4158}
4159
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004160/// isShuffleMaskLegal - Targets can use this to indicate that they only
4161/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4162/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4163/// are assumed to be legal.
4164bool
4165ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4166 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004167 if (VT.getVectorNumElements() == 4 &&
4168 (VT.is128BitVector() || VT.is64BitVector())) {
4169 unsigned PFIndexes[4];
4170 for (unsigned i = 0; i != 4; ++i) {
4171 if (M[i] < 0)
4172 PFIndexes[i] = 8;
4173 else
4174 PFIndexes[i] = M[i];
4175 }
4176
4177 // Compute the index in the perfect shuffle table.
4178 unsigned PFTableIndex =
4179 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4180 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4181 unsigned Cost = (PFEntry >> 30);
4182
4183 if (Cost <= 4)
4184 return true;
4185 }
4186
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004187 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004188 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004189
Bob Wilson53dd2452010-06-07 23:53:38 +00004190 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4191 return (EltSize >= 32 ||
4192 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004193 isVREVMask(M, VT, 64) ||
4194 isVREVMask(M, VT, 32) ||
4195 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004196 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004197 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004198 isVTRNMask(M, VT, WhichResult) ||
4199 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004200 isVZIPMask(M, VT, WhichResult) ||
4201 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4202 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4203 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004204}
4205
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004206/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4207/// the specified operations to build the shuffle.
4208static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4209 SDValue RHS, SelectionDAG &DAG,
4210 DebugLoc dl) {
4211 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4212 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4213 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4214
4215 enum {
4216 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4217 OP_VREV,
4218 OP_VDUP0,
4219 OP_VDUP1,
4220 OP_VDUP2,
4221 OP_VDUP3,
4222 OP_VEXT1,
4223 OP_VEXT2,
4224 OP_VEXT3,
4225 OP_VUZPL, // VUZP, left result
4226 OP_VUZPR, // VUZP, right result
4227 OP_VZIPL, // VZIP, left result
4228 OP_VZIPR, // VZIP, right result
4229 OP_VTRNL, // VTRN, left result
4230 OP_VTRNR // VTRN, right result
4231 };
4232
4233 if (OpNum == OP_COPY) {
4234 if (LHSID == (1*9+2)*9+3) return LHS;
4235 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4236 return RHS;
4237 }
4238
4239 SDValue OpLHS, OpRHS;
4240 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4241 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4242 EVT VT = OpLHS.getValueType();
4243
4244 switch (OpNum) {
4245 default: llvm_unreachable("Unknown shuffle opcode!");
4246 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004247 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004248 if (VT.getVectorElementType() == MVT::i32 ||
4249 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004250 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4251 // vrev <4 x i16> -> VREV32
4252 if (VT.getVectorElementType() == MVT::i16)
4253 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4254 // vrev <4 x i8> -> VREV16
4255 assert(VT.getVectorElementType() == MVT::i8);
4256 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004257 case OP_VDUP0:
4258 case OP_VDUP1:
4259 case OP_VDUP2:
4260 case OP_VDUP3:
4261 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004262 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004263 case OP_VEXT1:
4264 case OP_VEXT2:
4265 case OP_VEXT3:
4266 return DAG.getNode(ARMISD::VEXT, dl, VT,
4267 OpLHS, OpRHS,
4268 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4269 case OP_VUZPL:
4270 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004271 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004272 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4273 case OP_VZIPL:
4274 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004275 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004276 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4277 case OP_VTRNL:
4278 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004279 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4280 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004281 }
4282}
4283
Bill Wendling69a05a72011-03-14 23:02:38 +00004284static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4285 SmallVectorImpl<int> &ShuffleMask,
4286 SelectionDAG &DAG) {
4287 // Check to see if we can use the VTBL instruction.
4288 SDValue V1 = Op.getOperand(0);
4289 SDValue V2 = Op.getOperand(1);
4290 DebugLoc DL = Op.getDebugLoc();
4291
4292 SmallVector<SDValue, 8> VTBLMask;
4293 for (SmallVectorImpl<int>::iterator
4294 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4295 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4296
4297 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4298 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4299 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4300 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004301
Owen Anderson76706012011-04-05 21:48:57 +00004302 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004303 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4304 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004305}
4306
Bob Wilson5bafff32009-06-22 23:27:02 +00004307static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004308 SDValue V1 = Op.getOperand(0);
4309 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004310 DebugLoc dl = Op.getDebugLoc();
4311 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004312 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004313 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004314
Bob Wilson28865062009-08-13 02:13:04 +00004315 // Convert shuffles that are directly supported on NEON to target-specific
4316 // DAG nodes, instead of keeping them as shuffles and matching them again
4317 // during code selection. This is more efficient and avoids the possibility
4318 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004319 // FIXME: floating-point vectors should be canonicalized to integer vectors
4320 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004321 SVN->getMask(ShuffleMask);
4322
Bob Wilson53dd2452010-06-07 23:53:38 +00004323 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4324 if (EltSize <= 32) {
4325 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4326 int Lane = SVN->getSplatIndex();
4327 // If this is undef splat, generate it via "just" vdup, if possible.
4328 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004329
Bob Wilson53dd2452010-06-07 23:53:38 +00004330 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4331 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4332 }
4333 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4334 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004335 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004336
4337 bool ReverseVEXT;
4338 unsigned Imm;
4339 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4340 if (ReverseVEXT)
4341 std::swap(V1, V2);
4342 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4343 DAG.getConstant(Imm, MVT::i32));
4344 }
4345
4346 if (isVREVMask(ShuffleMask, VT, 64))
4347 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4348 if (isVREVMask(ShuffleMask, VT, 32))
4349 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4350 if (isVREVMask(ShuffleMask, VT, 16))
4351 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4352
4353 // Check for Neon shuffles that modify both input vectors in place.
4354 // If both results are used, i.e., if there are two shuffles with the same
4355 // source operands and with masks corresponding to both results of one of
4356 // these operations, DAG memoization will ensure that a single node is
4357 // used for both shuffles.
4358 unsigned WhichResult;
4359 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4360 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4361 V1, V2).getValue(WhichResult);
4362 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4363 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4364 V1, V2).getValue(WhichResult);
4365 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4366 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4367 V1, V2).getValue(WhichResult);
4368
4369 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4370 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4371 V1, V1).getValue(WhichResult);
4372 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4373 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4374 V1, V1).getValue(WhichResult);
4375 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4376 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4377 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004378 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004379
Bob Wilsonc692cb72009-08-21 20:54:19 +00004380 // If the shuffle is not directly supported and it has 4 elements, use
4381 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004382 unsigned NumElts = VT.getVectorNumElements();
4383 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004384 unsigned PFIndexes[4];
4385 for (unsigned i = 0; i != 4; ++i) {
4386 if (ShuffleMask[i] < 0)
4387 PFIndexes[i] = 8;
4388 else
4389 PFIndexes[i] = ShuffleMask[i];
4390 }
4391
4392 // Compute the index in the perfect shuffle table.
4393 unsigned PFTableIndex =
4394 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004395 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4396 unsigned Cost = (PFEntry >> 30);
4397
4398 if (Cost <= 4)
4399 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4400 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004401
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004402 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004403 if (EltSize >= 32) {
4404 // Do the expansion with floating-point types, since that is what the VFP
4405 // registers are defined to use, and since i64 is not legal.
4406 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4407 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004408 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4409 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004410 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004411 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004412 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004413 Ops.push_back(DAG.getUNDEF(EltVT));
4414 else
4415 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4416 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4417 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4418 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004419 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004420 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004421 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004422 }
4423
Bill Wendling69a05a72011-03-14 23:02:38 +00004424 if (VT == MVT::v8i8) {
4425 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4426 if (NewOp.getNode())
4427 return NewOp;
4428 }
4429
Bob Wilson22cac0d2009-08-14 05:16:33 +00004430 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004431}
4432
Bob Wilson5bafff32009-06-22 23:27:02 +00004433static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004434 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004435 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004436 if (!isa<ConstantSDNode>(Lane))
4437 return SDValue();
4438
4439 SDValue Vec = Op.getOperand(0);
4440 if (Op.getValueType() == MVT::i32 &&
4441 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4442 DebugLoc dl = Op.getDebugLoc();
4443 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4444 }
4445
4446 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004447}
4448
Bob Wilsona6d65862009-08-03 20:36:38 +00004449static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4450 // The only time a CONCAT_VECTORS operation can have legal types is when
4451 // two 64-bit vectors are concatenated to a 128-bit vector.
4452 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4453 "unexpected CONCAT_VECTORS");
4454 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004456 SDValue Op0 = Op.getOperand(0);
4457 SDValue Op1 = Op.getOperand(1);
4458 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004460 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004461 DAG.getIntPtrConstant(0));
4462 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004464 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004465 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004466 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004467}
4468
Bob Wilson626613d2010-11-23 19:38:38 +00004469/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4470/// element has been zero/sign-extended, depending on the isSigned parameter,
4471/// from an integer type half its size.
4472static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4473 bool isSigned) {
4474 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4475 EVT VT = N->getValueType(0);
4476 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4477 SDNode *BVN = N->getOperand(0).getNode();
4478 if (BVN->getValueType(0) != MVT::v4i32 ||
4479 BVN->getOpcode() != ISD::BUILD_VECTOR)
4480 return false;
4481 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4482 unsigned HiElt = 1 - LoElt;
4483 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4484 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4485 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4486 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4487 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4488 return false;
4489 if (isSigned) {
4490 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4491 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4492 return true;
4493 } else {
4494 if (Hi0->isNullValue() && Hi1->isNullValue())
4495 return true;
4496 }
4497 return false;
4498 }
4499
4500 if (N->getOpcode() != ISD::BUILD_VECTOR)
4501 return false;
4502
4503 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4504 SDNode *Elt = N->getOperand(i).getNode();
4505 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4506 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4507 unsigned HalfSize = EltSize / 2;
4508 if (isSigned) {
4509 int64_t SExtVal = C->getSExtValue();
4510 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
4511 return false;
4512 } else {
4513 if ((C->getZExtValue() >> HalfSize) != 0)
4514 return false;
4515 }
4516 continue;
4517 }
4518 return false;
4519 }
4520
4521 return true;
4522}
4523
4524/// isSignExtended - Check if a node is a vector value that is sign-extended
4525/// or a constant BUILD_VECTOR with sign-extended elements.
4526static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4527 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4528 return true;
4529 if (isExtendedBUILD_VECTOR(N, DAG, true))
4530 return true;
4531 return false;
4532}
4533
4534/// isZeroExtended - Check if a node is a vector value that is zero-extended
4535/// or a constant BUILD_VECTOR with zero-extended elements.
4536static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4537 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4538 return true;
4539 if (isExtendedBUILD_VECTOR(N, DAG, false))
4540 return true;
4541 return false;
4542}
4543
4544/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4545/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004546static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4547 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4548 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004549 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4550 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4551 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4552 LD->isNonTemporal(), LD->getAlignment());
4553 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4554 // have been legalized as a BITCAST from v4i32.
4555 if (N->getOpcode() == ISD::BITCAST) {
4556 SDNode *BVN = N->getOperand(0).getNode();
4557 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4558 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4559 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4560 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4561 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4562 }
4563 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4564 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4565 EVT VT = N->getValueType(0);
4566 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4567 unsigned NumElts = VT.getVectorNumElements();
4568 MVT TruncVT = MVT::getIntegerVT(EltSize);
4569 SmallVector<SDValue, 8> Ops;
4570 for (unsigned i = 0; i != NumElts; ++i) {
4571 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4572 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004573 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004574 }
4575 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4576 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004577}
4578
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004579static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4580 unsigned Opcode = N->getOpcode();
4581 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4582 SDNode *N0 = N->getOperand(0).getNode();
4583 SDNode *N1 = N->getOperand(1).getNode();
4584 return N0->hasOneUse() && N1->hasOneUse() &&
4585 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4586 }
4587 return false;
4588}
4589
4590static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4591 unsigned Opcode = N->getOpcode();
4592 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4593 SDNode *N0 = N->getOperand(0).getNode();
4594 SDNode *N1 = N->getOperand(1).getNode();
4595 return N0->hasOneUse() && N1->hasOneUse() &&
4596 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4597 }
4598 return false;
4599}
4600
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004601static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4602 // Multiplications are only custom-lowered for 128-bit vectors so that
4603 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4604 EVT VT = Op.getValueType();
4605 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4606 SDNode *N0 = Op.getOperand(0).getNode();
4607 SDNode *N1 = Op.getOperand(1).getNode();
4608 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004609 bool isMLA = false;
4610 bool isN0SExt = isSignExtended(N0, DAG);
4611 bool isN1SExt = isSignExtended(N1, DAG);
4612 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004613 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004614 else {
4615 bool isN0ZExt = isZeroExtended(N0, DAG);
4616 bool isN1ZExt = isZeroExtended(N1, DAG);
4617 if (isN0ZExt && isN1ZExt)
4618 NewOpc = ARMISD::VMULLu;
4619 else if (isN1SExt || isN1ZExt) {
4620 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4621 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4622 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4623 NewOpc = ARMISD::VMULLs;
4624 isMLA = true;
4625 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4626 NewOpc = ARMISD::VMULLu;
4627 isMLA = true;
4628 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4629 std::swap(N0, N1);
4630 NewOpc = ARMISD::VMULLu;
4631 isMLA = true;
4632 }
4633 }
4634
4635 if (!NewOpc) {
4636 if (VT == MVT::v2i64)
4637 // Fall through to expand this. It is not legal.
4638 return SDValue();
4639 else
4640 // Other vector multiplications are legal.
4641 return Op;
4642 }
4643 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004644
4645 // Legalize to a VMULL instruction.
4646 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004647 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004648 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004649 if (!isMLA) {
4650 Op0 = SkipExtension(N0, DAG);
4651 assert(Op0.getValueType().is64BitVector() &&
4652 Op1.getValueType().is64BitVector() &&
4653 "unexpected types for extended operands to VMULL");
4654 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4655 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004656
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004657 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4658 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4659 // vmull q0, d4, d6
4660 // vmlal q0, d5, d6
4661 // is faster than
4662 // vaddl q0, d4, d5
4663 // vmovl q1, d6
4664 // vmul q0, q0, q1
4665 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4666 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4667 EVT Op1VT = Op1.getValueType();
4668 return DAG.getNode(N0->getOpcode(), DL, VT,
4669 DAG.getNode(NewOpc, DL, VT,
4670 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4671 DAG.getNode(NewOpc, DL, VT,
4672 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004673}
4674
Owen Anderson76706012011-04-05 21:48:57 +00004675static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004676LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4677 // Convert to float
4678 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4679 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4680 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4681 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4682 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4683 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4684 // Get reciprocal estimate.
4685 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004686 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004687 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4688 // Because char has a smaller range than uchar, we can actually get away
4689 // without any newton steps. This requires that we use a weird bias
4690 // of 0xb000, however (again, this has been exhaustively tested).
4691 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4692 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4693 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4694 Y = DAG.getConstant(0xb000, MVT::i32);
4695 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4696 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4697 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4698 // Convert back to short.
4699 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4700 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4701 return X;
4702}
4703
Owen Anderson76706012011-04-05 21:48:57 +00004704static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004705LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4706 SDValue N2;
4707 // Convert to float.
4708 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4709 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4710 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4711 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4712 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4713 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004714
Nate Begeman7973f352011-02-11 20:53:29 +00004715 // Use reciprocal estimate and one refinement step.
4716 // float4 recip = vrecpeq_f32(yf);
4717 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004718 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004719 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004720 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004721 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4722 N1, N2);
4723 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4724 // Because short has a smaller range than ushort, we can actually get away
4725 // with only a single newton step. This requires that we use a weird bias
4726 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004727 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00004728 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4729 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004730 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00004731 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4732 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4733 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4734 // Convert back to integer and return.
4735 // return vmovn_s32(vcvt_s32_f32(result));
4736 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4737 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4738 return N0;
4739}
4740
4741static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4742 EVT VT = Op.getValueType();
4743 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4744 "unexpected type for custom-lowering ISD::SDIV");
4745
4746 DebugLoc dl = Op.getDebugLoc();
4747 SDValue N0 = Op.getOperand(0);
4748 SDValue N1 = Op.getOperand(1);
4749 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004750
Nate Begeman7973f352011-02-11 20:53:29 +00004751 if (VT == MVT::v8i8) {
4752 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4753 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004754
Nate Begeman7973f352011-02-11 20:53:29 +00004755 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4756 DAG.getIntPtrConstant(4));
4757 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004758 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004759 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4760 DAG.getIntPtrConstant(0));
4761 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4762 DAG.getIntPtrConstant(0));
4763
4764 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4765 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4766
4767 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4768 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004769
Nate Begeman7973f352011-02-11 20:53:29 +00004770 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4771 return N0;
4772 }
4773 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4774}
4775
4776static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4777 EVT VT = Op.getValueType();
4778 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4779 "unexpected type for custom-lowering ISD::UDIV");
4780
4781 DebugLoc dl = Op.getDebugLoc();
4782 SDValue N0 = Op.getOperand(0);
4783 SDValue N1 = Op.getOperand(1);
4784 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004785
Nate Begeman7973f352011-02-11 20:53:29 +00004786 if (VT == MVT::v8i8) {
4787 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4788 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004789
Nate Begeman7973f352011-02-11 20:53:29 +00004790 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4791 DAG.getIntPtrConstant(4));
4792 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004793 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004794 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4795 DAG.getIntPtrConstant(0));
4796 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4797 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004798
Nate Begeman7973f352011-02-11 20:53:29 +00004799 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4800 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004801
Nate Begeman7973f352011-02-11 20:53:29 +00004802 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4803 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004804
4805 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004806 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4807 N0);
4808 return N0;
4809 }
Owen Anderson76706012011-04-05 21:48:57 +00004810
Nate Begeman7973f352011-02-11 20:53:29 +00004811 // v4i16 sdiv ... Convert to float.
4812 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4813 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4814 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4815 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4816 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004817 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00004818
4819 // Use reciprocal estimate and two refinement steps.
4820 // float4 recip = vrecpeq_f32(yf);
4821 // recip *= vrecpsq_f32(yf, recip);
4822 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004823 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004824 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00004825 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004826 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004827 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004828 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004829 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004830 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004831 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004832 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4833 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4834 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4835 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004836 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00004837 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4838 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4839 N1 = DAG.getConstant(2, MVT::i32);
4840 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4841 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4842 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4843 // Convert back to integer and return.
4844 // return vmovn_u32(vcvt_s32_f32(result));
4845 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4846 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4847 return N0;
4848}
4849
Evan Cheng342e3162011-08-30 01:34:54 +00004850static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
4851 EVT VT = Op.getNode()->getValueType(0);
4852 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
4853
4854 unsigned Opc;
4855 bool ExtraOp = false;
4856 switch (Op.getOpcode()) {
4857 default: assert(0 && "Invalid code");
4858 case ISD::ADDC: Opc = ARMISD::ADDC; break;
4859 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
4860 case ISD::SUBC: Opc = ARMISD::SUBC; break;
4861 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
4862 }
4863
4864 if (!ExtraOp)
4865 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4866 Op.getOperand(1));
4867 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4868 Op.getOperand(1), Op.getOperand(2));
4869}
4870
Eli Friedman74bf18c2011-09-15 22:26:18 +00004871static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00004872 // Monotonic load/store is legal for all targets
4873 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
4874 return Op;
4875
4876 // Aquire/Release load/store is not legal for targets without a
4877 // dmb or equivalent available.
4878 return SDValue();
4879}
4880
4881
Eli Friedman2bdffe42011-08-31 00:31:29 +00004882static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00004883ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
4884 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00004885 EVT T = Node->getValueType(0);
4886 DebugLoc dl = Node->getDebugLoc();
4887 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
4888
Eli Friedman4d3f3292011-08-31 17:52:22 +00004889 SmallVector<SDValue, 6> Ops;
4890 Ops.push_back(Node->getOperand(0)); // Chain
4891 Ops.push_back(Node->getOperand(1)); // Ptr
4892 // Low part of Val1
4893 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4894 Node->getOperand(2), DAG.getIntPtrConstant(0)));
4895 // High part of Val1
4896 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4897 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00004898 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00004899 // High part of Val1
4900 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4901 Node->getOperand(3), DAG.getIntPtrConstant(0)));
4902 // High part of Val2
4903 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4904 Node->getOperand(3), DAG.getIntPtrConstant(1)));
4905 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00004906 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4907 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00004908 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00004909 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00004910 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00004911 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
4912 Results.push_back(Result.getValue(2));
4913}
4914
Dan Gohmand858e902010-04-17 15:26:15 +00004915SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004916 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004917 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004918 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004919 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004920 case ISD::GlobalAddress:
4921 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4922 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004923 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004924 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004925 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4926 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004927 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004928 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004929 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00004930 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004931 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004932 case ISD::SINT_TO_FP:
4933 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4934 case ISD::FP_TO_SINT:
4935 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004936 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004937 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004938 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004939 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004940 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004941 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004942 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004943 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4944 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004945 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004946 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004947 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004948 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004949 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004950 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004951 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004952 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00004953 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004954 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004955 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004956 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004957 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004958 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004959 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004960 case ISD::SDIV: return LowerSDIV(Op, DAG);
4961 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00004962 case ISD::ADDC:
4963 case ISD::ADDE:
4964 case ISD::SUBC:
4965 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00004966 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00004967 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004968 }
Dan Gohman475871a2008-07-27 21:46:04 +00004969 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004970}
4971
Duncan Sands1607f052008-12-01 11:39:25 +00004972/// ReplaceNodeResults - Replace the results of node with an illegal result
4973/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004974void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4975 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004976 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004977 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004978 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004979 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004980 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004981 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004982 case ISD::BITCAST:
4983 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004984 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004985 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004986 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004987 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004988 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00004989 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004990 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00004991 return;
4992 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004993 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00004994 return;
4995 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004996 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00004997 return;
4998 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00004999 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005000 return;
5001 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005002 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005003 return;
5004 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005005 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005006 return;
5007 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005008 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005009 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005010 case ISD::ATOMIC_CMP_SWAP:
5011 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5012 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005013 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005014 if (Res.getNode())
5015 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005016}
Chris Lattner27a6c732007-11-24 07:07:01 +00005017
Evan Chenga8e29892007-01-19 07:51:42 +00005018//===----------------------------------------------------------------------===//
5019// ARM Scheduler Hooks
5020//===----------------------------------------------------------------------===//
5021
5022MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005023ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5024 MachineBasicBlock *BB,
5025 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005026 unsigned dest = MI->getOperand(0).getReg();
5027 unsigned ptr = MI->getOperand(1).getReg();
5028 unsigned oldval = MI->getOperand(2).getReg();
5029 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005030 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5031 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005032 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005033
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005034 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5035 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00005036 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005037 : ARM::GPRRegisterClass);
5038
5039 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00005040 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5041 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
5042 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005043 }
5044
Jim Grosbach5278eb82009-12-11 01:42:04 +00005045 unsigned ldrOpc, strOpc;
5046 switch (Size) {
5047 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005048 case 1:
5049 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005050 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005051 break;
5052 case 2:
5053 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5054 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5055 break;
5056 case 4:
5057 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5058 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5059 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005060 }
5061
5062 MachineFunction *MF = BB->getParent();
5063 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5064 MachineFunction::iterator It = BB;
5065 ++It; // insert the new blocks after the current block
5066
5067 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5068 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5069 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5070 MF->insert(It, loop1MBB);
5071 MF->insert(It, loop2MBB);
5072 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005073
5074 // Transfer the remainder of BB and its successor edges to exitMBB.
5075 exitMBB->splice(exitMBB->begin(), BB,
5076 llvm::next(MachineBasicBlock::iterator(MI)),
5077 BB->end());
5078 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005079
5080 // thisMBB:
5081 // ...
5082 // fallthrough --> loop1MBB
5083 BB->addSuccessor(loop1MBB);
5084
5085 // loop1MBB:
5086 // ldrex dest, [ptr]
5087 // cmp dest, oldval
5088 // bne exitMBB
5089 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005090 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5091 if (ldrOpc == ARM::t2LDREX)
5092 MIB.addImm(0);
5093 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005094 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005095 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005096 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5097 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005098 BB->addSuccessor(loop2MBB);
5099 BB->addSuccessor(exitMBB);
5100
5101 // loop2MBB:
5102 // strex scratch, newval, [ptr]
5103 // cmp scratch, #0
5104 // bne loop1MBB
5105 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005106 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5107 if (strOpc == ARM::t2STREX)
5108 MIB.addImm(0);
5109 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005110 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005111 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005112 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5113 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005114 BB->addSuccessor(loop1MBB);
5115 BB->addSuccessor(exitMBB);
5116
5117 // exitMBB:
5118 // ...
5119 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005120
Dan Gohman14152b42010-07-06 20:24:04 +00005121 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005122
Jim Grosbach5278eb82009-12-11 01:42:04 +00005123 return BB;
5124}
5125
5126MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005127ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5128 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005129 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5130 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5131
5132 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005133 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005134 MachineFunction::iterator It = BB;
5135 ++It;
5136
5137 unsigned dest = MI->getOperand(0).getReg();
5138 unsigned ptr = MI->getOperand(1).getReg();
5139 unsigned incr = MI->getOperand(2).getReg();
5140 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005141 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005142
5143 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5144 if (isThumb2) {
5145 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5146 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5147 }
5148
Jim Grosbachc3c23542009-12-14 04:22:04 +00005149 unsigned ldrOpc, strOpc;
5150 switch (Size) {
5151 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005152 case 1:
5153 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005154 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005155 break;
5156 case 2:
5157 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5158 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5159 break;
5160 case 4:
5161 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5162 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5163 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005164 }
5165
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005166 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5167 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5168 MF->insert(It, loopMBB);
5169 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005170
5171 // Transfer the remainder of BB and its successor edges to exitMBB.
5172 exitMBB->splice(exitMBB->begin(), BB,
5173 llvm::next(MachineBasicBlock::iterator(MI)),
5174 BB->end());
5175 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005176
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005177 TargetRegisterClass *TRC =
5178 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5179 unsigned scratch = MRI.createVirtualRegister(TRC);
5180 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005181
5182 // thisMBB:
5183 // ...
5184 // fallthrough --> loopMBB
5185 BB->addSuccessor(loopMBB);
5186
5187 // loopMBB:
5188 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005189 // <binop> scratch2, dest, incr
5190 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005191 // cmp scratch, #0
5192 // bne- loopMBB
5193 // fallthrough --> exitMBB
5194 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005195 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5196 if (ldrOpc == ARM::t2LDREX)
5197 MIB.addImm(0);
5198 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005199 if (BinOpcode) {
5200 // operand order needs to go the other way for NAND
5201 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5202 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5203 addReg(incr).addReg(dest)).addReg(0);
5204 else
5205 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5206 addReg(dest).addReg(incr)).addReg(0);
5207 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005208
Jim Grosbachb6aed502011-09-09 18:37:27 +00005209 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5210 if (strOpc == ARM::t2STREX)
5211 MIB.addImm(0);
5212 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005213 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005214 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005215 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5216 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005217
5218 BB->addSuccessor(loopMBB);
5219 BB->addSuccessor(exitMBB);
5220
5221 // exitMBB:
5222 // ...
5223 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005224
Dan Gohman14152b42010-07-06 20:24:04 +00005225 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005226
Jim Grosbachc3c23542009-12-14 04:22:04 +00005227 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005228}
5229
Jim Grosbachf7da8822011-04-26 19:44:18 +00005230MachineBasicBlock *
5231ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5232 MachineBasicBlock *BB,
5233 unsigned Size,
5234 bool signExtend,
5235 ARMCC::CondCodes Cond) const {
5236 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5237
5238 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5239 MachineFunction *MF = BB->getParent();
5240 MachineFunction::iterator It = BB;
5241 ++It;
5242
5243 unsigned dest = MI->getOperand(0).getReg();
5244 unsigned ptr = MI->getOperand(1).getReg();
5245 unsigned incr = MI->getOperand(2).getReg();
5246 unsigned oldval = dest;
5247 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005248 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005249
5250 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5251 if (isThumb2) {
5252 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5253 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5254 }
5255
Jim Grosbachf7da8822011-04-26 19:44:18 +00005256 unsigned ldrOpc, strOpc, extendOpc;
5257 switch (Size) {
5258 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5259 case 1:
5260 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5261 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005262 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005263 break;
5264 case 2:
5265 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5266 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005267 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005268 break;
5269 case 4:
5270 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5271 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5272 extendOpc = 0;
5273 break;
5274 }
5275
5276 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5277 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5278 MF->insert(It, loopMBB);
5279 MF->insert(It, exitMBB);
5280
5281 // Transfer the remainder of BB and its successor edges to exitMBB.
5282 exitMBB->splice(exitMBB->begin(), BB,
5283 llvm::next(MachineBasicBlock::iterator(MI)),
5284 BB->end());
5285 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5286
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005287 TargetRegisterClass *TRC =
5288 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5289 unsigned scratch = MRI.createVirtualRegister(TRC);
5290 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005291
5292 // thisMBB:
5293 // ...
5294 // fallthrough --> loopMBB
5295 BB->addSuccessor(loopMBB);
5296
5297 // loopMBB:
5298 // ldrex dest, ptr
5299 // (sign extend dest, if required)
5300 // cmp dest, incr
5301 // cmov.cond scratch2, dest, incr
5302 // strex scratch, scratch2, ptr
5303 // cmp scratch, #0
5304 // bne- loopMBB
5305 // fallthrough --> exitMBB
5306 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005307 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5308 if (ldrOpc == ARM::t2LDREX)
5309 MIB.addImm(0);
5310 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005311
5312 // Sign extend the value, if necessary.
5313 if (signExtend && extendOpc) {
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005314 oldval = MRI.createVirtualRegister(ARM::GPRRegisterClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005315 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5316 .addReg(dest)
5317 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005318 }
5319
5320 // Build compare and cmov instructions.
5321 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5322 .addReg(oldval).addReg(incr));
5323 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5324 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5325
Jim Grosbachb6aed502011-09-09 18:37:27 +00005326 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5327 if (strOpc == ARM::t2STREX)
5328 MIB.addImm(0);
5329 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005330 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5331 .addReg(scratch).addImm(0));
5332 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5333 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5334
5335 BB->addSuccessor(loopMBB);
5336 BB->addSuccessor(exitMBB);
5337
5338 // exitMBB:
5339 // ...
5340 BB = exitMBB;
5341
5342 MI->eraseFromParent(); // The instruction is gone now.
5343
5344 return BB;
5345}
5346
Eli Friedman2bdffe42011-08-31 00:31:29 +00005347MachineBasicBlock *
5348ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5349 unsigned Op1, unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005350 bool NeedsCarry, bool IsCmpxchg) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005351 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5352 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5353
5354 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5355 MachineFunction *MF = BB->getParent();
5356 MachineFunction::iterator It = BB;
5357 ++It;
5358
5359 unsigned destlo = MI->getOperand(0).getReg();
5360 unsigned desthi = MI->getOperand(1).getReg();
5361 unsigned ptr = MI->getOperand(2).getReg();
5362 unsigned vallo = MI->getOperand(3).getReg();
5363 unsigned valhi = MI->getOperand(4).getReg();
5364 DebugLoc dl = MI->getDebugLoc();
5365 bool isThumb2 = Subtarget->isThumb2();
5366
5367 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5368 if (isThumb2) {
5369 MRI.constrainRegClass(destlo, ARM::rGPRRegisterClass);
5370 MRI.constrainRegClass(desthi, ARM::rGPRRegisterClass);
5371 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5372 }
5373
5374 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5375 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5376
5377 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005378 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005379 if (IsCmpxchg) {
5380 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
5381 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
5382 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005383 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5384 MF->insert(It, loopMBB);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005385 if (IsCmpxchg) {
5386 MF->insert(It, contBB);
5387 MF->insert(It, cont2BB);
5388 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005389 MF->insert(It, exitMBB);
5390
5391 // Transfer the remainder of BB and its successor edges to exitMBB.
5392 exitMBB->splice(exitMBB->begin(), BB,
5393 llvm::next(MachineBasicBlock::iterator(MI)),
5394 BB->end());
5395 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5396
5397 TargetRegisterClass *TRC =
5398 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5399 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5400
5401 // thisMBB:
5402 // ...
5403 // fallthrough --> loopMBB
5404 BB->addSuccessor(loopMBB);
5405
5406 // loopMBB:
5407 // ldrexd r2, r3, ptr
5408 // <binopa> r0, r2, incr
5409 // <binopb> r1, r3, incr
5410 // strexd storesuccess, r0, r1, ptr
5411 // cmp storesuccess, #0
5412 // bne- loopMBB
5413 // fallthrough --> exitMBB
5414 //
5415 // Note that the registers are explicitly specified because there is not any
5416 // way to force the register allocator to allocate a register pair.
5417 //
Andrew Trick3af7a672011-09-20 03:06:13 +00005418 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00005419 // need to properly enforce the restriction that the two output registers
5420 // for ldrexd must be different.
5421 BB = loopMBB;
5422 // Load
5423 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
5424 .addReg(ARM::R2, RegState::Define)
5425 .addReg(ARM::R3, RegState::Define).addReg(ptr));
5426 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
5427 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo).addReg(ARM::R2);
5428 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi).addReg(ARM::R3);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005429
5430 if (IsCmpxchg) {
5431 // Add early exit
5432 for (unsigned i = 0; i < 2; i++) {
5433 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
5434 ARM::CMPrr))
5435 .addReg(i == 0 ? destlo : desthi)
5436 .addReg(i == 0 ? vallo : valhi));
5437 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5438 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5439 BB->addSuccessor(exitMBB);
5440 BB->addSuccessor(i == 0 ? contBB : cont2BB);
5441 BB = (i == 0 ? contBB : cont2BB);
5442 }
5443
5444 // Copy to physregs for strexd
5445 unsigned setlo = MI->getOperand(5).getReg();
5446 unsigned sethi = MI->getOperand(6).getReg();
5447 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(setlo);
5448 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(sethi);
5449 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005450 // Perform binary operation
5451 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), ARM::R0)
5452 .addReg(destlo).addReg(vallo))
5453 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
5454 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), ARM::R1)
5455 .addReg(desthi).addReg(valhi)).addReg(0);
5456 } else {
5457 // Copy to physregs for strexd
5458 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(vallo);
5459 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(valhi);
5460 }
5461
5462 // Store
5463 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
5464 .addReg(ARM::R0).addReg(ARM::R1).addReg(ptr));
5465 // Cmp+jump
5466 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5467 .addReg(storesuccess).addImm(0));
5468 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5469 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5470
5471 BB->addSuccessor(loopMBB);
5472 BB->addSuccessor(exitMBB);
5473
5474 // exitMBB:
5475 // ...
5476 BB = exitMBB;
5477
5478 MI->eraseFromParent(); // The instruction is gone now.
5479
5480 return BB;
5481}
5482
Evan Cheng218977b2010-07-13 19:27:42 +00005483static
5484MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
5485 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
5486 E = MBB->succ_end(); I != E; ++I)
5487 if (*I != Succ)
5488 return *I;
5489 llvm_unreachable("Expecting a BB with two successors!");
5490}
5491
Jim Grosbache801dc42009-12-12 01:40:06 +00005492MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005493ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005494 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005495 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00005496 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005497 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00005498 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00005499 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005500 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00005501 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00005502 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00005503 // The Thumb2 pre-indexed stores have the same MI operands, they just
5504 // define them differently in the .td files from the isel patterns, so
5505 // they need pseudos.
5506 case ARM::t2STR_preidx:
5507 MI->setDesc(TII->get(ARM::t2STR_PRE));
5508 return BB;
5509 case ARM::t2STRB_preidx:
5510 MI->setDesc(TII->get(ARM::t2STRB_PRE));
5511 return BB;
5512 case ARM::t2STRH_preidx:
5513 MI->setDesc(TII->get(ARM::t2STRH_PRE));
5514 return BB;
5515
Jim Grosbach19dec202011-08-05 20:35:44 +00005516 case ARM::STRi_preidx:
5517 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00005518 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00005519 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
5520 // Decode the offset.
5521 unsigned Offset = MI->getOperand(4).getImm();
5522 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
5523 Offset = ARM_AM::getAM2Offset(Offset);
5524 if (isSub)
5525 Offset = -Offset;
5526
Jim Grosbach4dfe2202011-08-12 21:02:34 +00005527 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00005528 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00005529 .addOperand(MI->getOperand(0)) // Rn_wb
5530 .addOperand(MI->getOperand(1)) // Rt
5531 .addOperand(MI->getOperand(2)) // Rn
5532 .addImm(Offset) // offset (skip GPR==zero_reg)
5533 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00005534 .addOperand(MI->getOperand(6))
5535 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00005536 MI->eraseFromParent();
5537 return BB;
5538 }
5539 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00005540 case ARM::STRBr_preidx:
5541 case ARM::STRH_preidx: {
5542 unsigned NewOpc;
5543 switch (MI->getOpcode()) {
5544 default: llvm_unreachable("unexpected opcode!");
5545 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
5546 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
5547 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
5548 }
Jim Grosbach19dec202011-08-05 20:35:44 +00005549 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
5550 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
5551 MIB.addOperand(MI->getOperand(i));
5552 MI->eraseFromParent();
5553 return BB;
5554 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005555 case ARM::ATOMIC_LOAD_ADD_I8:
5556 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5557 case ARM::ATOMIC_LOAD_ADD_I16:
5558 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
5559 case ARM::ATOMIC_LOAD_ADD_I32:
5560 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005561
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005562 case ARM::ATOMIC_LOAD_AND_I8:
5563 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5564 case ARM::ATOMIC_LOAD_AND_I16:
5565 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
5566 case ARM::ATOMIC_LOAD_AND_I32:
5567 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005568
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005569 case ARM::ATOMIC_LOAD_OR_I8:
5570 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5571 case ARM::ATOMIC_LOAD_OR_I16:
5572 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
5573 case ARM::ATOMIC_LOAD_OR_I32:
5574 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005575
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005576 case ARM::ATOMIC_LOAD_XOR_I8:
5577 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5578 case ARM::ATOMIC_LOAD_XOR_I16:
5579 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
5580 case ARM::ATOMIC_LOAD_XOR_I32:
5581 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005582
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005583 case ARM::ATOMIC_LOAD_NAND_I8:
5584 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5585 case ARM::ATOMIC_LOAD_NAND_I16:
5586 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
5587 case ARM::ATOMIC_LOAD_NAND_I32:
5588 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005589
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005590 case ARM::ATOMIC_LOAD_SUB_I8:
5591 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5592 case ARM::ATOMIC_LOAD_SUB_I16:
5593 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
5594 case ARM::ATOMIC_LOAD_SUB_I32:
5595 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00005596
Jim Grosbachf7da8822011-04-26 19:44:18 +00005597 case ARM::ATOMIC_LOAD_MIN_I8:
5598 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
5599 case ARM::ATOMIC_LOAD_MIN_I16:
5600 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
5601 case ARM::ATOMIC_LOAD_MIN_I32:
5602 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
5603
5604 case ARM::ATOMIC_LOAD_MAX_I8:
5605 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
5606 case ARM::ATOMIC_LOAD_MAX_I16:
5607 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
5608 case ARM::ATOMIC_LOAD_MAX_I32:
5609 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
5610
5611 case ARM::ATOMIC_LOAD_UMIN_I8:
5612 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
5613 case ARM::ATOMIC_LOAD_UMIN_I16:
5614 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
5615 case ARM::ATOMIC_LOAD_UMIN_I32:
5616 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
5617
5618 case ARM::ATOMIC_LOAD_UMAX_I8:
5619 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
5620 case ARM::ATOMIC_LOAD_UMAX_I16:
5621 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
5622 case ARM::ATOMIC_LOAD_UMAX_I32:
5623 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
5624
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005625 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
5626 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
5627 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00005628
5629 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
5630 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
5631 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005632
Eli Friedman2bdffe42011-08-31 00:31:29 +00005633
5634 case ARM::ATOMADD6432:
5635 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005636 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
5637 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005638 case ARM::ATOMSUB6432:
5639 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005640 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
5641 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005642 case ARM::ATOMOR6432:
5643 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005644 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005645 case ARM::ATOMXOR6432:
5646 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005647 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005648 case ARM::ATOMAND6432:
5649 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005650 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005651 case ARM::ATOMSWAP6432:
5652 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005653 case ARM::ATOMCMPXCHG6432:
5654 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
5655 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
5656 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005657
Evan Cheng007ea272009-08-12 05:17:19 +00005658 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00005659 // To "insert" a SELECT_CC instruction, we actually have to insert the
5660 // diamond control-flow pattern. The incoming instruction knows the
5661 // destination vreg to set, the condition code register to branch on, the
5662 // true/false values to select between, and a branch opcode to use.
5663 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005664 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00005665 ++It;
5666
5667 // thisMBB:
5668 // ...
5669 // TrueVal = ...
5670 // cmpTY ccX, r1, r2
5671 // bCC copy1MBB
5672 // fallthrough --> copy0MBB
5673 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005674 MachineFunction *F = BB->getParent();
5675 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5676 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00005677 F->insert(It, copy0MBB);
5678 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005679
5680 // Transfer the remainder of BB and its successor edges to sinkMBB.
5681 sinkMBB->splice(sinkMBB->begin(), BB,
5682 llvm::next(MachineBasicBlock::iterator(MI)),
5683 BB->end());
5684 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5685
Dan Gohman258c58c2010-07-06 15:49:48 +00005686 BB->addSuccessor(copy0MBB);
5687 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00005688
Dan Gohman14152b42010-07-06 20:24:04 +00005689 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
5690 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
5691
Evan Chenga8e29892007-01-19 07:51:42 +00005692 // copy0MBB:
5693 // %FalseValue = ...
5694 // # fallthrough to sinkMBB
5695 BB = copy0MBB;
5696
5697 // Update machine-CFG edges
5698 BB->addSuccessor(sinkMBB);
5699
5700 // sinkMBB:
5701 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5702 // ...
5703 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005704 BuildMI(*BB, BB->begin(), dl,
5705 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00005706 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5707 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5708
Dan Gohman14152b42010-07-06 20:24:04 +00005709 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00005710 return BB;
5711 }
Evan Cheng86198642009-08-07 00:34:42 +00005712
Evan Cheng218977b2010-07-13 19:27:42 +00005713 case ARM::BCCi64:
5714 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00005715 // If there is an unconditional branch to the other successor, remove it.
5716 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00005717
Evan Cheng218977b2010-07-13 19:27:42 +00005718 // Compare both parts that make up the double comparison separately for
5719 // equality.
5720 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
5721
5722 unsigned LHS1 = MI->getOperand(1).getReg();
5723 unsigned LHS2 = MI->getOperand(2).getReg();
5724 if (RHSisZero) {
5725 AddDefaultPred(BuildMI(BB, dl,
5726 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5727 .addReg(LHS1).addImm(0));
5728 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5729 .addReg(LHS2).addImm(0)
5730 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5731 } else {
5732 unsigned RHS1 = MI->getOperand(3).getReg();
5733 unsigned RHS2 = MI->getOperand(4).getReg();
5734 AddDefaultPred(BuildMI(BB, dl,
5735 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5736 .addReg(LHS1).addReg(RHS1));
5737 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5738 .addReg(LHS2).addReg(RHS2)
5739 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
5740 }
5741
5742 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
5743 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
5744 if (MI->getOperand(0).getImm() == ARMCC::NE)
5745 std::swap(destMBB, exitMBB);
5746
5747 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5748 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00005749 if (isThumb2)
5750 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
5751 else
5752 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00005753
5754 MI->eraseFromParent(); // The pseudo instruction is gone now.
5755 return BB;
5756 }
Evan Chenga8e29892007-01-19 07:51:42 +00005757 }
5758}
5759
Evan Cheng37fefc22011-08-30 19:09:48 +00005760void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
5761 SDNode *Node) const {
Andrew Trick3be654f2011-09-21 02:20:46 +00005762 const MCInstrDesc &MCID = MI->getDesc();
5763 if (!MCID.hasPostISelHook()) {
5764 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
5765 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
5766 return;
5767 }
5768
Andrew Trick4815d562011-09-20 03:17:40 +00005769 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
5770 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
5771 // operand is still set to noreg. If needed, set the optional operand's
5772 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00005773 //
5774 // e.g. ADCS (...opt:%noreg, CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00005775
Andrew Trick3be654f2011-09-21 02:20:46 +00005776 // Rename pseudo opcodes.
5777 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
5778 if (NewOpc) {
5779 const ARMBaseInstrInfo *TII =
5780 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
5781 MI->setDesc(TII->get(NewOpc));
5782 }
Andrew Trick4815d562011-09-20 03:17:40 +00005783 unsigned ccOutIdx = MCID.getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00005784
5785 // Any ARM instruction that sets the 's' bit should specify an optional
5786 // "cc_out" operand in the last operand position.
5787 if (!MCID.hasOptionalDef() || !MCID.OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00005788 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00005789 return;
5790 }
Andrew Trick3be654f2011-09-21 02:20:46 +00005791 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
5792 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00005793 bool definesCPSR = false;
5794 bool deadCPSR = false;
5795 for (unsigned i = MCID.getNumOperands(), e = MI->getNumOperands();
5796 i != e; ++i) {
5797 const MachineOperand &MO = MI->getOperand(i);
5798 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
5799 definesCPSR = true;
5800 if (MO.isDead())
5801 deadCPSR = true;
5802 MI->RemoveOperand(i);
5803 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00005804 }
5805 }
Andrew Trick4815d562011-09-20 03:17:40 +00005806 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00005807 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00005808 return;
5809 }
5810 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00005811 if (deadCPSR) {
5812 assert(!MI->getOperand(ccOutIdx).getReg() &&
5813 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00005814 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00005815 }
Andrew Trick4815d562011-09-20 03:17:40 +00005816
Andrew Trick3be654f2011-09-21 02:20:46 +00005817 // If this instruction was defined with an optional CPSR def and its dag node
5818 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00005819 MachineOperand &MO = MI->getOperand(ccOutIdx);
5820 MO.setReg(ARM::CPSR);
5821 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00005822}
5823
Evan Chenga8e29892007-01-19 07:51:42 +00005824//===----------------------------------------------------------------------===//
5825// ARM Optimization Hooks
5826//===----------------------------------------------------------------------===//
5827
Chris Lattnerd1980a52009-03-12 06:52:53 +00005828static
5829SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
5830 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00005831 SelectionDAG &DAG = DCI.DAG;
5832 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005833 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00005834 unsigned Opc = N->getOpcode();
5835 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
5836 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
5837 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
5838 ISD::CondCode CC = ISD::SETCC_INVALID;
5839
5840 if (isSlctCC) {
5841 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
5842 } else {
5843 SDValue CCOp = Slct.getOperand(0);
5844 if (CCOp.getOpcode() == ISD::SETCC)
5845 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
5846 }
5847
5848 bool DoXform = false;
5849 bool InvCC = false;
5850 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
5851 "Bad input!");
5852
5853 if (LHS.getOpcode() == ISD::Constant &&
5854 cast<ConstantSDNode>(LHS)->isNullValue()) {
5855 DoXform = true;
5856 } else if (CC != ISD::SETCC_INVALID &&
5857 RHS.getOpcode() == ISD::Constant &&
5858 cast<ConstantSDNode>(RHS)->isNullValue()) {
5859 std::swap(LHS, RHS);
5860 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00005861 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00005862 Op0.getOperand(0).getValueType();
5863 bool isInt = OpVT.isInteger();
5864 CC = ISD::getSetCCInverse(CC, isInt);
5865
5866 if (!TLI.isCondCodeLegal(CC, OpVT))
5867 return SDValue(); // Inverse operator isn't legal.
5868
5869 DoXform = true;
5870 InvCC = true;
5871 }
5872
5873 if (DoXform) {
5874 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
5875 if (isSlctCC)
5876 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
5877 Slct.getOperand(0), Slct.getOperand(1), CC);
5878 SDValue CCOp = Slct.getOperand(0);
5879 if (InvCC)
5880 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
5881 CCOp.getOperand(0), CCOp.getOperand(1), CC);
5882 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
5883 CCOp, OtherOp, Result);
5884 }
5885 return SDValue();
5886}
5887
Eric Christopherfa6f5912011-06-29 21:10:36 +00005888// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00005889// (only after legalization).
5890static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
5891 TargetLowering::DAGCombinerInfo &DCI,
5892 const ARMSubtarget *Subtarget) {
5893
5894 // Only perform optimization if after legalize, and if NEON is available. We
5895 // also expected both operands to be BUILD_VECTORs.
5896 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
5897 || N0.getOpcode() != ISD::BUILD_VECTOR
5898 || N1.getOpcode() != ISD::BUILD_VECTOR)
5899 return SDValue();
5900
5901 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
5902 EVT VT = N->getValueType(0);
5903 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
5904 return SDValue();
5905
5906 // Check that the vector operands are of the right form.
5907 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
5908 // operands, where N is the size of the formed vector.
5909 // Each EXTRACT_VECTOR should have the same input vector and odd or even
5910 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00005911
5912 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00005913 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00005914 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00005915 SDValue Vec = N0->getOperand(0)->getOperand(0);
5916 SDNode *V = Vec.getNode();
5917 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00005918
Eric Christopherfa6f5912011-06-29 21:10:36 +00005919 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00005920 // check to see if each of their operands are an EXTRACT_VECTOR with
5921 // the same vector and appropriate index.
5922 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
5923 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
5924 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00005925
Tanya Lattner189531f2011-06-14 23:48:48 +00005926 SDValue ExtVec0 = N0->getOperand(i);
5927 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00005928
Tanya Lattner189531f2011-06-14 23:48:48 +00005929 // First operand is the vector, verify its the same.
5930 if (V != ExtVec0->getOperand(0).getNode() ||
5931 V != ExtVec1->getOperand(0).getNode())
5932 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00005933
Tanya Lattner189531f2011-06-14 23:48:48 +00005934 // Second is the constant, verify its correct.
5935 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
5936 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00005937
Tanya Lattner189531f2011-06-14 23:48:48 +00005938 // For the constant, we want to see all the even or all the odd.
5939 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
5940 || C1->getZExtValue() != nextIndex+1)
5941 return SDValue();
5942
5943 // Increment index.
5944 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00005945 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00005946 return SDValue();
5947 }
5948
5949 // Create VPADDL node.
5950 SelectionDAG &DAG = DCI.DAG;
5951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00005952
5953 // Build operand list.
5954 SmallVector<SDValue, 8> Ops;
5955 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
5956 TLI.getPointerTy()));
5957
5958 // Input is the vector.
5959 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00005960
Tanya Lattner189531f2011-06-14 23:48:48 +00005961 // Get widened type and narrowed type.
5962 MVT widenType;
5963 unsigned numElem = VT.getVectorNumElements();
5964 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
5965 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
5966 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
5967 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
5968 default:
5969 assert(0 && "Invalid vector element type for padd optimization.");
5970 }
5971
5972 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
5973 widenType, &Ops[0], Ops.size());
5974 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
5975}
5976
Bob Wilson3d5792a2010-07-29 20:34:14 +00005977/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
5978/// operands N0 and N1. This is a helper for PerformADDCombine that is
5979/// called with the default operands, and if that fails, with commuted
5980/// operands.
5981static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00005982 TargetLowering::DAGCombinerInfo &DCI,
5983 const ARMSubtarget *Subtarget){
5984
5985 // Attempt to create vpaddl for this add.
5986 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
5987 if (Result.getNode())
5988 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00005989
Chris Lattnerd1980a52009-03-12 06:52:53 +00005990 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
5991 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
5992 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
5993 if (Result.getNode()) return Result;
5994 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00005995 return SDValue();
5996}
5997
Bob Wilson3d5792a2010-07-29 20:34:14 +00005998/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
5999///
6000static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00006001 TargetLowering::DAGCombinerInfo &DCI,
6002 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006003 SDValue N0 = N->getOperand(0);
6004 SDValue N1 = N->getOperand(1);
6005
6006 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00006007 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006008 if (Result.getNode())
6009 return Result;
6010
6011 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00006012 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006013}
6014
Chris Lattnerd1980a52009-03-12 06:52:53 +00006015/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00006016///
Chris Lattnerd1980a52009-03-12 06:52:53 +00006017static SDValue PerformSUBCombine(SDNode *N,
6018 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006019 SDValue N0 = N->getOperand(0);
6020 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00006021
Chris Lattnerd1980a52009-03-12 06:52:53 +00006022 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
6023 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
6024 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
6025 if (Result.getNode()) return Result;
6026 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00006027
Chris Lattnerd1980a52009-03-12 06:52:53 +00006028 return SDValue();
6029}
6030
Evan Cheng463d3582011-03-31 19:38:48 +00006031/// PerformVMULCombine
6032/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
6033/// special multiplier accumulator forwarding.
6034/// vmul d3, d0, d2
6035/// vmla d3, d1, d2
6036/// is faster than
6037/// vadd d3, d0, d1
6038/// vmul d3, d3, d2
6039static SDValue PerformVMULCombine(SDNode *N,
6040 TargetLowering::DAGCombinerInfo &DCI,
6041 const ARMSubtarget *Subtarget) {
6042 if (!Subtarget->hasVMLxForwarding())
6043 return SDValue();
6044
6045 SelectionDAG &DAG = DCI.DAG;
6046 SDValue N0 = N->getOperand(0);
6047 SDValue N1 = N->getOperand(1);
6048 unsigned Opcode = N0.getOpcode();
6049 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6050 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00006051 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00006052 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6053 Opcode != ISD::FADD && Opcode != ISD::FSUB)
6054 return SDValue();
6055 std::swap(N0, N1);
6056 }
6057
6058 EVT VT = N->getValueType(0);
6059 DebugLoc DL = N->getDebugLoc();
6060 SDValue N00 = N0->getOperand(0);
6061 SDValue N01 = N0->getOperand(1);
6062 return DAG.getNode(Opcode, DL, VT,
6063 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
6064 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
6065}
6066
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006067static SDValue PerformMULCombine(SDNode *N,
6068 TargetLowering::DAGCombinerInfo &DCI,
6069 const ARMSubtarget *Subtarget) {
6070 SelectionDAG &DAG = DCI.DAG;
6071
6072 if (Subtarget->isThumb1Only())
6073 return SDValue();
6074
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006075 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6076 return SDValue();
6077
6078 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00006079 if (VT.is64BitVector() || VT.is128BitVector())
6080 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006081 if (VT != MVT::i32)
6082 return SDValue();
6083
6084 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6085 if (!C)
6086 return SDValue();
6087
6088 uint64_t MulAmt = C->getZExtValue();
6089 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
6090 ShiftAmt = ShiftAmt & (32 - 1);
6091 SDValue V = N->getOperand(0);
6092 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006093
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006094 SDValue Res;
6095 MulAmt >>= ShiftAmt;
6096 if (isPowerOf2_32(MulAmt - 1)) {
6097 // (mul x, 2^N + 1) => (add (shl x, N), x)
6098 Res = DAG.getNode(ISD::ADD, DL, VT,
6099 V, DAG.getNode(ISD::SHL, DL, VT,
6100 V, DAG.getConstant(Log2_32(MulAmt-1),
6101 MVT::i32)));
6102 } else if (isPowerOf2_32(MulAmt + 1)) {
6103 // (mul x, 2^N - 1) => (sub (shl x, N), x)
6104 Res = DAG.getNode(ISD::SUB, DL, VT,
6105 DAG.getNode(ISD::SHL, DL, VT,
6106 V, DAG.getConstant(Log2_32(MulAmt+1),
6107 MVT::i32)),
6108 V);
6109 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006110 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006111
6112 if (ShiftAmt != 0)
6113 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
6114 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006115
6116 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006117 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006118 return SDValue();
6119}
6120
Owen Anderson080c0922010-11-05 19:27:46 +00006121static SDValue PerformANDCombine(SDNode *N,
6122 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00006123
Owen Anderson080c0922010-11-05 19:27:46 +00006124 // Attempt to use immediate-form VBIC
6125 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6126 DebugLoc dl = N->getDebugLoc();
6127 EVT VT = N->getValueType(0);
6128 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006129
Tanya Lattner0433b212011-04-07 15:24:20 +00006130 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6131 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006132
Owen Anderson080c0922010-11-05 19:27:46 +00006133 APInt SplatBits, SplatUndef;
6134 unsigned SplatBitSize;
6135 bool HasAnyUndefs;
6136 if (BVN &&
6137 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6138 if (SplatBitSize <= 64) {
6139 EVT VbicVT;
6140 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
6141 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006142 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006143 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00006144 if (Val.getNode()) {
6145 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006146 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00006147 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006148 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00006149 }
6150 }
6151 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006152
Owen Anderson080c0922010-11-05 19:27:46 +00006153 return SDValue();
6154}
6155
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006156/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
6157static SDValue PerformORCombine(SDNode *N,
6158 TargetLowering::DAGCombinerInfo &DCI,
6159 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00006160 // Attempt to use immediate-form VORR
6161 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6162 DebugLoc dl = N->getDebugLoc();
6163 EVT VT = N->getValueType(0);
6164 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006165
Tanya Lattner0433b212011-04-07 15:24:20 +00006166 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6167 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006168
Owen Anderson60f48702010-11-03 23:15:26 +00006169 APInt SplatBits, SplatUndef;
6170 unsigned SplatBitSize;
6171 bool HasAnyUndefs;
6172 if (BVN && Subtarget->hasNEON() &&
6173 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6174 if (SplatBitSize <= 64) {
6175 EVT VorrVT;
6176 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
6177 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006178 DAG, VorrVT, VT.is128BitVector(),
6179 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00006180 if (Val.getNode()) {
6181 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006182 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00006183 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006184 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00006185 }
6186 }
6187 }
6188
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006189 SDValue N0 = N->getOperand(0);
6190 if (N0.getOpcode() != ISD::AND)
6191 return SDValue();
6192 SDValue N1 = N->getOperand(1);
6193
6194 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
6195 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
6196 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
6197 APInt SplatUndef;
6198 unsigned SplatBitSize;
6199 bool HasAnyUndefs;
6200
6201 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
6202 APInt SplatBits0;
6203 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
6204 HasAnyUndefs) && !HasAnyUndefs) {
6205 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
6206 APInt SplatBits1;
6207 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
6208 HasAnyUndefs) && !HasAnyUndefs &&
6209 SplatBits0 == ~SplatBits1) {
6210 // Canonicalize the vector type to make instruction selection simpler.
6211 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
6212 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
6213 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00006214 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006215 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
6216 }
6217 }
6218 }
6219
Jim Grosbach54238562010-07-17 03:30:54 +00006220 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
6221 // reasonable.
6222
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006223 // BFI is only available on V6T2+
6224 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
6225 return SDValue();
6226
Jim Grosbach54238562010-07-17 03:30:54 +00006227 DebugLoc DL = N->getDebugLoc();
6228 // 1) or (and A, mask), val => ARMbfi A, val, mask
6229 // iff (val & mask) == val
6230 //
6231 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
6232 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006233 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006234 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006235 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006236 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006237
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006238 if (VT != MVT::i32)
6239 return SDValue();
6240
Evan Cheng30fb13f2010-12-13 20:32:54 +00006241 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00006242
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006243 // The value and the mask need to be constants so we can verify this is
6244 // actually a bitfield set. If the mask is 0xffff, we can do better
6245 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00006246 SDValue MaskOp = N0.getOperand(1);
6247 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
6248 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006249 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006250 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006251 if (Mask == 0xffff)
6252 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006253 SDValue Res;
6254 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006255 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
6256 if (N1C) {
6257 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006258 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00006259 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006260
Evan Chenga9688c42010-12-11 04:11:38 +00006261 if (ARM::isBitFieldInvertedMask(Mask)) {
6262 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006263
Evan Cheng30fb13f2010-12-13 20:32:54 +00006264 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00006265 DAG.getConstant(Val, MVT::i32),
6266 DAG.getConstant(Mask, MVT::i32));
6267
6268 // Do not add new nodes to DAG combiner worklist.
6269 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006270 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006271 }
Jim Grosbach54238562010-07-17 03:30:54 +00006272 } else if (N1.getOpcode() == ISD::AND) {
6273 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006274 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6275 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00006276 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006277 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006278
Eric Christopher29aeed12011-03-26 01:21:03 +00006279 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
6280 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00006281 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006282 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006283 // The pack halfword instruction works better for masks that fit it,
6284 // so use that when it's available.
6285 if (Subtarget->hasT2ExtractPack() &&
6286 (Mask == 0xffff || Mask == 0xffff0000))
6287 return SDValue();
6288 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00006289 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00006290 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00006291 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00006292 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00006293 DAG.getConstant(Mask, MVT::i32));
6294 // Do not add new nodes to DAG combiner worklist.
6295 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006296 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006297 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006298 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006299 // The pack halfword instruction works better for masks that fit it,
6300 // so use that when it's available.
6301 if (Subtarget->hasT2ExtractPack() &&
6302 (Mask2 == 0xffff || Mask2 == 0xffff0000))
6303 return SDValue();
6304 // 2b
6305 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006306 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00006307 DAG.getConstant(lsb, MVT::i32));
6308 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00006309 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00006310 // Do not add new nodes to DAG combiner worklist.
6311 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006312 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006313 }
6314 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006315
Evan Cheng30fb13f2010-12-13 20:32:54 +00006316 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
6317 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
6318 ARM::isBitFieldInvertedMask(~Mask)) {
6319 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
6320 // where lsb(mask) == #shamt and masked bits of B are known zero.
6321 SDValue ShAmt = N00.getOperand(1);
6322 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
6323 unsigned LSB = CountTrailingZeros_32(Mask);
6324 if (ShAmtC != LSB)
6325 return SDValue();
6326
6327 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
6328 DAG.getConstant(~Mask, MVT::i32));
6329
6330 // Do not add new nodes to DAG combiner worklist.
6331 DCI.CombineTo(N, Res, false);
6332 }
6333
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006334 return SDValue();
6335}
6336
Evan Chengbf188ae2011-06-15 01:12:31 +00006337/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
6338/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00006339static SDValue PerformBFICombine(SDNode *N,
6340 TargetLowering::DAGCombinerInfo &DCI) {
6341 SDValue N1 = N->getOperand(1);
6342 if (N1.getOpcode() == ISD::AND) {
6343 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6344 if (!N11C)
6345 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006346 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
6347 unsigned LSB = CountTrailingZeros_32(~InvMask);
6348 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
6349 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00006350 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006351 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00006352 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
6353 N->getOperand(0), N1.getOperand(0),
6354 N->getOperand(2));
6355 }
6356 return SDValue();
6357}
6358
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006359/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
6360/// ARMISD::VMOVRRD.
6361static SDValue PerformVMOVRRDCombine(SDNode *N,
6362 TargetLowering::DAGCombinerInfo &DCI) {
6363 // vmovrrd(vmovdrr x, y) -> x,y
6364 SDValue InDouble = N->getOperand(0);
6365 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
6366 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00006367
6368 // vmovrrd(load f64) -> (load i32), (load i32)
6369 SDNode *InNode = InDouble.getNode();
6370 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
6371 InNode->getValueType(0) == MVT::f64 &&
6372 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
6373 !cast<LoadSDNode>(InNode)->isVolatile()) {
6374 // TODO: Should this be done for non-FrameIndex operands?
6375 LoadSDNode *LD = cast<LoadSDNode>(InNode);
6376
6377 SelectionDAG &DAG = DCI.DAG;
6378 DebugLoc DL = LD->getDebugLoc();
6379 SDValue BasePtr = LD->getBasePtr();
6380 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
6381 LD->getPointerInfo(), LD->isVolatile(),
6382 LD->isNonTemporal(), LD->getAlignment());
6383
6384 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
6385 DAG.getConstant(4, MVT::i32));
6386 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
6387 LD->getPointerInfo(), LD->isVolatile(),
6388 LD->isNonTemporal(),
6389 std::min(4U, LD->getAlignment() / 2));
6390
6391 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
6392 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
6393 DCI.RemoveFromWorklist(LD);
6394 DAG.DeleteNode(LD);
6395 return Result;
6396 }
6397
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006398 return SDValue();
6399}
6400
6401/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
6402/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
6403static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
6404 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
6405 SDValue Op0 = N->getOperand(0);
6406 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006407 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006408 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006409 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006410 Op1 = Op1.getOperand(0);
6411 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
6412 Op0.getNode() == Op1.getNode() &&
6413 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006414 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006415 N->getValueType(0), Op0.getOperand(0));
6416 return SDValue();
6417}
6418
Bob Wilson31600902010-12-21 06:43:19 +00006419/// PerformSTORECombine - Target-specific dag combine xforms for
6420/// ISD::STORE.
6421static SDValue PerformSTORECombine(SDNode *N,
6422 TargetLowering::DAGCombinerInfo &DCI) {
6423 // Bitcast an i64 store extracted from a vector to f64.
6424 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6425 StoreSDNode *St = cast<StoreSDNode>(N);
6426 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00006427 if (!ISD::isNormalStore(St) || St->isVolatile())
6428 return SDValue();
6429
6430 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
6431 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
6432 SelectionDAG &DAG = DCI.DAG;
6433 DebugLoc DL = St->getDebugLoc();
6434 SDValue BasePtr = St->getBasePtr();
6435 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
6436 StVal.getNode()->getOperand(0), BasePtr,
6437 St->getPointerInfo(), St->isVolatile(),
6438 St->isNonTemporal(), St->getAlignment());
6439
6440 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
6441 DAG.getConstant(4, MVT::i32));
6442 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
6443 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
6444 St->isNonTemporal(),
6445 std::min(4U, St->getAlignment() / 2));
6446 }
6447
6448 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00006449 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6450 return SDValue();
6451
6452 SelectionDAG &DAG = DCI.DAG;
6453 DebugLoc dl = StVal.getDebugLoc();
6454 SDValue IntVec = StVal.getOperand(0);
6455 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6456 IntVec.getValueType().getVectorNumElements());
6457 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
6458 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6459 Vec, StVal.getOperand(1));
6460 dl = N->getDebugLoc();
6461 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
6462 // Make the DAGCombiner fold the bitcasts.
6463 DCI.AddToWorklist(Vec.getNode());
6464 DCI.AddToWorklist(ExtElt.getNode());
6465 DCI.AddToWorklist(V.getNode());
6466 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
6467 St->getPointerInfo(), St->isVolatile(),
6468 St->isNonTemporal(), St->getAlignment(),
6469 St->getTBAAInfo());
6470}
6471
6472/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
6473/// are normal, non-volatile loads. If so, it is profitable to bitcast an
6474/// i64 vector to have f64 elements, since the value can then be loaded
6475/// directly into a VFP register.
6476static bool hasNormalLoadOperand(SDNode *N) {
6477 unsigned NumElts = N->getValueType(0).getVectorNumElements();
6478 for (unsigned i = 0; i < NumElts; ++i) {
6479 SDNode *Elt = N->getOperand(i).getNode();
6480 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
6481 return true;
6482 }
6483 return false;
6484}
6485
Bob Wilson75f02882010-09-17 22:59:05 +00006486/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
6487/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00006488static SDValue PerformBUILD_VECTORCombine(SDNode *N,
6489 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00006490 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
6491 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
6492 // into a pair of GPRs, which is fine when the value is used as a scalar,
6493 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00006494 SelectionDAG &DAG = DCI.DAG;
6495 if (N->getNumOperands() == 2) {
6496 SDValue RV = PerformVMOVDRRCombine(N, DAG);
6497 if (RV.getNode())
6498 return RV;
6499 }
Bob Wilson75f02882010-09-17 22:59:05 +00006500
Bob Wilson31600902010-12-21 06:43:19 +00006501 // Load i64 elements as f64 values so that type legalization does not split
6502 // them up into i32 values.
6503 EVT VT = N->getValueType(0);
6504 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
6505 return SDValue();
6506 DebugLoc dl = N->getDebugLoc();
6507 SmallVector<SDValue, 8> Ops;
6508 unsigned NumElts = VT.getVectorNumElements();
6509 for (unsigned i = 0; i < NumElts; ++i) {
6510 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
6511 Ops.push_back(V);
6512 // Make the DAGCombiner fold the bitcast.
6513 DCI.AddToWorklist(V.getNode());
6514 }
6515 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
6516 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
6517 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
6518}
6519
6520/// PerformInsertEltCombine - Target-specific dag combine xforms for
6521/// ISD::INSERT_VECTOR_ELT.
6522static SDValue PerformInsertEltCombine(SDNode *N,
6523 TargetLowering::DAGCombinerInfo &DCI) {
6524 // Bitcast an i64 load inserted into a vector to f64.
6525 // Otherwise, the i64 value will be legalized to a pair of i32 values.
6526 EVT VT = N->getValueType(0);
6527 SDNode *Elt = N->getOperand(1).getNode();
6528 if (VT.getVectorElementType() != MVT::i64 ||
6529 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
6530 return SDValue();
6531
6532 SelectionDAG &DAG = DCI.DAG;
6533 DebugLoc dl = N->getDebugLoc();
6534 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
6535 VT.getVectorNumElements());
6536 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
6537 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
6538 // Make the DAGCombiner fold the bitcasts.
6539 DCI.AddToWorklist(Vec.getNode());
6540 DCI.AddToWorklist(V.getNode());
6541 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
6542 Vec, V, N->getOperand(2));
6543 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00006544}
6545
Bob Wilsonf20700c2010-10-27 20:38:28 +00006546/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
6547/// ISD::VECTOR_SHUFFLE.
6548static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
6549 // The LLVM shufflevector instruction does not require the shuffle mask
6550 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
6551 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
6552 // operands do not match the mask length, they are extended by concatenating
6553 // them with undef vectors. That is probably the right thing for other
6554 // targets, but for NEON it is better to concatenate two double-register
6555 // size vector operands into a single quad-register size vector. Do that
6556 // transformation here:
6557 // shuffle(concat(v1, undef), concat(v2, undef)) ->
6558 // shuffle(concat(v1, v2), undef)
6559 SDValue Op0 = N->getOperand(0);
6560 SDValue Op1 = N->getOperand(1);
6561 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
6562 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
6563 Op0.getNumOperands() != 2 ||
6564 Op1.getNumOperands() != 2)
6565 return SDValue();
6566 SDValue Concat0Op1 = Op0.getOperand(1);
6567 SDValue Concat1Op1 = Op1.getOperand(1);
6568 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
6569 Concat1Op1.getOpcode() != ISD::UNDEF)
6570 return SDValue();
6571 // Skip the transformation if any of the types are illegal.
6572 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6573 EVT VT = N->getValueType(0);
6574 if (!TLI.isTypeLegal(VT) ||
6575 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
6576 !TLI.isTypeLegal(Concat1Op1.getValueType()))
6577 return SDValue();
6578
6579 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
6580 Op0.getOperand(0), Op1.getOperand(0));
6581 // Translate the shuffle mask.
6582 SmallVector<int, 16> NewMask;
6583 unsigned NumElts = VT.getVectorNumElements();
6584 unsigned HalfElts = NumElts/2;
6585 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
6586 for (unsigned n = 0; n < NumElts; ++n) {
6587 int MaskElt = SVN->getMaskElt(n);
6588 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006589 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00006590 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00006591 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00006592 NewElt = HalfElts + MaskElt - NumElts;
6593 NewMask.push_back(NewElt);
6594 }
6595 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
6596 DAG.getUNDEF(VT), NewMask.data());
6597}
6598
Bob Wilson1c3ef902011-02-07 17:43:21 +00006599/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
6600/// NEON load/store intrinsics to merge base address updates.
6601static SDValue CombineBaseUpdate(SDNode *N,
6602 TargetLowering::DAGCombinerInfo &DCI) {
6603 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6604 return SDValue();
6605
6606 SelectionDAG &DAG = DCI.DAG;
6607 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
6608 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
6609 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
6610 SDValue Addr = N->getOperand(AddrOpIdx);
6611
6612 // Search for a use of the address operand that is an increment.
6613 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
6614 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
6615 SDNode *User = *UI;
6616 if (User->getOpcode() != ISD::ADD ||
6617 UI.getUse().getResNo() != Addr.getResNo())
6618 continue;
6619
6620 // Check that the add is independent of the load/store. Otherwise, folding
6621 // it would create a cycle.
6622 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
6623 continue;
6624
6625 // Find the new opcode for the updating load/store.
6626 bool isLoad = true;
6627 bool isLaneOp = false;
6628 unsigned NewOpc = 0;
6629 unsigned NumVecs = 0;
6630 if (isIntrinsic) {
6631 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
6632 switch (IntNo) {
6633 default: assert(0 && "unexpected intrinsic for Neon base update");
6634 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
6635 NumVecs = 1; break;
6636 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
6637 NumVecs = 2; break;
6638 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
6639 NumVecs = 3; break;
6640 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
6641 NumVecs = 4; break;
6642 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
6643 NumVecs = 2; isLaneOp = true; break;
6644 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
6645 NumVecs = 3; isLaneOp = true; break;
6646 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
6647 NumVecs = 4; isLaneOp = true; break;
6648 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
6649 NumVecs = 1; isLoad = false; break;
6650 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
6651 NumVecs = 2; isLoad = false; break;
6652 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
6653 NumVecs = 3; isLoad = false; break;
6654 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
6655 NumVecs = 4; isLoad = false; break;
6656 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
6657 NumVecs = 2; isLoad = false; isLaneOp = true; break;
6658 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
6659 NumVecs = 3; isLoad = false; isLaneOp = true; break;
6660 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
6661 NumVecs = 4; isLoad = false; isLaneOp = true; break;
6662 }
6663 } else {
6664 isLaneOp = true;
6665 switch (N->getOpcode()) {
6666 default: assert(0 && "unexpected opcode for Neon base update");
6667 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
6668 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
6669 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
6670 }
6671 }
6672
6673 // Find the size of memory referenced by the load/store.
6674 EVT VecTy;
6675 if (isLoad)
6676 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00006677 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00006678 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
6679 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
6680 if (isLaneOp)
6681 NumBytes /= VecTy.getVectorNumElements();
6682
6683 // If the increment is a constant, it must match the memory ref size.
6684 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
6685 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
6686 uint64_t IncVal = CInc->getZExtValue();
6687 if (IncVal != NumBytes)
6688 continue;
6689 } else if (NumBytes >= 3 * 16) {
6690 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
6691 // separate instructions that make it harder to use a non-constant update.
6692 continue;
6693 }
6694
6695 // Create the new updating load/store node.
6696 EVT Tys[6];
6697 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
6698 unsigned n;
6699 for (n = 0; n < NumResultVecs; ++n)
6700 Tys[n] = VecTy;
6701 Tys[n++] = MVT::i32;
6702 Tys[n] = MVT::Other;
6703 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
6704 SmallVector<SDValue, 8> Ops;
6705 Ops.push_back(N->getOperand(0)); // incoming chain
6706 Ops.push_back(N->getOperand(AddrOpIdx));
6707 Ops.push_back(Inc);
6708 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
6709 Ops.push_back(N->getOperand(i));
6710 }
6711 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
6712 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
6713 Ops.data(), Ops.size(),
6714 MemInt->getMemoryVT(),
6715 MemInt->getMemOperand());
6716
6717 // Update the uses.
6718 std::vector<SDValue> NewResults;
6719 for (unsigned i = 0; i < NumResultVecs; ++i) {
6720 NewResults.push_back(SDValue(UpdN.getNode(), i));
6721 }
6722 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
6723 DCI.CombineTo(N, NewResults);
6724 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
6725
6726 break;
Owen Anderson76706012011-04-05 21:48:57 +00006727 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00006728 return SDValue();
6729}
6730
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006731/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
6732/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
6733/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
6734/// return true.
6735static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
6736 SelectionDAG &DAG = DCI.DAG;
6737 EVT VT = N->getValueType(0);
6738 // vldN-dup instructions only support 64-bit vectors for N > 1.
6739 if (!VT.is64BitVector())
6740 return false;
6741
6742 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
6743 SDNode *VLD = N->getOperand(0).getNode();
6744 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
6745 return false;
6746 unsigned NumVecs = 0;
6747 unsigned NewOpc = 0;
6748 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
6749 if (IntNo == Intrinsic::arm_neon_vld2lane) {
6750 NumVecs = 2;
6751 NewOpc = ARMISD::VLD2DUP;
6752 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
6753 NumVecs = 3;
6754 NewOpc = ARMISD::VLD3DUP;
6755 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
6756 NumVecs = 4;
6757 NewOpc = ARMISD::VLD4DUP;
6758 } else {
6759 return false;
6760 }
6761
6762 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
6763 // numbers match the load.
6764 unsigned VLDLaneNo =
6765 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
6766 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6767 UI != UE; ++UI) {
6768 // Ignore uses of the chain result.
6769 if (UI.getUse().getResNo() == NumVecs)
6770 continue;
6771 SDNode *User = *UI;
6772 if (User->getOpcode() != ARMISD::VDUPLANE ||
6773 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
6774 return false;
6775 }
6776
6777 // Create the vldN-dup node.
6778 EVT Tys[5];
6779 unsigned n;
6780 for (n = 0; n < NumVecs; ++n)
6781 Tys[n] = VT;
6782 Tys[n] = MVT::Other;
6783 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
6784 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
6785 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
6786 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
6787 Ops, 2, VLDMemInt->getMemoryVT(),
6788 VLDMemInt->getMemOperand());
6789
6790 // Update the uses.
6791 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
6792 UI != UE; ++UI) {
6793 unsigned ResNo = UI.getUse().getResNo();
6794 // Ignore uses of the chain result.
6795 if (ResNo == NumVecs)
6796 continue;
6797 SDNode *User = *UI;
6798 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
6799 }
6800
6801 // Now the vldN-lane intrinsic is dead except for its chain result.
6802 // Update uses of the chain.
6803 std::vector<SDValue> VLDDupResults;
6804 for (unsigned n = 0; n < NumVecs; ++n)
6805 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
6806 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
6807 DCI.CombineTo(VLD, VLDDupResults);
6808
6809 return true;
6810}
6811
Bob Wilson9e82bf12010-07-14 01:22:12 +00006812/// PerformVDUPLANECombine - Target-specific dag combine xforms for
6813/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006814static SDValue PerformVDUPLANECombine(SDNode *N,
6815 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00006816 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006817
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006818 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
6819 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
6820 if (CombineVLDDUP(N, DCI))
6821 return SDValue(N, 0);
6822
6823 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
6824 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006825 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006826 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00006827 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00006828 return SDValue();
6829
6830 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
6831 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
6832 // The canonical VMOV for a zero vector uses a 32-bit element size.
6833 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6834 unsigned EltBits;
6835 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
6836 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006837 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006838 if (EltSize > VT.getVectorElementType().getSizeInBits())
6839 return SDValue();
6840
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00006841 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00006842}
6843
Eric Christopherfa6f5912011-06-29 21:10:36 +00006844// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00006845// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
6846static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
6847{
Chad Rosier118c9a02011-06-28 17:26:57 +00006848 integerPart cN;
6849 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00006850 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
6851 I != E; I++) {
6852 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
6853 if (!C)
6854 return false;
6855
Eric Christopherfa6f5912011-06-29 21:10:36 +00006856 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00006857 APFloat APF = C->getValueAPF();
6858 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
6859 != APFloat::opOK || !isExact)
6860 return false;
6861
6862 c0 = (I == 0) ? cN : c0;
6863 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
6864 return false;
6865 }
6866 C = c0;
6867 return true;
6868}
6869
6870/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
6871/// can replace combinations of VMUL and VCVT (floating-point to integer)
6872/// when the VMUL has a constant operand that is a power of 2.
6873///
6874/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
6875/// vmul.f32 d16, d17, d16
6876/// vcvt.s32.f32 d16, d16
6877/// becomes:
6878/// vcvt.s32.f32 d16, d16, #3
6879static SDValue PerformVCVTCombine(SDNode *N,
6880 TargetLowering::DAGCombinerInfo &DCI,
6881 const ARMSubtarget *Subtarget) {
6882 SelectionDAG &DAG = DCI.DAG;
6883 SDValue Op = N->getOperand(0);
6884
6885 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
6886 Op.getOpcode() != ISD::FMUL)
6887 return SDValue();
6888
6889 uint64_t C;
6890 SDValue N0 = Op->getOperand(0);
6891 SDValue ConstVec = Op->getOperand(1);
6892 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
6893
Eric Christopherfa6f5912011-06-29 21:10:36 +00006894 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00006895 !isConstVecPow2(ConstVec, isSigned, C))
6896 return SDValue();
6897
6898 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
6899 Intrinsic::arm_neon_vcvtfp2fxu;
6900 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
6901 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00006902 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00006903 DAG.getConstant(Log2_64(C), MVT::i32));
6904}
6905
6906/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
6907/// can replace combinations of VCVT (integer to floating-point) and VDIV
6908/// when the VDIV has a constant operand that is a power of 2.
6909///
6910/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
6911/// vcvt.f32.s32 d16, d16
6912/// vdiv.f32 d16, d17, d16
6913/// becomes:
6914/// vcvt.f32.s32 d16, d16, #3
6915static SDValue PerformVDIVCombine(SDNode *N,
6916 TargetLowering::DAGCombinerInfo &DCI,
6917 const ARMSubtarget *Subtarget) {
6918 SelectionDAG &DAG = DCI.DAG;
6919 SDValue Op = N->getOperand(0);
6920 unsigned OpOpcode = Op.getNode()->getOpcode();
6921
6922 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
6923 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
6924 return SDValue();
6925
6926 uint64_t C;
6927 SDValue ConstVec = N->getOperand(1);
6928 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
6929
6930 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
6931 !isConstVecPow2(ConstVec, isSigned, C))
6932 return SDValue();
6933
Eric Christopherfa6f5912011-06-29 21:10:36 +00006934 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00006935 Intrinsic::arm_neon_vcvtfxu2fp;
6936 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
6937 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00006938 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00006939 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
6940}
6941
6942/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00006943/// operand of a vector shift operation, where all the elements of the
6944/// build_vector must have the same constant integer value.
6945static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
6946 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006947 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00006948 Op = Op.getOperand(0);
6949 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
6950 APInt SplatBits, SplatUndef;
6951 unsigned SplatBitSize;
6952 bool HasAnyUndefs;
6953 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
6954 HasAnyUndefs, ElementBits) ||
6955 SplatBitSize > ElementBits)
6956 return false;
6957 Cnt = SplatBits.getSExtValue();
6958 return true;
6959}
6960
6961/// isVShiftLImm - Check if this is a valid build_vector for the immediate
6962/// operand of a vector shift left operation. That value must be in the range:
6963/// 0 <= Value < ElementBits for a left shift; or
6964/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006965static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00006966 assert(VT.isVector() && "vector shift count is not a vector type");
6967 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6968 if (! getVShiftImm(Op, ElementBits, Cnt))
6969 return false;
6970 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
6971}
6972
6973/// isVShiftRImm - Check if this is a valid build_vector for the immediate
6974/// operand of a vector shift right operation. For a shift opcode, the value
6975/// is positive, but for an intrinsic the value count must be negative. The
6976/// absolute value must be in the range:
6977/// 1 <= |Value| <= ElementBits for a right shift; or
6978/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00006979static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00006980 int64_t &Cnt) {
6981 assert(VT.isVector() && "vector shift count is not a vector type");
6982 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
6983 if (! getVShiftImm(Op, ElementBits, Cnt))
6984 return false;
6985 if (isIntrinsic)
6986 Cnt = -Cnt;
6987 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
6988}
6989
6990/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
6991static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
6992 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
6993 switch (IntNo) {
6994 default:
6995 // Don't do anything for most intrinsics.
6996 break;
6997
6998 // Vector shifts: check for immediate versions and lower them.
6999 // Note: This is done during DAG combining instead of DAG legalizing because
7000 // the build_vectors for 64-bit vector element shift counts are generally
7001 // not legal, and it is hard to see their values after they get legalized to
7002 // loads from a constant pool.
7003 case Intrinsic::arm_neon_vshifts:
7004 case Intrinsic::arm_neon_vshiftu:
7005 case Intrinsic::arm_neon_vshiftls:
7006 case Intrinsic::arm_neon_vshiftlu:
7007 case Intrinsic::arm_neon_vshiftn:
7008 case Intrinsic::arm_neon_vrshifts:
7009 case Intrinsic::arm_neon_vrshiftu:
7010 case Intrinsic::arm_neon_vrshiftn:
7011 case Intrinsic::arm_neon_vqshifts:
7012 case Intrinsic::arm_neon_vqshiftu:
7013 case Intrinsic::arm_neon_vqshiftsu:
7014 case Intrinsic::arm_neon_vqshiftns:
7015 case Intrinsic::arm_neon_vqshiftnu:
7016 case Intrinsic::arm_neon_vqshiftnsu:
7017 case Intrinsic::arm_neon_vqrshiftns:
7018 case Intrinsic::arm_neon_vqrshiftnu:
7019 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00007020 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007021 int64_t Cnt;
7022 unsigned VShiftOpc = 0;
7023
7024 switch (IntNo) {
7025 case Intrinsic::arm_neon_vshifts:
7026 case Intrinsic::arm_neon_vshiftu:
7027 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
7028 VShiftOpc = ARMISD::VSHL;
7029 break;
7030 }
7031 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
7032 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
7033 ARMISD::VSHRs : ARMISD::VSHRu);
7034 break;
7035 }
7036 return SDValue();
7037
7038 case Intrinsic::arm_neon_vshiftls:
7039 case Intrinsic::arm_neon_vshiftlu:
7040 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
7041 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007042 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007043
7044 case Intrinsic::arm_neon_vrshifts:
7045 case Intrinsic::arm_neon_vrshiftu:
7046 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
7047 break;
7048 return SDValue();
7049
7050 case Intrinsic::arm_neon_vqshifts:
7051 case Intrinsic::arm_neon_vqshiftu:
7052 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7053 break;
7054 return SDValue();
7055
7056 case Intrinsic::arm_neon_vqshiftsu:
7057 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7058 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007059 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007060
7061 case Intrinsic::arm_neon_vshiftn:
7062 case Intrinsic::arm_neon_vrshiftn:
7063 case Intrinsic::arm_neon_vqshiftns:
7064 case Intrinsic::arm_neon_vqshiftnu:
7065 case Intrinsic::arm_neon_vqshiftnsu:
7066 case Intrinsic::arm_neon_vqrshiftns:
7067 case Intrinsic::arm_neon_vqrshiftnu:
7068 case Intrinsic::arm_neon_vqrshiftnsu:
7069 // Narrowing shifts require an immediate right shift.
7070 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
7071 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00007072 llvm_unreachable("invalid shift count for narrowing vector shift "
7073 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007074
7075 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007076 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00007077 }
7078
7079 switch (IntNo) {
7080 case Intrinsic::arm_neon_vshifts:
7081 case Intrinsic::arm_neon_vshiftu:
7082 // Opcode already set above.
7083 break;
7084 case Intrinsic::arm_neon_vshiftls:
7085 case Intrinsic::arm_neon_vshiftlu:
7086 if (Cnt == VT.getVectorElementType().getSizeInBits())
7087 VShiftOpc = ARMISD::VSHLLi;
7088 else
7089 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
7090 ARMISD::VSHLLs : ARMISD::VSHLLu);
7091 break;
7092 case Intrinsic::arm_neon_vshiftn:
7093 VShiftOpc = ARMISD::VSHRN; break;
7094 case Intrinsic::arm_neon_vrshifts:
7095 VShiftOpc = ARMISD::VRSHRs; break;
7096 case Intrinsic::arm_neon_vrshiftu:
7097 VShiftOpc = ARMISD::VRSHRu; break;
7098 case Intrinsic::arm_neon_vrshiftn:
7099 VShiftOpc = ARMISD::VRSHRN; break;
7100 case Intrinsic::arm_neon_vqshifts:
7101 VShiftOpc = ARMISD::VQSHLs; break;
7102 case Intrinsic::arm_neon_vqshiftu:
7103 VShiftOpc = ARMISD::VQSHLu; break;
7104 case Intrinsic::arm_neon_vqshiftsu:
7105 VShiftOpc = ARMISD::VQSHLsu; break;
7106 case Intrinsic::arm_neon_vqshiftns:
7107 VShiftOpc = ARMISD::VQSHRNs; break;
7108 case Intrinsic::arm_neon_vqshiftnu:
7109 VShiftOpc = ARMISD::VQSHRNu; break;
7110 case Intrinsic::arm_neon_vqshiftnsu:
7111 VShiftOpc = ARMISD::VQSHRNsu; break;
7112 case Intrinsic::arm_neon_vqrshiftns:
7113 VShiftOpc = ARMISD::VQRSHRNs; break;
7114 case Intrinsic::arm_neon_vqrshiftnu:
7115 VShiftOpc = ARMISD::VQRSHRNu; break;
7116 case Intrinsic::arm_neon_vqrshiftnsu:
7117 VShiftOpc = ARMISD::VQRSHRNsu; break;
7118 }
7119
7120 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007122 }
7123
7124 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00007125 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007126 int64_t Cnt;
7127 unsigned VShiftOpc = 0;
7128
7129 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
7130 VShiftOpc = ARMISD::VSLI;
7131 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
7132 VShiftOpc = ARMISD::VSRI;
7133 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00007134 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007135 }
7136
7137 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
7138 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007140 }
7141
7142 case Intrinsic::arm_neon_vqrshifts:
7143 case Intrinsic::arm_neon_vqrshiftu:
7144 // No immediate versions of these to check for.
7145 break;
7146 }
7147
7148 return SDValue();
7149}
7150
7151/// PerformShiftCombine - Checks for immediate versions of vector shifts and
7152/// lowers them. As with the vector shift intrinsics, this is done during DAG
7153/// combining instead of DAG legalizing because the build_vectors for 64-bit
7154/// vector element shift counts are generally not legal, and it is hard to see
7155/// their values after they get legalized to loads from a constant pool.
7156static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
7157 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00007158 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00007159
7160 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00007161 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7162 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00007163 return SDValue();
7164
7165 assert(ST->hasNEON() && "unexpected vector shift");
7166 int64_t Cnt;
7167
7168 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007169 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007170
7171 case ISD::SHL:
7172 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
7173 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007175 break;
7176
7177 case ISD::SRA:
7178 case ISD::SRL:
7179 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
7180 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
7181 ARMISD::VSHRs : ARMISD::VSHRu);
7182 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007184 }
7185 }
7186 return SDValue();
7187}
7188
7189/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
7190/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
7191static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
7192 const ARMSubtarget *ST) {
7193 SDValue N0 = N->getOperand(0);
7194
7195 // Check for sign- and zero-extensions of vector extract operations of 8-
7196 // and 16-bit vector elements. NEON supports these directly. They are
7197 // handled during DAG combining because type legalization will promote them
7198 // to 32-bit types and it is messy to recognize the operations after that.
7199 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
7200 SDValue Vec = N0.getOperand(0);
7201 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00007202 EVT VT = N->getValueType(0);
7203 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007204 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7205
Owen Anderson825b72b2009-08-11 20:47:22 +00007206 if (VT == MVT::i32 &&
7207 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00007208 TLI.isTypeLegal(Vec.getValueType()) &&
7209 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007210
7211 unsigned Opc = 0;
7212 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007213 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007214 case ISD::SIGN_EXTEND:
7215 Opc = ARMISD::VGETLANEs;
7216 break;
7217 case ISD::ZERO_EXTEND:
7218 case ISD::ANY_EXTEND:
7219 Opc = ARMISD::VGETLANEu;
7220 break;
7221 }
7222 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
7223 }
7224 }
7225
7226 return SDValue();
7227}
7228
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007229/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
7230/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
7231static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
7232 const ARMSubtarget *ST) {
7233 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00007234 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007235 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
7236 // a NaN; only do the transformation when it matches that behavior.
7237
7238 // For now only do this when using NEON for FP operations; if using VFP, it
7239 // is not obvious that the benefit outweighs the cost of switching to the
7240 // NEON pipeline.
7241 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
7242 N->getValueType(0) != MVT::f32)
7243 return SDValue();
7244
7245 SDValue CondLHS = N->getOperand(0);
7246 SDValue CondRHS = N->getOperand(1);
7247 SDValue LHS = N->getOperand(2);
7248 SDValue RHS = N->getOperand(3);
7249 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
7250
7251 unsigned Opcode = 0;
7252 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00007253 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007254 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00007255 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007256 IsReversed = true ; // x CC y ? y : x
7257 } else {
7258 return SDValue();
7259 }
7260
Bob Wilsone742bb52010-02-24 22:15:53 +00007261 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007262 switch (CC) {
7263 default: break;
7264 case ISD::SETOLT:
7265 case ISD::SETOLE:
7266 case ISD::SETLT:
7267 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007268 case ISD::SETULT:
7269 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007270 // If LHS is NaN, an ordered comparison will be false and the result will
7271 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
7272 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7273 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
7274 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7275 break;
7276 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
7277 // will return -0, so vmin can only be used for unsafe math or if one of
7278 // the operands is known to be nonzero.
7279 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
7280 !UnsafeFPMath &&
7281 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7282 break;
7283 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007284 break;
7285
7286 case ISD::SETOGT:
7287 case ISD::SETOGE:
7288 case ISD::SETGT:
7289 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007290 case ISD::SETUGT:
7291 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007292 // If LHS is NaN, an ordered comparison will be false and the result will
7293 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
7294 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7295 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
7296 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7297 break;
7298 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
7299 // will return +0, so vmax can only be used for unsafe math or if one of
7300 // the operands is known to be nonzero.
7301 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
7302 !UnsafeFPMath &&
7303 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7304 break;
7305 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007306 break;
7307 }
7308
7309 if (!Opcode)
7310 return SDValue();
7311 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
7312}
7313
Evan Chenge721f5c2011-07-13 00:42:17 +00007314/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
7315SDValue
7316ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
7317 SDValue Cmp = N->getOperand(4);
7318 if (Cmp.getOpcode() != ARMISD::CMPZ)
7319 // Only looking at EQ and NE cases.
7320 return SDValue();
7321
7322 EVT VT = N->getValueType(0);
7323 DebugLoc dl = N->getDebugLoc();
7324 SDValue LHS = Cmp.getOperand(0);
7325 SDValue RHS = Cmp.getOperand(1);
7326 SDValue FalseVal = N->getOperand(0);
7327 SDValue TrueVal = N->getOperand(1);
7328 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00007329 ARMCC::CondCodes CC =
7330 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00007331
7332 // Simplify
7333 // mov r1, r0
7334 // cmp r1, x
7335 // mov r0, y
7336 // moveq r0, x
7337 // to
7338 // cmp r0, x
7339 // movne r0, y
7340 //
7341 // mov r1, r0
7342 // cmp r1, x
7343 // mov r0, x
7344 // movne r0, y
7345 // to
7346 // cmp r0, x
7347 // movne r0, y
7348 /// FIXME: Turn this into a target neutral optimization?
7349 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00007350 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00007351 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
7352 N->getOperand(3), Cmp);
7353 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
7354 SDValue ARMcc;
7355 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
7356 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
7357 N->getOperand(3), NewCmp);
7358 }
7359
7360 if (Res.getNode()) {
7361 APInt KnownZero, KnownOne;
7362 APInt Mask = APInt::getAllOnesValue(VT.getScalarType().getSizeInBits());
7363 DAG.ComputeMaskedBits(SDValue(N,0), Mask, KnownZero, KnownOne);
7364 // Capture demanded bits information that would be otherwise lost.
7365 if (KnownZero == 0xfffffffe)
7366 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7367 DAG.getValueType(MVT::i1));
7368 else if (KnownZero == 0xffffff00)
7369 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7370 DAG.getValueType(MVT::i8));
7371 else if (KnownZero == 0xffff0000)
7372 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7373 DAG.getValueType(MVT::i16));
7374 }
7375
7376 return Res;
7377}
7378
Dan Gohman475871a2008-07-27 21:46:04 +00007379SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007380 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007381 switch (N->getOpcode()) {
7382 default: break;
Tanya Lattner189531f2011-06-14 23:48:48 +00007383 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007384 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007385 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007386 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00007387 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00007388 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00007389 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007390 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00007391 case ISD::STORE: return PerformSTORECombine(N, DCI);
7392 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
7393 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00007394 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007395 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00007396 case ISD::FP_TO_SINT:
7397 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
7398 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007399 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00007400 case ISD::SHL:
7401 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007402 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00007403 case ISD::SIGN_EXTEND:
7404 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007405 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
7406 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00007407 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00007408 case ARMISD::VLD2DUP:
7409 case ARMISD::VLD3DUP:
7410 case ARMISD::VLD4DUP:
7411 return CombineBaseUpdate(N, DCI);
7412 case ISD::INTRINSIC_VOID:
7413 case ISD::INTRINSIC_W_CHAIN:
7414 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7415 case Intrinsic::arm_neon_vld1:
7416 case Intrinsic::arm_neon_vld2:
7417 case Intrinsic::arm_neon_vld3:
7418 case Intrinsic::arm_neon_vld4:
7419 case Intrinsic::arm_neon_vld2lane:
7420 case Intrinsic::arm_neon_vld3lane:
7421 case Intrinsic::arm_neon_vld4lane:
7422 case Intrinsic::arm_neon_vst1:
7423 case Intrinsic::arm_neon_vst2:
7424 case Intrinsic::arm_neon_vst3:
7425 case Intrinsic::arm_neon_vst4:
7426 case Intrinsic::arm_neon_vst2lane:
7427 case Intrinsic::arm_neon_vst3lane:
7428 case Intrinsic::arm_neon_vst4lane:
7429 return CombineBaseUpdate(N, DCI);
7430 default: break;
7431 }
7432 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007433 }
Dan Gohman475871a2008-07-27 21:46:04 +00007434 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00007435}
7436
Evan Cheng31959b12011-02-02 01:06:55 +00007437bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
7438 EVT VT) const {
7439 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
7440}
7441
Bill Wendlingaf566342009-08-15 21:21:19 +00007442bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00007443 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00007444 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00007445
7446 switch (VT.getSimpleVT().SimpleTy) {
7447 default:
7448 return false;
7449 case MVT::i8:
7450 case MVT::i16:
7451 case MVT::i32:
7452 return true;
7453 // FIXME: VLD1 etc with standard alignment is legal.
7454 }
7455}
7456
Evan Chenge6c835f2009-08-14 20:09:37 +00007457static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
7458 if (V < 0)
7459 return false;
7460
7461 unsigned Scale = 1;
7462 switch (VT.getSimpleVT().SimpleTy) {
7463 default: return false;
7464 case MVT::i1:
7465 case MVT::i8:
7466 // Scale == 1;
7467 break;
7468 case MVT::i16:
7469 // Scale == 2;
7470 Scale = 2;
7471 break;
7472 case MVT::i32:
7473 // Scale == 4;
7474 Scale = 4;
7475 break;
7476 }
7477
7478 if ((V & (Scale - 1)) != 0)
7479 return false;
7480 V /= Scale;
7481 return V == (V & ((1LL << 5) - 1));
7482}
7483
7484static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
7485 const ARMSubtarget *Subtarget) {
7486 bool isNeg = false;
7487 if (V < 0) {
7488 isNeg = true;
7489 V = - V;
7490 }
7491
7492 switch (VT.getSimpleVT().SimpleTy) {
7493 default: return false;
7494 case MVT::i1:
7495 case MVT::i8:
7496 case MVT::i16:
7497 case MVT::i32:
7498 // + imm12 or - imm8
7499 if (isNeg)
7500 return V == (V & ((1LL << 8) - 1));
7501 return V == (V & ((1LL << 12) - 1));
7502 case MVT::f32:
7503 case MVT::f64:
7504 // Same as ARM mode. FIXME: NEON?
7505 if (!Subtarget->hasVFP2())
7506 return false;
7507 if ((V & 3) != 0)
7508 return false;
7509 V >>= 2;
7510 return V == (V & ((1LL << 8) - 1));
7511 }
7512}
7513
Evan Chengb01fad62007-03-12 23:30:29 +00007514/// isLegalAddressImmediate - Return true if the integer value can be used
7515/// as the offset of the target addressing mode for load / store of the
7516/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00007517static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00007518 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00007519 if (V == 0)
7520 return true;
7521
Evan Cheng65011532009-03-09 19:15:00 +00007522 if (!VT.isSimple())
7523 return false;
7524
Evan Chenge6c835f2009-08-14 20:09:37 +00007525 if (Subtarget->isThumb1Only())
7526 return isLegalT1AddressImmediate(V, VT);
7527 else if (Subtarget->isThumb2())
7528 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00007529
Evan Chenge6c835f2009-08-14 20:09:37 +00007530 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00007531 if (V < 0)
7532 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00007534 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 case MVT::i1:
7536 case MVT::i8:
7537 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00007538 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00007539 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00007541 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00007542 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 case MVT::f32:
7544 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00007545 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00007546 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00007547 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00007548 return false;
7549 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00007550 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00007551 }
Evan Chenga8e29892007-01-19 07:51:42 +00007552}
7553
Evan Chenge6c835f2009-08-14 20:09:37 +00007554bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
7555 EVT VT) const {
7556 int Scale = AM.Scale;
7557 if (Scale < 0)
7558 return false;
7559
7560 switch (VT.getSimpleVT().SimpleTy) {
7561 default: return false;
7562 case MVT::i1:
7563 case MVT::i8:
7564 case MVT::i16:
7565 case MVT::i32:
7566 if (Scale == 1)
7567 return true;
7568 // r + r << imm
7569 Scale = Scale & ~1;
7570 return Scale == 2 || Scale == 4 || Scale == 8;
7571 case MVT::i64:
7572 // r + r
7573 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
7574 return true;
7575 return false;
7576 case MVT::isVoid:
7577 // Note, we allow "void" uses (basically, uses that aren't loads or
7578 // stores), because arm allows folding a scale into many arithmetic
7579 // operations. This should be made more precise and revisited later.
7580
7581 // Allow r << imm, but the imm has to be a multiple of two.
7582 if (Scale & 1) return false;
7583 return isPowerOf2_32(Scale);
7584 }
7585}
7586
Chris Lattner37caf8c2007-04-09 23:33:39 +00007587/// isLegalAddressingMode - Return true if the addressing mode represented
7588/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00007589bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007590 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007591 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00007592 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00007593 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007594
Chris Lattner37caf8c2007-04-09 23:33:39 +00007595 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00007596 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00007597 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007598
Chris Lattner37caf8c2007-04-09 23:33:39 +00007599 switch (AM.Scale) {
7600 case 0: // no scale reg, must be "r+i" or "r", or "i".
7601 break;
7602 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00007603 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00007604 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00007605 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00007606 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00007607 // ARM doesn't support any R+R*scale+imm addr modes.
7608 if (AM.BaseOffs)
7609 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007610
Bob Wilson2c7dab12009-04-08 17:55:28 +00007611 if (!VT.isSimple())
7612 return false;
7613
Evan Chenge6c835f2009-08-14 20:09:37 +00007614 if (Subtarget->isThumb2())
7615 return isLegalT2ScaledAddressingMode(AM, VT);
7616
Chris Lattnereb13d1b2007-04-10 03:48:29 +00007617 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00007618 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00007619 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 case MVT::i1:
7621 case MVT::i8:
7622 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00007623 if (Scale < 0) Scale = -Scale;
7624 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00007625 return true;
7626 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00007627 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00007629 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00007630 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00007631 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00007632 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00007633 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00007634
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00007636 // Note, we allow "void" uses (basically, uses that aren't loads or
7637 // stores), because arm allows folding a scale into many arithmetic
7638 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00007639
Chris Lattner37caf8c2007-04-09 23:33:39 +00007640 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00007641 if (Scale & 1) return false;
7642 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00007643 }
7644 break;
Evan Chengb01fad62007-03-12 23:30:29 +00007645 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00007646 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00007647}
7648
Evan Cheng77e47512009-11-11 19:05:52 +00007649/// isLegalICmpImmediate - Return true if the specified immediate is legal
7650/// icmp immediate, that is the target has icmp instructions which can compare
7651/// a register against the immediate without having to materialize the
7652/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00007653bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00007654 if (!Subtarget->isThumb())
7655 return ARM_AM::getSOImmVal(Imm) != -1;
7656 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00007657 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00007658 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00007659}
7660
Dan Gohmancca82142011-05-03 00:46:49 +00007661/// isLegalAddImmediate - Return true if the specified immediate is legal
7662/// add immediate, that is the target has add instructions which can add
7663/// a register with the immediate without having to materialize the
7664/// immediate into a register.
7665bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
7666 return ARM_AM::getSOImmVal(Imm) != -1;
7667}
7668
Owen Andersone50ed302009-08-10 22:56:29 +00007669static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007670 bool isSEXTLoad, SDValue &Base,
7671 SDValue &Offset, bool &isInc,
7672 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00007673 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7674 return false;
7675
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00007677 // AddressingMode 3
7678 Base = Ptr->getOperand(0);
7679 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007680 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007681 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007682 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007683 isInc = false;
7684 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7685 return true;
7686 }
7687 }
7688 isInc = (Ptr->getOpcode() == ISD::ADD);
7689 Offset = Ptr->getOperand(1);
7690 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00007692 // AddressingMode 2
7693 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007694 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00007695 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007696 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00007697 isInc = false;
7698 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7699 Base = Ptr->getOperand(0);
7700 return true;
7701 }
7702 }
7703
7704 if (Ptr->getOpcode() == ISD::ADD) {
7705 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00007706 ARM_AM::ShiftOpc ShOpcVal=
7707 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00007708 if (ShOpcVal != ARM_AM::no_shift) {
7709 Base = Ptr->getOperand(1);
7710 Offset = Ptr->getOperand(0);
7711 } else {
7712 Base = Ptr->getOperand(0);
7713 Offset = Ptr->getOperand(1);
7714 }
7715 return true;
7716 }
7717
7718 isInc = (Ptr->getOpcode() == ISD::ADD);
7719 Base = Ptr->getOperand(0);
7720 Offset = Ptr->getOperand(1);
7721 return true;
7722 }
7723
Jim Grosbache5165492009-11-09 00:11:35 +00007724 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00007725 return false;
7726}
7727
Owen Andersone50ed302009-08-10 22:56:29 +00007728static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00007729 bool isSEXTLoad, SDValue &Base,
7730 SDValue &Offset, bool &isInc,
7731 SelectionDAG &DAG) {
7732 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
7733 return false;
7734
7735 Base = Ptr->getOperand(0);
7736 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
7737 int RHSC = (int)RHS->getZExtValue();
7738 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
7739 assert(Ptr->getOpcode() == ISD::ADD);
7740 isInc = false;
7741 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
7742 return true;
7743 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
7744 isInc = Ptr->getOpcode() == ISD::ADD;
7745 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
7746 return true;
7747 }
7748 }
7749
7750 return false;
7751}
7752
Evan Chenga8e29892007-01-19 07:51:42 +00007753/// getPreIndexedAddressParts - returns true by value, base pointer and
7754/// offset pointer and addressing mode by reference if the node's address
7755/// can be legally represented as pre-indexed load / store address.
7756bool
Dan Gohman475871a2008-07-27 21:46:04 +00007757ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
7758 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007759 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007760 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007761 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007762 return false;
7763
Owen Andersone50ed302009-08-10 22:56:29 +00007764 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007765 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007766 bool isSEXTLoad = false;
7767 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
7768 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007769 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007770 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7771 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
7772 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007773 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00007774 } else
7775 return false;
7776
7777 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007778 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007779 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007780 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
7781 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007782 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007783 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00007784 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00007785 if (!isLegal)
7786 return false;
7787
7788 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
7789 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007790}
7791
7792/// getPostIndexedAddressParts - returns true by value, base pointer and
7793/// offset pointer and addressing mode by reference if this node can be
7794/// combined with a load / store to form a post-indexed load / store.
7795bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00007796 SDValue &Base,
7797 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00007798 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00007799 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00007800 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00007801 return false;
7802
Owen Andersone50ed302009-08-10 22:56:29 +00007803 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00007804 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00007805 bool isSEXTLoad = false;
7806 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007807 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007808 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007809 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
7810 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00007811 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00007812 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00007813 } else
7814 return false;
7815
7816 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00007817 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00007818 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00007819 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00007820 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00007821 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00007822 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
7823 isInc, DAG);
7824 if (!isLegal)
7825 return false;
7826
Evan Cheng28dad2a2010-05-18 21:31:17 +00007827 if (Ptr != Base) {
7828 // Swap base ptr and offset to catch more post-index load / store when
7829 // it's legal. In Thumb2 mode, offset must be an immediate.
7830 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
7831 !Subtarget->isThumb2())
7832 std::swap(Base, Offset);
7833
7834 // Post-indexed load / store update the base pointer.
7835 if (Ptr != Base)
7836 return false;
7837 }
7838
Evan Chenge88d5ce2009-07-02 07:28:31 +00007839 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
7840 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00007841}
7842
Dan Gohman475871a2008-07-27 21:46:04 +00007843void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007844 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00007845 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007846 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007847 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00007848 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007849 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00007850 switch (Op.getOpcode()) {
7851 default: break;
7852 case ARMISD::CMOV: {
7853 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00007854 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007855 if (KnownZero == 0 && KnownOne == 0) return;
7856
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007857 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00007858 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
7859 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00007860 KnownZero &= KnownZeroRHS;
7861 KnownOne &= KnownOneRHS;
7862 return;
7863 }
7864 }
7865}
7866
7867//===----------------------------------------------------------------------===//
7868// ARM Inline Assembly Support
7869//===----------------------------------------------------------------------===//
7870
Evan Cheng55d42002011-01-08 01:24:27 +00007871bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
7872 // Looking for "rev" which is V6+.
7873 if (!Subtarget->hasV6Ops())
7874 return false;
7875
7876 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
7877 std::string AsmStr = IA->getAsmString();
7878 SmallVector<StringRef, 4> AsmPieces;
7879 SplitString(AsmStr, AsmPieces, ";\n");
7880
7881 switch (AsmPieces.size()) {
7882 default: return false;
7883 case 1:
7884 AsmStr = AsmPieces[0];
7885 AsmPieces.clear();
7886 SplitString(AsmStr, AsmPieces, " \t,");
7887
7888 // rev $0, $1
7889 if (AsmPieces.size() == 3 &&
7890 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
7891 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007892 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00007893 if (Ty && Ty->getBitWidth() == 32)
7894 return IntrinsicLowering::LowerToByteSwap(CI);
7895 }
7896 break;
7897 }
7898
7899 return false;
7900}
7901
Evan Chenga8e29892007-01-19 07:51:42 +00007902/// getConstraintType - Given a constraint letter, return the type of
7903/// constraint it is for this target.
7904ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007905ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
7906 if (Constraint.size() == 1) {
7907 switch (Constraint[0]) {
7908 default: break;
7909 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007910 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00007911 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00007912 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00007913 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00007914 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00007915 // An address with a single base register. Due to the way we
7916 // currently handle addresses it is the same as an 'r' memory constraint.
7917 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007918 }
Eric Christopher1312ca82011-06-21 22:10:57 +00007919 } else if (Constraint.size() == 2) {
7920 switch (Constraint[0]) {
7921 default: break;
7922 // All 'U+' constraints are addresses.
7923 case 'U': return C_Memory;
7924 }
Evan Chenga8e29892007-01-19 07:51:42 +00007925 }
Chris Lattner4234f572007-03-25 02:14:49 +00007926 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00007927}
7928
John Thompson44ab89e2010-10-29 17:29:13 +00007929/// Examine constraint type and operand type and determine a weight value.
7930/// This object must already have been set up with the operand type
7931/// and the current alternative constraint selected.
7932TargetLowering::ConstraintWeight
7933ARMTargetLowering::getSingleConstraintMatchWeight(
7934 AsmOperandInfo &info, const char *constraint) const {
7935 ConstraintWeight weight = CW_Invalid;
7936 Value *CallOperandVal = info.CallOperandVal;
7937 // If we don't have a value, we can't do a match,
7938 // but allow it at the lowest weight.
7939 if (CallOperandVal == NULL)
7940 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007941 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007942 // Look at the constraint type.
7943 switch (*constraint) {
7944 default:
7945 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7946 break;
7947 case 'l':
7948 if (type->isIntegerTy()) {
7949 if (Subtarget->isThumb())
7950 weight = CW_SpecificReg;
7951 else
7952 weight = CW_Register;
7953 }
7954 break;
7955 case 'w':
7956 if (type->isFloatingPointTy())
7957 weight = CW_Register;
7958 break;
7959 }
7960 return weight;
7961}
7962
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007963typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
7964RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00007965ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007966 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007967 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007968 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00007969 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00007970 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00007971 if (Subtarget->isThumb())
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007972 return RCPair(0U, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00007973 else
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007974 return RCPair(0U, ARM::GPRRegisterClass);
Eric Christopher73744df2011-06-30 23:23:01 +00007975 case 'h': // High regs or no regs.
7976 if (Subtarget->isThumb())
Andrew Trick3af7a672011-09-20 03:06:13 +00007977 return RCPair(0U, ARM::hGPRRegisterClass);
Eric Christopher1070f822011-07-01 00:19:27 +00007978 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007979 case 'r':
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007980 return RCPair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007981 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00007982 if (VT == MVT::f32)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007983 return RCPair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00007984 if (VT.getSizeInBits() == 64)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007985 return RCPair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00007986 if (VT.getSizeInBits() == 128)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00007987 return RCPair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00007988 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +00007989 case 'x':
7990 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00007991 return RCPair(0U, ARM::SPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00007992 if (VT.getSizeInBits() == 64)
Andrew Trick3af7a672011-09-20 03:06:13 +00007993 return RCPair(0U, ARM::DPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00007994 if (VT.getSizeInBits() == 128)
Andrew Trick3af7a672011-09-20 03:06:13 +00007995 return RCPair(0U, ARM::QPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00007996 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00007997 case 't':
7998 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00007999 return RCPair(0U, ARM::SPRRegisterClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008000 break;
Evan Chenga8e29892007-01-19 07:51:42 +00008001 }
8002 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008003 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00008004 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008005
Evan Chenga8e29892007-01-19 07:51:42 +00008006 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8007}
8008
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008009/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8010/// vector. If it is invalid, don't add anything to Ops.
8011void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00008012 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008013 std::vector<SDValue>&Ops,
8014 SelectionDAG &DAG) const {
8015 SDValue Result(0, 0);
8016
Eric Christopher100c8332011-06-02 23:16:42 +00008017 // Currently only support length 1 constraints.
8018 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00008019
Eric Christopher100c8332011-06-02 23:16:42 +00008020 char ConstraintLetter = Constraint[0];
8021 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008022 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +00008023 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008024 case 'I': case 'J': case 'K': case 'L':
8025 case 'M': case 'N': case 'O':
8026 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
8027 if (!C)
8028 return;
8029
8030 int64_t CVal64 = C->getSExtValue();
8031 int CVal = (int) CVal64;
8032 // None of these constraints allow values larger than 32 bits. Check
8033 // that the value fits in an int.
8034 if (CVal != CVal64)
8035 return;
8036
Eric Christopher100c8332011-06-02 23:16:42 +00008037 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +00008038 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +00008039 // Constant suitable for movw, must be between 0 and
8040 // 65535.
8041 if (Subtarget->hasV6T2Ops())
8042 if (CVal >= 0 && CVal <= 65535)
8043 break;
8044 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008045 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008046 if (Subtarget->isThumb1Only()) {
8047 // This must be a constant between 0 and 255, for ADD
8048 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008049 if (CVal >= 0 && CVal <= 255)
8050 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008051 } else if (Subtarget->isThumb2()) {
8052 // A constant that can be used as an immediate value in a
8053 // data-processing instruction.
8054 if (ARM_AM::getT2SOImmVal(CVal) != -1)
8055 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008056 } else {
8057 // A constant that can be used as an immediate value in a
8058 // data-processing instruction.
8059 if (ARM_AM::getSOImmVal(CVal) != -1)
8060 break;
8061 }
8062 return;
8063
8064 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008065 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008066 // This must be a constant between -255 and -1, for negated ADD
8067 // immediates. This can be used in GCC with an "n" modifier that
8068 // prints the negated value, for use with SUB instructions. It is
8069 // not useful otherwise but is implemented for compatibility.
8070 if (CVal >= -255 && CVal <= -1)
8071 break;
8072 } else {
8073 // This must be a constant between -4095 and 4095. It is not clear
8074 // what this constraint is intended for. Implemented for
8075 // compatibility with GCC.
8076 if (CVal >= -4095 && CVal <= 4095)
8077 break;
8078 }
8079 return;
8080
8081 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008082 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008083 // A 32-bit value where only one byte has a nonzero value. Exclude
8084 // zero to match GCC. This constraint is used by GCC internally for
8085 // constants that can be loaded with a move/shift combination.
8086 // It is not useful otherwise but is implemented for compatibility.
8087 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
8088 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008089 } else if (Subtarget->isThumb2()) {
8090 // A constant whose bitwise inverse can be used as an immediate
8091 // value in a data-processing instruction. This can be used in GCC
8092 // with a "B" modifier that prints the inverted value, for use with
8093 // BIC and MVN instructions. It is not useful otherwise but is
8094 // implemented for compatibility.
8095 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
8096 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008097 } else {
8098 // A constant whose bitwise inverse can be used as an immediate
8099 // value in a data-processing instruction. This can be used in GCC
8100 // with a "B" modifier that prints the inverted value, for use with
8101 // BIC and MVN instructions. It is not useful otherwise but is
8102 // implemented for compatibility.
8103 if (ARM_AM::getSOImmVal(~CVal) != -1)
8104 break;
8105 }
8106 return;
8107
8108 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008109 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008110 // This must be a constant between -7 and 7,
8111 // for 3-operand ADD/SUB immediate instructions.
8112 if (CVal >= -7 && CVal < 7)
8113 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008114 } else if (Subtarget->isThumb2()) {
8115 // A constant whose negation can be used as an immediate value in a
8116 // data-processing instruction. This can be used in GCC with an "n"
8117 // modifier that prints the negated value, for use with SUB
8118 // instructions. It is not useful otherwise but is implemented for
8119 // compatibility.
8120 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
8121 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008122 } else {
8123 // A constant whose negation can be used as an immediate value in a
8124 // data-processing instruction. This can be used in GCC with an "n"
8125 // modifier that prints the negated value, for use with SUB
8126 // instructions. It is not useful otherwise but is implemented for
8127 // compatibility.
8128 if (ARM_AM::getSOImmVal(-CVal) != -1)
8129 break;
8130 }
8131 return;
8132
8133 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008134 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008135 // This must be a multiple of 4 between 0 and 1020, for
8136 // ADD sp + immediate.
8137 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
8138 break;
8139 } else {
8140 // A power of two or a constant between 0 and 32. This is used in
8141 // GCC for the shift amount on shifted register operands, but it is
8142 // useful in general for any shift amounts.
8143 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
8144 break;
8145 }
8146 return;
8147
8148 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008149 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008150 // This must be a constant between 0 and 31, for shift amounts.
8151 if (CVal >= 0 && CVal <= 31)
8152 break;
8153 }
8154 return;
8155
8156 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008157 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008158 // This must be a multiple of 4 between -508 and 508, for
8159 // ADD/SUB sp = sp + immediate.
8160 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
8161 break;
8162 }
8163 return;
8164 }
8165 Result = DAG.getTargetConstant(CVal, Op.getValueType());
8166 break;
8167 }
8168
8169 if (Result.getNode()) {
8170 Ops.push_back(Result);
8171 return;
8172 }
Dale Johannesen1784d162010-06-25 21:55:36 +00008173 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008174}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00008175
8176bool
8177ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8178 // The ARM target isn't yet aware of offsets.
8179 return false;
8180}
Evan Cheng39382422009-10-28 01:44:26 +00008181
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008182bool ARM::isBitFieldInvertedMask(unsigned v) {
8183 if (v == 0xffffffff)
8184 return 0;
8185 // there can be 1's on either or both "outsides", all the "inside"
8186 // bits must be 0's
8187 unsigned int lsb = 0, msb = 31;
8188 while (v & (1 << msb)) --msb;
8189 while (v & (1 << lsb)) ++lsb;
8190 for (unsigned int i = lsb; i <= msb; ++i) {
8191 if (v & (1 << i))
8192 return 0;
8193 }
8194 return 1;
8195}
8196
Evan Cheng39382422009-10-28 01:44:26 +00008197/// isFPImmLegal - Returns true if the target can instruction select the
8198/// specified FP immediate natively. If false, the legalizer will
8199/// materialize the FP immediate as a load from a constant pool.
8200bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
8201 if (!Subtarget->hasVFP3())
8202 return false;
8203 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008204 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008205 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008206 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008207 return false;
8208}
Bob Wilson65ffec42010-09-21 17:56:22 +00008209
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008210/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00008211/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
8212/// specified in the intrinsic calls.
8213bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8214 const CallInst &I,
8215 unsigned Intrinsic) const {
8216 switch (Intrinsic) {
8217 case Intrinsic::arm_neon_vld1:
8218 case Intrinsic::arm_neon_vld2:
8219 case Intrinsic::arm_neon_vld3:
8220 case Intrinsic::arm_neon_vld4:
8221 case Intrinsic::arm_neon_vld2lane:
8222 case Intrinsic::arm_neon_vld3lane:
8223 case Intrinsic::arm_neon_vld4lane: {
8224 Info.opc = ISD::INTRINSIC_W_CHAIN;
8225 // Conservatively set memVT to the entire set of vectors loaded.
8226 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
8227 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8228 Info.ptrVal = I.getArgOperand(0);
8229 Info.offset = 0;
8230 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8231 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8232 Info.vol = false; // volatile loads with NEON intrinsics not supported
8233 Info.readMem = true;
8234 Info.writeMem = false;
8235 return true;
8236 }
8237 case Intrinsic::arm_neon_vst1:
8238 case Intrinsic::arm_neon_vst2:
8239 case Intrinsic::arm_neon_vst3:
8240 case Intrinsic::arm_neon_vst4:
8241 case Intrinsic::arm_neon_vst2lane:
8242 case Intrinsic::arm_neon_vst3lane:
8243 case Intrinsic::arm_neon_vst4lane: {
8244 Info.opc = ISD::INTRINSIC_VOID;
8245 // Conservatively set memVT to the entire set of vectors stored.
8246 unsigned NumElts = 0;
8247 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008248 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +00008249 if (!ArgTy->isVectorTy())
8250 break;
8251 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
8252 }
8253 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8254 Info.ptrVal = I.getArgOperand(0);
8255 Info.offset = 0;
8256 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8257 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8258 Info.vol = false; // volatile stores with NEON intrinsics not supported
8259 Info.readMem = false;
8260 Info.writeMem = true;
8261 return true;
8262 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008263 case Intrinsic::arm_strexd: {
8264 Info.opc = ISD::INTRINSIC_W_CHAIN;
8265 Info.memVT = MVT::i64;
8266 Info.ptrVal = I.getArgOperand(2);
8267 Info.offset = 0;
8268 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008269 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008270 Info.readMem = false;
8271 Info.writeMem = true;
8272 return true;
8273 }
8274 case Intrinsic::arm_ldrexd: {
8275 Info.opc = ISD::INTRINSIC_W_CHAIN;
8276 Info.memVT = MVT::i64;
8277 Info.ptrVal = I.getArgOperand(0);
8278 Info.offset = 0;
8279 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008280 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008281 Info.readMem = true;
8282 Info.writeMem = false;
8283 return true;
8284 }
Bob Wilson65ffec42010-09-21 17:56:22 +00008285 default:
8286 break;
8287 }
8288
8289 return false;
8290}