blob: cc3e01fe253f7fde985c728fbb6529594b8586fc [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000051#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
87 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000088 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000089 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000090 /* GAS requires .fpu to be emitted regardless of EABI attribute */
91 case ARMBuildAttrs::Advanced_SIMD_arch:
92 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000093 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000094 break;
Jason W Kimf009a962011-02-07 00:49:53 +000095 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
96 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
187 Streamer.EmitBytes(CurrentVendor, 0);
188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
197 Streamer.EmitULEB128IntValue(item.Tag, 0);
198 switch (item.Type) {
199 case AttributeItemType::NumericAttribute:
200 Streamer.EmitULEB128IntValue(item.IntValue, 0);
201 break;
202 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000203 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000204 Streamer.EmitIntValue(0, 1); // '\0'
205 break;
206 default:
207 assert(0 && "Invalid attribute type");
208 }
209 }
Rafael Espindola33363842010-10-25 22:26:55 +0000210
211 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000212 }
213 };
214
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000215} // end of anonymous namespace
216
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000217MachineLocation ARMAsmPrinter::
218getDebugValueLocation(const MachineInstr *MI) const {
219 MachineLocation Location;
220 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
221 // Frame address. Currently handles register +- offset only.
222 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
223 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
224 else {
225 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
226 }
227 return Location;
228}
229
Devang Patel27f5acb2011-04-21 22:48:26 +0000230/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000231void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000232 const TargetRegisterInfo *RI = TM.getRegisterInfo();
233 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000234 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000235 else {
236 unsigned Reg = MLoc.getReg();
237 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000238 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 // S registers are described as bit-pieces of a register
240 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
241 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000242
Devang Patel27f5acb2011-04-21 22:48:26 +0000243 unsigned SReg = Reg - ARM::S0;
244 bool odd = SReg & 0x1;
245 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000246
247 OutStreamer.AddComment("DW_OP_regx for S register");
248 EmitInt8(dwarf::DW_OP_regx);
249
250 OutStreamer.AddComment(Twine(SReg));
251 EmitULEB128(Rx);
252
253 if (odd) {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(32);
258 } else {
259 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
260 EmitInt8(dwarf::DW_OP_bit_piece);
261 EmitULEB128(32);
262 EmitULEB128(0);
263 }
Devang Patel71f3f112011-04-21 23:22:35 +0000264 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000265 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000266 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000267 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
268 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000269
270 unsigned QReg = Reg - ARM::Q0;
271 unsigned D1 = 256 + 2 * QReg;
272 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000273
Devang Patel71f3f112011-04-21 23:22:35 +0000274 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
275 EmitInt8(dwarf::DW_OP_regx);
276 EmitULEB128(D1);
277 OutStreamer.AddComment("DW_OP_piece 8");
278 EmitInt8(dwarf::DW_OP_piece);
279 EmitULEB128(8);
280
281 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
282 EmitInt8(dwarf::DW_OP_regx);
283 EmitULEB128(D2);
284 OutStreamer.AddComment("DW_OP_piece 8");
285 EmitInt8(dwarf::DW_OP_piece);
286 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000287 }
288 }
289}
290
Chris Lattner953ebb72010-01-27 23:58:11 +0000291void ARMAsmPrinter::EmitFunctionEntryLabel() {
Owen Anderson2fec6c52011-10-04 23:26:17 +0000292 OutStreamer.ForceCodeRegion();
293
Chris Lattner953ebb72010-01-27 23:58:11 +0000294 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000295 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000296 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000298
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 OutStreamer.EmitLabel(CurrentFnSym);
300}
301
James Molloy34982572012-01-26 09:25:43 +0000302void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
303 uint64_t Size = TM.getTargetData()->getTypeAllocSize(CV->getType());
304 assert(Size && "C++ constructor pointer had zero size!");
305
306 const GlobalValue *GV = dyn_cast<GlobalValue>(CV);
307 assert(GV && "C++ constructor pointer was not a GlobalValue!");
308
309 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
310 (Subtarget->isTargetDarwin()
311 ? MCSymbolRefExpr::VK_None
312 : MCSymbolRefExpr::VK_ARM_TARGET1),
313 OutContext);
314
315 OutStreamer.EmitValue(E, Size);
316}
317
Jim Grosbach2317e402010-09-30 01:57:53 +0000318/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000319/// method to print assembly for each instruction.
320///
321bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000322 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000323 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000324
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000325 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000326}
327
Evan Cheng055b0312009-06-29 07:51:04 +0000328void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000329 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000330 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000331 unsigned TF = MO.getTargetFlags();
332
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000333 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000334 default:
335 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000336 case MachineOperand::MO_Register: {
337 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000338 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000339 assert(!MO.getSubReg() && "Subregs should be eliminated!");
340 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000341 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000342 }
Evan Chenga8e29892007-01-19 07:51:42 +0000343 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000344 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000345 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000346 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000347 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000348 O << ":lower16:";
349 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000350 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000351 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000352 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000353 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000354 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000356 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000357 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000358 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000359 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000360 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
361 (TF & ARMII::MO_LO16))
362 O << ":lower16:";
363 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
364 (TF & ARMII::MO_HI16))
365 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000366 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000367
Chris Lattner0c08d092010-04-03 22:28:33 +0000368 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000369 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000370 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000372 }
Evan Chenga8e29892007-01-19 07:51:42 +0000373 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000374 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000375 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000376 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000377 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000378 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000379 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000380 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000381 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000382 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000383 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000384 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000385 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000386}
387
Evan Cheng055b0312009-06-29 07:51:04 +0000388//===--------------------------------------------------------------------===//
389
Chris Lattner0890cf12010-01-25 19:51:38 +0000390MCSymbol *ARMAsmPrinter::
391GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
392 const MachineBasicBlock *MBB) const {
393 SmallString<60> Name;
394 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000395 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000396 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000397 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000398}
399
400MCSymbol *ARMAsmPrinter::
401GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
402 SmallString<60> Name;
403 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000404 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000405 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000406}
407
Jim Grosbach433a5782010-09-24 20:47:58 +0000408
409MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
410 SmallString<60> Name;
411 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
412 << getFunctionNumber();
413 return OutContext.GetOrCreateSymbol(Name.str());
414}
415
Evan Cheng055b0312009-06-29 07:51:04 +0000416bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000417 unsigned AsmVariant, const char *ExtraCode,
418 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000419 // Does this asm operand have a single letter operand modifier?
420 if (ExtraCode && ExtraCode[0]) {
421 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000422
Evan Chenga8e29892007-01-19 07:51:42 +0000423 switch (ExtraCode[0]) {
424 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000425 case 'a': // Print as a memory address.
426 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000427 O << "["
428 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
429 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000430 return false;
431 }
432 // Fallthrough
433 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000434 if (!MI->getOperand(OpNum).isImm())
435 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000436 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000437 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000438 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000439 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000440 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000441 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000442 case 'y': // Print a VFP single precision register as indexed double.
443 // This uses the ordering of the alias table to get the first 'd' register
444 // that overlaps the 's' register. Also, s0 is an odd register, hence the
445 // odd modulus check below.
446 if (MI->getOperand(OpNum).isReg()) {
447 unsigned Reg = MI->getOperand(OpNum).getReg();
448 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
449 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
450 (((Reg % 2) == 1) ? "[0]" : "[1]");
451 return false;
452 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000453 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000454 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000455 if (!MI->getOperand(OpNum).isImm())
456 return true;
457 O << ~(MI->getOperand(OpNum).getImm());
458 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000459 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000460 if (!MI->getOperand(OpNum).isImm())
461 return true;
462 O << (MI->getOperand(OpNum).getImm() & 0xffff);
463 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000464 case 'M': { // A register range suitable for LDM/STM.
465 if (!MI->getOperand(OpNum).isReg())
466 return true;
467 const MachineOperand &MO = MI->getOperand(OpNum);
468 unsigned RegBegin = MO.getReg();
469 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
470 // already got the operands in registers that are operands to the
471 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000472
Eric Christopher3c14f242011-05-28 01:40:44 +0000473 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000474
Eric Christopher3c14f242011-05-28 01:40:44 +0000475 // FIXME: The register allocator not only may not have given us the
476 // registers in sequence, but may not be in ascending registers. This
477 // will require changes in the register allocator that'll need to be
478 // propagated down here if the operands change.
479 unsigned RegOps = OpNum + 1;
480 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000481 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000482 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
483 RegOps++;
484 }
485
486 O << "}";
487
488 return false;
489 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000490 case 'R': // The most significant register of a pair.
491 case 'Q': { // The least significant register of a pair.
492 if (OpNum == 0)
493 return true;
494 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
495 if (!FlagsOP.isImm())
496 return true;
497 unsigned Flags = FlagsOP.getImm();
498 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
499 if (NumVals != 2)
500 return true;
501 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
502 if (RegOp >= MI->getNumOperands())
503 return true;
504 const MachineOperand &MO = MI->getOperand(RegOp);
505 if (!MO.isReg())
506 return true;
507 unsigned Reg = MO.getReg();
508 O << ARMInstPrinter::getRegisterName(Reg);
509 return false;
510 }
511
Eric Christopherfef50062011-05-24 22:27:43 +0000512 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000513 case 'f': { // The high doubleword register of a NEON quad register.
514 if (!MI->getOperand(OpNum).isReg())
515 return true;
516 unsigned Reg = MI->getOperand(OpNum).getReg();
517 if (!ARM::QPRRegClass.contains(Reg))
518 return true;
519 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
520 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
521 ARM::dsub_0 : ARM::dsub_1);
522 O << ARMInstPrinter::getRegisterName(SubReg);
523 return false;
524 }
525
526 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000527 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000528 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000529 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000530 }
Evan Chenga8e29892007-01-19 07:51:42 +0000531 }
Jim Grosbache9952212009-09-04 01:38:51 +0000532
Chris Lattner35c33bd2010-04-04 04:47:45 +0000533 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000534 return false;
535}
536
Bob Wilson224c2442009-05-19 05:53:42 +0000537bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000538 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000539 const char *ExtraCode,
540 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000541 // Does this asm operand have a single letter operand modifier?
542 if (ExtraCode && ExtraCode[0]) {
543 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000544
Eric Christopher8f894632011-05-25 20:51:58 +0000545 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000546 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000547 default: return true; // Unknown modifier.
548 case 'm': // The base register of a memory operand.
549 if (!MI->getOperand(OpNum).isReg())
550 return true;
551 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
552 return false;
553 }
554 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000555
Bob Wilson765cc0b2009-10-13 20:50:28 +0000556 const MachineOperand &MO = MI->getOperand(OpNum);
557 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000558 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000559 return false;
560}
561
Bob Wilson812209a2009-09-30 22:06:26 +0000562void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000563 if (Subtarget->isTargetDarwin()) {
564 Reloc::Model RelocM = TM.getRelocationModel();
565 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
566 // Declare all the text sections up front (before the DWARF sections
567 // emitted by AsmPrinter::doInitialization) so the assembler will keep
568 // them together at the beginning of the object file. This helps
569 // avoid out-of-range branches that are due a fundamental limitation of
570 // the way symbol offsets are encoded with the current Darwin ARM
571 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000572 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000573 static_cast<const TargetLoweringObjectFileMachO &>(
574 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000575 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
576 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
577 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
578 if (RelocM == Reloc::DynamicNoPIC) {
579 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000580 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
581 MCSectionMachO::S_SYMBOL_STUBS,
582 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000583 OutStreamer.SwitchSection(sect);
584 } else {
585 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000586 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
587 MCSectionMachO::S_SYMBOL_STUBS,
588 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000589 OutStreamer.SwitchSection(sect);
590 }
Bob Wilson63db5942010-07-30 19:55:47 +0000591 const MCSection *StaticInitSect =
592 OutContext.getMachOSection("__TEXT", "__StaticInit",
593 MCSectionMachO::S_REGULAR |
594 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
595 SectionKind::getText());
596 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000597 }
598 }
599
Jim Grosbache5165492009-11-09 00:11:35 +0000600 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000601 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000602
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000603 // Emit ARM Build Attributes
604 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000605
Jason W Kimdef9ac42010-10-06 22:36:46 +0000606 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000607 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000608}
609
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000610
Chris Lattner4a071d62009-10-19 17:59:19 +0000611void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000612 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000613 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000614 const TargetLoweringObjectFileMachO &TLOFMacho =
615 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000616 MachineModuleInfoMachO &MMIMacho =
617 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000618
Evan Chenga8e29892007-01-19 07:51:42 +0000619 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000620 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000621
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000622 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000623 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000624 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000625 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000626 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000627 // L_foo$stub:
628 OutStreamer.EmitLabel(Stubs[i].first);
629 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000630 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
631 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000632
Bill Wendling52a50e52010-03-11 01:18:13 +0000633 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000634 // External to current translation unit.
635 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
636 else
637 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000638 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000639 // When we place the LSDA into the TEXT section, the type info
640 // pointers need to be indirect and pc-rel. We accomplish this by
641 // using NLPs; however, sometimes the types are local to the file.
642 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000643 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
644 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000645 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000646 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000647
648 Stubs.clear();
649 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000650 }
651
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000652 Stubs = MMIMacho.GetHiddenGVStubList();
653 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000654 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000655 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000656 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
657 // L_foo$stub:
658 OutStreamer.EmitLabel(Stubs[i].first);
659 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000660 OutStreamer.EmitValue(MCSymbolRefExpr::
661 Create(Stubs[i].second.getPointer(),
662 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000663 4/*size*/, 0/*addrspace*/);
664 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000665
666 Stubs.clear();
667 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000668 }
669
Evan Chenga8e29892007-01-19 07:51:42 +0000670 // Funny Darwin hack: This flag tells the linker that no global symbols
671 // contain code that falls through to other global symbols (e.g. the obvious
672 // implementation of multiple entry points). If this doesn't occur, the
673 // linker can safely perform dead code stripping. Since LLVM never
674 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000675 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000676 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000677}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000678
Chris Lattner97f06932009-10-19 20:20:46 +0000679//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000680// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
681// FIXME:
682// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000683// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000684// Instead of subclassing the MCELFStreamer, we do the work here.
685
686void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000687
Jason W Kim17b443d2010-10-11 23:01:44 +0000688 emitARMAttributeSection();
689
Renato Golin728ff0d2011-02-28 22:04:27 +0000690 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
691 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000692 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000693 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000694 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000695 emitFPU = true;
696 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000697 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
698 AttrEmitter = new ObjectAttributeEmitter(O);
699 }
700
701 AttrEmitter->MaybeSwitchVendor("aeabi");
702
Jason W Kimdef9ac42010-10-06 22:36:46 +0000703 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000704
705 if (CPUString == "cortex-a8" ||
706 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000707 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000708 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
709 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
710 ARMBuildAttrs::ApplicationProfile);
711 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
712 ARMBuildAttrs::Allowed);
713 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
714 ARMBuildAttrs::AllowThumb32);
715 // Fixme: figure out when this is emitted.
716 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
717 // ARMBuildAttrs::AllowWMMXv1);
718 //
719
720 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000721 } else if (CPUString == "xscale") {
722 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
723 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
724 ARMBuildAttrs::Allowed);
725 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
726 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000727 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000728 // FIXME: Why these defaults?
729 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000730 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
731 ARMBuildAttrs::Allowed);
732 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
733 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000734 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000735
Renato Goline89a0532011-03-02 21:20:09 +0000736 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000737 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000738 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
739 if (Subtarget->hasNEONVFP4())
740 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon-vfpv4");
741 else
742 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000743 /* If emitted for NEON, omit from VFP below, since you can have both
744 * NEON and VFP in build attributes but only one .fpu */
745 emitFPU = false;
746 }
747
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000748 /* VFPv4 + .fpu */
749 if (Subtarget->hasVFP4()) {
750 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
751 ARMBuildAttrs::AllowFPv4A);
752 if (emitFPU)
753 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
754
Renato Golin728ff0d2011-02-28 22:04:27 +0000755 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000756 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000757 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
758 ARMBuildAttrs::AllowFPv3A);
759 if (emitFPU)
760 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
761
762 /* VFPv2 + .fpu */
763 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000764 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
765 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000766 if (emitFPU)
767 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
768 }
769
770 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000771 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000772 if (Subtarget->hasNEON()) {
773 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
774 ARMBuildAttrs::Allowed);
775 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000776
777 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000779 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
780 ARMBuildAttrs::Allowed);
781 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
782 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000783 }
784
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000785 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000786 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
787 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000788 else
Jason W Kimf009a962011-02-07 00:49:53 +0000789 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
790 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000791
Jason W Kimf009a962011-02-07 00:49:53 +0000792 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000793 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000794 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
795 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000796
797 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000798 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000799 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
800 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000801 }
802 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000803
Jason W Kimf009a962011-02-07 00:49:53 +0000804 if (Subtarget->hasDivide())
805 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000806
807 AttrEmitter->Finish();
808 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000809}
810
Jason W Kim17b443d2010-10-11 23:01:44 +0000811void ARMAsmPrinter::emitARMAttributeSection() {
812 // <format-version>
813 // [ <section-length> "vendor-name"
814 // [ <file-tag> <size> <attribute>*
815 // | <section-tag> <size> <section-number>* 0 <attribute>*
816 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
817 // ]+
818 // ]*
819
820 if (OutStreamer.hasRawTextSupport())
821 return;
822
823 const ARMElfTargetObjectFile &TLOFELF =
824 static_cast<const ARMElfTargetObjectFile &>
825 (getObjFileLowering());
826
827 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000828
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000829 // Format version
830 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000831}
832
Jason W Kimdef9ac42010-10-06 22:36:46 +0000833//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000834
Jim Grosbach988ce092010-09-18 00:05:05 +0000835static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
836 unsigned LabelId, MCContext &Ctx) {
837
838 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
839 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
840 return Label;
841}
842
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000843static MCSymbolRefExpr::VariantKind
844getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
845 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000846 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
847 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
848 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
849 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
850 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
851 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
852 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000853 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000854}
855
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000856MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
857 bool isIndirect = Subtarget->isTargetDarwin() &&
858 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
859 if (!isIndirect)
860 return Mang->getSymbol(GV);
861
862 // FIXME: Remove this when Darwin transition to @GOT like syntax.
863 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
864 MachineModuleInfoMachO &MMIMachO =
865 MMI->getObjFileInfo<MachineModuleInfoMachO>();
866 MachineModuleInfoImpl::StubValueTy &StubSym =
867 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
868 MMIMachO.getGVStubEntry(MCSym);
869 if (StubSym.getPointer() == 0)
870 StubSym = MachineModuleInfoImpl::
871 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
872 return MCSym;
873}
874
Jim Grosbach5df08d82010-11-09 18:45:04 +0000875void ARMAsmPrinter::
876EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
877 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
878
879 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000880
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000881 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000882 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000883 SmallString<128> Str;
884 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000885 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000886 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000887 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000888 const BlockAddress *BA =
889 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
890 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000891 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000892 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000893 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000894 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000895 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000896 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000897 } else {
898 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000899 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
900 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000901 }
902
903 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000904 const MCExpr *Expr =
905 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
906 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000907
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000908 if (ACPV->getPCAdjustment()) {
909 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
910 getFunctionNumber(),
911 ACPV->getLabelId(),
912 OutContext);
913 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
914 PCRelExpr =
915 MCBinaryExpr::CreateAdd(PCRelExpr,
916 MCConstantExpr::Create(ACPV->getPCAdjustment(),
917 OutContext),
918 OutContext);
919 if (ACPV->mustAddCurrentAddress()) {
920 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
921 // label, so just emit a local label end reference that instead.
922 MCSymbol *DotSym = OutContext.CreateTempSymbol();
923 OutStreamer.EmitLabel(DotSym);
924 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
925 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000927 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000928 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000929 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000930}
931
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000932void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
933 unsigned Opcode = MI->getOpcode();
934 int OpNum = 1;
935 if (Opcode == ARM::BR_JTadd)
936 OpNum = 2;
937 else if (Opcode == ARM::BR_JTm)
938 OpNum = 3;
939
940 const MachineOperand &MO1 = MI->getOperand(OpNum);
941 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
942 unsigned JTI = MO1.getIndex();
943
Owen Anderson2fec6c52011-10-04 23:26:17 +0000944 // Tag the jump table appropriately for precise disassembly.
945 OutStreamer.EmitJumpTable32Region();
946
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000947 // Emit a label for the jump table.
948 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
949 OutStreamer.EmitLabel(JTISymbol);
950
951 // Emit each entry of the table.
952 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
953 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
954 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
955
956 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
957 MachineBasicBlock *MBB = JTBBs[i];
958 // Construct an MCExpr for the entry. We want a value of the form:
959 // (BasicBlockAddr - TableBeginAddr)
960 //
961 // For example, a table with entries jumping to basic blocks BB0 and BB1
962 // would look like:
963 // LJTI_0_0:
964 // .word (LBB0 - LJTI_0_0)
965 // .word (LBB1 - LJTI_0_0)
966 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
967
968 if (TM.getRelocationModel() == Reloc::PIC_)
969 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
970 OutContext),
971 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000972 // If we're generating a table of Thumb addresses in static relocation
973 // model, we need to add one to keep interworking correctly.
974 else if (AFI->isThumbFunction())
975 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
976 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000977 OutStreamer.EmitValue(Expr, 4);
978 }
979}
980
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000981void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
982 unsigned Opcode = MI->getOpcode();
983 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
984 const MachineOperand &MO1 = MI->getOperand(OpNum);
985 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
986 unsigned JTI = MO1.getIndex();
987
988 // Emit a label for the jump table.
Owen Anderson2fec6c52011-10-04 23:26:17 +0000989 if (MI->getOpcode() == ARM::t2TBB_JT) {
990 OutStreamer.EmitJumpTable8Region();
991 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
992 OutStreamer.EmitJumpTable16Region();
993 } else {
994 OutStreamer.EmitJumpTable32Region();
995 }
996
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000997 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
998 OutStreamer.EmitLabel(JTISymbol);
999
1000 // Emit each entry of the table.
1001 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1002 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1003 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001004 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +00001005 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001006 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +00001007 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001008 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001009
1010 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1011 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001012 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1013 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001014 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001015 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001016 MCInst BrInst;
1017 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001018 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001019 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1020 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001021 OutStreamer.EmitInstruction(BrInst);
1022 continue;
1023 }
1024 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001025 // MCExpr for the entry. We want a value of the form:
1026 // (BasicBlockAddr - TableBeginAddr) / 2
1027 //
1028 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1029 // would look like:
1030 // LJTI_0_0:
1031 // .byte (LBB0 - LJTI_0_0) / 2
1032 // .byte (LBB1 - LJTI_0_0) / 2
1033 const MCExpr *Expr =
1034 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1035 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1036 OutContext);
1037 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1038 OutContext);
1039 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001040 }
1041}
1042
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001043void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1044 raw_ostream &OS) {
1045 unsigned NOps = MI->getNumOperands();
1046 assert(NOps==4);
1047 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1048 // cast away const; DIetc do not take const operands for some reason.
1049 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1050 OS << V.getName();
1051 OS << " <- ";
1052 // Frame address. Currently handles register +- offset only.
1053 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1054 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1055 OS << ']';
1056 OS << "+";
1057 printOperand(MI, NOps-2, OS);
1058}
1059
Jim Grosbach40edf732010-12-14 21:10:47 +00001060static void populateADROperands(MCInst &Inst, unsigned Dest,
1061 const MCSymbol *Label,
1062 unsigned pred, unsigned ccreg,
1063 MCContext &Ctx) {
1064 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1065 Inst.addOperand(MCOperand::CreateReg(Dest));
1066 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1067 // Add predicate operands.
1068 Inst.addOperand(MCOperand::CreateImm(pred));
1069 Inst.addOperand(MCOperand::CreateReg(ccreg));
1070}
1071
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001072void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1073 unsigned Opcode) {
1074 MCInst TmpInst;
1075
1076 // Emit the instruction as usual, just patch the opcode.
1077 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1078 TmpInst.setOpcode(Opcode);
1079 OutStreamer.EmitInstruction(TmpInst);
1080}
1081
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001082void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1083 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1084 "Only instruction which are involved into frame setup code are allowed");
1085
1086 const MachineFunction &MF = *MI->getParent()->getParent();
1087 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001088 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001089
1090 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001091 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001092 unsigned SrcReg, DstReg;
1093
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001094 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1095 // Two special cases:
1096 // 1) tPUSH does not have src/dst regs.
1097 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1098 // load. Yes, this is pretty fragile, but for now I don't see better
1099 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001100 SrcReg = DstReg = ARM::SP;
1101 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001102 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001103 DstReg = MI->getOperand(0).getReg();
1104 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001105
1106 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001107 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001108 // Register saves.
1109 assert(DstReg == ARM::SP &&
1110 "Only stack pointer as a destination reg is supported");
1111
1112 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001113 // Skip src & dst reg, and pred ops.
1114 unsigned StartOp = 2 + 2;
1115 // Use all the operands.
1116 unsigned NumOffset = 0;
1117
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001118 switch (Opc) {
1119 default:
1120 MI->dump();
1121 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001122 case ARM::tPUSH:
1123 // Special case here: no src & dst reg, but two extra imp ops.
1124 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001125 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001126 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001127 case ARM::VSTMDDB_UPD:
1128 assert(SrcReg == ARM::SP &&
1129 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001130 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1131 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001132 RegList.push_back(MI->getOperand(i).getReg());
1133 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001134 case ARM::STR_PRE_IMM:
1135 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001136 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001137 assert(MI->getOperand(2).getReg() == ARM::SP &&
1138 "Only stack pointer as a source reg is supported");
1139 RegList.push_back(SrcReg);
1140 break;
1141 }
1142 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1143 } else {
1144 // Changes of stack / frame pointer.
1145 if (SrcReg == ARM::SP) {
1146 int64_t Offset = 0;
1147 switch (Opc) {
1148 default:
1149 MI->dump();
1150 assert(0 && "Unsupported opcode for unwinding information");
1151 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001152 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001153 Offset = 0;
1154 break;
1155 case ARM::ADDri:
1156 Offset = -MI->getOperand(2).getImm();
1157 break;
1158 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001159 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001160 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001161 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001162 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001163 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001164 break;
1165 case ARM::tADDspi:
1166 case ARM::tADDrSPi:
1167 Offset = -MI->getOperand(2).getImm()*4;
1168 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001169 case ARM::tLDRpci: {
1170 // Grab the constpool index and check, whether it corresponds to
1171 // original or cloned constpool entry.
1172 unsigned CPI = MI->getOperand(1).getIndex();
1173 const MachineConstantPool *MCP = MF.getConstantPool();
1174 if (CPI >= MCP->getConstants().size())
1175 CPI = AFI.getOriginalCPIdx(CPI);
1176 assert(CPI != -1U && "Invalid constpool index");
1177
1178 // Derive the actual offset.
1179 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1180 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1181 // FIXME: Check for user, it should be "add" instruction!
1182 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001183 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001184 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001185 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001186
1187 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001188 // Set-up of the frame pointer. Positive values correspond to "add"
1189 // instruction.
1190 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001191 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001192 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001193 // instruction.
1194 OutStreamer.EmitPad(Offset);
1195 } else {
1196 MI->dump();
1197 assert(0 && "Unsupported opcode for unwinding information");
1198 }
1199 } else if (DstReg == ARM::SP) {
1200 // FIXME: .movsp goes here
1201 MI->dump();
1202 assert(0 && "Unsupported opcode for unwinding information");
1203 }
1204 else {
1205 MI->dump();
1206 assert(0 && "Unsupported opcode for unwinding information");
1207 }
1208 }
1209}
1210
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001211extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001212
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001213// Simple pseudo-instructions have their lowering (with expansion to real
1214// instructions) auto-generated.
1215#include "ARMGenMCPseudoLowering.inc"
1216
Jim Grosbachb454cda2010-09-29 15:23:40 +00001217void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Owen Anderson2fec6c52011-10-04 23:26:17 +00001218 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY)
1219 OutStreamer.EmitCodeRegion();
1220
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001221 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001222 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001223 EmitUnwindingInstruction(MI);
1224
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001225 // Do any auto-generated pseudo lowerings.
1226 if (emitPseudoExpansionLowering(OutStreamer, MI))
1227 return;
1228
Andrew Trick3be654f2011-09-21 02:20:46 +00001229 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1230 "Pseudo flag setting opcode should be expanded early");
1231
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001232 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001233 unsigned Opc = MI->getOpcode();
1234 switch (Opc) {
Chris Lattner112f2392010-11-14 20:31:06 +00001235 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001236 case ARM::DBG_VALUE: {
1237 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1238 SmallString<128> TmpStr;
1239 raw_svector_ostream OS(TmpStr);
1240 PrintDebugValueComment(MI, OS);
1241 OutStreamer.EmitRawText(StringRef(OS.str()));
1242 }
1243 return;
1244 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001245 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001246 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001247 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001248 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001249 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001250 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1251 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1252 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001253 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1254 GetCPISymbol(MI->getOperand(1).getIndex()),
1255 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1256 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001257 OutStreamer.EmitInstruction(TmpInst);
1258 return;
1259 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001260 case ARM::LEApcrelJT:
1261 case ARM::tLEApcrelJT:
1262 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001263 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001264 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1265 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1266 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001267 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1268 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1269 MI->getOperand(2).getImm()),
1270 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1271 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001272 OutStreamer.EmitInstruction(TmpInst);
1273 return;
1274 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001275 // Darwin call instructions are just normal call instructions with different
1276 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001277 case ARM::BXr9_CALL:
1278 case ARM::BX_CALL: {
1279 {
1280 MCInst TmpInst;
1281 TmpInst.setOpcode(ARM::MOVr);
1282 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1283 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1284 // Add predicate operands.
1285 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1286 TmpInst.addOperand(MCOperand::CreateReg(0));
1287 // Add 's' bit operand (always reg0 for this)
1288 TmpInst.addOperand(MCOperand::CreateReg(0));
1289 OutStreamer.EmitInstruction(TmpInst);
1290 }
1291 {
1292 MCInst TmpInst;
1293 TmpInst.setOpcode(ARM::BX);
1294 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1295 OutStreamer.EmitInstruction(TmpInst);
1296 }
1297 return;
1298 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001299 case ARM::tBXr9_CALL:
1300 case ARM::tBX_CALL: {
1301 {
1302 MCInst TmpInst;
1303 TmpInst.setOpcode(ARM::tMOVr);
1304 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1305 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001306 // Add predicate operands.
1307 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1308 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001309 OutStreamer.EmitInstruction(TmpInst);
1310 }
1311 {
1312 MCInst TmpInst;
1313 TmpInst.setOpcode(ARM::tBX);
1314 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1315 // Add predicate operands.
1316 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1317 TmpInst.addOperand(MCOperand::CreateReg(0));
1318 OutStreamer.EmitInstruction(TmpInst);
1319 }
1320 return;
1321 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001322 case ARM::BMOVPCRXr9_CALL:
1323 case ARM::BMOVPCRX_CALL: {
1324 {
1325 MCInst TmpInst;
1326 TmpInst.setOpcode(ARM::MOVr);
1327 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1328 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1329 // Add predicate operands.
1330 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1331 TmpInst.addOperand(MCOperand::CreateReg(0));
1332 // Add 's' bit operand (always reg0 for this)
1333 TmpInst.addOperand(MCOperand::CreateReg(0));
1334 OutStreamer.EmitInstruction(TmpInst);
1335 }
1336 {
1337 MCInst TmpInst;
1338 TmpInst.setOpcode(ARM::MOVr);
1339 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1340 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1341 // Add predicate operands.
1342 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1343 TmpInst.addOperand(MCOperand::CreateReg(0));
1344 // Add 's' bit operand (always reg0 for this)
1345 TmpInst.addOperand(MCOperand::CreateReg(0));
1346 OutStreamer.EmitInstruction(TmpInst);
1347 }
1348 return;
1349 }
Evan Cheng53519f02011-01-21 18:55:51 +00001350 case ARM::MOVi16_ga_pcrel:
1351 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001352 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001353 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001354 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1355
Evan Cheng53519f02011-01-21 18:55:51 +00001356 unsigned TF = MI->getOperand(1).getTargetFlags();
1357 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001358 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1359 MCSymbol *GVSym = GetARMGVSymbol(GV);
1360 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001361 if (isPIC) {
1362 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1363 getFunctionNumber(),
1364 MI->getOperand(2).getImm(), OutContext);
1365 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1366 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1367 const MCExpr *PCRelExpr =
1368 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1369 MCBinaryExpr::CreateAdd(LabelSymExpr,
1370 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001371 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001372 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1373 } else {
1374 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1375 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1376 }
1377
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001378 // Add predicate operands.
1379 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1380 TmpInst.addOperand(MCOperand::CreateReg(0));
1381 // Add 's' bit operand (always reg0 for this)
1382 TmpInst.addOperand(MCOperand::CreateReg(0));
1383 OutStreamer.EmitInstruction(TmpInst);
1384 return;
1385 }
Evan Cheng53519f02011-01-21 18:55:51 +00001386 case ARM::MOVTi16_ga_pcrel:
1387 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001388 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001389 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1390 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001391 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1392 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1393
Evan Cheng53519f02011-01-21 18:55:51 +00001394 unsigned TF = MI->getOperand(2).getTargetFlags();
1395 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001396 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1397 MCSymbol *GVSym = GetARMGVSymbol(GV);
1398 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001399 if (isPIC) {
1400 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1401 getFunctionNumber(),
1402 MI->getOperand(3).getImm(), OutContext);
1403 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1404 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1405 const MCExpr *PCRelExpr =
1406 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1407 MCBinaryExpr::CreateAdd(LabelSymExpr,
1408 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001409 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001410 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1411 } else {
1412 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1413 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1414 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001415 // Add predicate operands.
1416 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1417 TmpInst.addOperand(MCOperand::CreateReg(0));
1418 // Add 's' bit operand (always reg0 for this)
1419 TmpInst.addOperand(MCOperand::CreateReg(0));
1420 OutStreamer.EmitInstruction(TmpInst);
1421 return;
1422 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001423 case ARM::tPICADD: {
1424 // This is a pseudo op for a label + instruction sequence, which looks like:
1425 // LPC0:
1426 // add r0, pc
1427 // This adds the address of LPC0 to r0.
1428
1429 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001430 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1431 getFunctionNumber(), MI->getOperand(2).getImm(),
1432 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001433
1434 // Form and emit the add.
1435 MCInst AddInst;
1436 AddInst.setOpcode(ARM::tADDhirr);
1437 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1438 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1439 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1440 // Add predicate operands.
1441 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1442 AddInst.addOperand(MCOperand::CreateReg(0));
1443 OutStreamer.EmitInstruction(AddInst);
1444 return;
1445 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001446 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001447 // This is a pseudo op for a label + instruction sequence, which looks like:
1448 // LPC0:
1449 // add r0, pc, r0
1450 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001451
Chris Lattner4d152222009-10-19 22:23:04 +00001452 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001453 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1454 getFunctionNumber(), MI->getOperand(2).getImm(),
1455 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001456
Jim Grosbachf3f09522010-09-14 21:05:34 +00001457 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001458 MCInst AddInst;
1459 AddInst.setOpcode(ARM::ADDrr);
1460 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1461 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1462 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001463 // Add predicate operands.
1464 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1465 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1466 // Add 's' bit operand (always reg0 for this)
1467 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001468 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001469 return;
1470 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001471 case ARM::PICSTR:
1472 case ARM::PICSTRB:
1473 case ARM::PICSTRH:
1474 case ARM::PICLDR:
1475 case ARM::PICLDRB:
1476 case ARM::PICLDRH:
1477 case ARM::PICLDRSB:
1478 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001479 // This is a pseudo op for a label + instruction sequence, which looks like:
1480 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001481 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001482 // The LCP0 label is referenced by a constant pool entry in order to get
1483 // a PC-relative address at the ldr instruction.
1484
1485 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001486 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1487 getFunctionNumber(), MI->getOperand(2).getImm(),
1488 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001489
1490 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001491 unsigned Opcode;
1492 switch (MI->getOpcode()) {
1493 default:
1494 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001495 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1496 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001497 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001498 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001499 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001500 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1501 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1502 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1503 }
1504 MCInst LdStInst;
1505 LdStInst.setOpcode(Opcode);
1506 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1507 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1508 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1509 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001510 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001511 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1512 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1513 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001514
1515 return;
1516 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001517 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001518 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1519 /// in the function. The first operand is the ID# for this instruction, the
1520 /// second is the index into the MachineConstantPool that this is, the third
1521 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001522 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001523 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1524 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1525
Owen Anderson2fec6c52011-10-04 23:26:17 +00001526 // Mark the constant pool entry as data if we're not already in a data
1527 // region.
1528 OutStreamer.EmitDataRegion();
Chris Lattner1b46f432010-01-23 07:00:21 +00001529 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001530
1531 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1532 if (MCPE.isMachineConstantPoolEntry())
1533 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1534 else
1535 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001536 return;
1537 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001538 case ARM::t2BR_JT: {
1539 // Lower and emit the instruction itself, then the jump table following it.
1540 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001541 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001542 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1543 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1544 // Add predicate operands.
1545 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1546 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001547 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001548 // Output the data for the jump table itself
1549 EmitJump2Table(MI);
1550 return;
1551 }
1552 case ARM::t2TBB_JT: {
1553 // Lower and emit the instruction itself, then the jump table following it.
1554 MCInst TmpInst;
1555
1556 TmpInst.setOpcode(ARM::t2TBB);
1557 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1558 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1559 // Add predicate operands.
1560 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1561 TmpInst.addOperand(MCOperand::CreateReg(0));
1562 OutStreamer.EmitInstruction(TmpInst);
1563 // Output the data for the jump table itself
1564 EmitJump2Table(MI);
1565 // Make sure the next instruction is 2-byte aligned.
1566 EmitAlignment(1);
1567 return;
1568 }
1569 case ARM::t2TBH_JT: {
1570 // Lower and emit the instruction itself, then the jump table following it.
1571 MCInst TmpInst;
1572
1573 TmpInst.setOpcode(ARM::t2TBH);
1574 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1575 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1576 // Add predicate operands.
1577 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1578 TmpInst.addOperand(MCOperand::CreateReg(0));
1579 OutStreamer.EmitInstruction(TmpInst);
1580 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001581 EmitJump2Table(MI);
1582 return;
1583 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001584 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001585 case ARM::BR_JTr: {
1586 // Lower and emit the instruction itself, then the jump table following it.
1587 // mov pc, target
1588 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001589 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001590 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001591 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001592 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1593 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1594 // Add predicate operands.
1595 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1596 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001597 // Add 's' bit operand (always reg0 for this)
1598 if (Opc == ARM::MOVr)
1599 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001600 OutStreamer.EmitInstruction(TmpInst);
1601
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001602 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001603 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001604 EmitAlignment(2);
1605
Jim Grosbach2dc77682010-11-29 18:37:44 +00001606 // Output the data for the jump table itself
1607 EmitJumpTable(MI);
1608 return;
1609 }
1610 case ARM::BR_JTm: {
1611 // Lower and emit the instruction itself, then the jump table following it.
1612 // ldr pc, target
1613 MCInst TmpInst;
1614 if (MI->getOperand(1).getReg() == 0) {
1615 // literal offset
1616 TmpInst.setOpcode(ARM::LDRi12);
1617 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1618 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1619 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1620 } else {
1621 TmpInst.setOpcode(ARM::LDRrs);
1622 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1623 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1624 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1625 TmpInst.addOperand(MCOperand::CreateImm(0));
1626 }
1627 // Add predicate operands.
1628 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1629 TmpInst.addOperand(MCOperand::CreateReg(0));
1630 OutStreamer.EmitInstruction(TmpInst);
1631
1632 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001633 EmitJumpTable(MI);
1634 return;
1635 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001636 case ARM::BR_JTadd: {
1637 // Lower and emit the instruction itself, then the jump table following it.
1638 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001639 MCInst TmpInst;
1640 TmpInst.setOpcode(ARM::ADDrr);
1641 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1642 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1643 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001644 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001645 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1646 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001647 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001648 TmpInst.addOperand(MCOperand::CreateReg(0));
1649 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001650
1651 // Output the data for the jump table itself
1652 EmitJumpTable(MI);
1653 return;
1654 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001655 case ARM::TRAP: {
1656 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1657 // FIXME: Remove this special case when they do.
1658 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001659 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001660 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001661 OutStreamer.AddComment("trap");
1662 OutStreamer.EmitIntValue(Val, 4);
1663 return;
1664 }
1665 break;
1666 }
1667 case ARM::tTRAP: {
1668 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1669 // FIXME: Remove this special case when they do.
1670 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001671 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001672 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001673 OutStreamer.AddComment("trap");
1674 OutStreamer.EmitIntValue(Val, 2);
1675 return;
1676 }
1677 break;
1678 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001679 case ARM::t2Int_eh_sjlj_setjmp:
1680 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001681 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001682 // Two incoming args: GPR:$src, GPR:$val
1683 // mov $val, pc
1684 // adds $val, #7
1685 // str $val, [$src, #4]
1686 // movs r0, #0
1687 // b 1f
1688 // movs r0, #1
1689 // 1:
1690 unsigned SrcReg = MI->getOperand(0).getReg();
1691 unsigned ValReg = MI->getOperand(1).getReg();
1692 MCSymbol *Label = GetARMSJLJEHLabel();
1693 {
1694 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001695 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001696 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1697 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001698 // Predicate.
1699 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1700 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001701 OutStreamer.AddComment("eh_setjmp begin");
1702 OutStreamer.EmitInstruction(TmpInst);
1703 }
1704 {
1705 MCInst TmpInst;
1706 TmpInst.setOpcode(ARM::tADDi3);
1707 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1708 // 's' bit operand
1709 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1710 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1711 TmpInst.addOperand(MCOperand::CreateImm(7));
1712 // Predicate.
1713 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1714 TmpInst.addOperand(MCOperand::CreateReg(0));
1715 OutStreamer.EmitInstruction(TmpInst);
1716 }
1717 {
1718 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001719 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001720 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1721 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1722 // The offset immediate is #4. The operand value is scaled by 4 for the
1723 // tSTR instruction.
1724 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001725 // Predicate.
1726 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1727 TmpInst.addOperand(MCOperand::CreateReg(0));
1728 OutStreamer.EmitInstruction(TmpInst);
1729 }
1730 {
1731 MCInst TmpInst;
1732 TmpInst.setOpcode(ARM::tMOVi8);
1733 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1734 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1735 TmpInst.addOperand(MCOperand::CreateImm(0));
1736 // Predicate.
1737 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1738 TmpInst.addOperand(MCOperand::CreateReg(0));
1739 OutStreamer.EmitInstruction(TmpInst);
1740 }
1741 {
1742 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1743 MCInst TmpInst;
1744 TmpInst.setOpcode(ARM::tB);
1745 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001746 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1747 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001748 OutStreamer.EmitInstruction(TmpInst);
1749 }
1750 {
1751 MCInst TmpInst;
1752 TmpInst.setOpcode(ARM::tMOVi8);
1753 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1754 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1755 TmpInst.addOperand(MCOperand::CreateImm(1));
1756 // Predicate.
1757 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1758 TmpInst.addOperand(MCOperand::CreateReg(0));
1759 OutStreamer.AddComment("eh_setjmp end");
1760 OutStreamer.EmitInstruction(TmpInst);
1761 }
1762 OutStreamer.EmitLabel(Label);
1763 return;
1764 }
1765
Jim Grosbach45390082010-09-23 23:33:56 +00001766 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001767 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001768 // Two incoming args: GPR:$src, GPR:$val
1769 // add $val, pc, #8
1770 // str $val, [$src, #+4]
1771 // mov r0, #0
1772 // add pc, pc, #0
1773 // mov r0, #1
1774 unsigned SrcReg = MI->getOperand(0).getReg();
1775 unsigned ValReg = MI->getOperand(1).getReg();
1776
1777 {
1778 MCInst TmpInst;
1779 TmpInst.setOpcode(ARM::ADDri);
1780 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1781 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1782 TmpInst.addOperand(MCOperand::CreateImm(8));
1783 // Predicate.
1784 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1785 TmpInst.addOperand(MCOperand::CreateReg(0));
1786 // 's' bit operand (always reg0 for this).
1787 TmpInst.addOperand(MCOperand::CreateReg(0));
1788 OutStreamer.AddComment("eh_setjmp begin");
1789 OutStreamer.EmitInstruction(TmpInst);
1790 }
1791 {
1792 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001793 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001794 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1795 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001796 TmpInst.addOperand(MCOperand::CreateImm(4));
1797 // Predicate.
1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1799 TmpInst.addOperand(MCOperand::CreateReg(0));
1800 OutStreamer.EmitInstruction(TmpInst);
1801 }
1802 {
1803 MCInst TmpInst;
1804 TmpInst.setOpcode(ARM::MOVi);
1805 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1806 TmpInst.addOperand(MCOperand::CreateImm(0));
1807 // Predicate.
1808 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1809 TmpInst.addOperand(MCOperand::CreateReg(0));
1810 // 's' bit operand (always reg0 for this).
1811 TmpInst.addOperand(MCOperand::CreateReg(0));
1812 OutStreamer.EmitInstruction(TmpInst);
1813 }
1814 {
1815 MCInst TmpInst;
1816 TmpInst.setOpcode(ARM::ADDri);
1817 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1818 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1819 TmpInst.addOperand(MCOperand::CreateImm(0));
1820 // Predicate.
1821 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1822 TmpInst.addOperand(MCOperand::CreateReg(0));
1823 // 's' bit operand (always reg0 for this).
1824 TmpInst.addOperand(MCOperand::CreateReg(0));
1825 OutStreamer.EmitInstruction(TmpInst);
1826 }
1827 {
1828 MCInst TmpInst;
1829 TmpInst.setOpcode(ARM::MOVi);
1830 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1831 TmpInst.addOperand(MCOperand::CreateImm(1));
1832 // Predicate.
1833 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1834 TmpInst.addOperand(MCOperand::CreateReg(0));
1835 // 's' bit operand (always reg0 for this).
1836 TmpInst.addOperand(MCOperand::CreateReg(0));
1837 OutStreamer.AddComment("eh_setjmp end");
1838 OutStreamer.EmitInstruction(TmpInst);
1839 }
1840 return;
1841 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001842 case ARM::Int_eh_sjlj_longjmp: {
1843 // ldr sp, [$src, #8]
1844 // ldr $scratch, [$src, #4]
1845 // ldr r7, [$src]
1846 // bx $scratch
1847 unsigned SrcReg = MI->getOperand(0).getReg();
1848 unsigned ScratchReg = MI->getOperand(1).getReg();
1849 {
1850 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001851 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001852 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1853 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001854 TmpInst.addOperand(MCOperand::CreateImm(8));
1855 // Predicate.
1856 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1857 TmpInst.addOperand(MCOperand::CreateReg(0));
1858 OutStreamer.EmitInstruction(TmpInst);
1859 }
1860 {
1861 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001862 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001863 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1864 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001865 TmpInst.addOperand(MCOperand::CreateImm(4));
1866 // Predicate.
1867 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1868 TmpInst.addOperand(MCOperand::CreateReg(0));
1869 OutStreamer.EmitInstruction(TmpInst);
1870 }
1871 {
1872 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001873 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001874 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1875 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001876 TmpInst.addOperand(MCOperand::CreateImm(0));
1877 // Predicate.
1878 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1879 TmpInst.addOperand(MCOperand::CreateReg(0));
1880 OutStreamer.EmitInstruction(TmpInst);
1881 }
1882 {
1883 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001884 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001885 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1886 // Predicate.
1887 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1888 TmpInst.addOperand(MCOperand::CreateReg(0));
1889 OutStreamer.EmitInstruction(TmpInst);
1890 }
1891 return;
1892 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001893 case ARM::tInt_eh_sjlj_longjmp: {
1894 // ldr $scratch, [$src, #8]
1895 // mov sp, $scratch
1896 // ldr $scratch, [$src, #4]
1897 // ldr r7, [$src]
1898 // bx $scratch
1899 unsigned SrcReg = MI->getOperand(0).getReg();
1900 unsigned ScratchReg = MI->getOperand(1).getReg();
1901 {
1902 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001903 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001904 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1905 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1906 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001907 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001908 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001909 // Predicate.
1910 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1911 TmpInst.addOperand(MCOperand::CreateReg(0));
1912 OutStreamer.EmitInstruction(TmpInst);
1913 }
1914 {
1915 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001916 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001917 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1918 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1919 // Predicate.
1920 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1921 TmpInst.addOperand(MCOperand::CreateReg(0));
1922 OutStreamer.EmitInstruction(TmpInst);
1923 }
1924 {
1925 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001926 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001927 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1928 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1929 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001930 // Predicate.
1931 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1932 TmpInst.addOperand(MCOperand::CreateReg(0));
1933 OutStreamer.EmitInstruction(TmpInst);
1934 }
1935 {
1936 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001937 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001938 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1939 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001940 TmpInst.addOperand(MCOperand::CreateReg(0));
1941 // Predicate.
1942 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1943 TmpInst.addOperand(MCOperand::CreateReg(0));
1944 OutStreamer.EmitInstruction(TmpInst);
1945 }
1946 {
1947 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001948 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001949 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1950 // Predicate.
1951 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1952 TmpInst.addOperand(MCOperand::CreateReg(0));
1953 OutStreamer.EmitInstruction(TmpInst);
1954 }
1955 return;
1956 }
Chris Lattner97f06932009-10-19 20:20:46 +00001957 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001958
Chris Lattner97f06932009-10-19 20:20:46 +00001959 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001960 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001961
Chris Lattner850d2e22010-02-03 01:16:28 +00001962 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001963}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001964
1965//===----------------------------------------------------------------------===//
1966// Target Registry Stuff
1967//===----------------------------------------------------------------------===//
1968
Daniel Dunbar2685a292009-10-20 05:15:36 +00001969// Force static initialization.
1970extern "C" void LLVMInitializeARMAsmPrinter() {
1971 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1972 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001973}