blob: 251e96a771c9792c7418c14c4351281363f8e5c8 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
95 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000111 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 if (IntegerReg != 0)
113 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
114 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000116 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
117 if (!SelectOperator(CE, CE->getOpcode())) return 0;
118 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000119 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000121 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000122 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000123
Dan Gohmandceffe62008-09-25 01:28:51 +0000124 // If target-independent code couldn't handle the value, give target-specific
125 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000126 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000127 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000128
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 // Don't cache constant materializations in the general ValueMap.
130 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000131 if (Reg != 0)
132 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000133 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000134}
135
Evan Cheng59fbc802008-09-09 01:26:59 +0000136unsigned FastISel::lookUpRegForValue(Value *V) {
137 // Look up the value to see if we already have a register for it. We
138 // cache values defined by Instructions across blocks, and other values
139 // only locally. This is because Instructions already have the SSA
140 // def-dominatess-use requirement enforced.
141 if (ValueMap.count(V))
142 return ValueMap[V];
143 return LocalValueMap[V];
144}
145
Owen Andersoncc54e762008-08-30 00:38:46 +0000146/// UpdateValueMap - Update the value map to include the new mapping for this
147/// instruction, or insert an extra copy to get the result in a previous
148/// determined register.
149/// NOTE: This is only necessary because we might select a block that uses
150/// a value before we select the block that defines the value. It might be
151/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000152unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000153 if (!isa<Instruction>(I)) {
154 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000155 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000157
158 unsigned &AssignedReg = ValueMap[I];
159 if (AssignedReg == 0)
160 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000161 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000162 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
163 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
164 Reg, RegClass, RegClass);
165 }
166 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000167}
168
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000169unsigned FastISel::getRegForGEPIndex(Value *Idx) {
170 unsigned IdxN = getRegForValue(Idx);
171 if (IdxN == 0)
172 // Unhandled operand. Halt "fast" selection and bail.
173 return 0;
174
175 // If the index is smaller or larger than intptr_t, truncate or extend it.
176 MVT PtrVT = TLI.getPointerTy();
177 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
178 if (IdxVT.bitsLT(PtrVT))
179 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
180 ISD::SIGN_EXTEND, IdxN);
181 else if (IdxVT.bitsGT(PtrVT))
182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
183 ISD::TRUNCATE, IdxN);
184 return IdxN;
185}
186
Dan Gohmanbdedd442008-08-20 00:11:48 +0000187/// SelectBinaryOp - Select and emit code for a binary operator instruction,
188/// which has an opcode which directly corresponds to the given ISD opcode.
189///
Dan Gohman40b189e2008-09-05 18:18:20 +0000190bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000191 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
192 if (VT == MVT::Other || !VT.isSimple())
193 // Unhandled type. Halt "fast" selection and bail.
194 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000195
Dan Gohmanb71fea22008-08-26 20:52:40 +0000196 // We only handle legal types. For example, on x86-32 the instruction
197 // selector contains all of the 64-bit instructions from x86-64,
198 // under the assumption that i64 won't be used if the target doesn't
199 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000200 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000201 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000202 // don't require additional zeroing, which makes them easy.
203 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000204 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
205 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000206 VT = TLI.getTypeToTransformTo(VT);
207 else
208 return false;
209 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000210
Dan Gohman3df24e62008-09-03 23:12:08 +0000211 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000212 if (Op0 == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215
216 // Check if the second operand is a constant and handle it appropriately.
217 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
219 ISDOpcode, Op0, CI->getZExtValue());
220 if (ResultReg != 0) {
221 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000222 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 return true;
224 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000225 }
226
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 // Check if the second operand is a constant float.
228 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
230 ISDOpcode, Op0, CF);
231 if (ResultReg != 0) {
232 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 return true;
235 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000236 }
237
Dan Gohman3df24e62008-09-03 23:12:08 +0000238 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000239 if (Op1 == 0)
240 // Unhandled operand. Halt "fast" selection and bail.
241 return false;
242
Dan Gohmanad368ac2008-08-27 18:10:19 +0000243 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000244 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
245 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000246 if (ResultReg == 0)
247 // Target-specific code wasn't able to find a machine opcode for
248 // the given ISD opcode and type. Halt "fast" selection and bail.
249 return false;
250
Dan Gohman8014e862008-08-20 00:23:20 +0000251 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000253 return true;
254}
255
Dan Gohman40b189e2008-09-05 18:18:20 +0000256bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000257 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000258 if (N == 0)
259 // Unhandled operand. Halt "fast" selection and bail.
260 return false;
261
262 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000263 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000264 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
265 OI != E; ++OI) {
266 Value *Idx = *OI;
267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
269 if (Field) {
270 // N = N + Offset
271 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
272 // FIXME: This can be optimized by combining the add with a
273 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000274 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000275 if (N == 0)
276 // Unhandled operand. Halt "fast" selection and bail.
277 return false;
278 }
279 Ty = StTy->getElementType(Field);
280 } else {
281 Ty = cast<SequentialType>(Ty)->getElementType();
282
283 // If this is a constant subscript, handle it quickly.
284 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
285 if (CI->getZExtValue() == 0) continue;
286 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000287 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000288 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (N == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292 continue;
293 }
294
295 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000296 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000297 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000298 if (IdxN == 0)
299 // Unhandled operand. Halt "fast" selection and bail.
300 return false;
301
Dan Gohman80bc6e22008-08-26 20:57:08 +0000302 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000303 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (IdxN == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000308 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000309 if (N == 0)
310 // Unhandled operand. Halt "fast" selection and bail.
311 return false;
312 }
313 }
314
315 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000316 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000317 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318}
319
Dan Gohman33134c42008-09-25 17:05:24 +0000320bool FastISel::SelectCall(User *I) {
321 Function *F = cast<CallInst>(I)->getCalledFunction();
322 if (!F) return false;
323
324 unsigned IID = F->getIntrinsicID();
325 switch (IID) {
326 default: break;
327 case Intrinsic::dbg_stoppoint: {
328 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patelb79b5352009-01-19 23:21:49 +0000329 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000330 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Bill Wendling0582ae92009-03-13 04:39:26 +0000331 std::string Dir, FN;
332 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
333 CU.getFilename(FN));
Dan Gohman33134c42008-09-25 17:05:24 +0000334 unsigned Line = SPI->getLine();
335 unsigned Col = SPI->getColumn();
Bill Wendling92c1e122009-02-13 02:16:35 +0000336 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000337 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
338 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendling92c1e122009-02-13 02:16:35 +0000339 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
340 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman33134c42008-09-25 17:05:24 +0000341 }
342 return true;
343 }
344 case Intrinsic::dbg_region_start: {
345 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000346 if (DW && DW->ValidDebugInfo(RSI->getContext())) {
347 unsigned ID =
348 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
349 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
350 BuildMI(MBB, DL, II).addImm(ID);
351 }
Dan Gohman33134c42008-09-25 17:05:24 +0000352 return true;
353 }
354 case Intrinsic::dbg_region_end: {
355 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000356 if (DW && DW->ValidDebugInfo(REI->getContext())) {
357 unsigned ID =
358 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
359 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
360 BuildMI(MBB, DL, II).addImm(ID);
361 }
Dan Gohman33134c42008-09-25 17:05:24 +0000362 return true;
363 }
364 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000365 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000366 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
367 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000368
Devang Patelb79b5352009-01-19 23:21:49 +0000369 if (DW->ValidDebugInfo(SP)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000370 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
371 // (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000372 DISubprogram Subprogram(cast<GlobalVariable>(SP));
373 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling0582ae92009-03-13 04:39:26 +0000374 std::string Dir, FN;
375 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(Dir),
376 CompileUnit.getFilename(FN));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000377
Devang Patelb3969922009-04-09 21:42:11 +0000378 // Record the source line.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000379 unsigned Line = Subprogram.getLineNumber();
Dan Gohmanc6fa3ff2009-04-11 15:57:04 +0000380 DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000381 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Bill Wendling92c1e122009-02-13 02:16:35 +0000382
Dan Gohmanc6fa3ff2009-04-11 15:57:04 +0000383 // llvm.dbg.func_start also defines beginning of function scope.
384 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
Dan Gohman33134c42008-09-25 17:05:24 +0000385 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000386
Dan Gohman33134c42008-09-25 17:05:24 +0000387 return true;
388 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000389 case Intrinsic::dbg_declare: {
390 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
391 Value *Variable = DI->getVariable();
392 if (DW && DW->ValidDebugInfo(Variable)) {
393 // Determine the address of the declared object.
394 Value *Address = DI->getAddress();
395 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
396 Address = BCI->getOperand(0);
397 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
398 // Don't handle byval struct arguments or VLAs, for example.
399 if (!AI) break;
400 DenseMap<const AllocaInst*, int>::iterator SI =
401 StaticAllocaMap.find(AI);
402 if (SI == StaticAllocaMap.end()) break; // VLAs.
403 int FI = SI->second;
404
405 // Determine the debug globalvariable.
406 GlobalValue *GV = cast<GlobalVariable>(Variable);
407
408 // Build the DECLARE instruction.
409 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
410 BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
411 }
Dan Gohman33134c42008-09-25 17:05:24 +0000412 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000413 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000414 case Intrinsic::eh_exception: {
415 MVT VT = TLI.getValueType(I->getType());
416 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
417 default: break;
418 case TargetLowering::Expand: {
419 if (!MBB->isLandingPad()) {
420 // FIXME: Mark exception register as live in. Hack for PR1508.
421 unsigned Reg = TLI.getExceptionAddressRegister();
422 if (Reg) MBB->addLiveIn(Reg);
423 }
424 unsigned Reg = TLI.getExceptionAddressRegister();
425 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
426 unsigned ResultReg = createResultReg(RC);
427 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
428 Reg, RC, RC);
429 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000430 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000431 UpdateValueMap(I, ResultReg);
432 return true;
433 }
434 }
435 break;
436 }
437 case Intrinsic::eh_selector_i32:
438 case Intrinsic::eh_selector_i64: {
439 MVT VT = TLI.getValueType(I->getType());
440 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
441 default: break;
442 case TargetLowering::Expand: {
443 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
444 MVT::i32 : MVT::i64);
445
446 if (MMI) {
447 if (MBB->isLandingPad())
448 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
449 else {
450#ifndef NDEBUG
451 CatchInfoLost.insert(cast<CallInst>(I));
452#endif
453 // FIXME: Mark exception selector register as live in. Hack for PR1508.
454 unsigned Reg = TLI.getExceptionSelectorRegister();
455 if (Reg) MBB->addLiveIn(Reg);
456 }
457
458 unsigned Reg = TLI.getExceptionSelectorRegister();
459 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
460 unsigned ResultReg = createResultReg(RC);
461 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
462 Reg, RC, RC);
463 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000464 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000465 UpdateValueMap(I, ResultReg);
466 } else {
467 unsigned ResultReg =
468 getRegForValue(Constant::getNullValue(I->getType()));
469 UpdateValueMap(I, ResultReg);
470 }
471 return true;
472 }
473 }
474 break;
475 }
Dan Gohman33134c42008-09-25 17:05:24 +0000476 }
477 return false;
478}
479
Dan Gohman40b189e2008-09-05 18:18:20 +0000480bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000481 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
482 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000483
484 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000485 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000486 // Unhandled type. Halt "fast" selection and bail.
487 return false;
488
Dan Gohman474d3b32009-03-13 23:53:06 +0000489 // Check if the destination type is legal. Or as a special case,
490 // it may be i1 if we're doing a truncate because that's
491 // easy and somewhat common.
492 if (!TLI.isTypeLegal(DstVT))
493 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000494 // Unhandled type. Halt "fast" selection and bail.
495 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000496
497 // Check if the source operand is legal. Or as a special case,
498 // it may be i1 if we're doing zero-extension because that's
499 // easy and somewhat common.
500 if (!TLI.isTypeLegal(SrcVT))
501 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
502 // Unhandled type. Halt "fast" selection and bail.
503 return false;
504
Dan Gohman3df24e62008-09-03 23:12:08 +0000505 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000506 if (!InputReg)
507 // Unhandled operand. Halt "fast" selection and bail.
508 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000509
510 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000511 if (SrcVT == MVT::i1) {
512 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000513 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
514 if (!InputReg)
515 return false;
516 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000517 // If the result is i1, truncate to the target's type for i1 first.
518 if (DstVT == MVT::i1)
519 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000520
Owen Andersond0533c92008-08-26 23:46:32 +0000521 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
522 DstVT.getSimpleVT(),
523 Opcode,
524 InputReg);
525 if (!ResultReg)
526 return false;
527
Dan Gohman3df24e62008-09-03 23:12:08 +0000528 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000529 return true;
530}
531
Dan Gohman40b189e2008-09-05 18:18:20 +0000532bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000533 // If the bitcast doesn't change the type, just use the operand value.
534 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000535 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000536 if (Reg == 0)
537 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000538 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000539 return true;
540 }
541
542 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000543 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
544 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000545
546 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
547 DstVT == MVT::Other || !DstVT.isSimple() ||
548 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
549 // Unhandled type. Halt "fast" selection and bail.
550 return false;
551
Dan Gohman3df24e62008-09-03 23:12:08 +0000552 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000553 if (Op0 == 0)
554 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000555 return false;
556
Dan Gohmanad368ac2008-08-27 18:10:19 +0000557 // First, try to perform the bitcast by inserting a reg-reg copy.
558 unsigned ResultReg = 0;
559 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
560 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
561 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
562 ResultReg = createResultReg(DstClass);
563
564 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
565 Op0, DstClass, SrcClass);
566 if (!InsertedCopy)
567 ResultReg = 0;
568 }
569
570 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
571 if (!ResultReg)
572 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
573 ISD::BIT_CONVERT, Op0);
574
575 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000576 return false;
577
Dan Gohman3df24e62008-09-03 23:12:08 +0000578 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000579 return true;
580}
581
Dan Gohman3df24e62008-09-03 23:12:08 +0000582bool
583FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000584 return SelectOperator(I, I->getOpcode());
585}
586
Dan Gohmand98d6202008-10-02 22:15:21 +0000587/// FastEmitBranch - Emit an unconditional branch to the given block,
588/// unless it is the immediate (fall-through) successor, and update
589/// the CFG.
590void
591FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
592 MachineFunction::iterator NextMBB =
593 next(MachineFunction::iterator(MBB));
594
595 if (MBB->isLayoutSuccessor(MSucc)) {
596 // The unconditional fall-through case, which needs no instructions.
597 } else {
598 // The unconditional branch case.
599 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
600 }
601 MBB->addSuccessor(MSucc);
602}
603
Dan Gohman40b189e2008-09-05 18:18:20 +0000604bool
605FastISel::SelectOperator(User *I, unsigned Opcode) {
606 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000607 case Instruction::Add: {
608 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
609 return SelectBinaryOp(I, Opc);
610 }
611 case Instruction::Sub: {
612 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
613 return SelectBinaryOp(I, Opc);
614 }
615 case Instruction::Mul: {
616 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
617 return SelectBinaryOp(I, Opc);
618 }
619 case Instruction::SDiv:
620 return SelectBinaryOp(I, ISD::SDIV);
621 case Instruction::UDiv:
622 return SelectBinaryOp(I, ISD::UDIV);
623 case Instruction::FDiv:
624 return SelectBinaryOp(I, ISD::FDIV);
625 case Instruction::SRem:
626 return SelectBinaryOp(I, ISD::SREM);
627 case Instruction::URem:
628 return SelectBinaryOp(I, ISD::UREM);
629 case Instruction::FRem:
630 return SelectBinaryOp(I, ISD::FREM);
631 case Instruction::Shl:
632 return SelectBinaryOp(I, ISD::SHL);
633 case Instruction::LShr:
634 return SelectBinaryOp(I, ISD::SRL);
635 case Instruction::AShr:
636 return SelectBinaryOp(I, ISD::SRA);
637 case Instruction::And:
638 return SelectBinaryOp(I, ISD::AND);
639 case Instruction::Or:
640 return SelectBinaryOp(I, ISD::OR);
641 case Instruction::Xor:
642 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000643
Dan Gohman3df24e62008-09-03 23:12:08 +0000644 case Instruction::GetElementPtr:
645 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000646
Dan Gohman3df24e62008-09-03 23:12:08 +0000647 case Instruction::Br: {
648 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000649
Dan Gohman3df24e62008-09-03 23:12:08 +0000650 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000651 BasicBlock *LLVMSucc = BI->getSuccessor(0);
652 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000653 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000654 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000655 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000656
657 // Conditional branches are not handed yet.
658 // Halt "fast" selection and bail.
659 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000660 }
661
Dan Gohman087c8502008-09-05 01:08:41 +0000662 case Instruction::Unreachable:
663 // Nothing to emit.
664 return true;
665
Dan Gohman3df24e62008-09-03 23:12:08 +0000666 case Instruction::PHI:
667 // PHI nodes are already emitted.
668 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000669
670 case Instruction::Alloca:
671 // FunctionLowering has the static-sized case covered.
672 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
673 return true;
674
675 // Dynamic-sized alloca is not handled yet.
676 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000677
Dan Gohman33134c42008-09-25 17:05:24 +0000678 case Instruction::Call:
679 return SelectCall(I);
680
Dan Gohman3df24e62008-09-03 23:12:08 +0000681 case Instruction::BitCast:
682 return SelectBitCast(I);
683
684 case Instruction::FPToSI:
685 return SelectCast(I, ISD::FP_TO_SINT);
686 case Instruction::ZExt:
687 return SelectCast(I, ISD::ZERO_EXTEND);
688 case Instruction::SExt:
689 return SelectCast(I, ISD::SIGN_EXTEND);
690 case Instruction::Trunc:
691 return SelectCast(I, ISD::TRUNCATE);
692 case Instruction::SIToFP:
693 return SelectCast(I, ISD::SINT_TO_FP);
694
695 case Instruction::IntToPtr: // Deliberate fall-through.
696 case Instruction::PtrToInt: {
697 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
698 MVT DstVT = TLI.getValueType(I->getType());
699 if (DstVT.bitsGT(SrcVT))
700 return SelectCast(I, ISD::ZERO_EXTEND);
701 if (DstVT.bitsLT(SrcVT))
702 return SelectCast(I, ISD::TRUNCATE);
703 unsigned Reg = getRegForValue(I->getOperand(0));
704 if (Reg == 0) return false;
705 UpdateValueMap(I, Reg);
706 return true;
707 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000708
Dan Gohman3df24e62008-09-03 23:12:08 +0000709 default:
710 // Unhandled instruction. Halt "fast" selection and bail.
711 return false;
712 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000713}
714
Dan Gohman3df24e62008-09-03 23:12:08 +0000715FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000716 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000717 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000718 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000719 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000720 DenseMap<const AllocaInst *, int> &am
721#ifndef NDEBUG
722 , SmallSet<Instruction*, 8> &cil
723#endif
724 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 : MBB(0),
726 ValueMap(vm),
727 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000728 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000729#ifndef NDEBUG
730 CatchInfoLost(cil),
731#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000732 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000733 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000734 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000735 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000736 MFI(*MF.getFrameInfo()),
737 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000738 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000739 TD(*TM.getTargetData()),
740 TII(*TM.getInstrInfo()),
741 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000742}
743
Dan Gohmane285a742008-08-14 21:51:29 +0000744FastISel::~FastISel() {}
745
Evan Cheng36fd9412008-09-02 21:59:13 +0000746unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
747 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000748 return 0;
749}
750
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000751unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
752 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000753 return 0;
754}
755
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000756unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
757 ISD::NodeType, unsigned /*Op0*/,
758 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000759 return 0;
760}
761
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000762unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
763 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000764 return 0;
765}
766
Dan Gohman10df0fa2008-08-27 01:09:54 +0000767unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
768 ISD::NodeType, ConstantFP * /*FPImm*/) {
769 return 0;
770}
771
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000772unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
773 ISD::NodeType, unsigned /*Op0*/,
774 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000775 return 0;
776}
777
Dan Gohman10df0fa2008-08-27 01:09:54 +0000778unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
779 ISD::NodeType, unsigned /*Op0*/,
780 ConstantFP * /*FPImm*/) {
781 return 0;
782}
783
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000784unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
785 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000786 unsigned /*Op0*/, unsigned /*Op1*/,
787 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000788 return 0;
789}
790
791/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
792/// to emit an instruction with an immediate operand using FastEmit_ri.
793/// If that fails, it materializes the immediate into a register and try
794/// FastEmit_rr instead.
795unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000796 unsigned Op0, uint64_t Imm,
797 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000798 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000799 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000800 if (ResultReg != 0)
801 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000802 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000803 if (MaterialReg == 0)
804 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000805 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000806}
807
Dan Gohman10df0fa2008-08-27 01:09:54 +0000808/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
809/// to emit an instruction with a floating-point immediate operand using
810/// FastEmit_rf. If that fails, it materializes the immediate into a register
811/// and try FastEmit_rr instead.
812unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
813 unsigned Op0, ConstantFP *FPImm,
814 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000815 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000816 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000817 if (ResultReg != 0)
818 return ResultReg;
819
820 // Materialize the constant in a register.
821 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
822 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000823 // If the target doesn't have a way to directly enter a floating-point
824 // value into a register, use an alternate approach.
825 // TODO: The current approach only supports floating-point constants
826 // that can be constructed by conversion from integer values. This should
827 // be replaced by code that creates a load from a constant-pool entry,
828 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000829 const APFloat &Flt = FPImm->getValueAPF();
830 MVT IntVT = TLI.getPointerTy();
831
832 uint64_t x[2];
833 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000834 bool isExact;
835 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
836 APFloat::rmTowardZero, &isExact);
837 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000838 return 0;
839 APInt IntVal(IntBitWidth, 2, x);
840
841 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
842 ISD::Constant, IntVal.getZExtValue());
843 if (IntegerReg == 0)
844 return 0;
845 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
846 ISD::SINT_TO_FP, IntegerReg);
847 if (MaterialReg == 0)
848 return 0;
849 }
850 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
851}
852
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000853unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
854 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000855}
856
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000857unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000858 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000859 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000860 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000861
Bill Wendling9bc96a52009-02-03 00:55:04 +0000862 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000863 return ResultReg;
864}
865
866unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
867 const TargetRegisterClass *RC,
868 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000869 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000870 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000871
Evan Cheng5960e4e2008-09-08 08:38:20 +0000872 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000873 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000874 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000875 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000876 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
877 II.ImplicitDefs[0], RC, RC);
878 if (!InsertedCopy)
879 ResultReg = 0;
880 }
881
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000882 return ResultReg;
883}
884
885unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
886 const TargetRegisterClass *RC,
887 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000888 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000889 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000890
Evan Cheng5960e4e2008-09-08 08:38:20 +0000891 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000892 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000893 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000894 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000895 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
896 II.ImplicitDefs[0], RC, RC);
897 if (!InsertedCopy)
898 ResultReg = 0;
899 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000900 return ResultReg;
901}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000902
903unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
904 const TargetRegisterClass *RC,
905 unsigned Op0, uint64_t Imm) {
906 unsigned ResultReg = createResultReg(RC);
907 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
908
Evan Cheng5960e4e2008-09-08 08:38:20 +0000909 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000910 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000911 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000912 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000913 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
914 II.ImplicitDefs[0], RC, RC);
915 if (!InsertedCopy)
916 ResultReg = 0;
917 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000918 return ResultReg;
919}
920
Dan Gohman10df0fa2008-08-27 01:09:54 +0000921unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
922 const TargetRegisterClass *RC,
923 unsigned Op0, ConstantFP *FPImm) {
924 unsigned ResultReg = createResultReg(RC);
925 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
926
Evan Cheng5960e4e2008-09-08 08:38:20 +0000927 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000928 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000929 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000930 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000931 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
932 II.ImplicitDefs[0], RC, RC);
933 if (!InsertedCopy)
934 ResultReg = 0;
935 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000936 return ResultReg;
937}
938
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000939unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
940 const TargetRegisterClass *RC,
941 unsigned Op0, unsigned Op1, uint64_t Imm) {
942 unsigned ResultReg = createResultReg(RC);
943 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
944
Evan Cheng5960e4e2008-09-08 08:38:20 +0000945 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000946 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000947 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000948 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000949 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
950 II.ImplicitDefs[0], RC, RC);
951 if (!InsertedCopy)
952 ResultReg = 0;
953 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000954 return ResultReg;
955}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000956
957unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
958 const TargetRegisterClass *RC,
959 uint64_t Imm) {
960 unsigned ResultReg = createResultReg(RC);
961 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
962
Evan Cheng5960e4e2008-09-08 08:38:20 +0000963 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000964 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000965 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000966 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000967 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
968 II.ImplicitDefs[0], RC, RC);
969 if (!InsertedCopy)
970 ResultReg = 0;
971 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000972 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000973}
Owen Anderson8970f002008-08-27 22:30:02 +0000974
Evan Cheng536ab132009-01-22 09:10:11 +0000975unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
976 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000977 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000978
Evan Cheng536ab132009-01-22 09:10:11 +0000979 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000980 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
981
Evan Cheng5960e4e2008-09-08 08:38:20 +0000982 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000983 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000984 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000985 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000986 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
987 II.ImplicitDefs[0], RC, RC);
988 if (!InsertedCopy)
989 ResultReg = 0;
990 }
Owen Anderson8970f002008-08-27 22:30:02 +0000991 return ResultReg;
992}
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000993
994/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
995/// with all but the least significant bit set to zero.
996unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
997 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
998}