blob: 36cd094ee837dbcecd3d47754f915c2c8eeedcdf [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
116/* TODO: Take advantage of vldm.
117let mayLoad = 1 in {
118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137}
138*/
139
140// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000141def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000142 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000143 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000144 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000145 let Inst{27-25} = 0b110;
146 let Inst{24} = 0; // P bit
147 let Inst{23} = 1; // U bit
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilsone60fee02009-06-22 23:27:02 +0000151
152// Use vstmia to store a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000153def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000155 "vstmia $addr, ${src:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000156 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000157 let Inst{27-25} = 0b110;
158 let Inst{24} = 0; // P bit
159 let Inst{23} = 1; // U bit
160 let Inst{20} = 0;
161 let Inst{11-9} = 0b101;
162}
Bob Wilsone60fee02009-06-22 23:27:02 +0000163
Bob Wilsoned592c02009-07-08 18:11:30 +0000164// VLD1 : Vector Load (multiple single elements)
165class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
166 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000167 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000168 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000169 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000170class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
171 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000172 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000173 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000174 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000175
Bob Wilsond3902f72009-07-29 16:39:22 +0000176def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1i>;
177def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1i>;
178def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1i>;
179def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1f>;
180def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000181
Bob Wilsond3902f72009-07-29 16:39:22 +0000182def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1i>;
183def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1i>;
184def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1i>;
185def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1f>;
186def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000187
Bob Wilson055a90d2009-08-05 00:49:09 +0000188// VLD2 : Vector Load (multiple 2-element structures)
189class VLD2D<string OpcodeStr>
190 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000191 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000192 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
193
194def VLD2d8 : VLD2D<"vld2.8">;
195def VLD2d16 : VLD2D<"vld2.16">;
196def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000197
198// VLD3 : Vector Load (multiple 3-element structures)
199class VLD3D<string OpcodeStr>
200 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000201 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000202 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
203
204def VLD3d8 : VLD3D<"vld3.8">;
205def VLD3d16 : VLD3D<"vld3.16">;
206def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000207
208// VLD4 : Vector Load (multiple 4-element structures)
209class VLD4D<string OpcodeStr>
210 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
211 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000212 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000213 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
214
215def VLD4d8 : VLD4D<"vld4.8">;
216def VLD4d16 : VLD4D<"vld4.16">;
217def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000218
Bob Wilson6a209cd2009-08-06 18:47:44 +0000219// VST1 : Vector Store (multiple single elements)
220class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
221 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
222 NoItinerary,
223 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
224 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
225class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
226 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
227 NoItinerary,
228 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
229 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
230
231def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1i>;
232def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1i>;
233def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1i>;
234def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1f>;
235def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1i>;
236
237def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1i>;
238def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1i>;
239def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1i>;
240def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1f>;
241def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1i>;
242
243// VST2 : Vector Store (multiple 2-element structures)
244class VST2D<string OpcodeStr>
245 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
246 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
247
248def VST2d8 : VST2D<"vst2.8">;
249def VST2d16 : VST2D<"vst2.16">;
250def VST2d32 : VST2D<"vst2.32">;
251
252// VST3 : Vector Store (multiple 3-element structures)
253class VST3D<string OpcodeStr>
254 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
255 NoItinerary,
256 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
257
258def VST3d8 : VST3D<"vst3.8">;
259def VST3d16 : VST3D<"vst3.16">;
260def VST3d32 : VST3D<"vst3.32">;
261
262// VST4 : Vector Store (multiple 4-element structures)
263class VST4D<string OpcodeStr>
264 : NLdSt<(outs), (ins addrmode6:$addr,
265 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
266 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
267
268def VST4d8 : VST4D<"vst4.8">;
269def VST4d16 : VST4D<"vst4.16">;
270def VST4d32 : VST4D<"vst4.32">;
271
Bob Wilsoned592c02009-07-08 18:11:30 +0000272
Bob Wilsone60fee02009-06-22 23:27:02 +0000273//===----------------------------------------------------------------------===//
274// NEON pattern fragments
275//===----------------------------------------------------------------------===//
276
277// Extract D sub-registers of Q registers.
278// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
279def SubReg_i8_reg : SDNodeXForm<imm, [{
280 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
281}]>;
282def SubReg_i16_reg : SDNodeXForm<imm, [{
283 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
284}]>;
285def SubReg_i32_reg : SDNodeXForm<imm, [{
286 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
287}]>;
288def SubReg_f64_reg : SDNodeXForm<imm, [{
289 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
290}]>;
291
292// Translate lane numbers from Q registers to D subregs.
293def SubReg_i8_lane : SDNodeXForm<imm, [{
294 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
295}]>;
296def SubReg_i16_lane : SDNodeXForm<imm, [{
297 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
298}]>;
299def SubReg_i32_lane : SDNodeXForm<imm, [{
300 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
301}]>;
302
303//===----------------------------------------------------------------------===//
304// Instruction Classes
305//===----------------------------------------------------------------------===//
306
307// Basic 2-register operations, both double- and quad-register.
308class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
309 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
310 ValueType ResTy, ValueType OpTy, SDNode OpNode>
311 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000312 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000313 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
314class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
315 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
316 ValueType ResTy, ValueType OpTy, SDNode OpNode>
317 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000318 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000319 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
320
321// Basic 2-register intrinsics, both double- and quad-register.
322class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
323 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
324 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
325 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000326 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000327 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
328class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
329 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
330 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
331 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000332 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000333 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
334
David Goodwinbc7c05e2009-08-04 20:39:05 +0000335// Basic 2-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000336class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
337 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
338 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
339 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
340 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
341 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
342
343class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000344 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000345 (EXTRACT_SUBREG
346 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
347 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000348
Bob Wilsone60fee02009-06-22 23:27:02 +0000349// Narrow 2-register intrinsics.
350class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
351 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
352 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
353 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000354 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000355 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
356
357// Long 2-register intrinsics. (This is currently only used for VMOVL and is
358// derived from N2VImm instead of N2V because of the way the size is encoded.)
359class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
360 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
361 Intrinsic IntOp>
362 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000363 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000364 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
365
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000366// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
367class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
368 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
369 (ins DPR:$src1, DPR:$src2), NoItinerary,
370 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
371 "$src1 = $dst1, $src2 = $dst2", []>;
372class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
373 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
374 (ins QPR:$src1, QPR:$src2), NoItinerary,
375 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
376 "$src1 = $dst1, $src2 = $dst2", []>;
377
Bob Wilsone60fee02009-06-22 23:27:02 +0000378// Basic 3-register operations, both double- and quad-register.
379class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
380 string OpcodeStr, ValueType ResTy, ValueType OpTy,
381 SDNode OpNode, bit Commutable>
382 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000383 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000384 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
385 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
386 let isCommutable = Commutable;
387}
388class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
389 string OpcodeStr, ValueType ResTy, ValueType OpTy,
390 SDNode OpNode, bit Commutable>
391 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000392 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000393 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
394 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
395 let isCommutable = Commutable;
396}
397
David Goodwindd19ce42009-08-04 17:53:06 +0000398// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000399class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
400 string OpcodeStr, ValueType ResTy, ValueType OpTy,
401 SDNode OpNode, bit Commutable>
402 : N3V<op24, op23, op21_20, op11_8, 0, op4,
403 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
404 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
405 let isCommutable = Commutable;
406}
407class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000408 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000409 (EXTRACT_SUBREG
410 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
411 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
412 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000413
Bob Wilsone60fee02009-06-22 23:27:02 +0000414// Basic 3-register intrinsics, both double- and quad-register.
415class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
416 string OpcodeStr, ValueType ResTy, ValueType OpTy,
417 Intrinsic IntOp, bit Commutable>
418 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000419 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000420 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
421 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
422 let isCommutable = Commutable;
423}
424class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
425 string OpcodeStr, ValueType ResTy, ValueType OpTy,
426 Intrinsic IntOp, bit Commutable>
427 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000428 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000429 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
430 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
431 let isCommutable = Commutable;
432}
433
434// Multiply-Add/Sub operations, both double- and quad-register.
435class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
436 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
437 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000438 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000439 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
440 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
441 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
442class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
443 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
444 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000445 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000446 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
447 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
448 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
449
David Goodwindd19ce42009-08-04 17:53:06 +0000450// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000451class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
452 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
453 : N3V<op24, op23, op21_20, op11_8, 0, op4,
454 (outs DPR_VFP2:$dst),
455 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
456 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
457
458class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
459 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
460 (EXTRACT_SUBREG
461 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
462 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
463 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
464 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000465
Bob Wilsone60fee02009-06-22 23:27:02 +0000466// Neon 3-argument intrinsics, both double- and quad-register.
467// The destination register is also used as the first source operand register.
468class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
469 string OpcodeStr, ValueType ResTy, ValueType OpTy,
470 Intrinsic IntOp>
471 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000472 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000473 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
474 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
475 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
476class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
477 string OpcodeStr, ValueType ResTy, ValueType OpTy,
478 Intrinsic IntOp>
479 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000480 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000481 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
482 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
483 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
484
485// Neon Long 3-argument intrinsic. The destination register is
486// a quad-register and is also used as the first source operand register.
487class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
488 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
489 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000490 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000491 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
492 [(set QPR:$dst,
493 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
494
495// Narrowing 3-register intrinsics.
496class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
497 string OpcodeStr, ValueType TyD, ValueType TyQ,
498 Intrinsic IntOp, bit Commutable>
499 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000500 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000501 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
502 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
503 let isCommutable = Commutable;
504}
505
506// Long 3-register intrinsics.
507class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
508 string OpcodeStr, ValueType TyQ, ValueType TyD,
509 Intrinsic IntOp, bit Commutable>
510 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000511 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000512 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
513 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
514 let isCommutable = Commutable;
515}
516
517// Wide 3-register intrinsics.
518class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
519 string OpcodeStr, ValueType TyQ, ValueType TyD,
520 Intrinsic IntOp, bit Commutable>
521 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000522 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000523 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
524 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
525 let isCommutable = Commutable;
526}
527
528// Pairwise long 2-register intrinsics, both double- and quad-register.
529class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
530 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
531 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
532 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000533 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000534 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
535class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
536 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
537 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
538 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000539 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000540 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
541
542// Pairwise long 2-register accumulate intrinsics,
543// both double- and quad-register.
544// The destination register is also used as the first source operand register.
545class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
546 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
547 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
548 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000549 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000550 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
551 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
552class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
553 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
554 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
555 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000556 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000557 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
558 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
559
560// Shift by immediate,
561// both double- and quad-register.
562class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
563 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
564 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000565 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000566 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
567 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
568class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
569 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
570 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000571 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000572 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
573 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
574
575// Long shift by immediate.
576class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
577 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
578 ValueType OpTy, SDNode OpNode>
579 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000580 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000581 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
582 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
583 (i32 imm:$SIMM))))]>;
584
585// Narrow shift by immediate.
586class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
587 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
588 ValueType OpTy, SDNode OpNode>
589 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000590 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000591 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
592 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
593 (i32 imm:$SIMM))))]>;
594
595// Shift right by immediate and accumulate,
596// both double- and quad-register.
597class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
598 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
599 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
600 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000601 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000602 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
603 [(set DPR:$dst, (Ty (add DPR:$src1,
604 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
605class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
606 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
607 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
608 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000609 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000610 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
611 [(set QPR:$dst, (Ty (add QPR:$src1,
612 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
613
614// Shift by immediate and insert,
615// both double- and quad-register.
616class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
617 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
618 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
619 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000620 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000621 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
622 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
623class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
624 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
625 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
626 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000627 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000628 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
629 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
630
631// Convert, with fractional bits immediate,
632// both double- and quad-register.
633class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
634 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
635 Intrinsic IntOp>
636 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000637 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000638 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
639 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
640class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
641 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
642 Intrinsic IntOp>
643 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000644 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000645 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
646 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
647
648//===----------------------------------------------------------------------===//
649// Multiclasses
650//===----------------------------------------------------------------------===//
651
652// Neon 3-register vector operations.
653
654// First with only element sizes of 8, 16 and 32 bits:
655multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
656 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
657 // 64-bit vector types.
658 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
659 v8i8, v8i8, OpNode, Commutable>;
660 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
661 v4i16, v4i16, OpNode, Commutable>;
662 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
663 v2i32, v2i32, OpNode, Commutable>;
664
665 // 128-bit vector types.
666 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
667 v16i8, v16i8, OpNode, Commutable>;
668 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
669 v8i16, v8i16, OpNode, Commutable>;
670 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
671 v4i32, v4i32, OpNode, Commutable>;
672}
673
674// ....then also with element size 64 bits:
675multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
676 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
677 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
678 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
679 v1i64, v1i64, OpNode, Commutable>;
680 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
681 v2i64, v2i64, OpNode, Commutable>;
682}
683
684
685// Neon Narrowing 2-register vector intrinsics,
686// source operand element sizes of 16, 32 and 64 bits:
687multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
688 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
689 Intrinsic IntOp> {
690 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
691 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
692 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
693 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
694 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
695 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
696}
697
698
699// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
700// source operand element sizes of 16, 32 and 64 bits:
701multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
702 bit op4, string OpcodeStr, Intrinsic IntOp> {
703 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
704 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
705 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
706 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
707 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
708 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
709}
710
711
712// Neon 3-register vector intrinsics.
713
714// First with only element sizes of 16 and 32 bits:
715multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
716 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
717 // 64-bit vector types.
718 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
719 v4i16, v4i16, IntOp, Commutable>;
720 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
721 v2i32, v2i32, IntOp, Commutable>;
722
723 // 128-bit vector types.
724 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
725 v8i16, v8i16, IntOp, Commutable>;
726 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
727 v4i32, v4i32, IntOp, Commutable>;
728}
729
730// ....then also with element size of 8 bits:
731multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
732 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
733 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
734 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
735 v8i8, v8i8, IntOp, Commutable>;
736 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
737 v16i8, v16i8, IntOp, Commutable>;
738}
739
740// ....then also with element size of 64 bits:
741multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
742 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
743 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
744 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
745 v1i64, v1i64, IntOp, Commutable>;
746 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
747 v2i64, v2i64, IntOp, Commutable>;
748}
749
750
751// Neon Narrowing 3-register vector intrinsics,
752// source operand element sizes of 16, 32 and 64 bits:
753multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
754 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
755 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
756 v8i8, v8i16, IntOp, Commutable>;
757 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
758 v4i16, v4i32, IntOp, Commutable>;
759 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
760 v2i32, v2i64, IntOp, Commutable>;
761}
762
763
764// Neon Long 3-register vector intrinsics.
765
766// First with only element sizes of 16 and 32 bits:
767multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
768 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
769 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
770 v4i32, v4i16, IntOp, Commutable>;
771 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
772 v2i64, v2i32, IntOp, Commutable>;
773}
774
775// ....then also with element size of 8 bits:
776multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
777 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
778 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
779 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
780 v8i16, v8i8, IntOp, Commutable>;
781}
782
783
784// Neon Wide 3-register vector intrinsics,
785// source operand element sizes of 8, 16 and 32 bits:
786multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
787 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
788 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
789 v8i16, v8i8, IntOp, Commutable>;
790 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
791 v4i32, v4i16, IntOp, Commutable>;
792 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
793 v2i64, v2i32, IntOp, Commutable>;
794}
795
796
797// Neon Multiply-Op vector operations,
798// element sizes of 8, 16 and 32 bits:
799multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
800 string OpcodeStr, SDNode OpNode> {
801 // 64-bit vector types.
802 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
803 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
804 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
805 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
806 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
807 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
808
809 // 128-bit vector types.
810 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
811 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
812 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
813 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
814 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
815 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
816}
817
818
819// Neon 3-argument intrinsics,
820// element sizes of 8, 16 and 32 bits:
821multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
822 string OpcodeStr, Intrinsic IntOp> {
823 // 64-bit vector types.
824 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
825 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
826 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
827 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
828 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
829 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
830
831 // 128-bit vector types.
832 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
833 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
834 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
835 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
836 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
837 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
838}
839
840
841// Neon Long 3-argument intrinsics.
842
843// First with only element sizes of 16 and 32 bits:
844multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
845 string OpcodeStr, Intrinsic IntOp> {
846 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
847 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
848 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
849 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
850}
851
852// ....then also with element size of 8 bits:
853multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
854 string OpcodeStr, Intrinsic IntOp>
855 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
856 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
857 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
858}
859
860
861// Neon 2-register vector intrinsics,
862// element sizes of 8, 16 and 32 bits:
863multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
864 bits<5> op11_7, bit op4, string OpcodeStr,
865 Intrinsic IntOp> {
866 // 64-bit vector types.
867 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
868 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
869 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
870 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
871 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
872 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
873
874 // 128-bit vector types.
875 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
876 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
877 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
878 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
879 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
880 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
881}
882
883
884// Neon Pairwise long 2-register intrinsics,
885// element sizes of 8, 16 and 32 bits:
886multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
887 bits<5> op11_7, bit op4,
888 string OpcodeStr, Intrinsic IntOp> {
889 // 64-bit vector types.
890 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
891 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
892 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
893 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
894 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
895 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
896
897 // 128-bit vector types.
898 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
899 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
900 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
901 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
902 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
903 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
904}
905
906
907// Neon Pairwise long 2-register accumulate intrinsics,
908// element sizes of 8, 16 and 32 bits:
909multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
910 bits<5> op11_7, bit op4,
911 string OpcodeStr, Intrinsic IntOp> {
912 // 64-bit vector types.
913 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
914 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
915 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
916 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
917 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
918 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
919
920 // 128-bit vector types.
921 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
922 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
923 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
924 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
925 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
926 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
927}
928
929
930// Neon 2-register vector shift by immediate,
931// element sizes of 8, 16, 32 and 64 bits:
932multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
933 string OpcodeStr, SDNode OpNode> {
934 // 64-bit vector types.
935 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
936 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
937 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
938 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
939 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
940 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
941 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
942 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
943
944 // 128-bit vector types.
945 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
946 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
947 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
948 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
949 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
950 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
951 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
952 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
953}
954
955
956// Neon Shift-Accumulate vector operations,
957// element sizes of 8, 16, 32 and 64 bits:
958multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
959 string OpcodeStr, SDNode ShOp> {
960 // 64-bit vector types.
961 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
962 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
963 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
964 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
965 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
966 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
967 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
968 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
969
970 // 128-bit vector types.
971 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
972 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
973 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
974 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
975 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
976 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
977 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
978 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
979}
980
981
982// Neon Shift-Insert vector operations,
983// element sizes of 8, 16, 32 and 64 bits:
984multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
985 string OpcodeStr, SDNode ShOp> {
986 // 64-bit vector types.
987 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
988 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
989 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
990 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
991 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
992 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
993 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
994 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
995
996 // 128-bit vector types.
997 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
998 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
999 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1000 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1001 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1002 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1003 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1004 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1005}
1006
1007//===----------------------------------------------------------------------===//
1008// Instruction Definitions.
1009//===----------------------------------------------------------------------===//
1010
1011// Vector Add Operations.
1012
1013// VADD : Vector Add (integer and floating-point)
1014defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1015def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1016def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1017// VADDL : Vector Add Long (Q = D + D)
1018defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1019defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1020// VADDW : Vector Add Wide (Q = Q + D)
1021defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1022defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1023// VHADD : Vector Halving Add
1024defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1025defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1026// VRHADD : Vector Rounding Halving Add
1027defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1028defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1029// VQADD : Vector Saturating Add
1030defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1031defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1032// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1033defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1034// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1035defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1036
1037// Vector Multiply Operations.
1038
1039// VMUL : Vector Multiply (integer, polynomial and floating-point)
1040defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1041def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1042 int_arm_neon_vmulp, 1>;
1043def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1044 int_arm_neon_vmulp, 1>;
1045def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1046def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1047// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1048defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1049// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1050defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1051// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1052defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1053defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1054def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1055 int_arm_neon_vmullp, 1>;
1056// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1057defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1058
1059// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1060
1061// VMLA : Vector Multiply Accumulate (integer and floating-point)
1062defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1063def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1064def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1065// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1066defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1067defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1068// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1069defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1070// VMLS : Vector Multiply Subtract (integer and floating-point)
1071defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1072def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1073def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1074// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1075defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1076defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1077// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1078defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1079
1080// Vector Subtract Operations.
1081
1082// VSUB : Vector Subtract (integer and floating-point)
1083defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1084def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1085def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1086// VSUBL : Vector Subtract Long (Q = D - D)
1087defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1088defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1089// VSUBW : Vector Subtract Wide (Q = Q - D)
1090defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1091defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1092// VHSUB : Vector Halving Subtract
1093defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1094defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1095// VQSUB : Vector Saturing Subtract
1096defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1097defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1098// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1099defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1100// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1101defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1102
1103// Vector Comparisons.
1104
1105// VCEQ : Vector Compare Equal
1106defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1107def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1108def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1109// VCGE : Vector Compare Greater Than or Equal
1110defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1111defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1112def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1113def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1114// VCGT : Vector Compare Greater Than
1115defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1116defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1117def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1118def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1119// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1120def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1121 int_arm_neon_vacged, 0>;
1122def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1123 int_arm_neon_vacgeq, 0>;
1124// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1125def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1126 int_arm_neon_vacgtd, 0>;
1127def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1128 int_arm_neon_vacgtq, 0>;
1129// VTST : Vector Test Bits
1130defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1131
1132// Vector Bitwise Operations.
1133
1134// VAND : Vector Bitwise AND
1135def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1136def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1137
1138// VEOR : Vector Bitwise Exclusive OR
1139def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1140def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1141
1142// VORR : Vector Bitwise OR
1143def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1144def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1145
1146// VBIC : Vector Bitwise Bit Clear (AND NOT)
1147def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001148 (ins DPR:$src1, DPR:$src2), NoItinerary,
1149 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001150 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1151def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001152 (ins QPR:$src1, QPR:$src2), NoItinerary,
1153 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001154 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1155
1156// VORN : Vector Bitwise OR NOT
1157def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001158 (ins DPR:$src1, DPR:$src2), NoItinerary,
1159 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001160 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1161def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001162 (ins QPR:$src1, QPR:$src2), NoItinerary,
1163 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001164 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1165
1166// VMVN : Vector Bitwise NOT
1167def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001168 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1169 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001170 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1171def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001172 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1173 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001174 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1175def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1176def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1177
1178// VBSL : Vector Bitwise Select
1179def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001180 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001181 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1182 [(set DPR:$dst,
1183 (v2i32 (or (and DPR:$src2, DPR:$src1),
1184 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1185def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001186 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001187 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1188 [(set QPR:$dst,
1189 (v4i32 (or (and QPR:$src2, QPR:$src1),
1190 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1191
1192// VBIF : Vector Bitwise Insert if False
1193// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1194// VBIT : Vector Bitwise Insert if True
1195// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1196// These are not yet implemented. The TwoAddress pass will not go looking
1197// for equivalent operations with different register constraints; it just
1198// inserts copies.
1199
1200// Vector Absolute Differences.
1201
1202// VABD : Vector Absolute Difference
1203defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1204defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1205def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
1206 int_arm_neon_vabdf, 0>;
1207def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
1208 int_arm_neon_vabdf, 0>;
1209
1210// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1211defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1212defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1213
1214// VABA : Vector Absolute Difference and Accumulate
1215defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1216defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1217
1218// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1219defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1220defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1221
1222// Vector Maximum and Minimum.
1223
1224// VMAX : Vector Maximum
1225defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1226defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1227def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
1228 int_arm_neon_vmaxf, 1>;
1229def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
1230 int_arm_neon_vmaxf, 1>;
1231
1232// VMIN : Vector Minimum
1233defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1234defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1235def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
1236 int_arm_neon_vminf, 1>;
1237def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
1238 int_arm_neon_vminf, 1>;
1239
1240// Vector Pairwise Operations.
1241
1242// VPADD : Vector Pairwise Add
1243def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
1244 int_arm_neon_vpaddi, 0>;
1245def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
1246 int_arm_neon_vpaddi, 0>;
1247def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
1248 int_arm_neon_vpaddi, 0>;
1249def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
1250 int_arm_neon_vpaddf, 0>;
1251
1252// VPADDL : Vector Pairwise Add Long
1253defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1254 int_arm_neon_vpaddls>;
1255defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1256 int_arm_neon_vpaddlu>;
1257
1258// VPADAL : Vector Pairwise Add and Accumulate Long
1259defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1260 int_arm_neon_vpadals>;
1261defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1262 int_arm_neon_vpadalu>;
1263
1264// VPMAX : Vector Pairwise Maximum
1265def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1266 int_arm_neon_vpmaxs, 0>;
1267def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1268 int_arm_neon_vpmaxs, 0>;
1269def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1270 int_arm_neon_vpmaxs, 0>;
1271def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1272 int_arm_neon_vpmaxu, 0>;
1273def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1274 int_arm_neon_vpmaxu, 0>;
1275def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1276 int_arm_neon_vpmaxu, 0>;
1277def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
1278 int_arm_neon_vpmaxf, 0>;
1279
1280// VPMIN : Vector Pairwise Minimum
1281def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1282 int_arm_neon_vpmins, 0>;
1283def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1284 int_arm_neon_vpmins, 0>;
1285def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1286 int_arm_neon_vpmins, 0>;
1287def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1288 int_arm_neon_vpminu, 0>;
1289def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1290 int_arm_neon_vpminu, 0>;
1291def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1292 int_arm_neon_vpminu, 0>;
1293def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
1294 int_arm_neon_vpminf, 0>;
1295
1296// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1297
1298// VRECPE : Vector Reciprocal Estimate
1299def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1300 v2i32, v2i32, int_arm_neon_vrecpe>;
1301def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1302 v4i32, v4i32, int_arm_neon_vrecpe>;
1303def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1304 v2f32, v2f32, int_arm_neon_vrecpef>;
1305def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1306 v4f32, v4f32, int_arm_neon_vrecpef>;
1307
1308// VRECPS : Vector Reciprocal Step
1309def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1310 int_arm_neon_vrecps, 1>;
1311def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1312 int_arm_neon_vrecps, 1>;
1313
1314// VRSQRTE : Vector Reciprocal Square Root Estimate
1315def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1316 v2i32, v2i32, int_arm_neon_vrsqrte>;
1317def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1318 v4i32, v4i32, int_arm_neon_vrsqrte>;
1319def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1320 v2f32, v2f32, int_arm_neon_vrsqrtef>;
1321def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1322 v4f32, v4f32, int_arm_neon_vrsqrtef>;
1323
1324// VRSQRTS : Vector Reciprocal Square Root Step
1325def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1326 int_arm_neon_vrsqrts, 1>;
1327def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1328 int_arm_neon_vrsqrts, 1>;
1329
1330// Vector Shifts.
1331
1332// VSHL : Vector Shift
1333defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1334defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1335// VSHL : Vector Shift Left (Immediate)
1336defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1337// VSHR : Vector Shift Right (Immediate)
1338defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1339defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1340
1341// VSHLL : Vector Shift Left Long
1342def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1343 v8i16, v8i8, NEONvshlls>;
1344def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1345 v4i32, v4i16, NEONvshlls>;
1346def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1347 v2i64, v2i32, NEONvshlls>;
1348def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1349 v8i16, v8i8, NEONvshllu>;
1350def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1351 v4i32, v4i16, NEONvshllu>;
1352def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1353 v2i64, v2i32, NEONvshllu>;
1354
1355// VSHLL : Vector Shift Left Long (with maximum shift count)
1356def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1357 v8i16, v8i8, NEONvshlli>;
1358def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1359 v4i32, v4i16, NEONvshlli>;
1360def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1361 v2i64, v2i32, NEONvshlli>;
1362
1363// VSHRN : Vector Shift Right and Narrow
1364def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1365 v8i8, v8i16, NEONvshrn>;
1366def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1367 v4i16, v4i32, NEONvshrn>;
1368def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1369 v2i32, v2i64, NEONvshrn>;
1370
1371// VRSHL : Vector Rounding Shift
1372defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1373defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1374// VRSHR : Vector Rounding Shift Right
1375defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1376defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1377
1378// VRSHRN : Vector Rounding Shift Right and Narrow
1379def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1380 v8i8, v8i16, NEONvrshrn>;
1381def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1382 v4i16, v4i32, NEONvrshrn>;
1383def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1384 v2i32, v2i64, NEONvrshrn>;
1385
1386// VQSHL : Vector Saturating Shift
1387defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1388defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1389// VQSHL : Vector Saturating Shift Left (Immediate)
1390defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1391defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1392// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1393defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1394
1395// VQSHRN : Vector Saturating Shift Right and Narrow
1396def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1397 v8i8, v8i16, NEONvqshrns>;
1398def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1399 v4i16, v4i32, NEONvqshrns>;
1400def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1401 v2i32, v2i64, NEONvqshrns>;
1402def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1403 v8i8, v8i16, NEONvqshrnu>;
1404def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1405 v4i16, v4i32, NEONvqshrnu>;
1406def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1407 v2i32, v2i64, NEONvqshrnu>;
1408
1409// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1410def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1411 v8i8, v8i16, NEONvqshrnsu>;
1412def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1413 v4i16, v4i32, NEONvqshrnsu>;
1414def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1415 v2i32, v2i64, NEONvqshrnsu>;
1416
1417// VQRSHL : Vector Saturating Rounding Shift
1418defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1419 int_arm_neon_vqrshifts, 0>;
1420defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1421 int_arm_neon_vqrshiftu, 0>;
1422
1423// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1424def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1425 v8i8, v8i16, NEONvqrshrns>;
1426def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1427 v4i16, v4i32, NEONvqrshrns>;
1428def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1429 v2i32, v2i64, NEONvqrshrns>;
1430def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1431 v8i8, v8i16, NEONvqrshrnu>;
1432def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1433 v4i16, v4i32, NEONvqrshrnu>;
1434def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1435 v2i32, v2i64, NEONvqrshrnu>;
1436
1437// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1438def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1439 v8i8, v8i16, NEONvqrshrnsu>;
1440def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1441 v4i16, v4i32, NEONvqrshrnsu>;
1442def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1443 v2i32, v2i64, NEONvqrshrnsu>;
1444
1445// VSRA : Vector Shift Right and Accumulate
1446defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1447defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1448// VRSRA : Vector Rounding Shift Right and Accumulate
1449defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1450defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1451
1452// VSLI : Vector Shift Left and Insert
1453defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1454// VSRI : Vector Shift Right and Insert
1455defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1456
1457// Vector Absolute and Saturating Absolute.
1458
1459// VABS : Vector Absolute Value
1460defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1461 int_arm_neon_vabs>;
1462def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1463 v2f32, v2f32, int_arm_neon_vabsf>;
1464def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1465 v4f32, v4f32, int_arm_neon_vabsf>;
1466
1467// VQABS : Vector Saturating Absolute Value
1468defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1469 int_arm_neon_vqabs>;
1470
1471// Vector Negate.
1472
1473def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1474def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1475
1476class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1477 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001478 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001479 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1480 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1481class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1482 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001483 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001484 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1485 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1486
1487// VNEG : Vector Negate
1488def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1489def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1490def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1491def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1492def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1493def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1494
1495// VNEG : Vector Negate (floating-point)
1496def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001497 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1498 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001499 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1500def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001501 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1502 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001503 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1504
1505def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1506def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1507def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1508def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1509def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1510def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1511
1512// VQNEG : Vector Saturating Negate
1513defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1514 int_arm_neon_vqneg>;
1515
1516// Vector Bit Counting Operations.
1517
1518// VCLS : Vector Count Leading Sign Bits
1519defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1520 int_arm_neon_vcls>;
1521// VCLZ : Vector Count Leading Zeros
1522defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1523 int_arm_neon_vclz>;
1524// VCNT : Vector Count One Bits
1525def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1526 v8i8, v8i8, int_arm_neon_vcnt>;
1527def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1528 v16i8, v16i8, int_arm_neon_vcnt>;
1529
1530// Vector Move Operations.
1531
1532// VMOV : Vector Move (Register)
1533
1534def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001535 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001536def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001537 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001538
1539// VMOV : Vector Move (Immediate)
1540
1541// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1542def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1543 return ARM::getVMOVImm(N, 1, *CurDAG);
1544}]>;
1545def vmovImm8 : PatLeaf<(build_vector), [{
1546 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1547}], VMOV_get_imm8>;
1548
1549// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1550def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1551 return ARM::getVMOVImm(N, 2, *CurDAG);
1552}]>;
1553def vmovImm16 : PatLeaf<(build_vector), [{
1554 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1555}], VMOV_get_imm16>;
1556
1557// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1558def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1559 return ARM::getVMOVImm(N, 4, *CurDAG);
1560}]>;
1561def vmovImm32 : PatLeaf<(build_vector), [{
1562 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1563}], VMOV_get_imm32>;
1564
1565// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1566def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1567 return ARM::getVMOVImm(N, 8, *CurDAG);
1568}]>;
1569def vmovImm64 : PatLeaf<(build_vector), [{
1570 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1571}], VMOV_get_imm64>;
1572
1573// Note: Some of the cmode bits in the following VMOV instructions need to
1574// be encoded based on the immed values.
1575
1576def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001577 (ins i8imm:$SIMM), NoItinerary,
1578 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001579 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1580def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001581 (ins i8imm:$SIMM), NoItinerary,
1582 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001583 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1584
1585def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001586 (ins i16imm:$SIMM), NoItinerary,
1587 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001588 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1589def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001590 (ins i16imm:$SIMM), NoItinerary,
1591 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001592 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1593
1594def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001595 (ins i32imm:$SIMM), NoItinerary,
1596 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001597 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1598def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001599 (ins i32imm:$SIMM), NoItinerary,
1600 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001601 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1602
1603def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001604 (ins i64imm:$SIMM), NoItinerary,
1605 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001606 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1607def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001608 (ins i64imm:$SIMM), NoItinerary,
1609 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001610 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1611
1612// VMOV : Vector Get Lane (move scalar to ARM core register)
1613
1614def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
1615 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001616 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001617 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1618 imm:$lane))]>;
1619def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
1620 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001621 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001622 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1623 imm:$lane))]>;
1624def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
1625 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001626 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001627 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1628 imm:$lane))]>;
1629def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
1630 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001631 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1633 imm:$lane))]>;
1634def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
1635 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001636 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001637 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1638 imm:$lane))]>;
1639// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1640def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1641 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1642 (SubReg_i8_reg imm:$lane))),
1643 (SubReg_i8_lane imm:$lane))>;
1644def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1645 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1646 (SubReg_i16_reg imm:$lane))),
1647 (SubReg_i16_lane imm:$lane))>;
1648def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1649 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1650 (SubReg_i8_reg imm:$lane))),
1651 (SubReg_i8_lane imm:$lane))>;
1652def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1653 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1654 (SubReg_i16_reg imm:$lane))),
1655 (SubReg_i16_lane imm:$lane))>;
1656def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1657 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
1658 (SubReg_i32_reg imm:$lane))),
1659 (SubReg_i32_lane imm:$lane))>;
1660//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
1661// (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1662def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
1663 (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1664
1665
1666// VMOV : Vector Set Lane (move ARM core register to scalar)
1667
1668let Constraints = "$src1 = $dst" in {
1669def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
1670 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001671 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001672 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1673 GPR:$src2, imm:$lane))]>;
1674def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
1675 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001676 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001677 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1678 GPR:$src2, imm:$lane))]>;
1679def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
1680 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001681 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001682 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1683 GPR:$src2, imm:$lane))]>;
1684}
1685def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1686 (v16i8 (INSERT_SUBREG QPR:$src1,
1687 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
1688 (SubReg_i8_reg imm:$lane))),
1689 GPR:$src2, (SubReg_i8_lane imm:$lane)),
1690 (SubReg_i8_reg imm:$lane)))>;
1691def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1692 (v8i16 (INSERT_SUBREG QPR:$src1,
1693 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
1694 (SubReg_i16_reg imm:$lane))),
1695 GPR:$src2, (SubReg_i16_lane imm:$lane)),
1696 (SubReg_i16_reg imm:$lane)))>;
1697def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1698 (v4i32 (INSERT_SUBREG QPR:$src1,
1699 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
1700 (SubReg_i32_reg imm:$lane))),
1701 GPR:$src2, (SubReg_i32_lane imm:$lane)),
1702 (SubReg_i32_reg imm:$lane)))>;
1703
1704//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1705// (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1706def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1707 (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1708
1709// VDUP : Vector Duplicate (from ARM core register to all elements)
1710
1711def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1712 (vector_shuffle node:$lhs, node:$rhs), [{
1713 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1714 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1715}]>;
1716
1717class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1718 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001719 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001720 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1721class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1722 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001723 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001724 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1725
1726def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1727def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1728def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1729def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1730def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1731def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1732
1733def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001734 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001735 [(set DPR:$dst, (v2f32 (splat_lo
1736 (scalar_to_vector
1737 (f32 (bitconvert GPR:$src))),
1738 undef)))]>;
1739def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001740 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001741 [(set QPR:$dst, (v4f32 (splat_lo
1742 (scalar_to_vector
1743 (f32 (bitconvert GPR:$src))),
1744 undef)))]>;
1745
1746// VDUP : Vector Duplicate Lane (from scalar to all elements)
1747
1748def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1749 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1750 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
1751}]>;
1752
1753def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1754 (vector_shuffle node:$lhs, node:$rhs), [{
1755 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1756 return SVOp->isSplat();
1757}], SHUFFLE_get_splat_lane>;
1758
1759class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1760 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001761 (outs DPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001762 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1763 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1764
1765// vector_shuffle requires that the source and destination types match, so
1766// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1767class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1768 ValueType ResTy, ValueType OpTy>
1769 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001770 (outs QPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001771 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1772 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1773
1774def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1775def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1776def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1777def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1778def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1779def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1780def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1781def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1782
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001783def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1784 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001785 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001786 [(set DPR:$dst, (v2f32 (splat_lo
1787 (scalar_to_vector SPR:$src),
1788 undef)))]>;
1789
1790def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1791 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001792 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001793 [(set QPR:$dst, (v4f32 (splat_lo
1794 (scalar_to_vector SPR:$src),
1795 undef)))]>;
1796
Bob Wilsone60fee02009-06-22 23:27:02 +00001797// VMOVN : Vector Narrowing Move
1798defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1799 int_arm_neon_vmovn>;
1800// VQMOVN : Vector Saturating Narrowing Move
1801defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1802 int_arm_neon_vqmovns>;
1803defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1804 int_arm_neon_vqmovnu>;
1805defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1806 int_arm_neon_vqmovnsu>;
1807// VMOVL : Vector Lengthening Move
1808defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1809defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1810
1811// Vector Conversions.
1812
1813// VCVT : Vector Convert Between Floating-Point and Integers
1814def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1815 v2i32, v2f32, fp_to_sint>;
1816def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1817 v2i32, v2f32, fp_to_uint>;
1818def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1819 v2f32, v2i32, sint_to_fp>;
1820def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1821 v2f32, v2i32, uint_to_fp>;
1822
1823def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1824 v4i32, v4f32, fp_to_sint>;
1825def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1826 v4i32, v4f32, fp_to_uint>;
1827def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1828 v4f32, v4i32, sint_to_fp>;
1829def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1830 v4f32, v4i32, uint_to_fp>;
1831
1832// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1833// Note: Some of the opcode bits in the following VCVT instructions need to
1834// be encoded based on the immed values.
1835def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1836 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1837def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1838 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1839def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1840 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1841def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1842 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1843
1844def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1845 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1846def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1847 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1848def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1849 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1850def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1851 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1852
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001853// VREV : Vector Reverse
1854
1855def vrev64_shuffle : PatFrag<(ops node:$in),
1856 (vector_shuffle node:$in, undef), [{
1857 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1858 return ARM::isVREVMask(SVOp, 64);
1859}]>;
1860
1861def vrev32_shuffle : PatFrag<(ops node:$in),
1862 (vector_shuffle node:$in, undef), [{
1863 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1864 return ARM::isVREVMask(SVOp, 32);
1865}]>;
1866
1867def vrev16_shuffle : PatFrag<(ops node:$in),
1868 (vector_shuffle node:$in, undef), [{
1869 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1870 return ARM::isVREVMask(SVOp, 16);
1871}]>;
1872
1873// VREV64 : Vector Reverse elements within 64-bit doublewords
1874
1875class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1876 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001877 (ins DPR:$src), NoItinerary,
1878 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001879 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1880class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1881 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001882 (ins QPR:$src), NoItinerary,
1883 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001884 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1885
1886def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1887def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1888def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1889def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1890
1891def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1892def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1893def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1894def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1895
1896// VREV32 : Vector Reverse elements within 32-bit words
1897
1898class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1899 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001900 (ins DPR:$src), NoItinerary,
1901 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001902 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1903class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1904 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001905 (ins QPR:$src), NoItinerary,
1906 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001907 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1908
1909def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1910def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1911
1912def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1913def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1914
1915// VREV16 : Vector Reverse elements within 16-bit halfwords
1916
1917class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1918 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001919 (ins DPR:$src), NoItinerary,
1920 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001921 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1922class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1923 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001924 (ins QPR:$src), NoItinerary,
1925 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001926 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1927
1928def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1929def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1930
Bob Wilson3b169332009-08-08 05:53:00 +00001931// VTRN : Vector Transpose
1932
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001933def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1934def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1935def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001936
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001937def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1938def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1939def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001940
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001941// VUZP : Vector Unzip (Deinterleave)
1942
1943def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1944def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1945def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1946
1947def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1948def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1949def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1950
1951// VZIP : Vector Zip (Interleave)
1952
1953def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1954def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1955def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1956
1957def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1958def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1959def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001960
Bob Wilsone60fee02009-06-22 23:27:02 +00001961//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00001962// NEON instructions for single-precision FP math
1963//===----------------------------------------------------------------------===//
1964
1965// These need separate instructions because they must use DPR_VFP2 register
1966// class which have SPR sub-registers.
1967
1968// Vector Add Operations used for single-precision FP
1969let neverHasSideEffects = 1 in
1970def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
1971def : N3VDsPat<fadd, VADDfd_sfp>;
1972
1973// Vector Multiply Operations used for single-precision FP
1974let neverHasSideEffects = 1 in
1975def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
1976def : N3VDsPat<fmul, VMULfd_sfp>;
1977
1978// Vector Multiply-Accumulate/Subtract used for single-precision FP
1979let neverHasSideEffects = 1 in
1980def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
1981def : N3VDMulOpsPat<fmul, fadd, VMLAfd>;
1982
1983let neverHasSideEffects = 1 in
1984def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
1985def : N3VDMulOpsPat<fmul, fsub, VMLSfd>;
1986
1987// Vector Sub Operations used for single-precision FP
1988let neverHasSideEffects = 1 in
1989def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
1990def : N3VDsPat<fsub, VSUBfd_sfp>;
1991
1992// Vector Absolute for single-precision FP
1993let neverHasSideEffects = 1 in
1994def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1995 v2f32, v2f32, int_arm_neon_vabsf>;
1996def : N2VDIntsPat<fabs, VABSfd_sfp>;
1997
1998// Vector Negate for single-precision FP
1999
2000let neverHasSideEffects = 1 in
2001def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
2002 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2003 "vneg.f32\t$dst, $src", "", []>;
2004def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2005
2006//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002007// Non-Instruction Patterns
2008//===----------------------------------------------------------------------===//
2009
2010// bit_convert
2011def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2012def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2013def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2014def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2015def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2016def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2017def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2018def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2019def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2020def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2021def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2022def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2023def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2024def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2025def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2026def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2027def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2028def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2029def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2030def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2031def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2032def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2033def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2034def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2035def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2036def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2037def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2038def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2039def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2040def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2041
2042def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2043def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2044def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2045def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2046def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2047def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2048def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2049def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2050def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2051def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2052def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2053def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2054def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2055def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2056def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2057def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2058def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2059def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2060def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2061def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2062def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2063def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2064def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2065def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2066def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2067def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2068def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2069def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2070def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2071def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;