blob: 9dc2a153cecfbe99e29c1c134b90dc1ef128fede [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Eric Christopherab695882010-07-21 22:26:11 +000029#include "llvm/CodeGen/Analysis.h"
30#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/CodeGen/MachineConstantPool.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
37#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000038#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/Support/ErrorHandling.h"
40#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000041#include "llvm/Target/TargetData.h"
42#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetLowering.h"
44#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000045#include "llvm/Target/TargetOptions.h"
46using namespace llvm;
47
Eric Christopher038fea52010-08-17 00:46:57 +000048static cl::opt<bool>
49EnableARMFastISel("arm-fast-isel",
50 cl::desc("Turn on experimental ARM fast-isel support"),
51 cl::init(false), cl::Hidden);
52
Eric Christopherab695882010-07-21 22:26:11 +000053namespace {
54
55class ARMFastISel : public FastISel {
56
57 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
58 /// make the right decision when generating code for different targets.
59 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000060 const TargetMachine &TM;
61 const TargetInstrInfo &TII;
62 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000063 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000064
Eric Christopher8cf6c602010-09-29 22:24:45 +000065 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000066 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000067 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000068
Eric Christopherab695882010-07-21 22:26:11 +000069 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000070 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000071 : FastISel(funcInfo),
72 TM(funcInfo.MF->getTarget()),
73 TII(*TM.getInstrInfo()),
74 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000075 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000076 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +000077 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000078 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000079 }
80
Eric Christophercb592292010-08-20 00:20:31 +000081 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +000082 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
83 const TargetRegisterClass *RC);
84 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
85 const TargetRegisterClass *RC,
86 unsigned Op0, bool Op0IsKill);
87 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
88 const TargetRegisterClass *RC,
89 unsigned Op0, bool Op0IsKill,
90 unsigned Op1, bool Op1IsKill);
91 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
92 const TargetRegisterClass *RC,
93 unsigned Op0, bool Op0IsKill,
94 uint64_t Imm);
95 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
96 const TargetRegisterClass *RC,
97 unsigned Op0, bool Op0IsKill,
98 const ConstantFP *FPImm);
99 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
100 const TargetRegisterClass *RC,
101 uint64_t Imm);
102 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
103 const TargetRegisterClass *RC,
104 unsigned Op0, bool Op0IsKill,
105 unsigned Op1, bool Op1IsKill,
106 uint64_t Imm);
107 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
108 unsigned Op0, bool Op0IsKill,
109 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000110
Eric Christophercb592292010-08-20 00:20:31 +0000111 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000112 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000113 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000114 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000115
116 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000117
Eric Christopher83007122010-08-23 21:44:12 +0000118 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000119 private:
Eric Christopher43b62be2010-09-27 06:02:23 +0000120 virtual bool SelectLoad(const Instruction *I);
121 virtual bool SelectStore(const Instruction *I);
122 virtual bool SelectBranch(const Instruction *I);
123 virtual bool SelectCmp(const Instruction *I);
124 virtual bool SelectFPExt(const Instruction *I);
125 virtual bool SelectFPTrunc(const Instruction *I);
126 virtual bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
127 virtual bool SelectSIToFP(const Instruction *I);
128 virtual bool SelectFPToSI(const Instruction *I);
129 virtual bool SelectSDiv(const Instruction *I);
Eric Christopher6a880d62010-10-11 08:37:26 +0000130 virtual bool SelectSRem(const Instruction *I);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000131 virtual bool SelectCall(const Instruction *I);
Eric Christopher3bbd3962010-10-11 08:27:59 +0000132 virtual bool SelectSelect(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000133
Eric Christopher83007122010-08-23 21:44:12 +0000134 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000135 private:
Eric Christopherb1cc8482010-08-25 07:23:49 +0000136 bool isTypeLegal(const Type *Ty, EVT &VT);
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000137 bool isLoadTypeLegal(const Type *Ty, EVT &VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000138 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, unsigned Reg, int Offset);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000139 bool ARMEmitStore(EVT VT, unsigned SrcReg, unsigned Reg, int Offset);
Eric Christopher30b66332010-09-08 21:49:50 +0000140 bool ARMLoadAlloca(const Instruction *I, EVT VT);
141 bool ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT);
Eric Christophercb0b04b2010-08-24 00:07:24 +0000142 bool ARMComputeRegOffset(const Value *Obj, unsigned &Reg, int &Offset);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000143 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000144 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000145 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000146 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000147 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000148
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000149 // Call handling routines.
150 private:
151 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000152 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
153 SmallVectorImpl<unsigned> &ArgRegs,
154 SmallVectorImpl<EVT> &ArgVTs,
155 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
156 SmallVectorImpl<unsigned> &RegArgs,
157 CallingConv::ID CC,
158 unsigned &NumBytes);
159 bool FinishCall(EVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
160 const Instruction *I, CallingConv::ID CC,
161 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000162 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000163
164 // OptionalDef handling routines.
165 private:
Eric Christopher456144e2010-08-19 00:37:05 +0000166 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
167 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
168};
Eric Christopherab695882010-07-21 22:26:11 +0000169
170} // end anonymous namespace
171
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000172#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000173
Eric Christopher456144e2010-08-19 00:37:05 +0000174// DefinesOptionalPredicate - This is different from DefinesPredicate in that
175// we don't care about implicit defs here, just places we'll need to add a
176// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
177bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
178 const TargetInstrDesc &TID = MI->getDesc();
179 if (!TID.hasOptionalDef())
180 return false;
181
182 // Look to see if our OptionalDef is defining CPSR or CCR.
183 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
184 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000185 if (!MO.isReg() || !MO.isDef()) continue;
186 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000187 *CPSR = true;
188 }
189 return true;
190}
191
192// If the machine is predicable go ahead and add the predicate operands, if
193// it needs default CC operands add those.
194const MachineInstrBuilder &
195ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
196 MachineInstr *MI = &*MIB;
197
198 // Do we use a predicate?
199 if (TII.isPredicable(MI))
200 AddDefaultPred(MIB);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000201
Eric Christopher456144e2010-08-19 00:37:05 +0000202 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
203 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000204 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000205 if (DefinesOptionalPredicate(MI, &CPSR)) {
206 if (CPSR)
207 AddDefaultT1CC(MIB);
208 else
209 AddDefaultCC(MIB);
210 }
211 return MIB;
212}
213
Eric Christopher0fe7d542010-08-17 01:25:29 +0000214unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
215 const TargetRegisterClass* RC) {
216 unsigned ResultReg = createResultReg(RC);
217 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
218
Eric Christopher456144e2010-08-19 00:37:05 +0000219 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000220 return ResultReg;
221}
222
223unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
224 const TargetRegisterClass *RC,
225 unsigned Op0, bool Op0IsKill) {
226 unsigned ResultReg = createResultReg(RC);
227 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
228
229 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000230 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000231 .addReg(Op0, Op0IsKill * RegState::Kill));
232 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000233 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000234 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000235 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000236 TII.get(TargetOpcode::COPY), ResultReg)
237 .addReg(II.ImplicitDefs[0]));
238 }
239 return ResultReg;
240}
241
242unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
243 const TargetRegisterClass *RC,
244 unsigned Op0, bool Op0IsKill,
245 unsigned Op1, bool Op1IsKill) {
246 unsigned ResultReg = createResultReg(RC);
247 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
248
249 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000250 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000251 .addReg(Op0, Op0IsKill * RegState::Kill)
252 .addReg(Op1, Op1IsKill * RegState::Kill));
253 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000254 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000255 .addReg(Op0, Op0IsKill * RegState::Kill)
256 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000257 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000258 TII.get(TargetOpcode::COPY), ResultReg)
259 .addReg(II.ImplicitDefs[0]));
260 }
261 return ResultReg;
262}
263
264unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
265 const TargetRegisterClass *RC,
266 unsigned Op0, bool Op0IsKill,
267 uint64_t Imm) {
268 unsigned ResultReg = createResultReg(RC);
269 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
270
271 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000272 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000273 .addReg(Op0, Op0IsKill * RegState::Kill)
274 .addImm(Imm));
275 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000276 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000277 .addReg(Op0, Op0IsKill * RegState::Kill)
278 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000279 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000280 TII.get(TargetOpcode::COPY), ResultReg)
281 .addReg(II.ImplicitDefs[0]));
282 }
283 return ResultReg;
284}
285
286unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
287 const TargetRegisterClass *RC,
288 unsigned Op0, bool Op0IsKill,
289 const ConstantFP *FPImm) {
290 unsigned ResultReg = createResultReg(RC);
291 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
292
293 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000294 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295 .addReg(Op0, Op0IsKill * RegState::Kill)
296 .addFPImm(FPImm));
297 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299 .addReg(Op0, Op0IsKill * RegState::Kill)
300 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302 TII.get(TargetOpcode::COPY), ResultReg)
303 .addReg(II.ImplicitDefs[0]));
304 }
305 return ResultReg;
306}
307
308unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
309 const TargetRegisterClass *RC,
310 unsigned Op0, bool Op0IsKill,
311 unsigned Op1, bool Op1IsKill,
312 uint64_t Imm) {
313 unsigned ResultReg = createResultReg(RC);
314 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
315
316 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000317 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000318 .addReg(Op0, Op0IsKill * RegState::Kill)
319 .addReg(Op1, Op1IsKill * RegState::Kill)
320 .addImm(Imm));
321 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill)
325 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000327 TII.get(TargetOpcode::COPY), ResultReg)
328 .addReg(II.ImplicitDefs[0]));
329 }
330 return ResultReg;
331}
332
333unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
334 const TargetRegisterClass *RC,
335 uint64_t Imm) {
336 unsigned ResultReg = createResultReg(RC);
337 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000338
Eric Christopher0fe7d542010-08-17 01:25:29 +0000339 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000340 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000341 .addImm(Imm));
342 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000343 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000344 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000345 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000346 TII.get(TargetOpcode::COPY), ResultReg)
347 .addReg(II.ImplicitDefs[0]));
348 }
349 return ResultReg;
350}
351
352unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
353 unsigned Op0, bool Op0IsKill,
354 uint32_t Idx) {
355 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
356 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
357 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000358 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000359 DL, TII.get(TargetOpcode::COPY), ResultReg)
360 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
361 return ResultReg;
362}
363
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000364// TODO: Don't worry about 64-bit now, but when this is fixed remove the
365// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000366unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000367 if (VT.getSimpleVT().SimpleTy == MVT::f64) return 0;
368
369 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
371 TII.get(ARM::VMOVRS), MoveReg)
372 .addReg(SrcReg));
373 return MoveReg;
374}
375
376unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000377 if (VT.getSimpleVT().SimpleTy == MVT::i64) return 0;
378
Eric Christopheraa3ace12010-09-09 20:49:25 +0000379 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
380 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000381 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000382 .addReg(SrcReg));
383 return MoveReg;
384}
385
Eric Christopher9ed58df2010-09-09 00:19:41 +0000386// For double width floating point we need to materialize two constants
387// (the high and the low) into integer registers then use a move to get
388// the combined constant into an FP reg.
389unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
390 const APFloat Val = CFP->getValueAPF();
391 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000392
Eric Christopher9ed58df2010-09-09 00:19:41 +0000393 // This checks to see if we can use VFP3 instructions to materialize
394 // a constant, otherwise we have to go through the constant pool.
395 if (TLI.isFPImmLegal(Val, VT)) {
396 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
397 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
399 DestReg)
400 .addFPImm(CFP));
401 return DestReg;
402 }
Eric Christopher238bb162010-09-09 23:50:00 +0000403
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000404 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000405 if (!Subtarget->hasVFP2()) return false;
406
407 // MachineConstantPool wants an explicit alignment.
408 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
409 if (Align == 0) {
410 // TODO: Figure out if this is correct.
411 Align = TD.getTypeAllocSize(CFP->getType());
412 }
413 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
414 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
415 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
416
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000417 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000418 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
419 DestReg)
420 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000421 .addReg(0));
422 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000423}
424
Eric Christopher744c7c82010-09-28 22:47:54 +0000425unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
426
427 // For now 32-bit only.
428 if (VT.getSimpleVT().SimpleTy != MVT::i32) return false;
429
Eric Christopher56d2b722010-09-02 23:43:26 +0000430 // MachineConstantPool wants an explicit alignment.
431 unsigned Align = TD.getPrefTypeAlignment(C->getType());
432 if (Align == 0) {
433 // TODO: Figure out if this is correct.
434 Align = TD.getTypeAllocSize(C->getType());
435 }
436 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopher744c7c82010-09-28 22:47:54 +0000437 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000438
Eric Christopher56d2b722010-09-02 23:43:26 +0000439 if (isThumb)
440 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000441 TII.get(ARM::t2LDRpci), DestReg)
442 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000443 else
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000444 // The extra reg and immediate are for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000446 TII.get(ARM::LDRcp), DestReg)
447 .addConstantPoolIndex(Idx)
Eric Christopher56d2b722010-09-02 23:43:26 +0000448 .addReg(0).addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000449
Eric Christopher56d2b722010-09-02 23:43:26 +0000450 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000451}
452
Eric Christopherc9932f62010-10-01 23:24:42 +0000453unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000454 // For now 32-bit only.
455 if (VT.getSimpleVT().SimpleTy != MVT::i32) return 0;
456
457 Reloc::Model RelocM = TM.getRelocationModel();
458
459 // TODO: No external globals for now.
460 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0;
461
462 // TODO: Need more magic for ARM PIC.
463 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
464
465 // MachineConstantPool wants an explicit alignment.
466 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
467 if (Align == 0) {
468 // TODO: Figure out if this is correct.
469 Align = TD.getTypeAllocSize(GV->getType());
470 }
471
472 // Grab index.
473 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
474 unsigned Id = AFI->createConstPoolEntryUId();
475 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
476 ARMCP::CPValue, PCAdj);
477 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
478
479 // Load value.
480 MachineInstrBuilder MIB;
481 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
482 if (isThumb) {
483 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
484 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
485 .addConstantPoolIndex(Idx);
486 if (RelocM == Reloc::PIC_)
487 MIB.addImm(Id);
488 } else {
489 // The extra reg and immediate are for addrmode2.
490 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
491 DestReg)
492 .addConstantPoolIndex(Idx)
493 .addReg(0).addImm(0);
494 }
495 AddOptionalDefs(MIB);
496 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000497}
498
Eric Christopher9ed58df2010-09-09 00:19:41 +0000499unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
500 EVT VT = TLI.getValueType(C->getType(), true);
501
502 // Only handle simple types.
503 if (!VT.isSimple()) return 0;
504
505 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
506 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000507 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
508 return ARMMaterializeGV(GV, VT);
509 else if (isa<ConstantInt>(C))
510 return ARMMaterializeInt(C, VT);
511
512 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000513}
514
Eric Christopherf9764fa2010-09-30 20:49:44 +0000515unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
516 // Don't handle dynamic allocas.
517 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
518
519 EVT VT;
520 if (!isTypeLegal(AI->getType(), VT)) return false;
521
522 DenseMap<const AllocaInst*, int>::iterator SI =
523 FuncInfo.StaticAllocaMap.find(AI);
524
525 // This will get lowered later into the correct offsets and registers
526 // via rewriteXFrameIndex.
527 if (SI != FuncInfo.StaticAllocaMap.end()) {
528 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
529 unsigned ResultReg = createResultReg(RC);
530 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
531 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
532 TII.get(Opc), ResultReg)
533 .addFrameIndex(SI->second)
534 .addImm(0));
535 return ResultReg;
536 }
537
538 return 0;
539}
540
Eric Christopherb1cc8482010-08-25 07:23:49 +0000541bool ARMFastISel::isTypeLegal(const Type *Ty, EVT &VT) {
542 VT = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000543
Eric Christopherb1cc8482010-08-25 07:23:49 +0000544 // Only handle simple types.
545 if (VT == MVT::Other || !VT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000546
Eric Christopherdc908042010-08-31 01:28:42 +0000547 // Handle all legal types, i.e. a register that will directly hold this
548 // value.
549 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000550}
551
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000552bool ARMFastISel::isLoadTypeLegal(const Type *Ty, EVT &VT) {
553 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000554
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000555 // If this is a type than can be sign or zero-extended to a basic operation
556 // go ahead and accept it now.
557 if (VT == MVT::i8 || VT == MVT::i16)
558 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000559
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000560 return false;
561}
562
Eric Christophercb0b04b2010-08-24 00:07:24 +0000563// Computes the Reg+Offset to get to an object.
564bool ARMFastISel::ARMComputeRegOffset(const Value *Obj, unsigned &Reg,
Eric Christopher83007122010-08-23 21:44:12 +0000565 int &Offset) {
566 // Some boilerplate from the X86 FastISel.
567 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000568 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000569 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000570 // Don't walk into other basic blocks; it's possible we haven't
571 // visited them yet, so the instructions may not yet be assigned
572 // virtual registers.
573 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
574 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000575 Opcode = I->getOpcode();
576 U = I;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000577 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000578 Opcode = C->getOpcode();
579 U = C;
580 }
581
Eric Christophercb0b04b2010-08-24 00:07:24 +0000582 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000583 if (Ty->getAddressSpace() > 255)
584 // Fast instruction selection doesn't support the special
585 // address spaces.
586 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000587
Eric Christopher83007122010-08-23 21:44:12 +0000588 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000589 default:
Eric Christopher83007122010-08-23 21:44:12 +0000590 break;
591 case Instruction::Alloca: {
Eric Christopherf06f3092010-08-24 00:50:47 +0000592 assert(false && "Alloca should have been handled earlier!");
593 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000594 }
595 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000596
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000597 // FIXME: Handle global variables.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000598 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherf06f3092010-08-24 00:50:47 +0000599 (void)GV;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000600 return false;
601 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000602
Eric Christophercb0b04b2010-08-24 00:07:24 +0000603 // Try to get this in a register if nothing else has worked.
604 Reg = getRegForValue(Obj);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000605 if (Reg == 0) return false;
606
607 // Since the offset may be too large for the load instruction
608 // get the reg+offset into a register.
609 // TODO: Verify the additions work, otherwise we'll need to add the
610 // offset instead of 0 to the instructions and do all sorts of operand
611 // munging.
612 // TODO: Optimize this somewhat.
613 if (Offset != 0) {
614 ARMCC::CondCodes Pred = ARMCC::AL;
615 unsigned PredReg = 0;
616
Eric Christophereaa204b2010-09-02 01:39:14 +0000617 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000618 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
619 Reg, Reg, Offset, Pred, PredReg,
620 static_cast<const ARMBaseInstrInfo&>(TII));
621 else {
622 assert(AFI->isThumb2Function());
623 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
624 Reg, Reg, Offset, Pred, PredReg,
625 static_cast<const ARMBaseInstrInfo&>(TII));
626 }
627 }
Eric Christopher318b6ee2010-09-02 00:53:56 +0000628 return true;
Eric Christopher83007122010-08-23 21:44:12 +0000629}
630
Eric Christopher30b66332010-09-08 21:49:50 +0000631bool ARMFastISel::ARMLoadAlloca(const Instruction *I, EVT VT) {
Eric Christopherf06f3092010-08-24 00:50:47 +0000632 Value *Op0 = I->getOperand(0);
633
Eric Christopherdf1f5a92010-10-07 21:40:18 +0000634 // Promote load/store types.
635 if (VT == MVT::i8 || VT == MVT::i16) VT = MVT::i32;
636
Eric Christopherf06f3092010-08-24 00:50:47 +0000637 // Verify it's an alloca.
Eric Christophere24d66f2010-08-24 22:07:27 +0000638 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op0)) {
639 DenseMap<const AllocaInst*, int>::iterator SI =
640 FuncInfo.StaticAllocaMap.find(AI);
Eric Christopherf06f3092010-08-24 00:50:47 +0000641
Eric Christophere24d66f2010-08-24 22:07:27 +0000642 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000643 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000644 unsigned ResultReg = createResultReg(RC);
Eric Christophere24d66f2010-08-24 22:07:27 +0000645 TII.loadRegFromStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopherb1cc8482010-08-25 07:23:49 +0000646 ResultReg, SI->second, RC,
Eric Christophere24d66f2010-08-24 22:07:27 +0000647 TM.getRegisterInfo());
648 UpdateValueMap(I, ResultReg);
649 return true;
650 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000651 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000652 return false;
653}
654
Eric Christopherb1cc8482010-08-25 07:23:49 +0000655bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg,
656 unsigned Reg, int Offset) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000657
Eric Christopherb1cc8482010-08-25 07:23:49 +0000658 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000659 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000660 TargetRegisterClass *RC;
Eric Christopher6dab1372010-09-18 01:59:37 +0000661 bool isFloat = false;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000662 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000663 default:
Eric Christopher98de5b42010-09-29 00:49:09 +0000664 // This is mostly going to be Neon/vector support.
Eric Christopher548d1bb2010-08-30 23:48:26 +0000665 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000666 case MVT::i16:
Eric Christopher7a56f332010-10-08 01:13:17 +0000667 Opc = isThumb ? ARM::t2LDRHi8 : ARM::LDRH;
668 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000669 VT = MVT::i32;
670 break;
671 case MVT::i8:
Eric Christopher7a56f332010-10-08 01:13:17 +0000672 Opc = isThumb ? ARM::t2LDRBi8 : ARM::LDRB;
673 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000674 VT = MVT::i32;
675 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000676 case MVT::i32:
Eric Christopher7a56f332010-10-08 01:13:17 +0000677 Opc = isThumb ? ARM::t2LDRi8 : ARM::LDR;
678 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000679 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000680 case MVT::f32:
681 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000682 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000683 isFloat = true;
684 break;
685 case MVT::f64:
686 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000687 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000688 isFloat = true;
689 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000690 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000691
Eric Christopheree56ea62010-10-07 05:50:44 +0000692 ResultReg = createResultReg(RC);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000693
Eric Christopher7a56f332010-10-08 01:13:17 +0000694 // For now with the additions above the offset should be zero - thus we
695 // can always fit into an i8.
696 assert(Offset == 0 && "Offset not zero!");
697
698 // The thumb and floating point instructions both take 2 operands, ARM takes
699 // another register.
700 if (isFloat || isThumb)
Eric Christopher6dab1372010-09-18 01:59:37 +0000701 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
702 TII.get(Opc), ResultReg)
703 .addReg(Reg).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000704 else
705 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
706 TII.get(Opc), ResultReg)
707 .addReg(Reg).addReg(0).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000708 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000709}
710
Eric Christopher43b62be2010-09-27 06:02:23 +0000711bool ARMFastISel::SelectLoad(const Instruction *I) {
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000712 // Verify we have a legal type before going any further.
713 EVT VT;
714 if (!isLoadTypeLegal(I->getType(), VT))
715 return false;
716
717 // If we're an alloca we know we have a frame index and can emit the load
718 // directly in short order.
719 if (ARMLoadAlloca(I, VT))
720 return true;
721
722 // Our register and offset with innocuous defaults.
723 unsigned Reg = 0;
724 int Offset = 0;
725
726 // See if we can handle this as Reg + Offset
727 if (!ARMComputeRegOffset(I->getOperand(0), Reg, Offset))
728 return false;
729
730 unsigned ResultReg;
731 if (!ARMEmitLoad(VT, ResultReg, Reg, Offset /* 0 */)) return false;
732
733 UpdateValueMap(I, ResultReg);
734 return true;
735}
736
Eric Christopher30b66332010-09-08 21:49:50 +0000737bool ARMFastISel::ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT){
Eric Christopher543cf052010-09-01 22:16:27 +0000738 Value *Op1 = I->getOperand(1);
739
Eric Christopherdf1f5a92010-10-07 21:40:18 +0000740 // Promote load/store types.
741 if (VT == MVT::i8 || VT == MVT::i16) VT = MVT::i32;
742
Eric Christopher543cf052010-09-01 22:16:27 +0000743 // Verify it's an alloca.
744 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op1)) {
745 DenseMap<const AllocaInst*, int>::iterator SI =
746 FuncInfo.StaticAllocaMap.find(AI);
747
748 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000749 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000750 assert(SrcReg != 0 && "Nothing to store!");
Eric Christopher543cf052010-09-01 22:16:27 +0000751 TII.storeRegToStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000752 SrcReg, true /*isKill*/, SI->second, RC,
Eric Christopher543cf052010-09-01 22:16:27 +0000753 TM.getRegisterInfo());
754 return true;
755 }
756 }
757 return false;
758}
759
Eric Christopher318b6ee2010-09-02 00:53:56 +0000760bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg,
761 unsigned DstReg, int Offset) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000762 unsigned StrOpc;
Eric Christopherb74558a2010-09-18 01:23:38 +0000763 bool isFloat = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000764 switch (VT.getSimpleVT().SimpleTy) {
765 default: return false;
766 case MVT::i1:
Eric Christophere93417b2010-10-08 23:52:16 +0000767 case MVT::i8: StrOpc = isThumb ? ARM::t2STRBi8 : ARM::STRB; break;
768 case MVT::i16: StrOpc = isThumb ? ARM::t2STRHi8 : ARM::STRH; break;
769 case MVT::i32: StrOpc = isThumb ? ARM::t2STRi8 : ARM::STR; break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000770 case MVT::f32:
771 if (!Subtarget->hasVFP2()) return false;
772 StrOpc = ARM::VSTRS;
Eric Christopherb74558a2010-09-18 01:23:38 +0000773 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000774 break;
775 case MVT::f64:
776 if (!Subtarget->hasVFP2()) return false;
777 StrOpc = ARM::VSTRD;
Eric Christopherb74558a2010-09-18 01:23:38 +0000778 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000779 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000780 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000781
Eric Christopherb74558a2010-09-18 01:23:38 +0000782 // The thumb addressing mode has operands swapped from the arm addressing
783 // mode, the floating point one only has two operands.
Eric Christophere93417b2010-10-08 23:52:16 +0000784 if (isFloat || isThumb)
Eric Christopherb74558a2010-09-18 01:23:38 +0000785 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000786 TII.get(StrOpc))
787 .addReg(SrcReg).addReg(DstReg).addImm(Offset));
Eric Christopher318b6ee2010-09-02 00:53:56 +0000788 else
789 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000790 TII.get(StrOpc))
791 .addReg(SrcReg).addReg(DstReg).addReg(0).addImm(Offset));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000792
Eric Christopher318b6ee2010-09-02 00:53:56 +0000793 return true;
794}
795
Eric Christopher43b62be2010-09-27 06:02:23 +0000796bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000797 Value *Op0 = I->getOperand(0);
798 unsigned SrcReg = 0;
799
Eric Christopher543cf052010-09-01 22:16:27 +0000800 // Yay type legalization
801 EVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000802 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000803 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000804
Eric Christopher1b61ef42010-09-02 01:48:11 +0000805 // Get the value to be stored into a register.
806 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000807 if (SrcReg == 0)
808 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000809
Eric Christopher318b6ee2010-09-02 00:53:56 +0000810 // If we're an alloca we know we have a frame index and can emit the store
811 // quickly.
Eric Christopher30b66332010-09-08 21:49:50 +0000812 if (ARMStoreAlloca(I, SrcReg, VT))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000813 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000814
Eric Christopher318b6ee2010-09-02 00:53:56 +0000815 // Our register and offset with innocuous defaults.
816 unsigned Reg = 0;
817 int Offset = 0;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000818
Eric Christopher318b6ee2010-09-02 00:53:56 +0000819 // See if we can handle this as Reg + Offset
820 if (!ARMComputeRegOffset(I->getOperand(1), Reg, Offset))
821 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000822
Eric Christopher318b6ee2010-09-02 00:53:56 +0000823 if (!ARMEmitStore(VT, SrcReg, Reg, Offset /* 0 */)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000824
Eric Christophera5b1e682010-09-17 22:28:18 +0000825 return true;
826}
827
828static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
829 switch (Pred) {
830 // Needs two compares...
831 case CmpInst::FCMP_ONE:
832 case CmpInst::FCMP_UEQ:
833 default:
834 assert(false && "Unhandled CmpInst::Predicate!");
835 return ARMCC::AL;
836 case CmpInst::ICMP_EQ:
837 case CmpInst::FCMP_OEQ:
838 return ARMCC::EQ;
839 case CmpInst::ICMP_SGT:
840 case CmpInst::FCMP_OGT:
841 return ARMCC::GT;
842 case CmpInst::ICMP_SGE:
843 case CmpInst::FCMP_OGE:
844 return ARMCC::GE;
845 case CmpInst::ICMP_UGT:
846 case CmpInst::FCMP_UGT:
847 return ARMCC::HI;
848 case CmpInst::FCMP_OLT:
849 return ARMCC::MI;
850 case CmpInst::ICMP_ULE:
851 case CmpInst::FCMP_OLE:
852 return ARMCC::LS;
853 case CmpInst::FCMP_ORD:
854 return ARMCC::VC;
855 case CmpInst::FCMP_UNO:
856 return ARMCC::VS;
857 case CmpInst::FCMP_UGE:
858 return ARMCC::PL;
859 case CmpInst::ICMP_SLT:
860 case CmpInst::FCMP_ULT:
861 return ARMCC::LT;
862 case CmpInst::ICMP_SLE:
863 case CmpInst::FCMP_ULE:
864 return ARMCC::LE;
865 case CmpInst::FCMP_UNE:
866 case CmpInst::ICMP_NE:
867 return ARMCC::NE;
868 case CmpInst::ICMP_UGE:
869 return ARMCC::HS;
870 case CmpInst::ICMP_ULT:
871 return ARMCC::LO;
872 }
Eric Christopher543cf052010-09-01 22:16:27 +0000873}
874
Eric Christopher43b62be2010-09-27 06:02:23 +0000875bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +0000876 const BranchInst *BI = cast<BranchInst>(I);
877 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
878 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +0000879
Eric Christophere5734102010-09-03 00:35:47 +0000880 // Simple branch support.
Eric Christopher229207a2010-09-29 01:14:47 +0000881 // TODO: Try to avoid the re-computation in some places.
882 unsigned CondReg = getRegForValue(BI->getCondition());
Eric Christophere5734102010-09-03 00:35:47 +0000883 if (CondReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000884
Eric Christopher229207a2010-09-29 01:14:47 +0000885 // Re-set the flags just in case.
886 unsigned CmpOpc = isThumb ? ARM::t2CMPri : ARM::CMPri;
887 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
888 .addReg(CondReg).addImm(1));
Eric Christophera5b1e682010-09-17 22:28:18 +0000889
Eric Christophere5734102010-09-03 00:35:47 +0000890 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +0000891 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher229207a2010-09-29 01:14:47 +0000892 .addMBB(TBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +0000893 FastEmitBranch(FBB, DL);
894 FuncInfo.MBB->addSuccessor(TBB);
Eric Christophera5b1e682010-09-17 22:28:18 +0000895 return true;
Eric Christophere5734102010-09-03 00:35:47 +0000896}
897
Eric Christopher43b62be2010-09-27 06:02:23 +0000898bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +0000899 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000900
Eric Christopherd43393a2010-09-08 23:13:45 +0000901 EVT VT;
902 const Type *Ty = CI->getOperand(0)->getType();
903 if (!isTypeLegal(Ty, VT))
904 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000905
Eric Christopherd43393a2010-09-08 23:13:45 +0000906 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
907 if (isFloat && !Subtarget->hasVFP2())
908 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000909
Eric Christopherd43393a2010-09-08 23:13:45 +0000910 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +0000911 unsigned CondReg;
Eric Christopherd43393a2010-09-08 23:13:45 +0000912 switch (VT.getSimpleVT().SimpleTy) {
913 default: return false;
914 // TODO: Verify compares.
915 case MVT::f32:
916 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +0000917 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000918 break;
919 case MVT::f64:
920 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +0000921 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000922 break;
923 case MVT::i32:
924 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +0000925 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000926 break;
927 }
928
Eric Christopher229207a2010-09-29 01:14:47 +0000929 // Get the compare predicate.
930 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
931
932 // We may not handle every CC for now.
933 if (ARMPred == ARMCC::AL) return false;
934
Eric Christopherd43393a2010-09-08 23:13:45 +0000935 unsigned Arg1 = getRegForValue(CI->getOperand(0));
936 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000937
Eric Christopherd43393a2010-09-08 23:13:45 +0000938 unsigned Arg2 = getRegForValue(CI->getOperand(1));
939 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000940
Eric Christopherd43393a2010-09-08 23:13:45 +0000941 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
942 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000943
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000944 // For floating point we need to move the result to a comparison register
945 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +0000946 if (isFloat)
947 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
948 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +0000949
Eric Christopher229207a2010-09-29 01:14:47 +0000950 // Now set a register based on the comparison. Explicitly set the predicates
951 // here.
Eric Christopher338c2532010-10-07 05:31:49 +0000952 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopher5d18d922010-10-07 05:39:19 +0000953 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
954 : ARM::GPRRegisterClass;
955 unsigned DestReg = createResultReg(RC);
Eric Christopher229207a2010-09-29 01:14:47 +0000956 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +0000957 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +0000958 unsigned ZeroReg = TargetMaterializeConstant(Zero);
959 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
960 .addReg(ZeroReg).addImm(1)
961 .addImm(ARMPred).addReg(CondReg);
962
Eric Christophera5b1e682010-09-17 22:28:18 +0000963 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +0000964 return true;
965}
966
Eric Christopher43b62be2010-09-27 06:02:23 +0000967bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +0000968 // Make sure we have VFP and that we're extending float to double.
969 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000970
Eric Christopher46203602010-09-09 00:26:48 +0000971 Value *V = I->getOperand(0);
972 if (!I->getType()->isDoubleTy() ||
973 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000974
Eric Christopher46203602010-09-09 00:26:48 +0000975 unsigned Op = getRegForValue(V);
976 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000977
Eric Christopher46203602010-09-09 00:26:48 +0000978 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000979 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +0000980 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +0000981 .addReg(Op));
982 UpdateValueMap(I, Result);
983 return true;
984}
985
Eric Christopher43b62be2010-09-27 06:02:23 +0000986bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +0000987 // Make sure we have VFP and that we're truncating double to float.
988 if (!Subtarget->hasVFP2()) return false;
989
990 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +0000991 if (!(I->getType()->isFloatTy() &&
992 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +0000993
994 unsigned Op = getRegForValue(V);
995 if (Op == 0) return false;
996
997 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +0000998 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +0000999 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001000 .addReg(Op));
1001 UpdateValueMap(I, Result);
1002 return true;
1003}
1004
Eric Christopher43b62be2010-09-27 06:02:23 +00001005bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001006 // Make sure we have VFP.
1007 if (!Subtarget->hasVFP2()) return false;
1008
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001009 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001010 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001011 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001012 return false;
1013
1014 unsigned Op = getRegForValue(I->getOperand(0));
1015 if (Op == 0) return false;
1016
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001017 // The conversion routine works on fp-reg to fp-reg and the operand above
1018 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001019 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001020 if (FP == 0) return false;
1021
Eric Christopher9a040492010-09-09 18:54:59 +00001022 unsigned Opc;
1023 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1024 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
1025 else return 0;
1026
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001027 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001028 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1029 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001030 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001031 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001032 return true;
1033}
1034
Eric Christopher43b62be2010-09-27 06:02:23 +00001035bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001036 // Make sure we have VFP.
1037 if (!Subtarget->hasVFP2()) return false;
1038
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001039 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001040 const Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001041 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001042 return false;
1043
1044 unsigned Op = getRegForValue(I->getOperand(0));
1045 if (Op == 0) return false;
1046
1047 unsigned Opc;
1048 const Type *OpTy = I->getOperand(0)->getType();
1049 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1050 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
1051 else return 0;
1052
Eric Christopher022b7fb2010-10-05 23:13:24 +00001053 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1054 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001055 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1056 ResultReg)
1057 .addReg(Op));
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001058
1059 // This result needs to be in an integer register, but the conversion only
1060 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001061 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001062 if (IntReg == 0) return false;
1063
1064 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001065 return true;
1066}
1067
Eric Christopher3bbd3962010-10-11 08:27:59 +00001068bool ARMFastISel::SelectSelect(const Instruction *I) {
1069 EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
1070 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
1071 return false;
1072
1073 // Things need to be register sized for register moves.
1074 if (VT.getSimpleVT().SimpleTy != MVT::i32) return false;
1075 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1076
1077 unsigned CondReg = getRegForValue(I->getOperand(0));
1078 if (CondReg == 0) return false;
1079 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1080 if (Op1Reg == 0) return false;
1081 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1082 if (Op2Reg == 0) return false;
1083
1084 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1085 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1086 .addReg(CondReg).addImm(1));
1087 unsigned ResultReg = createResultReg(RC);
1088 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1089 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1090 .addReg(Op1Reg).addReg(Op2Reg)
1091 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1092 UpdateValueMap(I, ResultReg);
1093 return true;
1094}
1095
Eric Christopher08637852010-09-30 22:34:19 +00001096bool ARMFastISel::SelectSDiv(const Instruction *I) {
1097 EVT VT;
1098 const Type *Ty = I->getType();
1099 if (!isTypeLegal(Ty, VT))
1100 return false;
1101
1102 // If we have integer div support we should have selected this automagically.
1103 // In case we have a real miss go ahead and return false and we'll pick
1104 // it up later.
1105 if (Subtarget->hasDivide()) return false;
1106
1107 // Otherwise emit a libcall.
1108 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001109 if (VT == MVT::i8)
1110 LC = RTLIB::SDIV_I8;
1111 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001112 LC = RTLIB::SDIV_I16;
1113 else if (VT == MVT::i32)
1114 LC = RTLIB::SDIV_I32;
1115 else if (VT == MVT::i64)
1116 LC = RTLIB::SDIV_I64;
1117 else if (VT == MVT::i128)
1118 LC = RTLIB::SDIV_I128;
1119 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
1120
1121 return ARMEmitLibcall(I, LC);
1122}
1123
Eric Christopher6a880d62010-10-11 08:37:26 +00001124bool ARMFastISel::SelectSRem(const Instruction *I) {
1125 EVT VT;
1126 const Type *Ty = I->getType();
1127 if (!isTypeLegal(Ty, VT))
1128 return false;
1129
1130 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1131 if (VT == MVT::i8)
1132 LC = RTLIB::SREM_I8;
1133 else if (VT == MVT::i16)
1134 LC = RTLIB::SREM_I16;
1135 else if (VT == MVT::i32)
1136 LC = RTLIB::SREM_I32;
1137 else if (VT == MVT::i64)
1138 LC = RTLIB::SREM_I64;
1139 else if (VT == MVT::i128)
1140 LC = RTLIB::SREM_I128;
1141 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
1142
1143 return ARMEmitLibcall(I, LC);
1144}
1145
Eric Christopher43b62be2010-09-27 06:02:23 +00001146bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001147 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001148
Eric Christopherbc39b822010-09-09 00:53:57 +00001149 // We can get here in the case when we want to use NEON for our fp
1150 // operations, but can't figure out how to. Just use the vfp instructions
1151 // if we have them.
1152 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +00001153 const Type *Ty = I->getType();
1154 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1155 if (isFloat && !Subtarget->hasVFP2())
1156 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001157
Eric Christopherbc39b822010-09-09 00:53:57 +00001158 unsigned Op1 = getRegForValue(I->getOperand(0));
1159 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001160
Eric Christopherbc39b822010-09-09 00:53:57 +00001161 unsigned Op2 = getRegForValue(I->getOperand(1));
1162 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001163
Eric Christopherbc39b822010-09-09 00:53:57 +00001164 unsigned Opc;
Eric Christopherbd6bf082010-09-09 01:02:03 +00001165 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64 ||
1166 VT.getSimpleVT().SimpleTy == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001167 switch (ISDOpcode) {
1168 default: return false;
1169 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001170 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001171 break;
1172 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001173 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001174 break;
1175 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001176 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001177 break;
1178 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001179 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001180 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1181 TII.get(Opc), ResultReg)
1182 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001183 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001184 return true;
1185}
1186
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001187// Call Handling Code
1188
1189// This is largely taken directly from CCAssignFnForNode - we don't support
1190// varargs in FastISel so that part has been removed.
1191// TODO: We may not support all of this.
1192CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1193 switch (CC) {
1194 default:
1195 llvm_unreachable("Unsupported calling convention");
1196 case CallingConv::C:
1197 case CallingConv::Fast:
1198 // Use target triple & subtarget features to do actual dispatch.
1199 if (Subtarget->isAAPCS_ABI()) {
1200 if (Subtarget->hasVFP2() &&
1201 FloatABIType == FloatABI::Hard)
1202 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1203 else
1204 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1205 } else
1206 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1207 case CallingConv::ARM_AAPCS_VFP:
1208 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1209 case CallingConv::ARM_AAPCS:
1210 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1211 case CallingConv::ARM_APCS:
1212 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1213 }
1214}
1215
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001216bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1217 SmallVectorImpl<unsigned> &ArgRegs,
1218 SmallVectorImpl<EVT> &ArgVTs,
1219 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1220 SmallVectorImpl<unsigned> &RegArgs,
1221 CallingConv::ID CC,
1222 unsigned &NumBytes) {
1223 SmallVector<CCValAssign, 16> ArgLocs;
1224 CCState CCInfo(CC, false, TM, ArgLocs, *Context);
1225 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1226
1227 // Get a count of how many bytes are to be pushed on the stack.
1228 NumBytes = CCInfo.getNextStackOffset();
1229
1230 // Issue CALLSEQ_START
1231 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
1232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown))
1233 .addImm(NumBytes);
1234
1235 // Process the args.
1236 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1237 CCValAssign &VA = ArgLocs[i];
1238 unsigned Arg = ArgRegs[VA.getValNo()];
1239 EVT ArgVT = ArgVTs[VA.getValNo()];
1240
Eric Christopherf9764fa2010-09-30 20:49:44 +00001241 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001242 switch (VA.getLocInfo()) {
1243 case CCValAssign::Full: break;
1244 default:
Eric Christopher11077342010-10-07 05:14:08 +00001245 // TODO: Handle arg promotion.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001246 return false;
1247 }
1248
1249 // Now copy/store arg to correct locations.
1250 if (VA.isRegLoc()) {
1251 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001252 VA.getLocReg())
1253 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001254 RegArgs.push_back(VA.getLocReg());
1255 } else {
1256 // Need to store
1257 return false;
1258 }
1259 }
1260
1261 return true;
1262}
1263
1264bool ARMFastISel::FinishCall(EVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
1265 const Instruction *I, CallingConv::ID CC,
1266 unsigned &NumBytes) {
1267 // Issue CALLSEQ_END
1268 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
1269 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp))
1270 .addImm(NumBytes).addImm(0);
1271
1272 // Now the return value.
1273 if (RetVT.getSimpleVT().SimpleTy != MVT::isVoid) {
1274 SmallVector<CCValAssign, 16> RVLocs;
1275 CCState CCInfo(CC, false, TM, RVLocs, *Context);
1276 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1277
1278 // Copy all of the result registers out of their specified physreg.
Eric Christopher14df8822010-10-01 00:00:11 +00001279 if (RVLocs.size() == 2 && RetVT.getSimpleVT().SimpleTy == MVT::f64) {
1280 // For this move we copy into two registers and then move into the
1281 // double fp reg we want.
1282 // TODO: Are the copies necessary?
1283 TargetRegisterClass *CopyRC = TLI.getRegClassFor(MVT::i32);
1284 unsigned Copy1 = createResultReg(CopyRC);
1285 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1286 Copy1).addReg(RVLocs[0].getLocReg());
1287 UsedRegs.push_back(RVLocs[0].getLocReg());
1288
1289 unsigned Copy2 = createResultReg(CopyRC);
1290 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1291 Copy2).addReg(RVLocs[1].getLocReg());
1292 UsedRegs.push_back(RVLocs[1].getLocReg());
1293
1294 EVT DestVT = RVLocs[0].getValVT();
1295 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1296 unsigned ResultReg = createResultReg(DstRC);
1297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1298 TII.get(ARM::VMOVDRR), ResultReg)
1299 .addReg(Copy1).addReg(Copy2));
1300
1301 // Finally update the result.
1302 UpdateValueMap(I, ResultReg);
1303 } else {
1304 assert(RVLocs.size() == 1 && "Can't handle non-double multi-reg retvals!");
1305 EVT CopyVT = RVLocs[0].getValVT();
1306 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001307
Eric Christopher14df8822010-10-01 00:00:11 +00001308 unsigned ResultReg = createResultReg(DstRC);
1309 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1310 ResultReg).addReg(RVLocs[0].getLocReg());
1311 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001312
Eric Christopher14df8822010-10-01 00:00:11 +00001313 // Finally update the result.
1314 UpdateValueMap(I, ResultReg);
1315 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001316 }
1317
1318 return true;
1319}
1320
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001321// A quick function that will emit a call for a named libcall in F with the
1322// vector of passed arguments for the Instruction in I. We can assume that we
1323// can emit a call for any libcall we can produce. This is an abridged version
1324// of the full call infrastructure since we won't need to worry about things
1325// like computed function pointers or strange arguments at call sites.
1326// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1327// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001328bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1329 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
1330
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001331 // Handle *simple* calls for now.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001332 const Type *RetTy = I->getType();
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001333 EVT RetVT;
1334 if (RetTy->isVoidTy())
1335 RetVT = MVT::isVoid;
1336 else if (!isTypeLegal(RetTy, RetVT))
1337 return false;
1338
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001339 // For now we're using BLX etc on the assumption that we have v5t ops.
1340 if (!Subtarget->hasV5TOps()) return false;
1341
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001342 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001343 SmallVector<Value*, 8> Args;
1344 SmallVector<unsigned, 8> ArgRegs;
1345 SmallVector<EVT, 8> ArgVTs;
1346 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1347 Args.reserve(I->getNumOperands());
1348 ArgRegs.reserve(I->getNumOperands());
1349 ArgVTs.reserve(I->getNumOperands());
1350 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001351 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001352 Value *Op = I->getOperand(i);
1353 unsigned Arg = getRegForValue(Op);
1354 if (Arg == 0) return false;
1355
1356 const Type *ArgTy = Op->getType();
1357 EVT ArgVT;
1358 if (!isTypeLegal(ArgTy, ArgVT)) return false;
1359
1360 ISD::ArgFlagsTy Flags;
1361 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1362 Flags.setOrigAlign(OriginalAlignment);
1363
1364 Args.push_back(Op);
1365 ArgRegs.push_back(Arg);
1366 ArgVTs.push_back(ArgVT);
1367 ArgFlags.push_back(Flags);
1368 }
1369
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001370 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001371 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001372 unsigned NumBytes;
1373 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1374 return false;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001375
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001376 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
1377 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001378 MachineInstrBuilder MIB;
Eric Christopherc1095562010-09-18 02:32:38 +00001379 unsigned CallOpc;
1380 if(isThumb)
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001381 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
Eric Christopherc1095562010-09-18 02:32:38 +00001382 else
1383 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001384 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001385 .addExternalSymbol(TLI.getLibcallName(Call));
1386
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001387 // Add implicit physical register uses to the call.
1388 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1389 MIB.addReg(RegArgs[i]);
1390
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001391 // Finish off the call including any return values.
1392 SmallVector<unsigned, 4> UsedRegs;
1393 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001394
1395 // Set all unused physreg defs as dead.
1396 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001397
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001398 return true;
1399}
1400
Eric Christopherf9764fa2010-09-30 20:49:44 +00001401bool ARMFastISel::SelectCall(const Instruction *I) {
1402 const CallInst *CI = cast<CallInst>(I);
1403 const Value *Callee = CI->getCalledValue();
1404
1405 // Can't handle inline asm or worry about intrinsics yet.
1406 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1407
Eric Christophere6ca6772010-10-01 21:33:12 +00001408 // Only handle global variable Callees that are direct calls.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001409 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christophere6ca6772010-10-01 21:33:12 +00001410 if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()))
1411 return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001412
1413 // Check the calling convention.
1414 ImmutableCallSite CS(CI);
1415 CallingConv::ID CC = CS.getCallingConv();
1416 // TODO: Avoid some calling conventions?
1417 if (CC != CallingConv::C) {
Eric Christophere540a6f2010-10-05 23:50:58 +00001418 // errs() << "Can't handle calling convention: " << CC << "\n";
Eric Christopherf9764fa2010-09-30 20:49:44 +00001419 return false;
1420 }
1421
1422 // Let SDISel handle vararg functions.
1423 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1424 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1425 if (FTy->isVarArg())
1426 return false;
1427
1428 // Handle *simple* calls for now.
1429 const Type *RetTy = I->getType();
1430 EVT RetVT;
1431 if (RetTy->isVoidTy())
1432 RetVT = MVT::isVoid;
1433 else if (!isTypeLegal(RetTy, RetVT))
1434 return false;
1435
1436 // For now we're using BLX etc on the assumption that we have v5t ops.
1437 // TODO: Maybe?
1438 if (!Subtarget->hasV5TOps()) return false;
1439
1440 // Set up the argument vectors.
1441 SmallVector<Value*, 8> Args;
1442 SmallVector<unsigned, 8> ArgRegs;
1443 SmallVector<EVT, 8> ArgVTs;
1444 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1445 Args.reserve(CS.arg_size());
1446 ArgRegs.reserve(CS.arg_size());
1447 ArgVTs.reserve(CS.arg_size());
1448 ArgFlags.reserve(CS.arg_size());
1449 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1450 i != e; ++i) {
1451 unsigned Arg = getRegForValue(*i);
1452
1453 if (Arg == 0)
1454 return false;
1455 ISD::ArgFlagsTy Flags;
1456 unsigned AttrInd = i - CS.arg_begin() + 1;
1457 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1458 Flags.setSExt();
1459 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1460 Flags.setZExt();
1461
1462 // FIXME: Only handle *easy* calls for now.
1463 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1464 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1465 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1466 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1467 return false;
1468
1469 const Type *ArgTy = (*i)->getType();
1470 EVT ArgVT;
1471 if (!isTypeLegal(ArgTy, ArgVT))
1472 return false;
1473 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1474 Flags.setOrigAlign(OriginalAlignment);
1475
1476 Args.push_back(*i);
1477 ArgRegs.push_back(Arg);
1478 ArgVTs.push_back(ArgVT);
1479 ArgFlags.push_back(Flags);
1480 }
1481
1482 // Handle the arguments now that we've gotten them.
1483 SmallVector<unsigned, 4> RegArgs;
1484 unsigned NumBytes;
1485 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1486 return false;
1487
1488 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
1489 // TODO: Turn this into the table of arm call ops.
1490 MachineInstrBuilder MIB;
1491 unsigned CallOpc;
1492 if(isThumb)
1493 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
1494 else
1495 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
1496 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1497 .addGlobalAddress(GV, 0, 0);
1498
1499 // Add implicit physical register uses to the call.
1500 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1501 MIB.addReg(RegArgs[i]);
1502
1503 // Finish off the call including any return values.
1504 SmallVector<unsigned, 4> UsedRegs;
1505 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
1506
1507 // Set all unused physreg defs as dead.
1508 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
1509
1510 return true;
1511
1512}
1513
Eric Christopher56d2b722010-09-02 23:43:26 +00001514// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00001515bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopher7fe55b72010-08-23 22:32:45 +00001516 // No Thumb-1 for now.
Eric Christophereaa204b2010-09-02 01:39:14 +00001517 if (isThumb && !AFI->isThumb2Function()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001518
Eric Christopherab695882010-07-21 22:26:11 +00001519 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00001520 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00001521 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00001522 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00001523 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00001524 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00001525 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00001526 case Instruction::ICmp:
1527 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00001528 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00001529 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00001530 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00001531 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00001532 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001533 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00001534 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001535 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00001536 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00001537 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00001538 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00001539 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00001540 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00001541 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00001542 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001543 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00001544 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00001545 case Instruction::SRem:
1546 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00001547 case Instruction::Call:
1548 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001549 case Instruction::Select:
1550 return SelectSelect(I);
Eric Christopherab695882010-07-21 22:26:11 +00001551 default: break;
1552 }
1553 return false;
1554}
1555
1556namespace llvm {
1557 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopher038fea52010-08-17 00:46:57 +00001558 if (EnableARMFastISel) return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00001559 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00001560 }
1561}