blob: 48dc4f29f4511238d4c4bd5320ea18d2596ebdf5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000017#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000041#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000042#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000046#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000048#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000049#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000050#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000051#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000052#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000053#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000054#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000055using namespace llvm;
56
Dale Johannesen51e28e62010-06-03 21:09:53 +000057STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000058STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Bob Wilson703af3a2010-08-13 22:43:33 +000060// This option should go away when tail calls fully work.
61static cl::opt<bool>
62EnableARMTailCalls("arm-tail-calls", cl::Hidden,
63 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
64 cl::init(false));
65
Eric Christopher836c6242010-12-15 23:47:29 +000066cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000067EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000068 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000069 cl::init(false));
70
Evan Cheng46df4eb2010-06-16 07:35:02 +000071static cl::opt<bool>
72ARMInterworking("arm-interworking", cl::Hidden,
73 cl::desc("Enable / disable ARM interworking (for debugging only)"),
74 cl::init(true));
75
Cameron Zwaricha86686e2011-06-10 20:59:24 +000076namespace llvm {
77 class ARMCCState : public CCState {
78 public:
79 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
80 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
81 LLVMContext &C, ParmContext PC)
82 : CCState(CC, isVarArg, MF, TM, locs, C) {
83 assert(((PC == Call) || (PC == Prologue)) &&
84 "ARMCCState users must specify whether their context is call"
85 "or prologue generation.");
86 CallOrPrologue = PC;
87 }
88 };
89}
90
Stuart Hastingsc7315872011-04-20 16:47:52 +000091// The APCS parameter registers.
92static const unsigned GPRArgRegs[] = {
93 ARM::R0, ARM::R1, ARM::R2, ARM::R3
94};
95
Owen Andersone50ed302009-08-10 22:56:29 +000096void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
97 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000098 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000104 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000105 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000106 }
107
Owen Andersone50ed302009-08-10 22:56:29 +0000108 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Duncan Sands28b77e92011-09-06 19:07:46 +0000110 setOperationAction(ISD::SETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +0000111 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000112 if (ElemTy != MVT::i32) {
113 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
117 }
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
119 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000120 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000121 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000122 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
123 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
126 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
127 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000128 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
129 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000130 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
131 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
132 setTruncStoreAction(VT.getSimpleVT(),
133 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000135 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136
137 // Promote all bit-wise operations.
138 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000139 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000140 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
141 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000142 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000143 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000144 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000145 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000146 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000147 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000148 }
Bob Wilson16330762009-09-16 00:17:28 +0000149
150 // Neon does not support vector divide/remainder operations.
151 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
152 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
156 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Owen Andersone50ed302009-08-10 22:56:29 +0000159void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000160 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000162}
163
Owen Andersone50ed302009-08-10 22:56:29 +0000164void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000165 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000167}
168
Chris Lattnerf0144122009-07-28 03:13:23 +0000169static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
170 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000171 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000172
Chris Lattner80ec2792009-08-02 00:34:36 +0000173 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000174}
175
Evan Chenga8e29892007-01-19 07:51:42 +0000176ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000177 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000178 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000179 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000180 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Duncan Sands28b77e92011-09-06 19:07:46 +0000182 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Uses VFP for Thumb libfuncs if available.
186 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
187 // Single-precision floating-point arithmetic.
188 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
189 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
190 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
191 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000192
Evan Chengb1df8f22007-04-27 08:15:43 +0000193 // Double-precision floating-point arithmetic.
194 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
195 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
196 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
197 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 // Single-precision comparisons.
200 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
201 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
202 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
203 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
204 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
205 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
206 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
207 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000217
Evan Chengb1df8f22007-04-27 08:15:43 +0000218 // Double-precision comparisons.
219 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
220 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
221 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
222 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
223 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
224 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
225 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
226 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
233 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
234 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
235 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Evan Chengb1df8f22007-04-27 08:15:43 +0000237 // Floating-point to integer conversions.
238 // i64 conversions are done via library routines even when generating VFP
239 // instructions, so use the same ones.
240 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
241 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
242 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
243 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000244
Evan Chengb1df8f22007-04-27 08:15:43 +0000245 // Conversions between floating types.
246 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
247 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
248
249 // Integer to floating-point conversions.
250 // i64 conversions are done via library routines even when generating VFP
251 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000252 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
253 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000254 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
255 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
256 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
257 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
Bob Wilson2f954612009-05-22 17:38:41 +0000261 // These libcalls are not available in 32-bit.
262 setLibcallName(RTLIB::SHL_I128, 0);
263 setLibcallName(RTLIB::SRL_I128, 0);
264 setLibcallName(RTLIB::SRA_I128, 0);
265
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000266 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000267 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000268 // RTABI chapter 4.1.2, Table 2
269 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
270 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
271 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
272 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
273 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
277
278 // Double-precision floating-point comparison helper functions
279 // RTABI chapter 4.1.2, Table 3
280 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
281 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
282 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
283 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
284 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
285 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
286 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
287 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
288 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
289 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
290 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
291 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
292 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
293 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
294 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
295 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
296 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
297 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
299 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
300 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
301 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
302 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
303 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
304
305 // Single-precision floating-point arithmetic helper functions
306 // RTABI chapter 4.1.2, Table 4
307 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
308 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
309 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
310 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
311 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
315
316 // Single-precision floating-point comparison helper functions
317 // RTABI chapter 4.1.2, Table 5
318 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
319 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
320 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
321 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
322 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
323 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
324 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
325 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
326 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
327 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
328 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
329 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
330 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
331 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
332 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
333 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
334 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
342
343 // Floating-point to integer conversions.
344 // RTABI chapter 4.1.2, Table 6
345 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
346 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
347 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
348 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
349 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
350 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
351 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
352 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
353 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
361
362 // Conversions between floating types.
363 // RTABI chapter 4.1.2, Table 7
364 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
365 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
366 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000368
369 // Integer to floating-point conversions.
370 // RTABI chapter 4.1.2, Table 8
371 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
372 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
373 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
374 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
375 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
376 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
377 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
378 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
379 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
387
388 // Long long helper functions
389 // RTABI chapter 4.2, Table 9
390 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
391 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
392 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
393 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
394 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
395 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
396 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
397 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
398 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
399 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
400 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
401 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
402
403 // Integer division functions
404 // RTABI chapter 4.3.1
405 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
406 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
407 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
408 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
409 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
410 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
411 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
412 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
413 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
414 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
415 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000416 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000417
418 // Memory operations
419 // RTABI chapter 4.3.4
420 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
421 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
422 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000423 }
424
Bob Wilson2fef4572011-10-07 16:59:21 +0000425 // Use divmod compiler-rt calls for iOS 5.0 and later.
426 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
427 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
428 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
429 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
430 }
431
David Goodwinf1daf7d2009-07-08 23:10:31 +0000432 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000434 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000436 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000438 if (!Subtarget->isFPOnlySP())
439 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000443
444 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 addDRTypeForNEON(MVT::v2f32);
446 addDRTypeForNEON(MVT::v8i8);
447 addDRTypeForNEON(MVT::v4i16);
448 addDRTypeForNEON(MVT::v2i32);
449 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000450
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 addQRTypeForNEON(MVT::v4f32);
452 addQRTypeForNEON(MVT::v2f64);
453 addQRTypeForNEON(MVT::v16i8);
454 addQRTypeForNEON(MVT::v8i16);
455 addQRTypeForNEON(MVT::v4i32);
456 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000457
Bob Wilson74dc72e2009-09-15 23:55:57 +0000458 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
459 // neither Neon nor VFP support any arithmetic operations on it.
460 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
461 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
462 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
463 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
464 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000466 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000467 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
468 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
469 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
470 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
471 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
472 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
473 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
474 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
475 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
476 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
477 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
478 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
479 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
480 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
481 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
482 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
483 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
484
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000485 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
486
Bob Wilson642b3292009-09-16 00:32:15 +0000487 // Neon does not support some operations on v1i64 and v2i64 types.
488 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000489 // Custom handling for some quad-vector types to detect VMULL.
490 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
491 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
492 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000493 // Custom handling for some vector types to avoid expensive expansions
494 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
495 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
496 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
497 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000498 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
499 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000500 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
501 // a destination type that is wider than the source.
502 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
503 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000504
Bob Wilson1c3ef902011-02-07 17:43:21 +0000505 setTargetDAGCombine(ISD::INTRINSIC_VOID);
506 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000507 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
508 setTargetDAGCombine(ISD::SHL);
509 setTargetDAGCombine(ISD::SRL);
510 setTargetDAGCombine(ISD::SRA);
511 setTargetDAGCombine(ISD::SIGN_EXTEND);
512 setTargetDAGCombine(ISD::ZERO_EXTEND);
513 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000514 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000515 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000516 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000517 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
518 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000519 setTargetDAGCombine(ISD::FP_TO_SINT);
520 setTargetDAGCombine(ISD::FP_TO_UINT);
521 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem004a24b2011-10-15 20:03:12 +0000522
523 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000524 }
525
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000526 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000527
528 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000530
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000531 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000535 if (!Subtarget->isThumb1Only()) {
536 for (unsigned im = (unsigned)ISD::PRE_INC;
537 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setIndexedLoadAction(im, MVT::i1, Legal);
539 setIndexedLoadAction(im, MVT::i8, Legal);
540 setIndexedLoadAction(im, MVT::i16, Legal);
541 setIndexedLoadAction(im, MVT::i32, Legal);
542 setIndexedStoreAction(im, MVT::i1, Legal);
543 setIndexedStoreAction(im, MVT::i8, Legal);
544 setIndexedStoreAction(im, MVT::i16, Legal);
545 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000546 }
Evan Chenga8e29892007-01-19 07:51:42 +0000547 }
548
549 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000550 setOperationAction(ISD::MUL, MVT::i64, Expand);
551 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000552 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
554 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000555 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000556 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
557 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000558 setOperationAction(ISD::MULHS, MVT::i32, Expand);
559
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000560 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000561 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000562 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000563 setOperationAction(ISD::SRL, MVT::i64, Custom);
564 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000565
Evan Cheng342e3162011-08-30 01:34:54 +0000566 if (!Subtarget->isThumb1Only()) {
567 // FIXME: We should do this for Thumb1 as well.
568 setOperationAction(ISD::ADDC, MVT::i32, Custom);
569 setOperationAction(ISD::ADDE, MVT::i32, Custom);
570 setOperationAction(ISD::SUBC, MVT::i32, Custom);
571 setOperationAction(ISD::SUBE, MVT::i32, Custom);
572 }
573
Evan Chenga8e29892007-01-19 07:51:42 +0000574 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000576 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000578 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000580
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000581 // Only ARMv6 has BSWAP.
582 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000584
Evan Chenga8e29892007-01-19 07:51:42 +0000585 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000586 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000587 // v7M has a hardware divider
588 setOperationAction(ISD::SDIV, MVT::i32, Expand);
589 setOperationAction(ISD::UDIV, MVT::i32, Expand);
590 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::SREM, MVT::i32, Expand);
592 setOperationAction(ISD::UREM, MVT::i32, Expand);
593 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
594 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
597 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
598 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
599 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000600 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000601
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000602 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000603
Evan Chenga8e29892007-01-19 07:51:42 +0000604 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::VASTART, MVT::Other, Custom);
606 setOperationAction(ISD::VAARG, MVT::Other, Expand);
607 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
608 setOperationAction(ISD::VAEND, MVT::Other, Expand);
609 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
610 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000611 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000612 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
613 setExceptionPointerRegister(ARM::R0);
614 setExceptionSelectorRegister(ARM::R1);
615
Evan Cheng3a1588a2010-04-15 22:20:34 +0000616 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000617 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
618 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000619 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000620 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000621 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000622 // membarrier needs custom lowering; the rest are legal and handled
623 // normally.
624 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000625 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000626 // Custom lowering for 64-bit ops
627 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
628 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
629 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
630 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
631 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
632 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000633 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000634 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
635 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000636 } else {
637 // Set them all for expansion, which will force libcalls.
638 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000639 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000640 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000641 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000642 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000643 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000644 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000645 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000646 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000647 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000648 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000649 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000650 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000651 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000652 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
653 // Unordered/Monotonic case.
654 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
655 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000656 // Since the libcalls include locking, fold in the fences
657 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000658 }
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Evan Cheng416941d2010-11-04 05:19:35 +0000660 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000661
Eli Friedmana2c6f452010-06-26 04:36:50 +0000662 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
663 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
665 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000666 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000668
Nate Begemand1fb5832010-08-03 21:31:55 +0000669 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000670 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
671 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000673 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
674 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000675
676 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000678 if (Subtarget->isTargetDarwin()) {
679 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
680 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000681 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000682 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000683 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::SETCC, MVT::i32, Expand);
686 setOperationAction(ISD::SETCC, MVT::f32, Expand);
687 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000688 setOperationAction(ISD::SELECT, MVT::i32, Custom);
689 setOperationAction(ISD::SELECT, MVT::f32, Custom);
690 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
692 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
693 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
696 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
697 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
698 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
699 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000700
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000701 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FSIN, MVT::f64, Expand);
703 setOperationAction(ISD::FSIN, MVT::f32, Expand);
704 setOperationAction(ISD::FCOS, MVT::f32, Expand);
705 setOperationAction(ISD::FCOS, MVT::f64, Expand);
706 setOperationAction(ISD::FREM, MVT::f64, Expand);
707 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000708 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
710 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000711 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::FPOW, MVT::f64, Expand);
713 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000714
Cameron Zwarich33390842011-07-08 21:39:21 +0000715 setOperationAction(ISD::FMA, MVT::f64, Expand);
716 setOperationAction(ISD::FMA, MVT::f32, Expand);
717
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000718 // Various VFP goodness
719 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000720 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
721 if (Subtarget->hasVFP2()) {
722 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
723 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
724 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
725 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
726 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000727 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000728 if (!Subtarget->hasFP16()) {
729 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
730 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000731 }
Evan Cheng110cf482008-04-01 01:50:16 +0000732 }
Evan Chenga8e29892007-01-19 07:51:42 +0000733
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000734 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000735 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000736 setTargetDAGCombine(ISD::ADD);
737 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000738 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000739
Owen Anderson080c0922010-11-05 19:27:46 +0000740 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000741 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000742 if (Subtarget->hasNEON())
743 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000744
Evan Chenga8e29892007-01-19 07:51:42 +0000745 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000746
Evan Chengf7d87ee2010-05-21 00:43:17 +0000747 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
748 setSchedulingPreference(Sched::RegPressure);
749 else
750 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000751
Evan Cheng05219282011-01-06 06:52:41 +0000752 //// temporary - rewrite interface to use type
753 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Evan Chengf6799392010-06-26 01:52:05 +0000754
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000755 // On ARM arguments smaller than 4 bytes are extended, so all arguments
756 // are at least 4 bytes aligned.
757 setMinStackArgumentAlignment(4);
758
Evan Chengfff606d2010-09-24 19:07:23 +0000759 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000760
761 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
Andrew Trick32cec0a2011-01-19 02:35:27 +0000764// FIXME: It might make sense to define the representative register class as the
765// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
766// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
767// SPR's representative would be DPR_VFP2. This should work well if register
768// pressure tracking were modified such that a register use would increment the
769// pressure of the register class's representative and all of it's super
770// classes' representatives transitively. We have not implemented this because
771// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000772// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000773// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000774std::pair<const TargetRegisterClass*, uint8_t>
775ARMTargetLowering::findRepresentativeClass(EVT VT) const{
776 const TargetRegisterClass *RRC = 0;
777 uint8_t Cost = 1;
778 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000779 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000780 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000781 // Use DPR as representative register class for all floating point
782 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
783 // the cost is 1 for both f32 and f64.
784 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000785 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000786 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000787 // When NEON is used for SP, only half of the register file is available
788 // because operations that define both SP and DP results will be constrained
789 // to the VFP2 class (D0-D15). We currently model this constraint prior to
790 // coalescing by double-counting the SP regs. See the FIXME above.
791 if (Subtarget->useNEONForSinglePrecisionFP())
792 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000793 break;
794 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
795 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000796 RRC = ARM::DPRRegisterClass;
797 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000798 break;
799 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000800 RRC = ARM::DPRRegisterClass;
801 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000802 break;
803 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000804 RRC = ARM::DPRRegisterClass;
805 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000806 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000807 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000808 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000809}
810
Evan Chenga8e29892007-01-19 07:51:42 +0000811const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
812 switch (Opcode) {
813 default: return 0;
814 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000815 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000816 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000817 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
818 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000819 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000820 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
821 case ARMISD::tCALL: return "ARMISD::tCALL";
822 case ARMISD::BRCOND: return "ARMISD::BRCOND";
823 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000824 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000825 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
826 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
827 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000828 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000829 case ARMISD::CMPFP: return "ARMISD::CMPFP";
830 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000831 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000832 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
833 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000834
Jim Grosbach3482c802010-01-18 19:58:49 +0000835 case ARMISD::RBIT: return "ARMISD::RBIT";
836
Bob Wilson76a312b2010-03-19 22:51:32 +0000837 case ARMISD::FTOSI: return "ARMISD::FTOSI";
838 case ARMISD::FTOUI: return "ARMISD::FTOUI";
839 case ARMISD::SITOF: return "ARMISD::SITOF";
840 case ARMISD::UITOF: return "ARMISD::UITOF";
841
Evan Chenga8e29892007-01-19 07:51:42 +0000842 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
843 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
844 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000845
Evan Cheng342e3162011-08-30 01:34:54 +0000846 case ARMISD::ADDC: return "ARMISD::ADDC";
847 case ARMISD::ADDE: return "ARMISD::ADDE";
848 case ARMISD::SUBC: return "ARMISD::SUBC";
849 case ARMISD::SUBE: return "ARMISD::SUBE";
850
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000851 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
852 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000853
Evan Chengc5942082009-10-28 06:55:03 +0000854 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
855 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000856 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000857
Dale Johannesen51e28e62010-06-03 21:09:53 +0000858 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000859
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000860 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000861
Evan Cheng86198642009-08-07 00:34:42 +0000862 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
863
Jim Grosbach3728e962009-12-10 00:11:09 +0000864 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000865 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000866
Evan Chengdfed19f2010-11-03 06:34:55 +0000867 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
868
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000870 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000872 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
873 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000874 case ARMISD::VCGEU: return "ARMISD::VCGEU";
875 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000876 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
877 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000878 case ARMISD::VCGTU: return "ARMISD::VCGTU";
879 case ARMISD::VTST: return "ARMISD::VTST";
880
881 case ARMISD::VSHL: return "ARMISD::VSHL";
882 case ARMISD::VSHRs: return "ARMISD::VSHRs";
883 case ARMISD::VSHRu: return "ARMISD::VSHRu";
884 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
885 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
886 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
887 case ARMISD::VSHRN: return "ARMISD::VSHRN";
888 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
889 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
890 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
891 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
892 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
893 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
894 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
895 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
896 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
897 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
898 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
899 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
900 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
901 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000902 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000903 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000904 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000905 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000906 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000907 case ARMISD::VREV64: return "ARMISD::VREV64";
908 case ARMISD::VREV32: return "ARMISD::VREV32";
909 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000910 case ARMISD::VZIP: return "ARMISD::VZIP";
911 case ARMISD::VUZP: return "ARMISD::VUZP";
912 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000913 case ARMISD::VTBL1: return "ARMISD::VTBL1";
914 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000915 case ARMISD::VMULLs: return "ARMISD::VMULLs";
916 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000917 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000918 case ARMISD::FMAX: return "ARMISD::FMAX";
919 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000920 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000921 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
922 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000923 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000924 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
925 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
926 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000927 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
928 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
929 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
930 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
931 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
932 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
933 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
934 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
935 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
936 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
937 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
938 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
939 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
940 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
941 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
942 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
943 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000944 }
945}
946
Duncan Sands28b77e92011-09-06 19:07:46 +0000947EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
948 if (!VT.isVector()) return getPointerTy();
949 return VT.changeVectorElementTypeToInteger();
950}
951
Evan Cheng06b666c2010-05-15 02:18:07 +0000952/// getRegClassFor - Return the register class that should be used for the
953/// specified value type.
954TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
955 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
956 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
957 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000958 if (Subtarget->hasNEON()) {
959 if (VT == MVT::v4i64)
960 return ARM::QQPRRegisterClass;
961 else if (VT == MVT::v8i64)
962 return ARM::QQQQPRRegisterClass;
963 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000964 return TargetLowering::getRegClassFor(VT);
965}
966
Eric Christopherab695882010-07-21 22:26:11 +0000967// Create a fast isel object.
968FastISel *
969ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
970 return ARM::createFastISel(funcInfo);
971}
972
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000973/// getMaximalGlobalOffset - Returns the maximal possible offset which can
974/// be used for loads / stores from the global.
975unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
976 return (Subtarget->isThumb1Only() ? 127 : 4095);
977}
978
Evan Cheng1cc39842010-05-20 23:26:43 +0000979Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000980 unsigned NumVals = N->getNumValues();
981 if (!NumVals)
982 return Sched::RegPressure;
983
984 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000985 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000986 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000987 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000988 if (VT.isFloatingPoint() || VT.isVector())
989 return Sched::Latency;
990 }
Evan Chengc10f5432010-05-28 23:25:23 +0000991
992 if (!N->isMachineOpcode())
993 return Sched::RegPressure;
994
995 // Load are scheduled for latency even if there instruction itinerary
996 // is not available.
997 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +0000998 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000999
Evan Chenge837dea2011-06-28 19:10:37 +00001000 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +00001001 return Sched::RegPressure;
1002 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001003 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +00001004 return Sched::Latency;
1005
Evan Cheng1cc39842010-05-20 23:26:43 +00001006 return Sched::RegPressure;
1007}
1008
Evan Chenga8e29892007-01-19 07:51:42 +00001009//===----------------------------------------------------------------------===//
1010// Lowering Code
1011//===----------------------------------------------------------------------===//
1012
Evan Chenga8e29892007-01-19 07:51:42 +00001013/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1014static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1015 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001016 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001017 case ISD::SETNE: return ARMCC::NE;
1018 case ISD::SETEQ: return ARMCC::EQ;
1019 case ISD::SETGT: return ARMCC::GT;
1020 case ISD::SETGE: return ARMCC::GE;
1021 case ISD::SETLT: return ARMCC::LT;
1022 case ISD::SETLE: return ARMCC::LE;
1023 case ISD::SETUGT: return ARMCC::HI;
1024 case ISD::SETUGE: return ARMCC::HS;
1025 case ISD::SETULT: return ARMCC::LO;
1026 case ISD::SETULE: return ARMCC::LS;
1027 }
1028}
1029
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001030/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1031static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001032 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001033 CondCode2 = ARMCC::AL;
1034 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001035 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001036 case ISD::SETEQ:
1037 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1038 case ISD::SETGT:
1039 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1040 case ISD::SETGE:
1041 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1042 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001043 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001044 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1045 case ISD::SETO: CondCode = ARMCC::VC; break;
1046 case ISD::SETUO: CondCode = ARMCC::VS; break;
1047 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1048 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1049 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1050 case ISD::SETLT:
1051 case ISD::SETULT: CondCode = ARMCC::LT; break;
1052 case ISD::SETLE:
1053 case ISD::SETULE: CondCode = ARMCC::LE; break;
1054 case ISD::SETNE:
1055 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1056 }
Evan Chenga8e29892007-01-19 07:51:42 +00001057}
1058
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059//===----------------------------------------------------------------------===//
1060// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061//===----------------------------------------------------------------------===//
1062
1063#include "ARMGenCallingConv.inc"
1064
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001065/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1066/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001067CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001068 bool Return,
1069 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001070 switch (CC) {
1071 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001072 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001073 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001074 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001075 if (!Subtarget->isAAPCS_ABI())
1076 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1077 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1078 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1079 }
1080 // Fallthrough
1081 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001082 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001083 if (!Subtarget->isAAPCS_ABI())
1084 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1085 else if (Subtarget->hasVFP2() &&
1086 FloatABIType == FloatABI::Hard && !isVarArg)
1087 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1088 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1089 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001090 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001091 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001092 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001093 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001094 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001095 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001096 }
1097}
1098
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099/// LowerCallResult - Lower the result values of a call into the
1100/// appropriate copies out of appropriate physical registers.
1101SDValue
1102ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001103 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 const SmallVectorImpl<ISD::InputArg> &Ins,
1105 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001106 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001107
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 // Assign locations to each value returned by this call.
1109 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001110 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1111 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001113 CCAssignFnForNode(CallConv, /* Return*/ true,
1114 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115
1116 // Copy all of the result registers out of their specified physreg.
1117 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1118 CCValAssign VA = RVLocs[i];
1119
Bob Wilson80915242009-04-25 00:33:20 +00001120 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001121 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001125 Chain = Lo.getValue(1);
1126 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001129 InFlag);
1130 Chain = Hi.getValue(1);
1131 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001132 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001133
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 if (VA.getLocVT() == MVT::v2f64) {
1135 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1136 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1137 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001138
1139 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 Chain = Lo.getValue(1);
1142 InFlag = Lo.getValue(2);
1143 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001145 Chain = Hi.getValue(1);
1146 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001147 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1149 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001150 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001151 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001152 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1153 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001154 Chain = Val.getValue(1);
1155 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 }
Bob Wilson80915242009-04-25 00:33:20 +00001157
1158 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001159 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001160 case CCValAssign::Full: break;
1161 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001162 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001163 break;
1164 }
1165
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 }
1168
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170}
1171
Bob Wilsondee46d72009-04-17 20:35:10 +00001172/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1175 SDValue StackPtr, SDValue Arg,
1176 DebugLoc dl, SelectionDAG &DAG,
1177 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001178 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001179 unsigned LocMemOffset = VA.getLocMemOffset();
1180 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1181 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001183 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001184 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001188 SDValue Chain, SDValue &Arg,
1189 RegsToPassVector &RegsToPass,
1190 CCValAssign &VA, CCValAssign &NextVA,
1191 SDValue &StackPtr,
1192 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001193 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001194
Jim Grosbache5165492009-11-09 00:11:35 +00001195 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001197 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1198
1199 if (NextVA.isRegLoc())
1200 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1201 else {
1202 assert(NextVA.isMemLoc());
1203 if (StackPtr.getNode() == 0)
1204 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1205
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1207 dl, DAG, NextVA,
1208 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001209 }
1210}
1211
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001213/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1214/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001216ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001217 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001218 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001220 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 const SmallVectorImpl<ISD::InputArg> &Ins,
1222 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001223 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001224 MachineFunction &MF = DAG.getMachineFunction();
1225 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1226 bool IsSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001227 // Disable tail calls if they're not supported.
1228 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001229 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001230 if (isTailCall) {
1231 // Check if it's really possible to do a tail call.
1232 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1233 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001235 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1236 // detected sibcalls.
1237 if (isTailCall) {
1238 ++NumTailCalls;
1239 IsSibCall = true;
1240 }
1241 }
Evan Chenga8e29892007-01-19 07:51:42 +00001242
Bob Wilson1f595bb2009-04-17 19:07:39 +00001243 // Analyze operands of the call, assigning locations to each operand.
1244 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001245 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1246 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001248 CCAssignFnForNode(CallConv, /* Return*/ false,
1249 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001250
Bob Wilson1f595bb2009-04-17 19:07:39 +00001251 // Get a count of how many bytes are to be pushed on the stack.
1252 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001253
Dale Johannesen51e28e62010-06-03 21:09:53 +00001254 // For tail calls, memory operands are available in our caller's stack.
1255 if (IsSibCall)
1256 NumBytes = 0;
1257
Evan Chenga8e29892007-01-19 07:51:42 +00001258 // Adjust the stack pointer for the new arguments...
1259 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001260 if (!IsSibCall)
1261 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001262
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001263 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001264
Bob Wilson5bafff32009-06-22 23:27:02 +00001265 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001266 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001267
Bob Wilson1f595bb2009-04-17 19:07:39 +00001268 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001269 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001270 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1271 i != e;
1272 ++i, ++realArgIdx) {
1273 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001274 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001276 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001277
Bob Wilson1f595bb2009-04-17 19:07:39 +00001278 // Promote the value if needed.
1279 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001280 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001281 case CCValAssign::Full: break;
1282 case CCValAssign::SExt:
1283 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1284 break;
1285 case CCValAssign::ZExt:
1286 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1287 break;
1288 case CCValAssign::AExt:
1289 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1290 break;
1291 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001292 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001293 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001294 }
1295
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001296 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001297 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001298 if (VA.getLocVT() == MVT::v2f64) {
1299 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1300 DAG.getConstant(0, MVT::i32));
1301 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1302 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001303
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001305 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1306
1307 VA = ArgLocs[++i]; // skip ahead to next loc
1308 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001310 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1311 } else {
1312 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001313
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1315 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001316 }
1317 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001318 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001319 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001320 }
1321 } else if (VA.isRegLoc()) {
1322 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001323 } else if (isByVal) {
1324 assert(VA.isMemLoc());
1325 unsigned offset = 0;
1326
1327 // True if this byval aggregate will be split between registers
1328 // and memory.
1329 if (CCInfo.isFirstByValRegValid()) {
1330 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1331 unsigned int i, j;
1332 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1333 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1334 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1335 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1336 MachinePointerInfo(),
1337 false, false, 0);
1338 MemOpChains.push_back(Load.getValue(1));
1339 RegsToPass.push_back(std::make_pair(j, Load));
1340 }
1341 offset = ARM::R4 - CCInfo.getFirstByValReg();
1342 CCInfo.clearFirstByValReg();
1343 }
1344
1345 unsigned LocMemOffset = VA.getLocMemOffset();
1346 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1347 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1348 StkPtrOff);
1349 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1350 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1351 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1352 MVT::i32);
David Meyer8f418b12011-09-26 06:13:20 +00001353 // TODO: Disable AlwaysInline when it becomes possible
1354 // to emit a nested call sequence.
Stuart Hastingsc7315872011-04-20 16:47:52 +00001355 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1356 Flags.getByValAlign(),
1357 /*isVolatile=*/false,
David Meyer8f418b12011-09-26 06:13:20 +00001358 /*AlwaysInline=*/true,
Stuart Hastingsc7315872011-04-20 16:47:52 +00001359 MachinePointerInfo(0),
1360 MachinePointerInfo(0)));
1361
1362 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001363 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1366 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001367 }
Evan Chenga8e29892007-01-19 07:51:42 +00001368 }
1369
1370 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001371 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001372 &MemOpChains[0], MemOpChains.size());
1373
1374 // Build a sequence of copy-to-reg nodes chained together with token chain
1375 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001376 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001377 // Tail call byval lowering might overwrite argument registers so in case of
1378 // tail call optimization the copies to registers are lowered later.
1379 if (!isTailCall)
1380 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1381 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1382 RegsToPass[i].second, InFlag);
1383 InFlag = Chain.getValue(1);
1384 }
Evan Chenga8e29892007-01-19 07:51:42 +00001385
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386 // For tail calls lower the arguments to the 'real' stack slot.
1387 if (isTailCall) {
1388 // Force all the incoming stack arguments to be loaded from the stack
1389 // before any new outgoing arguments are stored to the stack, because the
1390 // outgoing stack slots may alias the incoming argument stack slots, and
1391 // the alias isn't otherwise explicit. This is slightly more conservative
1392 // than necessary, because it means that each store effectively depends
1393 // on every argument instead of just those arguments it would clobber.
1394
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001395 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001396 InFlag = SDValue();
1397 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1398 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1399 RegsToPass[i].second, InFlag);
1400 InFlag = Chain.getValue(1);
1401 }
1402 InFlag =SDValue();
1403 }
1404
Bill Wendling056292f2008-09-16 21:48:12 +00001405 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1406 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1407 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001408 bool isDirect = false;
1409 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001410 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001411 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001412
1413 if (EnableARMLongCalls) {
1414 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1415 && "long-calls with non-static relocation model!");
1416 // Handle a global address or an external symbol. If it's not one of
1417 // those, the target's already in a register, so we don't need to do
1418 // anything extra.
1419 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001420 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001421 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001422 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001423 ARMConstantPoolValue *CPV =
1424 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1425
Jim Grosbache7b52522010-04-14 22:28:31 +00001426 // Get the address of the callee into a register
1427 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1428 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1429 Callee = DAG.getLoad(getPointerTy(), dl,
1430 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001431 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001432 false, false, 0);
1433 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1434 const char *Sym = S->getSymbol();
1435
1436 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001437 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001438 ARMConstantPoolValue *CPV =
1439 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1440 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001441 // Get the address of the callee into a register
1442 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1443 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1444 Callee = DAG.getLoad(getPointerTy(), dl,
1445 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001446 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001447 false, false, 0);
1448 }
1449 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001450 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001451 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001452 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001453 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001454 getTargetMachine().getRelocationModel() != Reloc::Static;
1455 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001456 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001457 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001458 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001459 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001460 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001461 ARMConstantPoolValue *CPV =
1462 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001463 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001465 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001466 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001467 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001468 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001469 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001470 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001471 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001472 } else {
1473 // On ELF targets for PIC code, direct calls should go through the PLT
1474 unsigned OpFlags = 0;
1475 if (Subtarget->isTargetELF() &&
1476 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1477 OpFlags = ARMII::MO_PLT;
1478 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1479 }
Bill Wendling056292f2008-09-16 21:48:12 +00001480 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001481 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001482 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001483 getTargetMachine().getRelocationModel() != Reloc::Static;
1484 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001485 // tBX takes a register source operand.
1486 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001487 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001488 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001489 ARMConstantPoolValue *CPV =
1490 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1491 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001492 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001494 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001495 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001496 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001497 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001498 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001499 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001500 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001501 } else {
1502 unsigned OpFlags = 0;
1503 // On ELF targets for PIC code, direct calls should go through the PLT
1504 if (Subtarget->isTargetELF() &&
1505 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1506 OpFlags = ARMII::MO_PLT;
1507 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1508 }
Evan Chenga8e29892007-01-19 07:51:42 +00001509 }
1510
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001511 // FIXME: handle tail calls differently.
1512 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001513 if (Subtarget->isThumb()) {
1514 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001515 CallOpc = ARMISD::CALL_NOLINK;
1516 else
1517 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1518 } else {
1519 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001520 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1521 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001522 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001523
Dan Gohman475871a2008-07-27 21:46:04 +00001524 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001525 Ops.push_back(Chain);
1526 Ops.push_back(Callee);
1527
1528 // Add argument registers to the end of the list so that they are known live
1529 // into the call.
1530 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1531 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1532 RegsToPass[i].second.getValueType()));
1533
Gabor Greifba36cb52008-08-28 21:40:38 +00001534 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001535 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001536
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001537 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001538 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001539 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001540
Duncan Sands4bdcb612008-07-02 17:40:58 +00001541 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001542 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001543 InFlag = Chain.getValue(1);
1544
Chris Lattnere563bbc2008-10-11 22:08:30 +00001545 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1546 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001548 InFlag = Chain.getValue(1);
1549
Bob Wilson1f595bb2009-04-17 19:07:39 +00001550 // Handle result values, copying them out of physregs into vregs that we
1551 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1553 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001554}
1555
Stuart Hastingsf222e592011-02-28 17:17:53 +00001556/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001557/// on the stack. Remember the next parameter register to allocate,
1558/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001559/// this.
1560void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001561llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1562 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1563 assert((State->getCallOrPrologue() == Prologue ||
1564 State->getCallOrPrologue() == Call) &&
1565 "unhandled ParmContext");
1566 if ((!State->isFirstByValRegValid()) &&
1567 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1568 State->setFirstByValReg(reg);
1569 // At a call site, a byval parameter that is split between
1570 // registers and memory needs its size truncated here. In a
1571 // function prologue, such byval parameters are reassembled in
1572 // memory, and are not truncated.
1573 if (State->getCallOrPrologue() == Call) {
1574 unsigned excess = 4 * (ARM::R4 - reg);
1575 assert(size >= excess && "expected larger existing stack allocation");
1576 size -= excess;
1577 }
1578 }
1579 // Confiscate any remaining parameter registers to preclude their
1580 // assignment to subsequent parameters.
1581 while (State->AllocateReg(GPRArgRegs, 4))
1582 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001583}
1584
Dale Johannesen51e28e62010-06-03 21:09:53 +00001585/// MatchingStackOffset - Return true if the given stack call argument is
1586/// already available in the same position (relatively) of the caller's
1587/// incoming argument stack.
1588static
1589bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1590 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1591 const ARMInstrInfo *TII) {
1592 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1593 int FI = INT_MAX;
1594 if (Arg.getOpcode() == ISD::CopyFromReg) {
1595 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001596 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001597 return false;
1598 MachineInstr *Def = MRI->getVRegDef(VR);
1599 if (!Def)
1600 return false;
1601 if (!Flags.isByVal()) {
1602 if (!TII->isLoadFromStackSlot(Def, FI))
1603 return false;
1604 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001605 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001606 }
1607 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1608 if (Flags.isByVal())
1609 // ByVal argument is passed in as a pointer but it's now being
1610 // dereferenced. e.g.
1611 // define @foo(%struct.X* %A) {
1612 // tail call @bar(%struct.X* byval %A)
1613 // }
1614 return false;
1615 SDValue Ptr = Ld->getBasePtr();
1616 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1617 if (!FINode)
1618 return false;
1619 FI = FINode->getIndex();
1620 } else
1621 return false;
1622
1623 assert(FI != INT_MAX);
1624 if (!MFI->isFixedObjectIndex(FI))
1625 return false;
1626 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1627}
1628
1629/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1630/// for tail call optimization. Targets which want to do tail call
1631/// optimization should implement this function.
1632bool
1633ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1634 CallingConv::ID CalleeCC,
1635 bool isVarArg,
1636 bool isCalleeStructRet,
1637 bool isCallerStructRet,
1638 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001639 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001640 const SmallVectorImpl<ISD::InputArg> &Ins,
1641 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001642 const Function *CallerF = DAG.getMachineFunction().getFunction();
1643 CallingConv::ID CallerCC = CallerF->getCallingConv();
1644 bool CCMatch = CallerCC == CalleeCC;
1645
1646 // Look for obvious safe cases to perform tail call optimization that do not
1647 // require ABI changes. This is what gcc calls sibcall.
1648
Jim Grosbach7616b642010-06-16 23:45:49 +00001649 // Do not sibcall optimize vararg calls unless the call site is not passing
1650 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001651 if (isVarArg && !Outs.empty())
1652 return false;
1653
1654 // Also avoid sibcall optimization if either caller or callee uses struct
1655 // return semantics.
1656 if (isCalleeStructRet || isCallerStructRet)
1657 return false;
1658
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001659 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001660 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1661 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1662 // support in the assembler and linker to be used. This would need to be
1663 // fixed to fully support tail calls in Thumb1.
1664 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001665 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1666 // LR. This means if we need to reload LR, it takes an extra instructions,
1667 // which outweighs the value of the tail call; but here we don't know yet
1668 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001669 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001670 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001671
1672 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1673 // but we need to make sure there are enough registers; the only valid
1674 // registers are the 4 used for parameters. We don't currently do this
1675 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001676 if (Subtarget->isThumb1Only())
1677 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001678
Dale Johannesen51e28e62010-06-03 21:09:53 +00001679 // If the calling conventions do not match, then we'd better make sure the
1680 // results are returned in the same way as what the caller expects.
1681 if (!CCMatch) {
1682 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001683 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1684 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001685 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1686
1687 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001688 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1689 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001690 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1691
1692 if (RVLocs1.size() != RVLocs2.size())
1693 return false;
1694 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1695 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1696 return false;
1697 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1698 return false;
1699 if (RVLocs1[i].isRegLoc()) {
1700 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1701 return false;
1702 } else {
1703 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1704 return false;
1705 }
1706 }
1707 }
1708
1709 // If the callee takes no arguments then go on to check the results of the
1710 // call.
1711 if (!Outs.empty()) {
1712 // Check if stack adjustment is needed. For now, do not do this if any
1713 // argument is passed on the stack.
1714 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001715 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1716 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001717 CCInfo.AnalyzeCallOperands(Outs,
1718 CCAssignFnForNode(CalleeCC, false, isVarArg));
1719 if (CCInfo.getNextStackOffset()) {
1720 MachineFunction &MF = DAG.getMachineFunction();
1721
1722 // Check if the arguments are already laid out in the right way as
1723 // the caller's fixed stack objects.
1724 MachineFrameInfo *MFI = MF.getFrameInfo();
1725 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1726 const ARMInstrInfo *TII =
1727 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001728 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1729 i != e;
1730 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001731 CCValAssign &VA = ArgLocs[i];
1732 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001733 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001734 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001735 if (VA.getLocInfo() == CCValAssign::Indirect)
1736 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001737 if (VA.needsCustom()) {
1738 // f64 and vector types are split into multiple registers or
1739 // register/stack-slot combinations. The types will not match
1740 // the registers; give up on memory f64 refs until we figure
1741 // out what to do about this.
1742 if (!VA.isRegLoc())
1743 return false;
1744 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001745 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001746 if (RegVT == MVT::v2f64) {
1747 if (!ArgLocs[++i].isRegLoc())
1748 return false;
1749 if (!ArgLocs[++i].isRegLoc())
1750 return false;
1751 }
1752 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001753 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1754 MFI, MRI, TII))
1755 return false;
1756 }
1757 }
1758 }
1759 }
1760
1761 return true;
1762}
1763
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764SDValue
1765ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001766 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001768 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001770
Bob Wilsondee46d72009-04-17 20:35:10 +00001771 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001772 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001773
Bob Wilsondee46d72009-04-17 20:35:10 +00001774 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001775 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1776 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001777
Dan Gohman98ca4f22009-08-05 01:29:28 +00001778 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001779 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1780 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001781
1782 // If this is the first return lowered for this function, add
1783 // the regs to the liveout set for the function.
1784 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1785 for (unsigned i = 0; i != RVLocs.size(); ++i)
1786 if (RVLocs[i].isRegLoc())
1787 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001788 }
1789
Bob Wilson1f595bb2009-04-17 19:07:39 +00001790 SDValue Flag;
1791
1792 // Copy the result values into the output registers.
1793 for (unsigned i = 0, realRVLocIdx = 0;
1794 i != RVLocs.size();
1795 ++i, ++realRVLocIdx) {
1796 CCValAssign &VA = RVLocs[i];
1797 assert(VA.isRegLoc() && "Can only return in registers!");
1798
Dan Gohmanc9403652010-07-07 15:54:55 +00001799 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001800
1801 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001802 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001803 case CCValAssign::Full: break;
1804 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001805 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001806 break;
1807 }
1808
Bob Wilson1f595bb2009-04-17 19:07:39 +00001809 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001811 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1813 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001814 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001816
1817 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1818 Flag = Chain.getValue(1);
1819 VA = RVLocs[++i]; // skip ahead to next loc
1820 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1821 HalfGPRs.getValue(1), Flag);
1822 Flag = Chain.getValue(1);
1823 VA = RVLocs[++i]; // skip ahead to next loc
1824
1825 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1827 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001828 }
1829 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1830 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001831 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001833 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001834 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001835 VA = RVLocs[++i]; // skip ahead to next loc
1836 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1837 Flag);
1838 } else
1839 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1840
Bob Wilsondee46d72009-04-17 20:35:10 +00001841 // Guarantee that all emitted copies are
1842 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001843 Flag = Chain.getValue(1);
1844 }
1845
1846 SDValue result;
1847 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001849 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001851
1852 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001853}
1854
Evan Cheng3d2125c2010-11-30 23:55:39 +00001855bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1856 if (N->getNumValues() != 1)
1857 return false;
1858 if (!N->hasNUsesOfValue(1, 0))
1859 return false;
1860
1861 unsigned NumCopies = 0;
1862 SDNode* Copies[2];
1863 SDNode *Use = *N->use_begin();
1864 if (Use->getOpcode() == ISD::CopyToReg) {
1865 Copies[NumCopies++] = Use;
1866 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1867 // f64 returned in a pair of GPRs.
1868 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1869 UI != UE; ++UI) {
1870 if (UI->getOpcode() != ISD::CopyToReg)
1871 return false;
1872 Copies[UI.getUse().getResNo()] = *UI;
1873 ++NumCopies;
1874 }
1875 } else if (Use->getOpcode() == ISD::BITCAST) {
1876 // f32 returned in a single GPR.
1877 if (!Use->hasNUsesOfValue(1, 0))
1878 return false;
1879 Use = *Use->use_begin();
1880 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1881 return false;
1882 Copies[NumCopies++] = Use;
1883 } else {
1884 return false;
1885 }
1886
1887 if (NumCopies != 1 && NumCopies != 2)
1888 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001889
1890 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001891 for (unsigned i = 0; i < NumCopies; ++i) {
1892 SDNode *Copy = Copies[i];
1893 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1894 UI != UE; ++UI) {
1895 if (UI->getOpcode() == ISD::CopyToReg) {
1896 SDNode *Use = *UI;
1897 if (Use == Copies[0] || Use == Copies[1])
1898 continue;
1899 return false;
1900 }
1901 if (UI->getOpcode() != ARMISD::RET_FLAG)
1902 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001903 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001904 }
1905 }
1906
Evan Cheng1bf891a2010-12-01 22:59:46 +00001907 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001908}
1909
Evan Cheng485fafc2011-03-21 01:19:09 +00001910bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1911 if (!EnableARMTailCalls)
1912 return false;
1913
1914 if (!CI->isTailCall())
1915 return false;
1916
1917 return !Subtarget->isThumb1Only();
1918}
1919
Bob Wilsonb62d2572009-11-03 00:02:05 +00001920// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1921// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1922// one of the above mentioned nodes. It has to be wrapped because otherwise
1923// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1924// be used to form addressing mode. These wrapped nodes will be selected
1925// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001926static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001927 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001928 // FIXME there is no actual debug info here
1929 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001930 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001932 if (CP->isMachineConstantPoolEntry())
1933 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1934 CP->getAlignment());
1935 else
1936 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1937 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001939}
1940
Jim Grosbache1102ca2010-07-19 17:20:38 +00001941unsigned ARMTargetLowering::getJumpTableEncoding() const {
1942 return MachineJumpTableInfo::EK_Inline;
1943}
1944
Dan Gohmand858e902010-04-17 15:26:15 +00001945SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1946 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001947 MachineFunction &MF = DAG.getMachineFunction();
1948 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1949 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001950 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001951 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001952 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001953 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1954 SDValue CPAddr;
1955 if (RelocM == Reloc::Static) {
1956 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1957 } else {
1958 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001959 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001960 ARMConstantPoolValue *CPV =
1961 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
1962 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00001963 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1964 }
1965 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1966 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001967 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001968 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001969 if (RelocM == Reloc::Static)
1970 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001971 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001972 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001973}
1974
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001975// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001976SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001977ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001978 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001979 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001980 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001981 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001982 MachineFunction &MF = DAG.getMachineFunction();
1983 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001984 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001985 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00001986 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
1987 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001988 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001990 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001991 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001992 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001994
Evan Chenge7e0d622009-11-06 22:24:13 +00001995 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001996 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001997
1998 // call __tls_get_addr.
1999 ArgListTy Args;
2000 ArgListEntry Entry;
2001 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002002 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002003 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002004 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00002005 std::pair<SDValue, SDValue> CallResult =
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002006 LowerCallTo(Chain, (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002007 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002009 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002010 return CallResult.first;
2011}
2012
2013// Lower ISD::GlobalTLSAddress using the "initial exec" or
2014// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002015SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002016ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002017 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002018 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002019 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002020 SDValue Offset;
2021 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002022 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002023 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002024 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002025
Chris Lattner4fb63d02009-07-15 04:12:33 +00002026 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002027 MachineFunction &MF = DAG.getMachineFunction();
2028 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002029 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002030 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002031 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2032 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002033 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2034 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2035 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002036 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002038 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002039 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002040 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002041 Chain = Offset.getValue(1);
2042
Evan Chenge7e0d622009-11-06 22:24:13 +00002043 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002044 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002045
Evan Cheng9eda6892009-10-31 03:39:36 +00002046 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002047 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002048 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002049 } else {
2050 // local exec model
Bill Wendling5bb77992011-10-01 08:00:54 +00002051 ARMConstantPoolValue *CPV =
2052 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002053 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002055 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002056 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002057 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002058 }
2059
2060 // The address of the thread local variable is the add of the thread
2061 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002062 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002063}
2064
Dan Gohman475871a2008-07-27 21:46:04 +00002065SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002066ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002067 // TODO: implement the "local dynamic" model
2068 assert(Subtarget->isTargetELF() &&
2069 "TLS not implemented for non-ELF targets");
2070 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2071 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2072 // otherwise use the "Local Exec" TLS Model
2073 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2074 return LowerToTLSGeneralDynamicModel(GA, DAG);
2075 else
2076 return LowerToTLSExecModels(GA, DAG);
2077}
2078
Dan Gohman475871a2008-07-27 21:46:04 +00002079SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002082 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002083 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002084 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2085 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002086 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002087 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002088 ARMConstantPoolConstant::Create(GV,
2089 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002090 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002092 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002093 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002094 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002095 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002096 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002097 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002098 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002099 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002100 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002101 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002102 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002103 }
2104
2105 // If we have T2 ops, we can materialize the address directly via movt/movw
2106 // pair. This is always cheaper.
2107 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002108 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002109 // FIXME: Once remat is capable of dealing with instructions with register
2110 // operands, expand this into two nodes.
2111 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2112 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002113 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002114 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2115 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2116 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2117 MachinePointerInfo::getConstantPool(),
2118 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002119 }
2120}
2121
Dan Gohman475871a2008-07-27 21:46:04 +00002122SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002123 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002124 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002125 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002126 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002127 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002128 MachineFunction &MF = DAG.getMachineFunction();
2129 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2130
Evan Cheng4abce0c2011-05-27 20:11:27 +00002131 // FIXME: Enable this for static codegen when tool issues are fixed.
2132 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002133 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002134 // FIXME: Once remat is capable of dealing with instructions with register
2135 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002136 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002137 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2138 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2139
Evan Cheng53519f02011-01-21 18:55:51 +00002140 unsigned Wrapper = (RelocM == Reloc::PIC_)
2141 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2142 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002143 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002144 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2145 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2146 MachinePointerInfo::getGOT(), false, false, 0);
2147 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002148 }
2149
2150 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002151 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002152 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002153 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002154 } else {
2155 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002156 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2157 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002158 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2159 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002160 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002161 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002163
Evan Cheng9eda6892009-10-31 03:39:36 +00002164 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002165 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002166 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002167 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002168
2169 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002170 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002171 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002172 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002173
Evan Cheng63476a82009-09-03 07:04:02 +00002174 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002175 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002176 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002177
2178 return Result;
2179}
2180
Dan Gohman475871a2008-07-27 21:46:04 +00002181SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002182 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002183 assert(Subtarget->isTargetELF() &&
2184 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002185 MachineFunction &MF = DAG.getMachineFunction();
2186 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002187 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002188 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002189 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002190 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002191 ARMConstantPoolValue *CPV =
2192 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2193 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002194 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002196 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002197 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002198 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002199 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002200 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002201}
2202
Jim Grosbach0e0da732009-05-12 23:59:14 +00002203SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002204ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2205 const {
2206 DebugLoc dl = Op.getDebugLoc();
2207 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002208 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002209}
2210
2211SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002212ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2213 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002214 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002215 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2216 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002217 Op.getOperand(1), Val);
2218}
2219
2220SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002221ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2222 DebugLoc dl = Op.getDebugLoc();
2223 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2224 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2225}
2226
2227SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002228ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002229 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002230 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002231 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002232 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002233 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002234 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002235 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002236 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2237 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002238 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002239 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002240 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002241 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002242 EVT PtrVT = getPointerTy();
2243 DebugLoc dl = Op.getDebugLoc();
2244 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2245 SDValue CPAddr;
2246 unsigned PCAdj = (RelocM != Reloc::PIC_)
2247 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002248 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002249 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2250 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002251 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002252 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002253 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002254 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002255 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002256 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002257
2258 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002259 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002260 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2261 }
2262 return Result;
2263 }
Evan Cheng92e39162011-03-29 23:06:19 +00002264 case Intrinsic::arm_neon_vmulls:
2265 case Intrinsic::arm_neon_vmullu: {
2266 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2267 ? ARMISD::VMULLs : ARMISD::VMULLu;
2268 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2269 Op.getOperand(1), Op.getOperand(2));
2270 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002271 }
2272}
2273
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002274static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002275 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002276 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002277 if (!Subtarget->hasDataBarrier()) {
2278 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2279 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2280 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002281 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002282 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002283 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002284 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002285 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002286
2287 SDValue Op5 = Op.getOperand(5);
2288 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2289 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2290 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2291 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2292
2293 ARM_MB::MemBOpt DMBOpt;
2294 if (isDeviceBarrier)
2295 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2296 else
2297 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2298 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2299 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002300}
2301
Eli Friedman26689ac2011-08-03 21:06:02 +00002302
2303static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2304 const ARMSubtarget *Subtarget) {
2305 // FIXME: handle "fence singlethread" more efficiently.
2306 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002307 if (!Subtarget->hasDataBarrier()) {
2308 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2309 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2310 // here.
2311 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2312 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002313 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002314 DAG.getConstant(0, MVT::i32));
2315 }
2316
Eli Friedman26689ac2011-08-03 21:06:02 +00002317 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002318 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002319}
2320
Evan Chengdfed19f2010-11-03 06:34:55 +00002321static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2322 const ARMSubtarget *Subtarget) {
2323 // ARM pre v5TE and Thumb1 does not have preload instructions.
2324 if (!(Subtarget->isThumb2() ||
2325 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2326 // Just preserve the chain.
2327 return Op.getOperand(0);
2328
2329 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002330 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2331 if (!isRead &&
2332 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2333 // ARMv7 with MP extension has PLDW.
2334 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002335
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002336 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2337 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002338 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002339 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002340 isData = ~isData & 1;
2341 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002342
2343 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002344 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2345 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002346}
2347
Dan Gohman1e93df62010-04-17 14:41:14 +00002348static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2349 MachineFunction &MF = DAG.getMachineFunction();
2350 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2351
Evan Chenga8e29892007-01-19 07:51:42 +00002352 // vastart just stores the address of the VarArgsFrameIndex slot into the
2353 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002354 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002355 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002356 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002357 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002358 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2359 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002360}
2361
Dan Gohman475871a2008-07-27 21:46:04 +00002362SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002363ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2364 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002365 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002366 MachineFunction &MF = DAG.getMachineFunction();
2367 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2368
2369 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002370 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 RC = ARM::tGPRRegisterClass;
2372 else
2373 RC = ARM::GPRRegisterClass;
2374
2375 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002376 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002378
2379 SDValue ArgValue2;
2380 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002382 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002383
2384 // Create load node to retrieve arguments from the stack.
2385 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002386 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002388 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002390 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 }
2393
Jim Grosbache5165492009-11-09 00:11:35 +00002394 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002395}
2396
Stuart Hastingsc7315872011-04-20 16:47:52 +00002397void
2398ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2399 unsigned &VARegSize, unsigned &VARegSaveSize)
2400 const {
2401 unsigned NumGPRs;
2402 if (CCInfo.isFirstByValRegValid())
2403 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2404 else {
2405 unsigned int firstUnalloced;
2406 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2407 sizeof(GPRArgRegs) /
2408 sizeof(GPRArgRegs[0]));
2409 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2410 }
2411
2412 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2413 VARegSize = NumGPRs * 4;
2414 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2415}
2416
2417// The remaining GPRs hold either the beginning of variable-argument
2418// data, or the beginning of an aggregate passed by value (usuall
2419// byval). Either way, we allocate stack slots adjacent to the data
2420// provided by our caller, and store the unallocated registers there.
2421// If this is a variadic function, the va_list pointer will begin with
2422// these values; otherwise, this reassembles a (byval) structure that
2423// was split between registers and memory.
2424void
2425ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2426 DebugLoc dl, SDValue &Chain,
2427 unsigned ArgOffset) const {
2428 MachineFunction &MF = DAG.getMachineFunction();
2429 MachineFrameInfo *MFI = MF.getFrameInfo();
2430 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2431 unsigned firstRegToSaveIndex;
2432 if (CCInfo.isFirstByValRegValid())
2433 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2434 else {
2435 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2436 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2437 }
2438
2439 unsigned VARegSize, VARegSaveSize;
2440 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2441 if (VARegSaveSize) {
2442 // If this function is vararg, store any remaining integer argument regs
2443 // to their spots on the stack so that they may be loaded by deferencing
2444 // the result of va_next.
2445 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002446 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2447 ArgOffset + VARegSaveSize
2448 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002449 false));
2450 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2451 getPointerTy());
2452
2453 SmallVector<SDValue, 4> MemOps;
2454 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2455 TargetRegisterClass *RC;
2456 if (AFI->isThumb1OnlyFunction())
2457 RC = ARM::tGPRRegisterClass;
2458 else
2459 RC = ARM::GPRRegisterClass;
2460
2461 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2462 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2463 SDValue Store =
2464 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002465 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002466 false, false, 0);
2467 MemOps.push_back(Store);
2468 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2469 DAG.getConstant(4, getPointerTy()));
2470 }
2471 if (!MemOps.empty())
2472 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2473 &MemOps[0], MemOps.size());
2474 } else
2475 // This will point to the next argument passed via stack.
2476 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2477}
2478
Bob Wilson5bafff32009-06-22 23:27:02 +00002479SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002480ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002481 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482 const SmallVectorImpl<ISD::InputArg>
2483 &Ins,
2484 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002485 SmallVectorImpl<SDValue> &InVals)
2486 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002487 MachineFunction &MF = DAG.getMachineFunction();
2488 MachineFrameInfo *MFI = MF.getFrameInfo();
2489
Bob Wilson1f595bb2009-04-17 19:07:39 +00002490 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2491
2492 // Assign locations to all of the incoming arguments.
2493 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002494 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2495 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002496 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002497 CCAssignFnForNode(CallConv, /* Return*/ false,
2498 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002499
2500 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002501 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002502
Stuart Hastingsf222e592011-02-28 17:17:53 +00002503 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002504 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2505 CCValAssign &VA = ArgLocs[i];
2506
Bob Wilsondee46d72009-04-17 20:35:10 +00002507 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002508 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002509 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002510
Bob Wilson1f595bb2009-04-17 19:07:39 +00002511 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 // f64 and vector types are split up into multiple registers or
2513 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002516 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002517 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002518 SDValue ArgValue2;
2519 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002520 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002521 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2522 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002523 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002524 false, false, 0);
2525 } else {
2526 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2527 Chain, DAG, dl);
2528 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2530 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2534 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002536
Bob Wilson5bafff32009-06-22 23:27:02 +00002537 } else {
2538 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002539
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002543 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002545 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002547 RC = (AFI->isThumb1OnlyFunction() ?
2548 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002549 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002550 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002551
2552 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002553 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002554 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002555 }
2556
2557 // If this is an 8 or 16-bit value, it is really passed promoted
2558 // to 32 bits. Insert an assert[sz]ext to capture this, then
2559 // truncate to the right size.
2560 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002561 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002562 case CCValAssign::Full: break;
2563 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002564 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002565 break;
2566 case CCValAssign::SExt:
2567 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2568 DAG.getValueType(VA.getValVT()));
2569 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2570 break;
2571 case CCValAssign::ZExt:
2572 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2573 DAG.getValueType(VA.getValVT()));
2574 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2575 break;
2576 }
2577
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002579
2580 } else { // VA.isRegLoc()
2581
2582 // sanity check
2583 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002585
Stuart Hastingsf222e592011-02-28 17:17:53 +00002586 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002587
Stuart Hastingsf222e592011-02-28 17:17:53 +00002588 // Some Ins[] entries become multiple ArgLoc[] entries.
2589 // Process them only once.
2590 if (index != lastInsIndex)
2591 {
2592 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002593 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002594 // This can be changed with more analysis.
2595 // In case of tail call optimization mark all arguments mutable.
2596 // Since they could be overwritten by lowering of arguments in case of
2597 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002598 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002599 unsigned VARegSize, VARegSaveSize;
2600 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2601 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2602 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002603 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002604 int FI = MFI->CreateFixedObject(Bytes,
2605 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002606 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2607 } else {
2608 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2609 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002610
Stuart Hastingsf222e592011-02-28 17:17:53 +00002611 // Create load nodes to retrieve arguments from the stack.
2612 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2613 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2614 MachinePointerInfo::getFixedStack(FI),
2615 false, false, 0));
2616 }
2617 lastInsIndex = index;
2618 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002619 }
2620 }
2621
2622 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002623 if (isVarArg)
2624 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002625
Dan Gohman98ca4f22009-08-05 01:29:28 +00002626 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002627}
2628
2629/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002630static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002631 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002632 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002633 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002634 // Maybe this has already been legalized into the constant pool?
2635 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002636 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002637 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002638 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002639 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002640 }
2641 }
2642 return false;
2643}
2644
Evan Chenga8e29892007-01-19 07:51:42 +00002645/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2646/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002647SDValue
2648ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002649 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002650 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002651 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002652 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002653 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002654 // Constant does not fit, try adjusting it by one?
2655 switch (CC) {
2656 default: break;
2657 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002658 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002659 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002660 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002661 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002662 }
2663 break;
2664 case ISD::SETULT:
2665 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002666 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002667 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002669 }
2670 break;
2671 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002672 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002673 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002674 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002676 }
2677 break;
2678 case ISD::SETULE:
2679 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002680 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002681 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002683 }
2684 break;
2685 }
2686 }
2687 }
2688
2689 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002690 ARMISD::NodeType CompareType;
2691 switch (CondCode) {
2692 default:
2693 CompareType = ARMISD::CMP;
2694 break;
2695 case ARMCC::EQ:
2696 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002697 // Uses only Z Flag
2698 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002699 break;
2700 }
Evan Cheng218977b2010-07-13 19:27:42 +00002701 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002702 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002703}
2704
2705/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002706SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002707ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002708 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002709 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002710 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002711 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002712 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002713 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2714 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002715}
2716
Bob Wilson79f56c92011-03-08 01:17:20 +00002717/// duplicateCmp - Glue values can have only one use, so this function
2718/// duplicates a comparison node.
2719SDValue
2720ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2721 unsigned Opc = Cmp.getOpcode();
2722 DebugLoc DL = Cmp.getDebugLoc();
2723 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2724 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2725
2726 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2727 Cmp = Cmp.getOperand(0);
2728 Opc = Cmp.getOpcode();
2729 if (Opc == ARMISD::CMPFP)
2730 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2731 else {
2732 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2733 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2734 }
2735 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2736}
2737
Bill Wendlingde2b1512010-08-11 08:43:16 +00002738SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2739 SDValue Cond = Op.getOperand(0);
2740 SDValue SelectTrue = Op.getOperand(1);
2741 SDValue SelectFalse = Op.getOperand(2);
2742 DebugLoc dl = Op.getDebugLoc();
2743
2744 // Convert:
2745 //
2746 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2747 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2748 //
2749 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2750 const ConstantSDNode *CMOVTrue =
2751 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2752 const ConstantSDNode *CMOVFalse =
2753 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2754
2755 if (CMOVTrue && CMOVFalse) {
2756 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2757 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2758
2759 SDValue True;
2760 SDValue False;
2761 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2762 True = SelectTrue;
2763 False = SelectFalse;
2764 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2765 True = SelectFalse;
2766 False = SelectTrue;
2767 }
2768
2769 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002770 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002771 SDValue ARMcc = Cond.getOperand(2);
2772 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002773 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002774 assert(True.getValueType() == VT);
2775 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002776 }
2777 }
2778 }
2779
2780 return DAG.getSelectCC(dl, Cond,
2781 DAG.getConstant(0, Cond.getValueType()),
2782 SelectTrue, SelectFalse, ISD::SETNE);
2783}
2784
Dan Gohmand858e902010-04-17 15:26:15 +00002785SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002787 SDValue LHS = Op.getOperand(0);
2788 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002789 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002790 SDValue TrueVal = Op.getOperand(2);
2791 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002792 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002793
Owen Anderson825b72b2009-08-11 20:47:22 +00002794 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002795 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002797 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002798 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002799 }
2800
2801 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002802 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002803
Evan Cheng218977b2010-07-13 19:27:42 +00002804 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2805 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002806 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002807 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002808 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002809 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002810 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002811 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002812 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002813 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002814 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002815 }
2816 return Result;
2817}
2818
Evan Cheng218977b2010-07-13 19:27:42 +00002819/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2820/// to morph to an integer compare sequence.
2821static bool canChangeToInt(SDValue Op, bool &SeenZero,
2822 const ARMSubtarget *Subtarget) {
2823 SDNode *N = Op.getNode();
2824 if (!N->hasOneUse())
2825 // Otherwise it requires moving the value from fp to integer registers.
2826 return false;
2827 if (!N->getNumValues())
2828 return false;
2829 EVT VT = Op.getValueType();
2830 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2831 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2832 // vmrs are very slow, e.g. cortex-a8.
2833 return false;
2834
2835 if (isFloatingPointZero(Op)) {
2836 SeenZero = true;
2837 return true;
2838 }
2839 return ISD::isNormalLoad(N);
2840}
2841
2842static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2843 if (isFloatingPointZero(Op))
2844 return DAG.getConstant(0, MVT::i32);
2845
2846 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2847 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002848 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002849 Ld->isVolatile(), Ld->isNonTemporal(),
2850 Ld->getAlignment());
2851
2852 llvm_unreachable("Unknown VFP cmp argument!");
2853}
2854
2855static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2856 SDValue &RetVal1, SDValue &RetVal2) {
2857 if (isFloatingPointZero(Op)) {
2858 RetVal1 = DAG.getConstant(0, MVT::i32);
2859 RetVal2 = DAG.getConstant(0, MVT::i32);
2860 return;
2861 }
2862
2863 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2864 SDValue Ptr = Ld->getBasePtr();
2865 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2866 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002867 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002868 Ld->isVolatile(), Ld->isNonTemporal(),
2869 Ld->getAlignment());
2870
2871 EVT PtrType = Ptr.getValueType();
2872 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2873 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2874 PtrType, Ptr, DAG.getConstant(4, PtrType));
2875 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2876 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002877 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002878 Ld->isVolatile(), Ld->isNonTemporal(),
2879 NewAlign);
2880 return;
2881 }
2882
2883 llvm_unreachable("Unknown VFP cmp argument!");
2884}
2885
2886/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2887/// f32 and even f64 comparisons to integer ones.
2888SDValue
2889ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2890 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002891 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002892 SDValue LHS = Op.getOperand(2);
2893 SDValue RHS = Op.getOperand(3);
2894 SDValue Dest = Op.getOperand(4);
2895 DebugLoc dl = Op.getDebugLoc();
2896
2897 bool SeenZero = false;
2898 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2899 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002900 // If one of the operand is zero, it's safe to ignore the NaN case since
2901 // we only care about equality comparisons.
2902 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002903 // If unsafe fp math optimization is enabled and there are no other uses of
2904 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002905 // to an integer comparison.
2906 if (CC == ISD::SETOEQ)
2907 CC = ISD::SETEQ;
2908 else if (CC == ISD::SETUNE)
2909 CC = ISD::SETNE;
2910
2911 SDValue ARMcc;
2912 if (LHS.getValueType() == MVT::f32) {
2913 LHS = bitcastf32Toi32(LHS, DAG);
2914 RHS = bitcastf32Toi32(RHS, DAG);
2915 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2916 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2917 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2918 Chain, Dest, ARMcc, CCR, Cmp);
2919 }
2920
2921 SDValue LHS1, LHS2;
2922 SDValue RHS1, RHS2;
2923 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2924 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2925 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2926 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002927 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002928 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2929 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2930 }
2931
2932 return SDValue();
2933}
2934
2935SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2936 SDValue Chain = Op.getOperand(0);
2937 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2938 SDValue LHS = Op.getOperand(2);
2939 SDValue RHS = Op.getOperand(3);
2940 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002941 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002942
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002944 SDValue ARMcc;
2945 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002948 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002949 }
2950
Owen Anderson825b72b2009-08-11 20:47:22 +00002951 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002952
2953 if (UnsafeFPMath &&
2954 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2955 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2956 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2957 if (Result.getNode())
2958 return Result;
2959 }
2960
Evan Chenga8e29892007-01-19 07:51:42 +00002961 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002962 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002963
Evan Cheng218977b2010-07-13 19:27:42 +00002964 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2965 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002967 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002968 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002969 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002970 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002971 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2972 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002973 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002974 }
2975 return Res;
2976}
2977
Dan Gohmand858e902010-04-17 15:26:15 +00002978SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002979 SDValue Chain = Op.getOperand(0);
2980 SDValue Table = Op.getOperand(1);
2981 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002982 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002983
Owen Andersone50ed302009-08-10 22:56:29 +00002984 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002985 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2986 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002987 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002988 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002990 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2991 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002992 if (Subtarget->isThumb2()) {
2993 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2994 // which does another jump to the destination. This also makes it easier
2995 // to translate it to TBB / TBH later.
2996 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002997 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002998 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002999 }
Evan Cheng66ac5312009-07-25 00:33:29 +00003000 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00003001 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003002 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00003003 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003004 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003005 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003006 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003007 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003008 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003009 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003010 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003012 }
Evan Chenga8e29892007-01-19 07:51:42 +00003013}
3014
Bob Wilson76a312b2010-03-19 22:51:32 +00003015static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
3016 DebugLoc dl = Op.getDebugLoc();
3017 unsigned Opc;
3018
3019 switch (Op.getOpcode()) {
3020 default:
3021 assert(0 && "Invalid opcode!");
3022 case ISD::FP_TO_SINT:
3023 Opc = ARMISD::FTOSI;
3024 break;
3025 case ISD::FP_TO_UINT:
3026 Opc = ARMISD::FTOUI;
3027 break;
3028 }
3029 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003030 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003031}
3032
Cameron Zwarich3007d332011-03-29 21:41:55 +00003033static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3034 EVT VT = Op.getValueType();
3035 DebugLoc dl = Op.getDebugLoc();
3036
Duncan Sands1f6a3292011-08-12 14:54:45 +00003037 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3038 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003039 if (VT != MVT::v4f32)
3040 return DAG.UnrollVectorOp(Op.getNode());
3041
3042 unsigned CastOpc;
3043 unsigned Opc;
3044 switch (Op.getOpcode()) {
3045 default:
3046 assert(0 && "Invalid opcode!");
3047 case ISD::SINT_TO_FP:
3048 CastOpc = ISD::SIGN_EXTEND;
3049 Opc = ISD::SINT_TO_FP;
3050 break;
3051 case ISD::UINT_TO_FP:
3052 CastOpc = ISD::ZERO_EXTEND;
3053 Opc = ISD::UINT_TO_FP;
3054 break;
3055 }
3056
3057 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3058 return DAG.getNode(Opc, dl, VT, Op);
3059}
3060
Bob Wilson76a312b2010-03-19 22:51:32 +00003061static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3062 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003063 if (VT.isVector())
3064 return LowerVectorINT_TO_FP(Op, DAG);
3065
Bob Wilson76a312b2010-03-19 22:51:32 +00003066 DebugLoc dl = Op.getDebugLoc();
3067 unsigned Opc;
3068
3069 switch (Op.getOpcode()) {
3070 default:
3071 assert(0 && "Invalid opcode!");
3072 case ISD::SINT_TO_FP:
3073 Opc = ARMISD::SITOF;
3074 break;
3075 case ISD::UINT_TO_FP:
3076 Opc = ARMISD::UITOF;
3077 break;
3078 }
3079
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003080 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003081 return DAG.getNode(Opc, dl, VT, Op);
3082}
3083
Evan Cheng515fe3a2010-07-08 02:08:50 +00003084SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003085 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue Tmp0 = Op.getOperand(0);
3087 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003088 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT VT = Op.getValueType();
3090 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003091 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3092 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3093 bool UseNEON = !InGPR && Subtarget->hasNEON();
3094
3095 if (UseNEON) {
3096 // Use VBSL to copy the sign bit.
3097 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3098 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3099 DAG.getTargetConstant(EncodedVal, MVT::i32));
3100 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3101 if (VT == MVT::f64)
3102 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3103 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3104 DAG.getConstant(32, MVT::i32));
3105 else /*if (VT == MVT::f32)*/
3106 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3107 if (SrcVT == MVT::f32) {
3108 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3109 if (VT == MVT::f64)
3110 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3111 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3112 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003113 } else if (VT == MVT::f32)
3114 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3115 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3116 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003117 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3118 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3119
3120 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3121 MVT::i32);
3122 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3123 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3124 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003125
Evan Chenge573fb32011-02-23 02:24:55 +00003126 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3127 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3128 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003129 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003130 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3131 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3132 DAG.getConstant(0, MVT::i32));
3133 } else {
3134 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3135 }
3136
3137 return Res;
3138 }
Evan Chengc143dd42011-02-11 02:28:55 +00003139
3140 // Bitcast operand 1 to i32.
3141 if (SrcVT == MVT::f64)
3142 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3143 &Tmp1, 1).getValue(1);
3144 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3145
Evan Chenge573fb32011-02-23 02:24:55 +00003146 // Or in the signbit with integer operations.
3147 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3148 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3149 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3150 if (VT == MVT::f32) {
3151 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3152 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3153 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3154 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003155 }
3156
Evan Chenge573fb32011-02-23 02:24:55 +00003157 // f64: Or the high part with signbit and then combine two parts.
3158 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3159 &Tmp0, 1);
3160 SDValue Lo = Tmp0.getValue(0);
3161 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3162 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3163 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003164}
3165
Evan Cheng2457f2c2010-05-22 01:47:14 +00003166SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3167 MachineFunction &MF = DAG.getMachineFunction();
3168 MachineFrameInfo *MFI = MF.getFrameInfo();
3169 MFI->setReturnAddressIsTaken(true);
3170
3171 EVT VT = Op.getValueType();
3172 DebugLoc dl = Op.getDebugLoc();
3173 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3174 if (Depth) {
3175 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3176 SDValue Offset = DAG.getConstant(4, MVT::i32);
3177 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3178 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003179 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003180 }
3181
3182 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003183 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003184 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3185}
3186
Dan Gohmand858e902010-04-17 15:26:15 +00003187SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003188 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3189 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003190
Owen Andersone50ed302009-08-10 22:56:29 +00003191 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003192 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3193 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003194 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003195 ? ARM::R7 : ARM::R11;
3196 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3197 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003198 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3199 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003200 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003201 return FrameAddr;
3202}
3203
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003204/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003205/// expand a bit convert where either the source or destination type is i64 to
3206/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3207/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3208/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003209static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003210 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3211 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003212 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003213
Bob Wilson9f3f0612010-04-17 05:30:19 +00003214 // This function is only supposed to be called for i64 types, either as the
3215 // source or destination of the bit convert.
3216 EVT SrcVT = Op.getValueType();
3217 EVT DstVT = N->getValueType(0);
3218 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003219 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003220
Bob Wilson9f3f0612010-04-17 05:30:19 +00003221 // Turn i64->f64 into VMOVDRR.
3222 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3224 DAG.getConstant(0, MVT::i32));
3225 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3226 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003227 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003228 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003229 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003230
Jim Grosbache5165492009-11-09 00:11:35 +00003231 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003232 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3233 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3234 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3235 // Merge the pieces into a single i64 value.
3236 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3237 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003238
Bob Wilson9f3f0612010-04-17 05:30:19 +00003239 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003240}
3241
Bob Wilson5bafff32009-06-22 23:27:02 +00003242/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003243/// Zero vectors are used to represent vector negation and in those cases
3244/// will be implemented with the NEON VNEG instruction. However, VNEG does
3245/// not support i64 elements, so sometimes the zero vectors will need to be
3246/// explicitly constructed. Regardless, use a canonical VMOV to create the
3247/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003248static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003249 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003250 // The canonical modified immediate encoding of a zero vector is....0!
3251 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3252 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3253 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003254 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003255}
3256
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003257/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3258/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003259SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3260 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003261 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3262 EVT VT = Op.getValueType();
3263 unsigned VTBits = VT.getSizeInBits();
3264 DebugLoc dl = Op.getDebugLoc();
3265 SDValue ShOpLo = Op.getOperand(0);
3266 SDValue ShOpHi = Op.getOperand(1);
3267 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003268 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003269 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003270
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003271 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3272
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003273 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3274 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3275 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3276 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3277 DAG.getConstant(VTBits, MVT::i32));
3278 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3279 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003280 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003281
3282 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3283 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003284 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003285 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003286 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003287 CCR, Cmp);
3288
3289 SDValue Ops[2] = { Lo, Hi };
3290 return DAG.getMergeValues(Ops, 2, dl);
3291}
3292
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003293/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3294/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003295SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3296 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003297 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3298 EVT VT = Op.getValueType();
3299 unsigned VTBits = VT.getSizeInBits();
3300 DebugLoc dl = Op.getDebugLoc();
3301 SDValue ShOpLo = Op.getOperand(0);
3302 SDValue ShOpHi = Op.getOperand(1);
3303 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003304 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003305
3306 assert(Op.getOpcode() == ISD::SHL_PARTS);
3307 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3308 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3309 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3310 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3311 DAG.getConstant(VTBits, MVT::i32));
3312 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3313 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3314
3315 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3316 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3317 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003318 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003319 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003320 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003321 CCR, Cmp);
3322
3323 SDValue Ops[2] = { Lo, Hi };
3324 return DAG.getMergeValues(Ops, 2, dl);
3325}
3326
Jim Grosbach4725ca72010-09-08 03:54:02 +00003327SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003328 SelectionDAG &DAG) const {
3329 // The rounding mode is in bits 23:22 of the FPSCR.
3330 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3331 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3332 // so that the shift + and get folded into a bitfield extract.
3333 DebugLoc dl = Op.getDebugLoc();
3334 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3335 DAG.getConstant(Intrinsic::arm_get_fpscr,
3336 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003337 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003338 DAG.getConstant(1U << 22, MVT::i32));
3339 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3340 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003341 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003342 DAG.getConstant(3, MVT::i32));
3343}
3344
Jim Grosbach3482c802010-01-18 19:58:49 +00003345static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3346 const ARMSubtarget *ST) {
3347 EVT VT = N->getValueType(0);
3348 DebugLoc dl = N->getDebugLoc();
3349
3350 if (!ST->hasV6T2Ops())
3351 return SDValue();
3352
3353 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3354 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3355}
3356
Bob Wilson5bafff32009-06-22 23:27:02 +00003357static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3358 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003359 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 DebugLoc dl = N->getDebugLoc();
3361
Bob Wilsond5448bb2010-11-18 21:16:28 +00003362 if (!VT.isVector())
3363 return SDValue();
3364
Bob Wilson5bafff32009-06-22 23:27:02 +00003365 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003366 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003367
Bob Wilsond5448bb2010-11-18 21:16:28 +00003368 // Left shifts translate directly to the vshiftu intrinsic.
3369 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003370 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003371 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3372 N->getOperand(0), N->getOperand(1));
3373
3374 assert((N->getOpcode() == ISD::SRA ||
3375 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3376
3377 // NEON uses the same intrinsics for both left and right shifts. For
3378 // right shifts, the shift amounts are negative, so negate the vector of
3379 // shift amounts.
3380 EVT ShiftVT = N->getOperand(1).getValueType();
3381 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3382 getZeroVector(ShiftVT, DAG, dl),
3383 N->getOperand(1));
3384 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3385 Intrinsic::arm_neon_vshifts :
3386 Intrinsic::arm_neon_vshiftu);
3387 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3388 DAG.getConstant(vshiftInt, MVT::i32),
3389 N->getOperand(0), NegatedCount);
3390}
3391
3392static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3393 const ARMSubtarget *ST) {
3394 EVT VT = N->getValueType(0);
3395 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003396
Eli Friedmance392eb2009-08-22 03:13:10 +00003397 // We can get here for a node like i32 = ISD::SHL i32, i64
3398 if (VT != MVT::i64)
3399 return SDValue();
3400
3401 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003402 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003403
Chris Lattner27a6c732007-11-24 07:07:01 +00003404 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3405 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003406 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003407 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003408
Chris Lattner27a6c732007-11-24 07:07:01 +00003409 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003410 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003411
Chris Lattner27a6c732007-11-24 07:07:01 +00003412 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003414 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003416 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003417
Chris Lattner27a6c732007-11-24 07:07:01 +00003418 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3419 // captures the result into a carry flag.
3420 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003421 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003422
Chris Lattner27a6c732007-11-24 07:07:01 +00003423 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003425
Chris Lattner27a6c732007-11-24 07:07:01 +00003426 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003428}
3429
Bob Wilson5bafff32009-06-22 23:27:02 +00003430static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3431 SDValue TmpOp0, TmpOp1;
3432 bool Invert = false;
3433 bool Swap = false;
3434 unsigned Opc = 0;
3435
3436 SDValue Op0 = Op.getOperand(0);
3437 SDValue Op1 = Op.getOperand(1);
3438 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003439 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003440 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3441 DebugLoc dl = Op.getDebugLoc();
3442
3443 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3444 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003445 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003446 case ISD::SETUNE:
3447 case ISD::SETNE: Invert = true; // Fallthrough
3448 case ISD::SETOEQ:
3449 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3450 case ISD::SETOLT:
3451 case ISD::SETLT: Swap = true; // Fallthrough
3452 case ISD::SETOGT:
3453 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3454 case ISD::SETOLE:
3455 case ISD::SETLE: Swap = true; // Fallthrough
3456 case ISD::SETOGE:
3457 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3458 case ISD::SETUGE: Swap = true; // Fallthrough
3459 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3460 case ISD::SETUGT: Swap = true; // Fallthrough
3461 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3462 case ISD::SETUEQ: Invert = true; // Fallthrough
3463 case ISD::SETONE:
3464 // Expand this to (OLT | OGT).
3465 TmpOp0 = Op0;
3466 TmpOp1 = Op1;
3467 Opc = ISD::OR;
3468 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3469 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3470 break;
3471 case ISD::SETUO: Invert = true; // Fallthrough
3472 case ISD::SETO:
3473 // Expand this to (OLT | OGE).
3474 TmpOp0 = Op0;
3475 TmpOp1 = Op1;
3476 Opc = ISD::OR;
3477 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3478 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3479 break;
3480 }
3481 } else {
3482 // Integer comparisons.
3483 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003484 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003485 case ISD::SETNE: Invert = true;
3486 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3487 case ISD::SETLT: Swap = true;
3488 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3489 case ISD::SETLE: Swap = true;
3490 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3491 case ISD::SETULT: Swap = true;
3492 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3493 case ISD::SETULE: Swap = true;
3494 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3495 }
3496
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003497 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003498 if (Opc == ARMISD::VCEQ) {
3499
3500 SDValue AndOp;
3501 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3502 AndOp = Op0;
3503 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3504 AndOp = Op1;
3505
3506 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003507 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003508 AndOp = AndOp.getOperand(0);
3509
3510 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3511 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003512 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3513 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003514 Invert = !Invert;
3515 }
3516 }
3517 }
3518
3519 if (Swap)
3520 std::swap(Op0, Op1);
3521
Owen Andersonc24cb352010-11-08 23:21:22 +00003522 // If one of the operands is a constant vector zero, attempt to fold the
3523 // comparison to a specialized compare-against-zero form.
3524 SDValue SingleOp;
3525 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3526 SingleOp = Op0;
3527 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3528 if (Opc == ARMISD::VCGE)
3529 Opc = ARMISD::VCLEZ;
3530 else if (Opc == ARMISD::VCGT)
3531 Opc = ARMISD::VCLTZ;
3532 SingleOp = Op1;
3533 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003534
Owen Andersonc24cb352010-11-08 23:21:22 +00003535 SDValue Result;
3536 if (SingleOp.getNode()) {
3537 switch (Opc) {
3538 case ARMISD::VCEQ:
3539 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3540 case ARMISD::VCGE:
3541 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3542 case ARMISD::VCLEZ:
3543 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3544 case ARMISD::VCGT:
3545 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3546 case ARMISD::VCLTZ:
3547 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3548 default:
3549 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3550 }
3551 } else {
3552 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3553 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003554
3555 if (Invert)
3556 Result = DAG.getNOT(dl, Result, VT);
3557
3558 return Result;
3559}
3560
Bob Wilsond3c42842010-06-14 22:19:57 +00003561/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3562/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003563/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003564static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3565 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003566 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003567 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003568
Bob Wilson827b2102010-06-15 19:05:35 +00003569 // SplatBitSize is set to the smallest size that splats the vector, so a
3570 // zero vector will always have SplatBitSize == 8. However, NEON modified
3571 // immediate instructions others than VMOV do not support the 8-bit encoding
3572 // of a zero vector, and the default encoding of zero is supposed to be the
3573 // 32-bit version.
3574 if (SplatBits == 0)
3575 SplatBitSize = 32;
3576
Bob Wilson5bafff32009-06-22 23:27:02 +00003577 switch (SplatBitSize) {
3578 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003579 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003580 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003581 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003582 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003583 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003584 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003585 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003586 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003587
3588 case 16:
3589 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003590 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003591 if ((SplatBits & ~0xff) == 0) {
3592 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003593 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003594 Imm = SplatBits;
3595 break;
3596 }
3597 if ((SplatBits & ~0xff00) == 0) {
3598 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003599 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003600 Imm = SplatBits >> 8;
3601 break;
3602 }
3603 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003604
3605 case 32:
3606 // NEON's 32-bit VMOV supports splat values where:
3607 // * only one byte is nonzero, or
3608 // * the least significant byte is 0xff and the second byte is nonzero, or
3609 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003610 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003611 if ((SplatBits & ~0xff) == 0) {
3612 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003613 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003614 Imm = SplatBits;
3615 break;
3616 }
3617 if ((SplatBits & ~0xff00) == 0) {
3618 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003619 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003620 Imm = SplatBits >> 8;
3621 break;
3622 }
3623 if ((SplatBits & ~0xff0000) == 0) {
3624 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003625 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003626 Imm = SplatBits >> 16;
3627 break;
3628 }
3629 if ((SplatBits & ~0xff000000) == 0) {
3630 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003631 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003632 Imm = SplatBits >> 24;
3633 break;
3634 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003635
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003636 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3637 if (type == OtherModImm) return SDValue();
3638
Bob Wilson5bafff32009-06-22 23:27:02 +00003639 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003640 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3641 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003642 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003643 Imm = SplatBits >> 8;
3644 SplatBits |= 0xff;
3645 break;
3646 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003647
3648 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003649 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3650 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003651 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003652 Imm = SplatBits >> 16;
3653 SplatBits |= 0xffff;
3654 break;
3655 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003656
3657 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3658 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3659 // VMOV.I32. A (very) minor optimization would be to replicate the value
3660 // and fall through here to test for a valid 64-bit splat. But, then the
3661 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003662 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003663
3664 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003665 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003666 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003667 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003668 uint64_t BitMask = 0xff;
3669 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003670 unsigned ImmMask = 1;
3671 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003672 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003673 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003674 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003675 Imm |= ImmMask;
3676 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003677 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003678 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003679 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003680 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003681 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003682 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003683 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003684 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003685 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 break;
3687 }
3688
Bob Wilson1a913ed2010-06-11 21:34:50 +00003689 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003690 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003691 return SDValue();
3692 }
3693
Bob Wilsoncba270d2010-07-13 21:16:48 +00003694 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3695 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003696}
3697
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003698static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3699 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003700 unsigned NumElts = VT.getVectorNumElements();
3701 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003702
3703 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3704 if (M[0] < 0)
3705 return false;
3706
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003707 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003708
3709 // If this is a VEXT shuffle, the immediate value is the index of the first
3710 // element. The other shuffle indices must be the successive elements after
3711 // the first one.
3712 unsigned ExpectedElt = Imm;
3713 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003714 // Increment the expected index. If it wraps around, it may still be
3715 // a VEXT but the source vectors must be swapped.
3716 ExpectedElt += 1;
3717 if (ExpectedElt == NumElts * 2) {
3718 ExpectedElt = 0;
3719 ReverseVEXT = true;
3720 }
3721
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003722 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003723 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003724 return false;
3725 }
3726
3727 // Adjust the index value if the source operands will be swapped.
3728 if (ReverseVEXT)
3729 Imm -= NumElts;
3730
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003731 return true;
3732}
3733
Bob Wilson8bb9e482009-07-26 00:39:34 +00003734/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3735/// instruction with the specified blocksize. (The order of the elements
3736/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003737static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3738 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003739 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3740 "Only possible block sizes for VREV are: 16, 32, 64");
3741
Bob Wilson8bb9e482009-07-26 00:39:34 +00003742 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003743 if (EltSz == 64)
3744 return false;
3745
3746 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003747 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003748 // If the first shuffle index is UNDEF, be optimistic.
3749 if (M[0] < 0)
3750 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003751
3752 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3753 return false;
3754
3755 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003756 if (M[i] < 0) continue; // ignore UNDEF indices
3757 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003758 return false;
3759 }
3760
3761 return true;
3762}
3763
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003764static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3765 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3766 // range, then 0 is placed into the resulting vector. So pretty much any mask
3767 // of 8 elements can work here.
3768 return VT == MVT::v8i8 && M.size() == 8;
3769}
3770
Bob Wilsonc692cb72009-08-21 20:54:19 +00003771static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3772 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003773 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3774 if (EltSz == 64)
3775 return false;
3776
Bob Wilsonc692cb72009-08-21 20:54:19 +00003777 unsigned NumElts = VT.getVectorNumElements();
3778 WhichResult = (M[0] == 0 ? 0 : 1);
3779 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003780 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3781 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003782 return false;
3783 }
3784 return true;
3785}
3786
Bob Wilson324f4f12009-12-03 06:40:55 +00003787/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3788/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3789/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3790static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3791 unsigned &WhichResult) {
3792 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3793 if (EltSz == 64)
3794 return false;
3795
3796 unsigned NumElts = VT.getVectorNumElements();
3797 WhichResult = (M[0] == 0 ? 0 : 1);
3798 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003799 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3800 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003801 return false;
3802 }
3803 return true;
3804}
3805
Bob Wilsonc692cb72009-08-21 20:54:19 +00003806static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3807 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003808 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3809 if (EltSz == 64)
3810 return false;
3811
Bob Wilsonc692cb72009-08-21 20:54:19 +00003812 unsigned NumElts = VT.getVectorNumElements();
3813 WhichResult = (M[0] == 0 ? 0 : 1);
3814 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003815 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003816 if ((unsigned) M[i] != 2 * i + WhichResult)
3817 return false;
3818 }
3819
3820 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003821 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003822 return false;
3823
3824 return true;
3825}
3826
Bob Wilson324f4f12009-12-03 06:40:55 +00003827/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3828/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3829/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3830static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3831 unsigned &WhichResult) {
3832 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3833 if (EltSz == 64)
3834 return false;
3835
3836 unsigned Half = VT.getVectorNumElements() / 2;
3837 WhichResult = (M[0] == 0 ? 0 : 1);
3838 for (unsigned j = 0; j != 2; ++j) {
3839 unsigned Idx = WhichResult;
3840 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003841 int MIdx = M[i + j * Half];
3842 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003843 return false;
3844 Idx += 2;
3845 }
3846 }
3847
3848 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3849 if (VT.is64BitVector() && EltSz == 32)
3850 return false;
3851
3852 return true;
3853}
3854
Bob Wilsonc692cb72009-08-21 20:54:19 +00003855static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3856 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003857 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3858 if (EltSz == 64)
3859 return false;
3860
Bob Wilsonc692cb72009-08-21 20:54:19 +00003861 unsigned NumElts = VT.getVectorNumElements();
3862 WhichResult = (M[0] == 0 ? 0 : 1);
3863 unsigned Idx = WhichResult * NumElts / 2;
3864 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003865 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3866 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003867 return false;
3868 Idx += 1;
3869 }
3870
3871 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003872 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003873 return false;
3874
3875 return true;
3876}
3877
Bob Wilson324f4f12009-12-03 06:40:55 +00003878/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3879/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3880/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3881static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3882 unsigned &WhichResult) {
3883 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3884 if (EltSz == 64)
3885 return false;
3886
3887 unsigned NumElts = VT.getVectorNumElements();
3888 WhichResult = (M[0] == 0 ? 0 : 1);
3889 unsigned Idx = WhichResult * NumElts / 2;
3890 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003891 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3892 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003893 return false;
3894 Idx += 1;
3895 }
3896
3897 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3898 if (VT.is64BitVector() && EltSz == 32)
3899 return false;
3900
3901 return true;
3902}
3903
Dale Johannesenf630c712010-07-29 20:10:08 +00003904// If N is an integer constant that can be moved into a register in one
3905// instruction, return an SDValue of such a constant (will become a MOV
3906// instruction). Otherwise return null.
3907static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3908 const ARMSubtarget *ST, DebugLoc dl) {
3909 uint64_t Val;
3910 if (!isa<ConstantSDNode>(N))
3911 return SDValue();
3912 Val = cast<ConstantSDNode>(N)->getZExtValue();
3913
3914 if (ST->isThumb1Only()) {
3915 if (Val <= 255 || ~Val <= 255)
3916 return DAG.getConstant(Val, MVT::i32);
3917 } else {
3918 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3919 return DAG.getConstant(Val, MVT::i32);
3920 }
3921 return SDValue();
3922}
3923
Bob Wilson5bafff32009-06-22 23:27:02 +00003924// If this is a case we can't handle, return null and let the default
3925// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003926SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3927 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003928 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003929 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003930 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003931
3932 APInt SplatBits, SplatUndef;
3933 unsigned SplatBitSize;
3934 bool HasAnyUndefs;
3935 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003936 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003937 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003938 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003939 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003940 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003941 DAG, VmovVT, VT.is128BitVector(),
3942 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003943 if (Val.getNode()) {
3944 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003945 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003946 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003947
3948 // Try an immediate VMVN.
Eli Friedman8e4d0422011-10-13 22:40:23 +00003949 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003950 Val = isNEONModifiedImm(NegatedImm,
3951 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003952 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003953 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003954 if (Val.getNode()) {
3955 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003956 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003957 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003958 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003959 }
3960
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003961 // Scan through the operands to see if only one value is used.
3962 unsigned NumElts = VT.getVectorNumElements();
3963 bool isOnlyLowElement = true;
3964 bool usesOnlyOneValue = true;
3965 bool isConstant = true;
3966 SDValue Value;
3967 for (unsigned i = 0; i < NumElts; ++i) {
3968 SDValue V = Op.getOperand(i);
3969 if (V.getOpcode() == ISD::UNDEF)
3970 continue;
3971 if (i > 0)
3972 isOnlyLowElement = false;
3973 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3974 isConstant = false;
3975
3976 if (!Value.getNode())
3977 Value = V;
3978 else if (V != Value)
3979 usesOnlyOneValue = false;
3980 }
3981
3982 if (!Value.getNode())
3983 return DAG.getUNDEF(VT);
3984
3985 if (isOnlyLowElement)
3986 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3987
Dale Johannesenf630c712010-07-29 20:10:08 +00003988 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3989
Dale Johannesen575cd142010-10-19 20:00:17 +00003990 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3991 // i32 and try again.
3992 if (usesOnlyOneValue && EltSize <= 32) {
3993 if (!isConstant)
3994 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3995 if (VT.getVectorElementType().isFloatingPoint()) {
3996 SmallVector<SDValue, 8> Ops;
3997 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003998 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003999 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00004000 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4001 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004002 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4003 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004004 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004005 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004006 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4007 if (Val.getNode())
4008 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004009 }
4010
4011 // If all elements are constants and the case above didn't get hit, fall back
4012 // to the default expansion, which will generate a load from the constant
4013 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004014 if (isConstant)
4015 return SDValue();
4016
Bob Wilson11a1dff2011-01-07 21:37:30 +00004017 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4018 if (NumElts >= 4) {
4019 SDValue shuffle = ReconstructShuffle(Op, DAG);
4020 if (shuffle != SDValue())
4021 return shuffle;
4022 }
4023
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004024 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004025 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4026 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004027 if (EltSize >= 32) {
4028 // Do the expansion with floating-point types, since that is what the VFP
4029 // registers are defined to use, and since i64 is not legal.
4030 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4031 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004032 SmallVector<SDValue, 8> Ops;
4033 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004034 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004035 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004036 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004037 }
4038
4039 return SDValue();
4040}
4041
Bob Wilson11a1dff2011-01-07 21:37:30 +00004042// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004043// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004044SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4045 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004046 DebugLoc dl = Op.getDebugLoc();
4047 EVT VT = Op.getValueType();
4048 unsigned NumElts = VT.getVectorNumElements();
4049
4050 SmallVector<SDValue, 2> SourceVecs;
4051 SmallVector<unsigned, 2> MinElts;
4052 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004053
Bob Wilson11a1dff2011-01-07 21:37:30 +00004054 for (unsigned i = 0; i < NumElts; ++i) {
4055 SDValue V = Op.getOperand(i);
4056 if (V.getOpcode() == ISD::UNDEF)
4057 continue;
4058 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4059 // A shuffle can only come from building a vector from various
4060 // elements of other vectors.
4061 return SDValue();
Eli Friedman46995fa2011-10-14 23:58:49 +00004062 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4063 VT.getVectorElementType()) {
4064 // This code doesn't know how to handle shuffles where the vector
4065 // element types do not match (this happens because type legalization
4066 // promotes the return type of EXTRACT_VECTOR_ELT).
4067 // FIXME: It might be appropriate to extend this code to handle
4068 // mismatched types.
4069 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004070 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004071
Bob Wilson11a1dff2011-01-07 21:37:30 +00004072 // Record this extraction against the appropriate vector if possible...
4073 SDValue SourceVec = V.getOperand(0);
4074 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4075 bool FoundSource = false;
4076 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4077 if (SourceVecs[j] == SourceVec) {
4078 if (MinElts[j] > EltNo)
4079 MinElts[j] = EltNo;
4080 if (MaxElts[j] < EltNo)
4081 MaxElts[j] = EltNo;
4082 FoundSource = true;
4083 break;
4084 }
4085 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004086
Bob Wilson11a1dff2011-01-07 21:37:30 +00004087 // Or record a new source if not...
4088 if (!FoundSource) {
4089 SourceVecs.push_back(SourceVec);
4090 MinElts.push_back(EltNo);
4091 MaxElts.push_back(EltNo);
4092 }
4093 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004094
Bob Wilson11a1dff2011-01-07 21:37:30 +00004095 // Currently only do something sane when at most two source vectors
4096 // involved.
4097 if (SourceVecs.size() > 2)
4098 return SDValue();
4099
4100 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4101 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004102
Bob Wilson11a1dff2011-01-07 21:37:30 +00004103 // This loop extracts the usage patterns of the source vectors
4104 // and prepares appropriate SDValues for a shuffle if possible.
4105 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4106 if (SourceVecs[i].getValueType() == VT) {
4107 // No VEXT necessary
4108 ShuffleSrcs[i] = SourceVecs[i];
4109 VEXTOffsets[i] = 0;
4110 continue;
4111 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4112 // It probably isn't worth padding out a smaller vector just to
4113 // break it down again in a shuffle.
4114 return SDValue();
4115 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004116
Bob Wilson11a1dff2011-01-07 21:37:30 +00004117 // Since only 64-bit and 128-bit vectors are legal on ARM and
4118 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004119 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4120 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004121
Bob Wilson11a1dff2011-01-07 21:37:30 +00004122 if (MaxElts[i] - MinElts[i] >= NumElts) {
4123 // Span too large for a VEXT to cope
4124 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004125 }
4126
Bob Wilson11a1dff2011-01-07 21:37:30 +00004127 if (MinElts[i] >= NumElts) {
4128 // The extraction can just take the second half
4129 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004130 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4131 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004132 DAG.getIntPtrConstant(NumElts));
4133 } else if (MaxElts[i] < NumElts) {
4134 // The extraction can just take the first half
4135 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004136 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4137 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004138 DAG.getIntPtrConstant(0));
4139 } else {
4140 // An actual VEXT is needed
4141 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004142 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4143 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004144 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004145 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4146 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004147 DAG.getIntPtrConstant(NumElts));
4148 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4149 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4150 }
4151 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004152
Bob Wilson11a1dff2011-01-07 21:37:30 +00004153 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004154
Bob Wilson11a1dff2011-01-07 21:37:30 +00004155 for (unsigned i = 0; i < NumElts; ++i) {
4156 SDValue Entry = Op.getOperand(i);
4157 if (Entry.getOpcode() == ISD::UNDEF) {
4158 Mask.push_back(-1);
4159 continue;
4160 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004161
Bob Wilson11a1dff2011-01-07 21:37:30 +00004162 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004163 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4164 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004165 if (ExtractVec == SourceVecs[0]) {
4166 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4167 } else {
4168 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4169 }
4170 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004171
Bob Wilson11a1dff2011-01-07 21:37:30 +00004172 // Final check before we try to produce nonsense...
4173 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004174 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4175 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004176
Bob Wilson11a1dff2011-01-07 21:37:30 +00004177 return SDValue();
4178}
4179
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004180/// isShuffleMaskLegal - Targets can use this to indicate that they only
4181/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4182/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4183/// are assumed to be legal.
4184bool
4185ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4186 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004187 if (VT.getVectorNumElements() == 4 &&
4188 (VT.is128BitVector() || VT.is64BitVector())) {
4189 unsigned PFIndexes[4];
4190 for (unsigned i = 0; i != 4; ++i) {
4191 if (M[i] < 0)
4192 PFIndexes[i] = 8;
4193 else
4194 PFIndexes[i] = M[i];
4195 }
4196
4197 // Compute the index in the perfect shuffle table.
4198 unsigned PFTableIndex =
4199 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4200 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4201 unsigned Cost = (PFEntry >> 30);
4202
4203 if (Cost <= 4)
4204 return true;
4205 }
4206
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004207 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004208 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004209
Bob Wilson53dd2452010-06-07 23:53:38 +00004210 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4211 return (EltSize >= 32 ||
4212 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004213 isVREVMask(M, VT, 64) ||
4214 isVREVMask(M, VT, 32) ||
4215 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004216 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004217 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004218 isVTRNMask(M, VT, WhichResult) ||
4219 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004220 isVZIPMask(M, VT, WhichResult) ||
4221 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4222 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4223 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004224}
4225
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004226/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4227/// the specified operations to build the shuffle.
4228static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4229 SDValue RHS, SelectionDAG &DAG,
4230 DebugLoc dl) {
4231 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4232 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4233 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4234
4235 enum {
4236 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4237 OP_VREV,
4238 OP_VDUP0,
4239 OP_VDUP1,
4240 OP_VDUP2,
4241 OP_VDUP3,
4242 OP_VEXT1,
4243 OP_VEXT2,
4244 OP_VEXT3,
4245 OP_VUZPL, // VUZP, left result
4246 OP_VUZPR, // VUZP, right result
4247 OP_VZIPL, // VZIP, left result
4248 OP_VZIPR, // VZIP, right result
4249 OP_VTRNL, // VTRN, left result
4250 OP_VTRNR // VTRN, right result
4251 };
4252
4253 if (OpNum == OP_COPY) {
4254 if (LHSID == (1*9+2)*9+3) return LHS;
4255 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4256 return RHS;
4257 }
4258
4259 SDValue OpLHS, OpRHS;
4260 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4261 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4262 EVT VT = OpLHS.getValueType();
4263
4264 switch (OpNum) {
4265 default: llvm_unreachable("Unknown shuffle opcode!");
4266 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004267 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004268 if (VT.getVectorElementType() == MVT::i32 ||
4269 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004270 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4271 // vrev <4 x i16> -> VREV32
4272 if (VT.getVectorElementType() == MVT::i16)
4273 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4274 // vrev <4 x i8> -> VREV16
4275 assert(VT.getVectorElementType() == MVT::i8);
4276 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004277 case OP_VDUP0:
4278 case OP_VDUP1:
4279 case OP_VDUP2:
4280 case OP_VDUP3:
4281 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004282 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004283 case OP_VEXT1:
4284 case OP_VEXT2:
4285 case OP_VEXT3:
4286 return DAG.getNode(ARMISD::VEXT, dl, VT,
4287 OpLHS, OpRHS,
4288 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4289 case OP_VUZPL:
4290 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004291 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004292 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4293 case OP_VZIPL:
4294 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004295 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004296 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4297 case OP_VTRNL:
4298 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004299 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4300 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004301 }
4302}
4303
Bill Wendling69a05a72011-03-14 23:02:38 +00004304static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4305 SmallVectorImpl<int> &ShuffleMask,
4306 SelectionDAG &DAG) {
4307 // Check to see if we can use the VTBL instruction.
4308 SDValue V1 = Op.getOperand(0);
4309 SDValue V2 = Op.getOperand(1);
4310 DebugLoc DL = Op.getDebugLoc();
4311
4312 SmallVector<SDValue, 8> VTBLMask;
4313 for (SmallVectorImpl<int>::iterator
4314 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4315 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4316
4317 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4318 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4319 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4320 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004321
Owen Anderson76706012011-04-05 21:48:57 +00004322 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004323 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4324 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004325}
4326
Bob Wilson5bafff32009-06-22 23:27:02 +00004327static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004328 SDValue V1 = Op.getOperand(0);
4329 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004330 DebugLoc dl = Op.getDebugLoc();
4331 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004332 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004333 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004334
Bob Wilson28865062009-08-13 02:13:04 +00004335 // Convert shuffles that are directly supported on NEON to target-specific
4336 // DAG nodes, instead of keeping them as shuffles and matching them again
4337 // during code selection. This is more efficient and avoids the possibility
4338 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004339 // FIXME: floating-point vectors should be canonicalized to integer vectors
4340 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004341 SVN->getMask(ShuffleMask);
4342
Bob Wilson53dd2452010-06-07 23:53:38 +00004343 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4344 if (EltSize <= 32) {
4345 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4346 int Lane = SVN->getSplatIndex();
4347 // If this is undef splat, generate it via "just" vdup, if possible.
4348 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004349
Bob Wilson53dd2452010-06-07 23:53:38 +00004350 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4351 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4352 }
4353 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4354 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004355 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004356
4357 bool ReverseVEXT;
4358 unsigned Imm;
4359 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4360 if (ReverseVEXT)
4361 std::swap(V1, V2);
4362 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4363 DAG.getConstant(Imm, MVT::i32));
4364 }
4365
4366 if (isVREVMask(ShuffleMask, VT, 64))
4367 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4368 if (isVREVMask(ShuffleMask, VT, 32))
4369 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4370 if (isVREVMask(ShuffleMask, VT, 16))
4371 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4372
4373 // Check for Neon shuffles that modify both input vectors in place.
4374 // If both results are used, i.e., if there are two shuffles with the same
4375 // source operands and with masks corresponding to both results of one of
4376 // these operations, DAG memoization will ensure that a single node is
4377 // used for both shuffles.
4378 unsigned WhichResult;
4379 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4380 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4381 V1, V2).getValue(WhichResult);
4382 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4383 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4384 V1, V2).getValue(WhichResult);
4385 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4386 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4387 V1, V2).getValue(WhichResult);
4388
4389 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4390 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4391 V1, V1).getValue(WhichResult);
4392 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4393 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4394 V1, V1).getValue(WhichResult);
4395 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4396 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4397 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004398 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004399
Bob Wilsonc692cb72009-08-21 20:54:19 +00004400 // If the shuffle is not directly supported and it has 4 elements, use
4401 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004402 unsigned NumElts = VT.getVectorNumElements();
4403 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004404 unsigned PFIndexes[4];
4405 for (unsigned i = 0; i != 4; ++i) {
4406 if (ShuffleMask[i] < 0)
4407 PFIndexes[i] = 8;
4408 else
4409 PFIndexes[i] = ShuffleMask[i];
4410 }
4411
4412 // Compute the index in the perfect shuffle table.
4413 unsigned PFTableIndex =
4414 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004415 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4416 unsigned Cost = (PFEntry >> 30);
4417
4418 if (Cost <= 4)
4419 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4420 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004421
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004422 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004423 if (EltSize >= 32) {
4424 // Do the expansion with floating-point types, since that is what the VFP
4425 // registers are defined to use, and since i64 is not legal.
4426 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4427 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004428 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4429 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004430 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004431 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004432 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004433 Ops.push_back(DAG.getUNDEF(EltVT));
4434 else
4435 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4436 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4437 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4438 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004439 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004440 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004441 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004442 }
4443
Bill Wendling69a05a72011-03-14 23:02:38 +00004444 if (VT == MVT::v8i8) {
4445 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4446 if (NewOp.getNode())
4447 return NewOp;
4448 }
4449
Bob Wilson22cac0d2009-08-14 05:16:33 +00004450 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004451}
4452
Bob Wilson5bafff32009-06-22 23:27:02 +00004453static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004454 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004455 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004456 if (!isa<ConstantSDNode>(Lane))
4457 return SDValue();
4458
4459 SDValue Vec = Op.getOperand(0);
4460 if (Op.getValueType() == MVT::i32 &&
4461 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4462 DebugLoc dl = Op.getDebugLoc();
4463 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4464 }
4465
4466 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004467}
4468
Bob Wilsona6d65862009-08-03 20:36:38 +00004469static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4470 // The only time a CONCAT_VECTORS operation can have legal types is when
4471 // two 64-bit vectors are concatenated to a 128-bit vector.
4472 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4473 "unexpected CONCAT_VECTORS");
4474 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004476 SDValue Op0 = Op.getOperand(0);
4477 SDValue Op1 = Op.getOperand(1);
4478 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004480 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004481 DAG.getIntPtrConstant(0));
4482 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004484 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004485 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004486 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004487}
4488
Bob Wilson626613d2010-11-23 19:38:38 +00004489/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4490/// element has been zero/sign-extended, depending on the isSigned parameter,
4491/// from an integer type half its size.
4492static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4493 bool isSigned) {
4494 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4495 EVT VT = N->getValueType(0);
4496 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4497 SDNode *BVN = N->getOperand(0).getNode();
4498 if (BVN->getValueType(0) != MVT::v4i32 ||
4499 BVN->getOpcode() != ISD::BUILD_VECTOR)
4500 return false;
4501 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4502 unsigned HiElt = 1 - LoElt;
4503 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4504 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4505 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4506 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4507 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4508 return false;
4509 if (isSigned) {
4510 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4511 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4512 return true;
4513 } else {
4514 if (Hi0->isNullValue() && Hi1->isNullValue())
4515 return true;
4516 }
4517 return false;
4518 }
4519
4520 if (N->getOpcode() != ISD::BUILD_VECTOR)
4521 return false;
4522
4523 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4524 SDNode *Elt = N->getOperand(i).getNode();
4525 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4526 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4527 unsigned HalfSize = EltSize / 2;
4528 if (isSigned) {
Bob Wilson9d45de22011-10-18 18:46:49 +00004529 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00004530 return false;
4531 } else {
Bob Wilson9d45de22011-10-18 18:46:49 +00004532 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00004533 return false;
4534 }
4535 continue;
4536 }
4537 return false;
4538 }
4539
4540 return true;
4541}
4542
4543/// isSignExtended - Check if a node is a vector value that is sign-extended
4544/// or a constant BUILD_VECTOR with sign-extended elements.
4545static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4546 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4547 return true;
4548 if (isExtendedBUILD_VECTOR(N, DAG, true))
4549 return true;
4550 return false;
4551}
4552
4553/// isZeroExtended - Check if a node is a vector value that is zero-extended
4554/// or a constant BUILD_VECTOR with zero-extended elements.
4555static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4556 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4557 return true;
4558 if (isExtendedBUILD_VECTOR(N, DAG, false))
4559 return true;
4560 return false;
4561}
4562
4563/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4564/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004565static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4566 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4567 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004568 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4569 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4570 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4571 LD->isNonTemporal(), LD->getAlignment());
4572 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4573 // have been legalized as a BITCAST from v4i32.
4574 if (N->getOpcode() == ISD::BITCAST) {
4575 SDNode *BVN = N->getOperand(0).getNode();
4576 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4577 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4578 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4579 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4580 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4581 }
4582 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4583 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4584 EVT VT = N->getValueType(0);
4585 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4586 unsigned NumElts = VT.getVectorNumElements();
4587 MVT TruncVT = MVT::getIntegerVT(EltSize);
4588 SmallVector<SDValue, 8> Ops;
4589 for (unsigned i = 0; i != NumElts; ++i) {
4590 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4591 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004592 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004593 }
4594 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4595 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004596}
4597
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004598static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4599 unsigned Opcode = N->getOpcode();
4600 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4601 SDNode *N0 = N->getOperand(0).getNode();
4602 SDNode *N1 = N->getOperand(1).getNode();
4603 return N0->hasOneUse() && N1->hasOneUse() &&
4604 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4605 }
4606 return false;
4607}
4608
4609static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4610 unsigned Opcode = N->getOpcode();
4611 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4612 SDNode *N0 = N->getOperand(0).getNode();
4613 SDNode *N1 = N->getOperand(1).getNode();
4614 return N0->hasOneUse() && N1->hasOneUse() &&
4615 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4616 }
4617 return false;
4618}
4619
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004620static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4621 // Multiplications are only custom-lowered for 128-bit vectors so that
4622 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4623 EVT VT = Op.getValueType();
4624 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4625 SDNode *N0 = Op.getOperand(0).getNode();
4626 SDNode *N1 = Op.getOperand(1).getNode();
4627 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004628 bool isMLA = false;
4629 bool isN0SExt = isSignExtended(N0, DAG);
4630 bool isN1SExt = isSignExtended(N1, DAG);
4631 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004632 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004633 else {
4634 bool isN0ZExt = isZeroExtended(N0, DAG);
4635 bool isN1ZExt = isZeroExtended(N1, DAG);
4636 if (isN0ZExt && isN1ZExt)
4637 NewOpc = ARMISD::VMULLu;
4638 else if (isN1SExt || isN1ZExt) {
4639 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4640 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4641 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4642 NewOpc = ARMISD::VMULLs;
4643 isMLA = true;
4644 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4645 NewOpc = ARMISD::VMULLu;
4646 isMLA = true;
4647 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4648 std::swap(N0, N1);
4649 NewOpc = ARMISD::VMULLu;
4650 isMLA = true;
4651 }
4652 }
4653
4654 if (!NewOpc) {
4655 if (VT == MVT::v2i64)
4656 // Fall through to expand this. It is not legal.
4657 return SDValue();
4658 else
4659 // Other vector multiplications are legal.
4660 return Op;
4661 }
4662 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004663
4664 // Legalize to a VMULL instruction.
4665 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004666 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004667 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004668 if (!isMLA) {
4669 Op0 = SkipExtension(N0, DAG);
4670 assert(Op0.getValueType().is64BitVector() &&
4671 Op1.getValueType().is64BitVector() &&
4672 "unexpected types for extended operands to VMULL");
4673 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4674 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004675
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004676 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4677 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4678 // vmull q0, d4, d6
4679 // vmlal q0, d5, d6
4680 // is faster than
4681 // vaddl q0, d4, d5
4682 // vmovl q1, d6
4683 // vmul q0, q0, q1
4684 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4685 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4686 EVT Op1VT = Op1.getValueType();
4687 return DAG.getNode(N0->getOpcode(), DL, VT,
4688 DAG.getNode(NewOpc, DL, VT,
4689 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4690 DAG.getNode(NewOpc, DL, VT,
4691 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004692}
4693
Owen Anderson76706012011-04-05 21:48:57 +00004694static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004695LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4696 // Convert to float
4697 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4698 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4699 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4700 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4701 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4702 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4703 // Get reciprocal estimate.
4704 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004705 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004706 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4707 // Because char has a smaller range than uchar, we can actually get away
4708 // without any newton steps. This requires that we use a weird bias
4709 // of 0xb000, however (again, this has been exhaustively tested).
4710 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4711 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4712 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4713 Y = DAG.getConstant(0xb000, MVT::i32);
4714 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4715 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4716 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4717 // Convert back to short.
4718 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4719 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4720 return X;
4721}
4722
Owen Anderson76706012011-04-05 21:48:57 +00004723static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004724LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4725 SDValue N2;
4726 // Convert to float.
4727 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4728 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4729 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4730 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4731 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4732 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004733
Nate Begeman7973f352011-02-11 20:53:29 +00004734 // Use reciprocal estimate and one refinement step.
4735 // float4 recip = vrecpeq_f32(yf);
4736 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004737 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004738 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004739 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004740 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4741 N1, N2);
4742 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4743 // Because short has a smaller range than ushort, we can actually get away
4744 // with only a single newton step. This requires that we use a weird bias
4745 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004746 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00004747 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4748 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004749 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00004750 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4751 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4752 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4753 // Convert back to integer and return.
4754 // return vmovn_s32(vcvt_s32_f32(result));
4755 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4756 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4757 return N0;
4758}
4759
4760static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4761 EVT VT = Op.getValueType();
4762 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4763 "unexpected type for custom-lowering ISD::SDIV");
4764
4765 DebugLoc dl = Op.getDebugLoc();
4766 SDValue N0 = Op.getOperand(0);
4767 SDValue N1 = Op.getOperand(1);
4768 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004769
Nate Begeman7973f352011-02-11 20:53:29 +00004770 if (VT == MVT::v8i8) {
4771 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4772 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004773
Nate Begeman7973f352011-02-11 20:53:29 +00004774 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4775 DAG.getIntPtrConstant(4));
4776 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004777 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004778 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4779 DAG.getIntPtrConstant(0));
4780 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4781 DAG.getIntPtrConstant(0));
4782
4783 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4784 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4785
4786 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4787 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004788
Nate Begeman7973f352011-02-11 20:53:29 +00004789 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4790 return N0;
4791 }
4792 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4793}
4794
4795static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4796 EVT VT = Op.getValueType();
4797 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4798 "unexpected type for custom-lowering ISD::UDIV");
4799
4800 DebugLoc dl = Op.getDebugLoc();
4801 SDValue N0 = Op.getOperand(0);
4802 SDValue N1 = Op.getOperand(1);
4803 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004804
Nate Begeman7973f352011-02-11 20:53:29 +00004805 if (VT == MVT::v8i8) {
4806 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4807 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004808
Nate Begeman7973f352011-02-11 20:53:29 +00004809 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4810 DAG.getIntPtrConstant(4));
4811 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004812 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004813 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4814 DAG.getIntPtrConstant(0));
4815 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4816 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004817
Nate Begeman7973f352011-02-11 20:53:29 +00004818 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4819 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004820
Nate Begeman7973f352011-02-11 20:53:29 +00004821 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4822 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004823
4824 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004825 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4826 N0);
4827 return N0;
4828 }
Owen Anderson76706012011-04-05 21:48:57 +00004829
Nate Begeman7973f352011-02-11 20:53:29 +00004830 // v4i16 sdiv ... Convert to float.
4831 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4832 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4833 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4834 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4835 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004836 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00004837
4838 // Use reciprocal estimate and two refinement steps.
4839 // float4 recip = vrecpeq_f32(yf);
4840 // recip *= vrecpsq_f32(yf, recip);
4841 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004842 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004843 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00004844 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004845 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004846 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004847 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004848 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004849 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004850 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004851 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4852 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4853 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4854 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004855 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00004856 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4857 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4858 N1 = DAG.getConstant(2, MVT::i32);
4859 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4860 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4861 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4862 // Convert back to integer and return.
4863 // return vmovn_u32(vcvt_s32_f32(result));
4864 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4865 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4866 return N0;
4867}
4868
Evan Cheng342e3162011-08-30 01:34:54 +00004869static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
4870 EVT VT = Op.getNode()->getValueType(0);
4871 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
4872
4873 unsigned Opc;
4874 bool ExtraOp = false;
4875 switch (Op.getOpcode()) {
4876 default: assert(0 && "Invalid code");
4877 case ISD::ADDC: Opc = ARMISD::ADDC; break;
4878 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
4879 case ISD::SUBC: Opc = ARMISD::SUBC; break;
4880 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
4881 }
4882
4883 if (!ExtraOp)
4884 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4885 Op.getOperand(1));
4886 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4887 Op.getOperand(1), Op.getOperand(2));
4888}
4889
Eli Friedman74bf18c2011-09-15 22:26:18 +00004890static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00004891 // Monotonic load/store is legal for all targets
4892 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
4893 return Op;
4894
4895 // Aquire/Release load/store is not legal for targets without a
4896 // dmb or equivalent available.
4897 return SDValue();
4898}
4899
4900
Eli Friedman2bdffe42011-08-31 00:31:29 +00004901static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00004902ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
4903 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00004904 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +00004905 assert (Node->getValueType(0) == MVT::i64 &&
4906 "Only know how to expand i64 atomics");
Eli Friedman2bdffe42011-08-31 00:31:29 +00004907
Eli Friedman4d3f3292011-08-31 17:52:22 +00004908 SmallVector<SDValue, 6> Ops;
4909 Ops.push_back(Node->getOperand(0)); // Chain
4910 Ops.push_back(Node->getOperand(1)); // Ptr
4911 // Low part of Val1
4912 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4913 Node->getOperand(2), DAG.getIntPtrConstant(0)));
4914 // High part of Val1
4915 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4916 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00004917 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00004918 // High part of Val1
4919 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4920 Node->getOperand(3), DAG.getIntPtrConstant(0)));
4921 // High part of Val2
4922 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4923 Node->getOperand(3), DAG.getIntPtrConstant(1)));
4924 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00004925 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4926 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00004927 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00004928 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00004929 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00004930 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
4931 Results.push_back(Result.getValue(2));
4932}
4933
Dan Gohmand858e902010-04-17 15:26:15 +00004934SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004935 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004936 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004937 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004938 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004939 case ISD::GlobalAddress:
4940 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4941 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004942 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004943 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004944 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4945 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004946 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004947 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004948 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00004949 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004950 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004951 case ISD::SINT_TO_FP:
4952 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4953 case ISD::FP_TO_SINT:
4954 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004955 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004956 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004957 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004958 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004959 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004960 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004961 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004962 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4963 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004964 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004965 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004966 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004967 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004968 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004969 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004970 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004971 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00004972 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004973 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004974 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004975 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004976 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004977 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004978 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004979 case ISD::SDIV: return LowerSDIV(Op, DAG);
4980 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00004981 case ISD::ADDC:
4982 case ISD::ADDE:
4983 case ISD::SUBC:
4984 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00004985 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00004986 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004987 }
Dan Gohman475871a2008-07-27 21:46:04 +00004988 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004989}
4990
Duncan Sands1607f052008-12-01 11:39:25 +00004991/// ReplaceNodeResults - Replace the results of node with an illegal result
4992/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004993void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4994 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004995 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004996 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004997 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004998 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004999 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00005000 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005001 case ISD::BITCAST:
5002 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005003 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00005004 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00005005 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00005006 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005007 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005008 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005009 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005010 return;
5011 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005012 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005013 return;
5014 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005015 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005016 return;
5017 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005018 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005019 return;
5020 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005021 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005022 return;
5023 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005024 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005025 return;
5026 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005027 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005028 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005029 case ISD::ATOMIC_CMP_SWAP:
5030 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5031 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005032 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005033 if (Res.getNode())
5034 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005035}
Chris Lattner27a6c732007-11-24 07:07:01 +00005036
Evan Chenga8e29892007-01-19 07:51:42 +00005037//===----------------------------------------------------------------------===//
5038// ARM Scheduler Hooks
5039//===----------------------------------------------------------------------===//
5040
5041MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005042ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5043 MachineBasicBlock *BB,
5044 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005045 unsigned dest = MI->getOperand(0).getReg();
5046 unsigned ptr = MI->getOperand(1).getReg();
5047 unsigned oldval = MI->getOperand(2).getReg();
5048 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005049 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5050 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005051 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005052
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005053 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5054 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00005055 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005056 : ARM::GPRRegisterClass);
5057
5058 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00005059 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5060 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
5061 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005062 }
5063
Jim Grosbach5278eb82009-12-11 01:42:04 +00005064 unsigned ldrOpc, strOpc;
5065 switch (Size) {
5066 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005067 case 1:
5068 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005069 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005070 break;
5071 case 2:
5072 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5073 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5074 break;
5075 case 4:
5076 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5077 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5078 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005079 }
5080
5081 MachineFunction *MF = BB->getParent();
5082 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5083 MachineFunction::iterator It = BB;
5084 ++It; // insert the new blocks after the current block
5085
5086 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5087 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5088 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5089 MF->insert(It, loop1MBB);
5090 MF->insert(It, loop2MBB);
5091 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005092
5093 // Transfer the remainder of BB and its successor edges to exitMBB.
5094 exitMBB->splice(exitMBB->begin(), BB,
5095 llvm::next(MachineBasicBlock::iterator(MI)),
5096 BB->end());
5097 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005098
5099 // thisMBB:
5100 // ...
5101 // fallthrough --> loop1MBB
5102 BB->addSuccessor(loop1MBB);
5103
5104 // loop1MBB:
5105 // ldrex dest, [ptr]
5106 // cmp dest, oldval
5107 // bne exitMBB
5108 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005109 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5110 if (ldrOpc == ARM::t2LDREX)
5111 MIB.addImm(0);
5112 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005113 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005114 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005115 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5116 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005117 BB->addSuccessor(loop2MBB);
5118 BB->addSuccessor(exitMBB);
5119
5120 // loop2MBB:
5121 // strex scratch, newval, [ptr]
5122 // cmp scratch, #0
5123 // bne loop1MBB
5124 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005125 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5126 if (strOpc == ARM::t2STREX)
5127 MIB.addImm(0);
5128 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005129 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005130 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005131 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5132 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005133 BB->addSuccessor(loop1MBB);
5134 BB->addSuccessor(exitMBB);
5135
5136 // exitMBB:
5137 // ...
5138 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005139
Dan Gohman14152b42010-07-06 20:24:04 +00005140 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005141
Jim Grosbach5278eb82009-12-11 01:42:04 +00005142 return BB;
5143}
5144
5145MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005146ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5147 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005148 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5149 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5150
5151 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005152 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005153 MachineFunction::iterator It = BB;
5154 ++It;
5155
5156 unsigned dest = MI->getOperand(0).getReg();
5157 unsigned ptr = MI->getOperand(1).getReg();
5158 unsigned incr = MI->getOperand(2).getReg();
5159 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005160 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005161
5162 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5163 if (isThumb2) {
5164 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5165 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5166 }
5167
Jim Grosbachc3c23542009-12-14 04:22:04 +00005168 unsigned ldrOpc, strOpc;
5169 switch (Size) {
5170 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005171 case 1:
5172 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005173 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005174 break;
5175 case 2:
5176 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5177 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5178 break;
5179 case 4:
5180 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5181 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5182 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005183 }
5184
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005185 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5186 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5187 MF->insert(It, loopMBB);
5188 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005189
5190 // Transfer the remainder of BB and its successor edges to exitMBB.
5191 exitMBB->splice(exitMBB->begin(), BB,
5192 llvm::next(MachineBasicBlock::iterator(MI)),
5193 BB->end());
5194 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005195
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005196 TargetRegisterClass *TRC =
5197 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5198 unsigned scratch = MRI.createVirtualRegister(TRC);
5199 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005200
5201 // thisMBB:
5202 // ...
5203 // fallthrough --> loopMBB
5204 BB->addSuccessor(loopMBB);
5205
5206 // loopMBB:
5207 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005208 // <binop> scratch2, dest, incr
5209 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005210 // cmp scratch, #0
5211 // bne- loopMBB
5212 // fallthrough --> exitMBB
5213 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005214 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5215 if (ldrOpc == ARM::t2LDREX)
5216 MIB.addImm(0);
5217 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005218 if (BinOpcode) {
5219 // operand order needs to go the other way for NAND
5220 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5221 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5222 addReg(incr).addReg(dest)).addReg(0);
5223 else
5224 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5225 addReg(dest).addReg(incr)).addReg(0);
5226 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005227
Jim Grosbachb6aed502011-09-09 18:37:27 +00005228 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5229 if (strOpc == ARM::t2STREX)
5230 MIB.addImm(0);
5231 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005232 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005233 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005234 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5235 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005236
5237 BB->addSuccessor(loopMBB);
5238 BB->addSuccessor(exitMBB);
5239
5240 // exitMBB:
5241 // ...
5242 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005243
Dan Gohman14152b42010-07-06 20:24:04 +00005244 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005245
Jim Grosbachc3c23542009-12-14 04:22:04 +00005246 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005247}
5248
Jim Grosbachf7da8822011-04-26 19:44:18 +00005249MachineBasicBlock *
5250ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5251 MachineBasicBlock *BB,
5252 unsigned Size,
5253 bool signExtend,
5254 ARMCC::CondCodes Cond) const {
5255 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5256
5257 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5258 MachineFunction *MF = BB->getParent();
5259 MachineFunction::iterator It = BB;
5260 ++It;
5261
5262 unsigned dest = MI->getOperand(0).getReg();
5263 unsigned ptr = MI->getOperand(1).getReg();
5264 unsigned incr = MI->getOperand(2).getReg();
5265 unsigned oldval = dest;
5266 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005267 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005268
5269 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5270 if (isThumb2) {
5271 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5272 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5273 }
5274
Jim Grosbachf7da8822011-04-26 19:44:18 +00005275 unsigned ldrOpc, strOpc, extendOpc;
5276 switch (Size) {
5277 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5278 case 1:
5279 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5280 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005281 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005282 break;
5283 case 2:
5284 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5285 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005286 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005287 break;
5288 case 4:
5289 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5290 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5291 extendOpc = 0;
5292 break;
5293 }
5294
5295 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5296 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5297 MF->insert(It, loopMBB);
5298 MF->insert(It, exitMBB);
5299
5300 // Transfer the remainder of BB and its successor edges to exitMBB.
5301 exitMBB->splice(exitMBB->begin(), BB,
5302 llvm::next(MachineBasicBlock::iterator(MI)),
5303 BB->end());
5304 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5305
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005306 TargetRegisterClass *TRC =
5307 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5308 unsigned scratch = MRI.createVirtualRegister(TRC);
5309 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005310
5311 // thisMBB:
5312 // ...
5313 // fallthrough --> loopMBB
5314 BB->addSuccessor(loopMBB);
5315
5316 // loopMBB:
5317 // ldrex dest, ptr
5318 // (sign extend dest, if required)
5319 // cmp dest, incr
5320 // cmov.cond scratch2, dest, incr
5321 // strex scratch, scratch2, ptr
5322 // cmp scratch, #0
5323 // bne- loopMBB
5324 // fallthrough --> exitMBB
5325 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005326 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5327 if (ldrOpc == ARM::t2LDREX)
5328 MIB.addImm(0);
5329 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005330
5331 // Sign extend the value, if necessary.
5332 if (signExtend && extendOpc) {
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005333 oldval = MRI.createVirtualRegister(ARM::GPRRegisterClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005334 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5335 .addReg(dest)
5336 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005337 }
5338
5339 // Build compare and cmov instructions.
5340 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5341 .addReg(oldval).addReg(incr));
5342 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5343 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5344
Jim Grosbachb6aed502011-09-09 18:37:27 +00005345 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5346 if (strOpc == ARM::t2STREX)
5347 MIB.addImm(0);
5348 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005349 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5350 .addReg(scratch).addImm(0));
5351 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5352 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5353
5354 BB->addSuccessor(loopMBB);
5355 BB->addSuccessor(exitMBB);
5356
5357 // exitMBB:
5358 // ...
5359 BB = exitMBB;
5360
5361 MI->eraseFromParent(); // The instruction is gone now.
5362
5363 return BB;
5364}
5365
Eli Friedman2bdffe42011-08-31 00:31:29 +00005366MachineBasicBlock *
5367ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5368 unsigned Op1, unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005369 bool NeedsCarry, bool IsCmpxchg) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005370 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5371 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5372
5373 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5374 MachineFunction *MF = BB->getParent();
5375 MachineFunction::iterator It = BB;
5376 ++It;
5377
5378 unsigned destlo = MI->getOperand(0).getReg();
5379 unsigned desthi = MI->getOperand(1).getReg();
5380 unsigned ptr = MI->getOperand(2).getReg();
5381 unsigned vallo = MI->getOperand(3).getReg();
5382 unsigned valhi = MI->getOperand(4).getReg();
5383 DebugLoc dl = MI->getDebugLoc();
5384 bool isThumb2 = Subtarget->isThumb2();
5385
5386 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5387 if (isThumb2) {
5388 MRI.constrainRegClass(destlo, ARM::rGPRRegisterClass);
5389 MRI.constrainRegClass(desthi, ARM::rGPRRegisterClass);
5390 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5391 }
5392
5393 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5394 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5395
5396 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005397 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005398 if (IsCmpxchg) {
5399 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
5400 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
5401 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005402 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5403 MF->insert(It, loopMBB);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005404 if (IsCmpxchg) {
5405 MF->insert(It, contBB);
5406 MF->insert(It, cont2BB);
5407 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005408 MF->insert(It, exitMBB);
5409
5410 // Transfer the remainder of BB and its successor edges to exitMBB.
5411 exitMBB->splice(exitMBB->begin(), BB,
5412 llvm::next(MachineBasicBlock::iterator(MI)),
5413 BB->end());
5414 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5415
5416 TargetRegisterClass *TRC =
5417 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5418 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5419
5420 // thisMBB:
5421 // ...
5422 // fallthrough --> loopMBB
5423 BB->addSuccessor(loopMBB);
5424
5425 // loopMBB:
5426 // ldrexd r2, r3, ptr
5427 // <binopa> r0, r2, incr
5428 // <binopb> r1, r3, incr
5429 // strexd storesuccess, r0, r1, ptr
5430 // cmp storesuccess, #0
5431 // bne- loopMBB
5432 // fallthrough --> exitMBB
5433 //
5434 // Note that the registers are explicitly specified because there is not any
5435 // way to force the register allocator to allocate a register pair.
5436 //
Andrew Trick3af7a672011-09-20 03:06:13 +00005437 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00005438 // need to properly enforce the restriction that the two output registers
5439 // for ldrexd must be different.
5440 BB = loopMBB;
5441 // Load
5442 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
5443 .addReg(ARM::R2, RegState::Define)
5444 .addReg(ARM::R3, RegState::Define).addReg(ptr));
5445 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
5446 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo).addReg(ARM::R2);
5447 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi).addReg(ARM::R3);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005448
5449 if (IsCmpxchg) {
5450 // Add early exit
5451 for (unsigned i = 0; i < 2; i++) {
5452 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
5453 ARM::CMPrr))
5454 .addReg(i == 0 ? destlo : desthi)
5455 .addReg(i == 0 ? vallo : valhi));
5456 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5457 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5458 BB->addSuccessor(exitMBB);
5459 BB->addSuccessor(i == 0 ? contBB : cont2BB);
5460 BB = (i == 0 ? contBB : cont2BB);
5461 }
5462
5463 // Copy to physregs for strexd
5464 unsigned setlo = MI->getOperand(5).getReg();
5465 unsigned sethi = MI->getOperand(6).getReg();
5466 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(setlo);
5467 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(sethi);
5468 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005469 // Perform binary operation
5470 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), ARM::R0)
5471 .addReg(destlo).addReg(vallo))
5472 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
5473 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), ARM::R1)
5474 .addReg(desthi).addReg(valhi)).addReg(0);
5475 } else {
5476 // Copy to physregs for strexd
5477 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(vallo);
5478 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(valhi);
5479 }
5480
5481 // Store
5482 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
5483 .addReg(ARM::R0).addReg(ARM::R1).addReg(ptr));
5484 // Cmp+jump
5485 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5486 .addReg(storesuccess).addImm(0));
5487 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5488 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5489
5490 BB->addSuccessor(loopMBB);
5491 BB->addSuccessor(exitMBB);
5492
5493 // exitMBB:
5494 // ...
5495 BB = exitMBB;
5496
5497 MI->eraseFromParent(); // The instruction is gone now.
5498
5499 return BB;
5500}
5501
Bill Wendlingf1083d42011-10-07 22:08:37 +00005502/// EmitBasePointerRecalculation - For functions using a base pointer, we
5503/// rematerialize it (via the frame pointer).
5504void ARMTargetLowering::
5505EmitBasePointerRecalculation(MachineInstr *MI, MachineBasicBlock *MBB,
5506 MachineBasicBlock *DispatchBB) const {
5507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5508 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
5509 MachineFunction &MF = *MI->getParent()->getParent();
5510 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
5511 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
5512
5513 if (!RI.hasBasePointer(MF)) return;
5514
5515 MachineBasicBlock::iterator MBBI = MI;
5516
5517 int32_t NumBytes = AFI->getFramePtrSpillOffset();
5518 unsigned FramePtr = RI.getFrameRegister(MF);
5519 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
5520 "Base pointer without frame pointer?");
5521
5522 if (AFI->isThumb2Function())
5523 llvm::emitT2RegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5524 FramePtr, -NumBytes, ARMCC::AL, 0, *AII);
5525 else if (AFI->isThumbFunction())
5526 llvm::emitThumbRegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5527 FramePtr, -NumBytes, *AII, RI);
5528 else
5529 llvm::emitARMRegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5530 FramePtr, -NumBytes, ARMCC::AL, 0, *AII);
5531
5532 if (!RI.needsStackRealignment(MF)) return;
5533
5534 // If there's dynamic realignment, adjust for it.
5535 MachineFrameInfo *MFI = MF.getFrameInfo();
5536 unsigned MaxAlign = MFI->getMaxAlignment();
5537 assert(!AFI->isThumb1OnlyFunction());
5538
5539 // Emit bic r6, r6, MaxAlign
5540 unsigned bicOpc = AFI->isThumbFunction() ? ARM::t2BICri : ARM::BICri;
5541 AddDefaultCC(
5542 AddDefaultPred(
5543 BuildMI(*MBB, MBBI, MI->getDebugLoc(), TII->get(bicOpc), ARM::R6)
5544 .addReg(ARM::R6, RegState::Kill)
5545 .addImm(MaxAlign - 1)));
5546}
5547
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005548/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
5549/// registers the function context.
5550void ARMTargetLowering::
5551SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
5552 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005553 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5554 DebugLoc dl = MI->getDebugLoc();
5555 MachineFunction *MF = MBB->getParent();
5556 MachineRegisterInfo *MRI = &MF->getRegInfo();
5557 MachineConstantPool *MCP = MF->getConstantPool();
5558 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5559 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005560
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005561 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005562 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005563
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005564 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005565 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005566 ARMConstantPoolValue *CPV =
5567 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
5568 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
5569
5570 const TargetRegisterClass *TRC =
5571 isThumb ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5572
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005573 // Grab constant pool and fixed stack memory operands.
5574 MachineMemOperand *CPMMO =
5575 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
5576 MachineMemOperand::MOLoad, 4, 4);
5577
5578 MachineMemOperand *FIMMOSt =
5579 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
5580 MachineMemOperand::MOStore, 4, 4);
5581
Bill Wendlingf1083d42011-10-07 22:08:37 +00005582 EmitBasePointerRecalculation(MI, MBB, DispatchBB);
5583
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005584 // Load the address of the dispatch MBB into the jump buffer.
5585 if (isThumb2) {
5586 // Incoming value: jbuf
5587 // ldr.n r5, LCPI1_1
5588 // orr r5, r5, #1
5589 // add r5, pc
5590 // str r5, [$jbuf, #+4] ; &jbuf[1]
5591 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5592 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
5593 .addConstantPoolIndex(CPI)
5594 .addMemOperand(CPMMO));
5595 // Set the low bit because of thumb mode.
5596 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5597 AddDefaultCC(
5598 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
5599 .addReg(NewVReg1, RegState::Kill)
5600 .addImm(0x01)));
5601 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5602 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
5603 .addReg(NewVReg2, RegState::Kill)
5604 .addImm(PCLabelId);
5605 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
5606 .addReg(NewVReg3, RegState::Kill)
5607 .addFrameIndex(FI)
5608 .addImm(36) // &jbuf[1] :: pc
5609 .addMemOperand(FIMMOSt));
5610 } else if (isThumb) {
5611 // Incoming value: jbuf
5612 // ldr.n r1, LCPI1_4
5613 // add r1, pc
5614 // mov r2, #1
5615 // orrs r1, r2
5616 // add r2, $jbuf, #+4 ; &jbuf[1]
5617 // str r1, [r2]
5618 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5619 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
5620 .addConstantPoolIndex(CPI)
5621 .addMemOperand(CPMMO));
5622 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5623 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
5624 .addReg(NewVReg1, RegState::Kill)
5625 .addImm(PCLabelId);
5626 // Set the low bit because of thumb mode.
5627 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5628 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
5629 .addReg(ARM::CPSR, RegState::Define)
5630 .addImm(1));
5631 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5632 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
5633 .addReg(ARM::CPSR, RegState::Define)
5634 .addReg(NewVReg2, RegState::Kill)
5635 .addReg(NewVReg3, RegState::Kill));
5636 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5637 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
5638 .addFrameIndex(FI)
5639 .addImm(36)); // &jbuf[1] :: pc
5640 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
5641 .addReg(NewVReg4, RegState::Kill)
5642 .addReg(NewVReg5, RegState::Kill)
5643 .addImm(0)
5644 .addMemOperand(FIMMOSt));
5645 } else {
5646 // Incoming value: jbuf
5647 // ldr r1, LCPI1_1
5648 // add r1, pc, r1
5649 // str r1, [$jbuf, #+4] ; &jbuf[1]
5650 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5651 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
5652 .addConstantPoolIndex(CPI)
5653 .addImm(0)
5654 .addMemOperand(CPMMO));
5655 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5656 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
5657 .addReg(NewVReg1, RegState::Kill)
5658 .addImm(PCLabelId));
5659 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
5660 .addReg(NewVReg2, RegState::Kill)
5661 .addFrameIndex(FI)
5662 .addImm(36) // &jbuf[1] :: pc
5663 .addMemOperand(FIMMOSt));
5664 }
5665}
5666
5667MachineBasicBlock *ARMTargetLowering::
5668EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
5669 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5670 DebugLoc dl = MI->getDebugLoc();
5671 MachineFunction *MF = MBB->getParent();
5672 MachineRegisterInfo *MRI = &MF->getRegInfo();
5673 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5674 MachineFrameInfo *MFI = MF->getFrameInfo();
5675 int FI = MFI->getFunctionContextIndex();
5676
5677 const TargetRegisterClass *TRC =
5678 Subtarget->isThumb() ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5679
Bill Wendling04f15b42011-10-06 21:29:56 +00005680 // Get a mapping of the call site numbers to all of the landing pads they're
5681 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00005682 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
5683 unsigned MaxCSNum = 0;
5684 MachineModuleInfo &MMI = MF->getMMI();
5685 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E; ++BB) {
5686 if (!BB->isLandingPad()) continue;
5687
5688 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
5689 // pad.
5690 for (MachineBasicBlock::iterator
5691 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
5692 if (!II->isEHLabel()) continue;
5693
5694 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00005695 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00005696
Bill Wendling5cbef192011-10-05 23:28:57 +00005697 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
5698 for (SmallVectorImpl<unsigned>::iterator
5699 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
5700 CSI != CSE; ++CSI) {
5701 CallSiteNumToLPad[*CSI].push_back(BB);
5702 MaxCSNum = std::max(MaxCSNum, *CSI);
5703 }
Bill Wendling2a850152011-10-05 00:02:33 +00005704 break;
5705 }
5706 }
5707
5708 // Get an ordered list of the machine basic blocks for the jump table.
5709 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling2acf6382011-10-07 23:18:02 +00005710 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling2a850152011-10-05 00:02:33 +00005711 LPadList.reserve(CallSiteNumToLPad.size());
5712 for (unsigned I = 1; I <= MaxCSNum; ++I) {
5713 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
5714 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00005715 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling2a850152011-10-05 00:02:33 +00005716 LPadList.push_back(*II);
Bill Wendling2acf6382011-10-07 23:18:02 +00005717 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
5718 }
Bill Wendling2a850152011-10-05 00:02:33 +00005719 }
5720
Bill Wendling5cbef192011-10-05 23:28:57 +00005721 assert(!LPadList.empty() &&
5722 "No landing pad destinations for the dispatch jump table!");
5723
Bill Wendling04f15b42011-10-06 21:29:56 +00005724 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00005725 MachineJumpTableInfo *JTI =
5726 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
5727 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
5728 unsigned UId = AFI->createJumpTableUId();
5729
Bill Wendling04f15b42011-10-06 21:29:56 +00005730 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005731
5732 // Shove the dispatch's address into the return slot in the function context.
5733 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
5734 DispatchBB->setIsLandingPad();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005735
Bill Wendlingbb734682011-10-05 00:39:32 +00005736 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Bill Wendling083a8eb2011-10-06 23:37:36 +00005737 BuildMI(TrapBB, dl, TII->get(Subtarget->isThumb() ? ARM::tTRAP : ARM::TRAP));
Bill Wendlingbb734682011-10-05 00:39:32 +00005738 DispatchBB->addSuccessor(TrapBB);
5739
5740 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
5741 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00005742
Bill Wendlinga48ed4f2011-10-17 21:32:56 +00005743 // Insert and MBBs.
Bill Wendling930193c2011-10-06 00:53:33 +00005744 MF->insert(MF->end(), DispatchBB);
5745 MF->insert(MF->end(), DispContBB);
5746 MF->insert(MF->end(), TrapBB);
Bill Wendling930193c2011-10-06 00:53:33 +00005747
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005748 // Insert code into the entry block that creates and registers the function
5749 // context.
5750 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
5751
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005752 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00005753 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00005754 MachineMemOperand::MOLoad |
5755 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00005756
Bill Wendling952cb502011-10-18 22:49:07 +00005757 unsigned NumLPads = LPadList.size();
Bill Wendling95ce2e92011-10-06 22:53:00 +00005758 if (Subtarget->isThumb2()) {
5759 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5760 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
5761 .addFrameIndex(FI)
5762 .addImm(4)
5763 .addMemOperand(FIMMOLd));
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005764
Bill Wendling952cb502011-10-18 22:49:07 +00005765 if (NumLPads < 256) {
5766 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
5767 .addReg(NewVReg1)
5768 .addImm(LPadList.size()));
5769 } else {
5770 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5771 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00005772 .addImm(NumLPads & 0xFFFF));
5773
5774 unsigned VReg2 = VReg1;
5775 if ((NumLPads & 0xFFFF0000) != 0) {
5776 VReg2 = MRI->createVirtualRegister(TRC);
5777 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
5778 .addReg(VReg1)
5779 .addImm(NumLPads >> 16));
5780 }
5781
Bill Wendling952cb502011-10-18 22:49:07 +00005782 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
5783 .addReg(NewVReg1)
5784 .addReg(VReg2));
5785 }
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005786
Bill Wendling95ce2e92011-10-06 22:53:00 +00005787 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
5788 .addMBB(TrapBB)
5789 .addImm(ARMCC::HI)
5790 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00005791
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005792 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5793 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005794 .addJumpTableIndex(MJTI)
5795 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00005796
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005797 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005798 AddDefaultCC(
5799 AddDefaultPred(
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005800 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
5801 .addReg(NewVReg3, RegState::Kill)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005802 .addReg(NewVReg1)
5803 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
5804
5805 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005806 .addReg(NewVReg4, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00005807 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005808 .addJumpTableIndex(MJTI)
5809 .addImm(UId);
5810 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00005811 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5812 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
5813 .addFrameIndex(FI)
5814 .addImm(1)
5815 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00005816
Bill Wendlinga5871dc2011-10-18 23:11:05 +00005817 if (NumLPads < 256) {
5818 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
5819 .addReg(NewVReg1)
5820 .addImm(NumLPads));
5821 } else {
5822 MachineConstantPool *ConstantPool = MF->getConstantPool();
5823 const Constant *C =
5824 ConstantInt::get(Type::getInt32Ty(MF->getFunction()->getContext()),
5825 NumLPads);
5826 unsigned Idx = ConstantPool->getConstantPoolIndex(C, 4);
5827
5828 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5829 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
5830 .addReg(VReg1, RegState::Define)
5831 .addConstantPoolIndex(Idx));
5832 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
5833 .addReg(NewVReg1)
5834 .addReg(VReg1));
5835 }
5836
Bill Wendling083a8eb2011-10-06 23:37:36 +00005837 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
5838 .addMBB(TrapBB)
5839 .addImm(ARMCC::HI)
5840 .addReg(ARM::CPSR);
5841
5842 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5843 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
5844 .addReg(ARM::CPSR, RegState::Define)
5845 .addReg(NewVReg1)
5846 .addImm(2));
5847
5848 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00005849 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00005850 .addJumpTableIndex(MJTI)
5851 .addImm(UId));
5852
5853 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5854 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
5855 .addReg(ARM::CPSR, RegState::Define)
5856 .addReg(NewVReg2, RegState::Kill)
5857 .addReg(NewVReg3));
5858
5859 MachineMemOperand *JTMMOLd =
5860 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
5861 MachineMemOperand::MOLoad, 4, 4);
5862
5863 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5864 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
5865 .addReg(NewVReg4, RegState::Kill)
5866 .addImm(0)
5867 .addMemOperand(JTMMOLd));
5868
5869 unsigned NewVReg6 = MRI->createVirtualRegister(TRC);
5870 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
5871 .addReg(ARM::CPSR, RegState::Define)
5872 .addReg(NewVReg5, RegState::Kill)
5873 .addReg(NewVReg3));
5874
5875 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
5876 .addReg(NewVReg6, RegState::Kill)
5877 .addJumpTableIndex(MJTI)
5878 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005879 } else {
5880 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5881 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
5882 .addFrameIndex(FI)
5883 .addImm(4)
5884 .addMemOperand(FIMMOLd));
Bill Wendling564392b2011-10-18 22:11:18 +00005885
Bill Wendling85f3a0a2011-10-18 22:52:20 +00005886 if (NumLPads < 256) {
5887 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
5888 .addReg(NewVReg1)
5889 .addImm(NumLPads));
5890 } else {
5891 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5892 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00005893 .addImm(NumLPads & 0xFFFF));
5894
5895 unsigned VReg2 = VReg1;
5896 if ((NumLPads & 0xFFFF0000) != 0) {
5897 VReg2 = MRI->createVirtualRegister(TRC);
5898 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
5899 .addReg(VReg1)
5900 .addImm(NumLPads >> 16));
5901 }
5902
Bill Wendling85f3a0a2011-10-18 22:52:20 +00005903 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
5904 .addReg(NewVReg1)
5905 .addReg(VReg2));
5906 }
5907
Bill Wendling95ce2e92011-10-06 22:53:00 +00005908 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
5909 .addMBB(TrapBB)
5910 .addImm(ARMCC::HI)
5911 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00005912
Bill Wendling564392b2011-10-18 22:11:18 +00005913 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005914 AddDefaultCC(
Bill Wendling564392b2011-10-18 22:11:18 +00005915 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005916 .addReg(NewVReg1)
5917 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling564392b2011-10-18 22:11:18 +00005918 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5919 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005920 .addJumpTableIndex(MJTI)
5921 .addImm(UId));
5922
5923 MachineMemOperand *JTMMOLd =
5924 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
5925 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling564392b2011-10-18 22:11:18 +00005926 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005927 AddDefaultPred(
Bill Wendling564392b2011-10-18 22:11:18 +00005928 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
5929 .addReg(NewVReg3, RegState::Kill)
5930 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005931 .addImm(0)
5932 .addMemOperand(JTMMOLd));
5933
5934 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
Bill Wendling564392b2011-10-18 22:11:18 +00005935 .addReg(NewVReg5, RegState::Kill)
5936 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005937 .addJumpTableIndex(MJTI)
5938 .addImm(UId);
5939 }
Bill Wendling2a850152011-10-05 00:02:33 +00005940
Bill Wendlingbb734682011-10-05 00:39:32 +00005941 // Add the jump table entries as successors to the MBB.
Bill Wendling2acf6382011-10-07 23:18:02 +00005942 MachineBasicBlock *PrevMBB = 0;
Bill Wendlingbb734682011-10-05 00:39:32 +00005943 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00005944 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
5945 MachineBasicBlock *CurMBB = *I;
5946 if (PrevMBB != CurMBB)
5947 DispContBB->addSuccessor(CurMBB);
5948 PrevMBB = CurMBB;
5949 }
5950
Bill Wendling24bb9252011-10-17 05:25:09 +00005951 // N.B. the order the invoke BBs are processed in doesn't matter here.
Bill Wendling969c9ef2011-10-14 23:34:37 +00005952 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
5953 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
5954 const unsigned *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendlingf7b02072011-10-18 18:30:49 +00005955 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling2acf6382011-10-07 23:18:02 +00005956 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
5957 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
5958 MachineBasicBlock *BB = *I;
Bill Wendling969c9ef2011-10-14 23:34:37 +00005959
5960 // Remove the landing pad successor from the invoke block and replace it
5961 // with the new dispatch block.
Bill Wendling2acf6382011-10-07 23:18:02 +00005962 for (MachineBasicBlock::succ_iterator
5963 SI = BB->succ_begin(), SE = BB->succ_end(); SI != SE; ++SI) {
5964 MachineBasicBlock *SMBB = *SI;
5965 if (SMBB->isLandingPad()) {
5966 BB->removeSuccessor(SMBB);
Bill Wendlingf7b02072011-10-18 18:30:49 +00005967 MBBLPads.push_back(SMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00005968 }
5969 }
5970
5971 BB->addSuccessor(DispatchBB);
Bill Wendling969c9ef2011-10-14 23:34:37 +00005972
5973 // Find the invoke call and mark all of the callee-saved registers as
5974 // 'implicit defined' so that they're spilled. This prevents code from
5975 // moving instructions to before the EH block, where they will never be
5976 // executed.
5977 for (MachineBasicBlock::reverse_iterator
5978 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
5979 if (!II->getDesc().isCall()) continue;
5980
5981 DenseMap<unsigned, bool> DefRegs;
5982 for (MachineInstr::mop_iterator
5983 OI = II->operands_begin(), OE = II->operands_end();
5984 OI != OE; ++OI) {
5985 if (!OI->isReg()) continue;
5986 DefRegs[OI->getReg()] = true;
5987 }
5988
5989 MachineInstrBuilder MIB(&*II);
5990
Bill Wendling5d798592011-10-14 23:55:44 +00005991 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
5992 if (!TRC->contains(SavedRegs[i])) continue;
Bill Wendling969c9ef2011-10-14 23:34:37 +00005993 if (!DefRegs[SavedRegs[i]])
Bill Wendling918f2152011-10-15 00:27:44 +00005994 MIB.addReg(SavedRegs[i], RegState::ImplicitDefine | RegState::Dead);
Bill Wendling5d798592011-10-14 23:55:44 +00005995 }
Bill Wendling969c9ef2011-10-14 23:34:37 +00005996
5997 break;
5998 }
Bill Wendling2acf6382011-10-07 23:18:02 +00005999 }
Bill Wendlingbb734682011-10-05 00:39:32 +00006000
Bill Wendlingf7b02072011-10-18 18:30:49 +00006001 // Mark all former landing pads as non-landing pads. The dispatch is the only
6002 // landing pad now.
6003 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6004 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6005 (*I)->setIsLandingPad(false);
6006
Bill Wendlingbb734682011-10-05 00:39:32 +00006007 // The instruction is gone now.
6008 MI->eraseFromParent();
6009
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006010 return MBB;
6011}
6012
Evan Cheng218977b2010-07-13 19:27:42 +00006013static
6014MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6015 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6016 E = MBB->succ_end(); I != E; ++I)
6017 if (*I != Succ)
6018 return *I;
6019 llvm_unreachable("Expecting a BB with two successors!");
6020}
6021
Jim Grosbache801dc42009-12-12 01:40:06 +00006022MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006023ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006024 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006025 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00006026 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006027 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00006028 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00006029 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00006030 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00006031 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00006032 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00006033 // The Thumb2 pre-indexed stores have the same MI operands, they just
6034 // define them differently in the .td files from the isel patterns, so
6035 // they need pseudos.
6036 case ARM::t2STR_preidx:
6037 MI->setDesc(TII->get(ARM::t2STR_PRE));
6038 return BB;
6039 case ARM::t2STRB_preidx:
6040 MI->setDesc(TII->get(ARM::t2STRB_PRE));
6041 return BB;
6042 case ARM::t2STRH_preidx:
6043 MI->setDesc(TII->get(ARM::t2STRH_PRE));
6044 return BB;
6045
Jim Grosbach19dec202011-08-05 20:35:44 +00006046 case ARM::STRi_preidx:
6047 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00006048 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00006049 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
6050 // Decode the offset.
6051 unsigned Offset = MI->getOperand(4).getImm();
6052 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
6053 Offset = ARM_AM::getAM2Offset(Offset);
6054 if (isSub)
6055 Offset = -Offset;
6056
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006057 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00006058 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00006059 .addOperand(MI->getOperand(0)) // Rn_wb
6060 .addOperand(MI->getOperand(1)) // Rt
6061 .addOperand(MI->getOperand(2)) // Rn
6062 .addImm(Offset) // offset (skip GPR==zero_reg)
6063 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006064 .addOperand(MI->getOperand(6))
6065 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00006066 MI->eraseFromParent();
6067 return BB;
6068 }
6069 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00006070 case ARM::STRBr_preidx:
6071 case ARM::STRH_preidx: {
6072 unsigned NewOpc;
6073 switch (MI->getOpcode()) {
6074 default: llvm_unreachable("unexpected opcode!");
6075 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
6076 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
6077 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
6078 }
Jim Grosbach19dec202011-08-05 20:35:44 +00006079 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
6080 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
6081 MIB.addOperand(MI->getOperand(i));
6082 MI->eraseFromParent();
6083 return BB;
6084 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006085 case ARM::ATOMIC_LOAD_ADD_I8:
6086 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
6087 case ARM::ATOMIC_LOAD_ADD_I16:
6088 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
6089 case ARM::ATOMIC_LOAD_ADD_I32:
6090 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006091
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006092 case ARM::ATOMIC_LOAD_AND_I8:
6093 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
6094 case ARM::ATOMIC_LOAD_AND_I16:
6095 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
6096 case ARM::ATOMIC_LOAD_AND_I32:
6097 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006098
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006099 case ARM::ATOMIC_LOAD_OR_I8:
6100 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
6101 case ARM::ATOMIC_LOAD_OR_I16:
6102 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
6103 case ARM::ATOMIC_LOAD_OR_I32:
6104 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006105
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006106 case ARM::ATOMIC_LOAD_XOR_I8:
6107 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
6108 case ARM::ATOMIC_LOAD_XOR_I16:
6109 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
6110 case ARM::ATOMIC_LOAD_XOR_I32:
6111 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006112
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006113 case ARM::ATOMIC_LOAD_NAND_I8:
6114 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
6115 case ARM::ATOMIC_LOAD_NAND_I16:
6116 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
6117 case ARM::ATOMIC_LOAD_NAND_I32:
6118 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006119
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006120 case ARM::ATOMIC_LOAD_SUB_I8:
6121 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
6122 case ARM::ATOMIC_LOAD_SUB_I16:
6123 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
6124 case ARM::ATOMIC_LOAD_SUB_I32:
6125 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006126
Jim Grosbachf7da8822011-04-26 19:44:18 +00006127 case ARM::ATOMIC_LOAD_MIN_I8:
6128 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
6129 case ARM::ATOMIC_LOAD_MIN_I16:
6130 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
6131 case ARM::ATOMIC_LOAD_MIN_I32:
6132 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
6133
6134 case ARM::ATOMIC_LOAD_MAX_I8:
6135 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
6136 case ARM::ATOMIC_LOAD_MAX_I16:
6137 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
6138 case ARM::ATOMIC_LOAD_MAX_I32:
6139 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
6140
6141 case ARM::ATOMIC_LOAD_UMIN_I8:
6142 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
6143 case ARM::ATOMIC_LOAD_UMIN_I16:
6144 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
6145 case ARM::ATOMIC_LOAD_UMIN_I32:
6146 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
6147
6148 case ARM::ATOMIC_LOAD_UMAX_I8:
6149 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
6150 case ARM::ATOMIC_LOAD_UMAX_I16:
6151 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
6152 case ARM::ATOMIC_LOAD_UMAX_I32:
6153 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
6154
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006155 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
6156 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
6157 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00006158
6159 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
6160 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
6161 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006162
Eli Friedman2bdffe42011-08-31 00:31:29 +00006163
6164 case ARM::ATOMADD6432:
6165 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006166 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
6167 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006168 case ARM::ATOMSUB6432:
6169 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006170 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6171 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006172 case ARM::ATOMOR6432:
6173 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006174 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006175 case ARM::ATOMXOR6432:
6176 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006177 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006178 case ARM::ATOMAND6432:
6179 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006180 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006181 case ARM::ATOMSWAP6432:
6182 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00006183 case ARM::ATOMCMPXCHG6432:
6184 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
6185 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6186 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006187
Evan Cheng007ea272009-08-12 05:17:19 +00006188 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00006189 // To "insert" a SELECT_CC instruction, we actually have to insert the
6190 // diamond control-flow pattern. The incoming instruction knows the
6191 // destination vreg to set, the condition code register to branch on, the
6192 // true/false values to select between, and a branch opcode to use.
6193 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006194 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00006195 ++It;
6196
6197 // thisMBB:
6198 // ...
6199 // TrueVal = ...
6200 // cmpTY ccX, r1, r2
6201 // bCC copy1MBB
6202 // fallthrough --> copy0MBB
6203 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006204 MachineFunction *F = BB->getParent();
6205 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6206 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00006207 F->insert(It, copy0MBB);
6208 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006209
6210 // Transfer the remainder of BB and its successor edges to sinkMBB.
6211 sinkMBB->splice(sinkMBB->begin(), BB,
6212 llvm::next(MachineBasicBlock::iterator(MI)),
6213 BB->end());
6214 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6215
Dan Gohman258c58c2010-07-06 15:49:48 +00006216 BB->addSuccessor(copy0MBB);
6217 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00006218
Dan Gohman14152b42010-07-06 20:24:04 +00006219 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
6220 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
6221
Evan Chenga8e29892007-01-19 07:51:42 +00006222 // copy0MBB:
6223 // %FalseValue = ...
6224 // # fallthrough to sinkMBB
6225 BB = copy0MBB;
6226
6227 // Update machine-CFG edges
6228 BB->addSuccessor(sinkMBB);
6229
6230 // sinkMBB:
6231 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6232 // ...
6233 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006234 BuildMI(*BB, BB->begin(), dl,
6235 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00006236 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6237 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6238
Dan Gohman14152b42010-07-06 20:24:04 +00006239 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00006240 return BB;
6241 }
Evan Cheng86198642009-08-07 00:34:42 +00006242
Evan Cheng218977b2010-07-13 19:27:42 +00006243 case ARM::BCCi64:
6244 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00006245 // If there is an unconditional branch to the other successor, remove it.
6246 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00006247
Evan Cheng218977b2010-07-13 19:27:42 +00006248 // Compare both parts that make up the double comparison separately for
6249 // equality.
6250 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
6251
6252 unsigned LHS1 = MI->getOperand(1).getReg();
6253 unsigned LHS2 = MI->getOperand(2).getReg();
6254 if (RHSisZero) {
6255 AddDefaultPred(BuildMI(BB, dl,
6256 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6257 .addReg(LHS1).addImm(0));
6258 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6259 .addReg(LHS2).addImm(0)
6260 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6261 } else {
6262 unsigned RHS1 = MI->getOperand(3).getReg();
6263 unsigned RHS2 = MI->getOperand(4).getReg();
6264 AddDefaultPred(BuildMI(BB, dl,
6265 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6266 .addReg(LHS1).addReg(RHS1));
6267 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6268 .addReg(LHS2).addReg(RHS2)
6269 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6270 }
6271
6272 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
6273 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
6274 if (MI->getOperand(0).getImm() == ARMCC::NE)
6275 std::swap(destMBB, exitMBB);
6276
6277 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6278 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00006279 if (isThumb2)
6280 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
6281 else
6282 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00006283
6284 MI->eraseFromParent(); // The pseudo instruction is gone now.
6285 return BB;
6286 }
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006287
Bill Wendling5bc85282011-10-17 20:37:20 +00006288 case ARM::Int_eh_sjlj_setjmp:
6289 case ARM::Int_eh_sjlj_setjmp_nofp:
6290 case ARM::tInt_eh_sjlj_setjmp:
6291 case ARM::t2Int_eh_sjlj_setjmp:
6292 case ARM::t2Int_eh_sjlj_setjmp_nofp:
6293 EmitSjLjDispatchBlock(MI, BB);
6294 return BB;
6295
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006296 case ARM::ABS:
6297 case ARM::t2ABS: {
6298 // To insert an ABS instruction, we have to insert the
6299 // diamond control-flow pattern. The incoming instruction knows the
6300 // source vreg to test against 0, the destination vreg to set,
6301 // the condition code register to branch on, the
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006302 // true/false values to select between, and a branch opcode to use.
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006303 // It transforms
6304 // V1 = ABS V0
6305 // into
6306 // V2 = MOVS V0
6307 // BCC (branch to SinkBB if V0 >= 0)
6308 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006309 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006310 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6311 MachineFunction::iterator BBI = BB;
6312 ++BBI;
6313 MachineFunction *Fn = BB->getParent();
6314 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6315 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6316 Fn->insert(BBI, RSBBB);
6317 Fn->insert(BBI, SinkBB);
6318
6319 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
6320 unsigned int ABSDstReg = MI->getOperand(0).getReg();
6321 bool isThumb2 = Subtarget->isThumb2();
6322 MachineRegisterInfo &MRI = Fn->getRegInfo();
6323 // In Thumb mode S must not be specified if source register is the SP or
6324 // PC and if destination register is the SP, so restrict register class
6325 unsigned NewMovDstReg = MRI.createVirtualRegister(
6326 isThumb2 ? ARM::rGPRRegisterClass : ARM::GPRRegisterClass);
6327 unsigned NewRsbDstReg = MRI.createVirtualRegister(
6328 isThumb2 ? ARM::rGPRRegisterClass : ARM::GPRRegisterClass);
6329
6330 // Transfer the remainder of BB and its successor edges to sinkMBB.
6331 SinkBB->splice(SinkBB->begin(), BB,
6332 llvm::next(MachineBasicBlock::iterator(MI)),
6333 BB->end());
6334 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
6335
6336 BB->addSuccessor(RSBBB);
6337 BB->addSuccessor(SinkBB);
6338
6339 // fall through to SinkMBB
6340 RSBBB->addSuccessor(SinkBB);
6341
6342 // insert a movs at the end of BB
6343 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVr : ARM::MOVr),
6344 NewMovDstReg)
6345 .addReg(ABSSrcReg, RegState::Kill)
6346 .addImm((unsigned)ARMCC::AL).addReg(0)
6347 .addReg(ARM::CPSR, RegState::Define);
6348
6349 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006350 BuildMI(BB, dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006351 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
6352 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
6353
6354 // insert rsbri in RSBBB
6355 // Note: BCC and rsbri will be converted into predicated rsbmi
6356 // by if-conversion pass
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006357 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006358 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
6359 .addReg(NewMovDstReg, RegState::Kill)
6360 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
6361
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006362 // insert PHI in SinkBB,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006363 // reuse ABSDstReg to not change uses of ABS instruction
6364 BuildMI(*SinkBB, SinkBB->begin(), dl,
6365 TII->get(ARM::PHI), ABSDstReg)
6366 .addReg(NewRsbDstReg).addMBB(RSBBB)
6367 .addReg(NewMovDstReg).addMBB(BB);
6368
6369 // remove ABS instruction
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006370 MI->eraseFromParent();
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006371
6372 // return last added BB
6373 return SinkBB;
6374 }
Evan Chenga8e29892007-01-19 07:51:42 +00006375 }
6376}
6377
Evan Cheng37fefc22011-08-30 19:09:48 +00006378void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
6379 SDNode *Node) const {
Andrew Trick90b7b122011-10-18 19:18:52 +00006380 const MCInstrDesc *MCID = &MI->getDesc();
6381 if (!MCID->hasPostISelHook()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006382 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
6383 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
6384 return;
6385 }
6386
Andrew Trick4815d562011-09-20 03:17:40 +00006387 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
6388 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
6389 // operand is still set to noreg. If needed, set the optional operand's
6390 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00006391 //
Andrew Trick90b7b122011-10-18 19:18:52 +00006392 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00006393
Andrew Trick3be654f2011-09-21 02:20:46 +00006394 // Rename pseudo opcodes.
6395 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
6396 if (NewOpc) {
6397 const ARMBaseInstrInfo *TII =
6398 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick90b7b122011-10-18 19:18:52 +00006399 MCID = &TII->get(NewOpc);
6400
6401 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
6402 "converted opcode should be the same except for cc_out");
6403
6404 MI->setDesc(*MCID);
6405
6406 // Add the optional cc_out operand
6407 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick3be654f2011-09-21 02:20:46 +00006408 }
Andrew Trick90b7b122011-10-18 19:18:52 +00006409 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00006410
6411 // Any ARM instruction that sets the 's' bit should specify an optional
6412 // "cc_out" operand in the last operand position.
Andrew Trick90b7b122011-10-18 19:18:52 +00006413 if (!MCID->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006414 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00006415 return;
6416 }
Andrew Trick3be654f2011-09-21 02:20:46 +00006417 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
6418 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00006419 bool definesCPSR = false;
6420 bool deadCPSR = false;
Andrew Trick90b7b122011-10-18 19:18:52 +00006421 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick4815d562011-09-20 03:17:40 +00006422 i != e; ++i) {
6423 const MachineOperand &MO = MI->getOperand(i);
6424 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
6425 definesCPSR = true;
6426 if (MO.isDead())
6427 deadCPSR = true;
6428 MI->RemoveOperand(i);
6429 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00006430 }
6431 }
Andrew Trick4815d562011-09-20 03:17:40 +00006432 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006433 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00006434 return;
6435 }
6436 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00006437 if (deadCPSR) {
6438 assert(!MI->getOperand(ccOutIdx).getReg() &&
6439 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00006440 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00006441 }
Andrew Trick4815d562011-09-20 03:17:40 +00006442
Andrew Trick3be654f2011-09-21 02:20:46 +00006443 // If this instruction was defined with an optional CPSR def and its dag node
6444 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00006445 MachineOperand &MO = MI->getOperand(ccOutIdx);
6446 MO.setReg(ARM::CPSR);
6447 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00006448}
6449
Evan Chenga8e29892007-01-19 07:51:42 +00006450//===----------------------------------------------------------------------===//
6451// ARM Optimization Hooks
6452//===----------------------------------------------------------------------===//
6453
Chris Lattnerd1980a52009-03-12 06:52:53 +00006454static
6455SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
6456 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00006457 SelectionDAG &DAG = DCI.DAG;
6458 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00006459 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00006460 unsigned Opc = N->getOpcode();
6461 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
6462 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
6463 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
6464 ISD::CondCode CC = ISD::SETCC_INVALID;
6465
6466 if (isSlctCC) {
6467 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
6468 } else {
6469 SDValue CCOp = Slct.getOperand(0);
6470 if (CCOp.getOpcode() == ISD::SETCC)
6471 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
6472 }
6473
6474 bool DoXform = false;
6475 bool InvCC = false;
6476 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
6477 "Bad input!");
6478
6479 if (LHS.getOpcode() == ISD::Constant &&
6480 cast<ConstantSDNode>(LHS)->isNullValue()) {
6481 DoXform = true;
6482 } else if (CC != ISD::SETCC_INVALID &&
6483 RHS.getOpcode() == ISD::Constant &&
6484 cast<ConstantSDNode>(RHS)->isNullValue()) {
6485 std::swap(LHS, RHS);
6486 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00006487 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00006488 Op0.getOperand(0).getValueType();
6489 bool isInt = OpVT.isInteger();
6490 CC = ISD::getSetCCInverse(CC, isInt);
6491
6492 if (!TLI.isCondCodeLegal(CC, OpVT))
6493 return SDValue(); // Inverse operator isn't legal.
6494
6495 DoXform = true;
6496 InvCC = true;
6497 }
6498
6499 if (DoXform) {
6500 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
6501 if (isSlctCC)
6502 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
6503 Slct.getOperand(0), Slct.getOperand(1), CC);
6504 SDValue CCOp = Slct.getOperand(0);
6505 if (InvCC)
6506 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
6507 CCOp.getOperand(0), CCOp.getOperand(1), CC);
6508 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
6509 CCOp, OtherOp, Result);
6510 }
6511 return SDValue();
6512}
6513
Eric Christopherfa6f5912011-06-29 21:10:36 +00006514// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00006515// (only after legalization).
6516static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
6517 TargetLowering::DAGCombinerInfo &DCI,
6518 const ARMSubtarget *Subtarget) {
6519
6520 // Only perform optimization if after legalize, and if NEON is available. We
6521 // also expected both operands to be BUILD_VECTORs.
6522 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
6523 || N0.getOpcode() != ISD::BUILD_VECTOR
6524 || N1.getOpcode() != ISD::BUILD_VECTOR)
6525 return SDValue();
6526
6527 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
6528 EVT VT = N->getValueType(0);
6529 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
6530 return SDValue();
6531
6532 // Check that the vector operands are of the right form.
6533 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
6534 // operands, where N is the size of the formed vector.
6535 // Each EXTRACT_VECTOR should have the same input vector and odd or even
6536 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00006537
6538 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00006539 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00006540 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00006541 SDValue Vec = N0->getOperand(0)->getOperand(0);
6542 SDNode *V = Vec.getNode();
6543 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00006544
Eric Christopherfa6f5912011-06-29 21:10:36 +00006545 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00006546 // check to see if each of their operands are an EXTRACT_VECTOR with
6547 // the same vector and appropriate index.
6548 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
6549 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
6550 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00006551
Tanya Lattner189531f2011-06-14 23:48:48 +00006552 SDValue ExtVec0 = N0->getOperand(i);
6553 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006554
Tanya Lattner189531f2011-06-14 23:48:48 +00006555 // First operand is the vector, verify its the same.
6556 if (V != ExtVec0->getOperand(0).getNode() ||
6557 V != ExtVec1->getOperand(0).getNode())
6558 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00006559
Tanya Lattner189531f2011-06-14 23:48:48 +00006560 // Second is the constant, verify its correct.
6561 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
6562 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00006563
Tanya Lattner189531f2011-06-14 23:48:48 +00006564 // For the constant, we want to see all the even or all the odd.
6565 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
6566 || C1->getZExtValue() != nextIndex+1)
6567 return SDValue();
6568
6569 // Increment index.
6570 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006571 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00006572 return SDValue();
6573 }
6574
6575 // Create VPADDL node.
6576 SelectionDAG &DAG = DCI.DAG;
6577 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00006578
6579 // Build operand list.
6580 SmallVector<SDValue, 8> Ops;
6581 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
6582 TLI.getPointerTy()));
6583
6584 // Input is the vector.
6585 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006586
Tanya Lattner189531f2011-06-14 23:48:48 +00006587 // Get widened type and narrowed type.
6588 MVT widenType;
6589 unsigned numElem = VT.getVectorNumElements();
6590 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
6591 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
6592 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
6593 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
6594 default:
6595 assert(0 && "Invalid vector element type for padd optimization.");
6596 }
6597
6598 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
6599 widenType, &Ops[0], Ops.size());
6600 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
6601}
6602
Bob Wilson3d5792a2010-07-29 20:34:14 +00006603/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
6604/// operands N0 and N1. This is a helper for PerformADDCombine that is
6605/// called with the default operands, and if that fails, with commuted
6606/// operands.
6607static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00006608 TargetLowering::DAGCombinerInfo &DCI,
6609 const ARMSubtarget *Subtarget){
6610
6611 // Attempt to create vpaddl for this add.
6612 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
6613 if (Result.getNode())
6614 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006615
Chris Lattnerd1980a52009-03-12 06:52:53 +00006616 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
6617 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
6618 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
6619 if (Result.getNode()) return Result;
6620 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00006621 return SDValue();
6622}
6623
Bob Wilson3d5792a2010-07-29 20:34:14 +00006624/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
6625///
6626static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00006627 TargetLowering::DAGCombinerInfo &DCI,
6628 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006629 SDValue N0 = N->getOperand(0);
6630 SDValue N1 = N->getOperand(1);
6631
6632 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00006633 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006634 if (Result.getNode())
6635 return Result;
6636
6637 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00006638 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006639}
6640
Chris Lattnerd1980a52009-03-12 06:52:53 +00006641/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00006642///
Chris Lattnerd1980a52009-03-12 06:52:53 +00006643static SDValue PerformSUBCombine(SDNode *N,
6644 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006645 SDValue N0 = N->getOperand(0);
6646 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00006647
Chris Lattnerd1980a52009-03-12 06:52:53 +00006648 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
6649 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
6650 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
6651 if (Result.getNode()) return Result;
6652 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00006653
Chris Lattnerd1980a52009-03-12 06:52:53 +00006654 return SDValue();
6655}
6656
Evan Cheng463d3582011-03-31 19:38:48 +00006657/// PerformVMULCombine
6658/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
6659/// special multiplier accumulator forwarding.
6660/// vmul d3, d0, d2
6661/// vmla d3, d1, d2
6662/// is faster than
6663/// vadd d3, d0, d1
6664/// vmul d3, d3, d2
6665static SDValue PerformVMULCombine(SDNode *N,
6666 TargetLowering::DAGCombinerInfo &DCI,
6667 const ARMSubtarget *Subtarget) {
6668 if (!Subtarget->hasVMLxForwarding())
6669 return SDValue();
6670
6671 SelectionDAG &DAG = DCI.DAG;
6672 SDValue N0 = N->getOperand(0);
6673 SDValue N1 = N->getOperand(1);
6674 unsigned Opcode = N0.getOpcode();
6675 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6676 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00006677 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00006678 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6679 Opcode != ISD::FADD && Opcode != ISD::FSUB)
6680 return SDValue();
6681 std::swap(N0, N1);
6682 }
6683
6684 EVT VT = N->getValueType(0);
6685 DebugLoc DL = N->getDebugLoc();
6686 SDValue N00 = N0->getOperand(0);
6687 SDValue N01 = N0->getOperand(1);
6688 return DAG.getNode(Opcode, DL, VT,
6689 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
6690 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
6691}
6692
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006693static SDValue PerformMULCombine(SDNode *N,
6694 TargetLowering::DAGCombinerInfo &DCI,
6695 const ARMSubtarget *Subtarget) {
6696 SelectionDAG &DAG = DCI.DAG;
6697
6698 if (Subtarget->isThumb1Only())
6699 return SDValue();
6700
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006701 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6702 return SDValue();
6703
6704 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00006705 if (VT.is64BitVector() || VT.is128BitVector())
6706 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006707 if (VT != MVT::i32)
6708 return SDValue();
6709
6710 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6711 if (!C)
6712 return SDValue();
6713
6714 uint64_t MulAmt = C->getZExtValue();
6715 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
6716 ShiftAmt = ShiftAmt & (32 - 1);
6717 SDValue V = N->getOperand(0);
6718 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006719
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006720 SDValue Res;
6721 MulAmt >>= ShiftAmt;
6722 if (isPowerOf2_32(MulAmt - 1)) {
6723 // (mul x, 2^N + 1) => (add (shl x, N), x)
6724 Res = DAG.getNode(ISD::ADD, DL, VT,
6725 V, DAG.getNode(ISD::SHL, DL, VT,
6726 V, DAG.getConstant(Log2_32(MulAmt-1),
6727 MVT::i32)));
6728 } else if (isPowerOf2_32(MulAmt + 1)) {
6729 // (mul x, 2^N - 1) => (sub (shl x, N), x)
6730 Res = DAG.getNode(ISD::SUB, DL, VT,
6731 DAG.getNode(ISD::SHL, DL, VT,
6732 V, DAG.getConstant(Log2_32(MulAmt+1),
6733 MVT::i32)),
6734 V);
6735 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006736 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006737
6738 if (ShiftAmt != 0)
6739 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
6740 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006741
6742 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006743 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006744 return SDValue();
6745}
6746
Owen Anderson080c0922010-11-05 19:27:46 +00006747static SDValue PerformANDCombine(SDNode *N,
6748 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00006749
Owen Anderson080c0922010-11-05 19:27:46 +00006750 // Attempt to use immediate-form VBIC
6751 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6752 DebugLoc dl = N->getDebugLoc();
6753 EVT VT = N->getValueType(0);
6754 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006755
Tanya Lattner0433b212011-04-07 15:24:20 +00006756 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6757 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006758
Owen Anderson080c0922010-11-05 19:27:46 +00006759 APInt SplatBits, SplatUndef;
6760 unsigned SplatBitSize;
6761 bool HasAnyUndefs;
6762 if (BVN &&
6763 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6764 if (SplatBitSize <= 64) {
6765 EVT VbicVT;
6766 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
6767 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006768 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006769 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00006770 if (Val.getNode()) {
6771 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006772 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00006773 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006774 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00006775 }
6776 }
6777 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006778
Owen Anderson080c0922010-11-05 19:27:46 +00006779 return SDValue();
6780}
6781
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006782/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
6783static SDValue PerformORCombine(SDNode *N,
6784 TargetLowering::DAGCombinerInfo &DCI,
6785 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00006786 // Attempt to use immediate-form VORR
6787 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6788 DebugLoc dl = N->getDebugLoc();
6789 EVT VT = N->getValueType(0);
6790 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006791
Tanya Lattner0433b212011-04-07 15:24:20 +00006792 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6793 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006794
Owen Anderson60f48702010-11-03 23:15:26 +00006795 APInt SplatBits, SplatUndef;
6796 unsigned SplatBitSize;
6797 bool HasAnyUndefs;
6798 if (BVN && Subtarget->hasNEON() &&
6799 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6800 if (SplatBitSize <= 64) {
6801 EVT VorrVT;
6802 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
6803 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006804 DAG, VorrVT, VT.is128BitVector(),
6805 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00006806 if (Val.getNode()) {
6807 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006808 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00006809 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006810 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00006811 }
6812 }
6813 }
6814
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006815 SDValue N0 = N->getOperand(0);
6816 if (N0.getOpcode() != ISD::AND)
6817 return SDValue();
6818 SDValue N1 = N->getOperand(1);
6819
6820 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
6821 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
6822 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
6823 APInt SplatUndef;
6824 unsigned SplatBitSize;
6825 bool HasAnyUndefs;
6826
6827 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
6828 APInt SplatBits0;
6829 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
6830 HasAnyUndefs) && !HasAnyUndefs) {
6831 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
6832 APInt SplatBits1;
6833 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
6834 HasAnyUndefs) && !HasAnyUndefs &&
6835 SplatBits0 == ~SplatBits1) {
6836 // Canonicalize the vector type to make instruction selection simpler.
6837 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
6838 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
6839 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00006840 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006841 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
6842 }
6843 }
6844 }
6845
Jim Grosbach54238562010-07-17 03:30:54 +00006846 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
6847 // reasonable.
6848
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006849 // BFI is only available on V6T2+
6850 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
6851 return SDValue();
6852
Jim Grosbach54238562010-07-17 03:30:54 +00006853 DebugLoc DL = N->getDebugLoc();
6854 // 1) or (and A, mask), val => ARMbfi A, val, mask
6855 // iff (val & mask) == val
6856 //
6857 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
6858 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006859 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006860 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006861 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006862 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006863
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006864 if (VT != MVT::i32)
6865 return SDValue();
6866
Evan Cheng30fb13f2010-12-13 20:32:54 +00006867 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00006868
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006869 // The value and the mask need to be constants so we can verify this is
6870 // actually a bitfield set. If the mask is 0xffff, we can do better
6871 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00006872 SDValue MaskOp = N0.getOperand(1);
6873 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
6874 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006875 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006876 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006877 if (Mask == 0xffff)
6878 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006879 SDValue Res;
6880 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006881 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
6882 if (N1C) {
6883 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006884 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00006885 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006886
Evan Chenga9688c42010-12-11 04:11:38 +00006887 if (ARM::isBitFieldInvertedMask(Mask)) {
6888 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006889
Evan Cheng30fb13f2010-12-13 20:32:54 +00006890 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00006891 DAG.getConstant(Val, MVT::i32),
6892 DAG.getConstant(Mask, MVT::i32));
6893
6894 // Do not add new nodes to DAG combiner worklist.
6895 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006896 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006897 }
Jim Grosbach54238562010-07-17 03:30:54 +00006898 } else if (N1.getOpcode() == ISD::AND) {
6899 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006900 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6901 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00006902 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006903 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006904
Eric Christopher29aeed12011-03-26 01:21:03 +00006905 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
6906 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00006907 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006908 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006909 // The pack halfword instruction works better for masks that fit it,
6910 // so use that when it's available.
6911 if (Subtarget->hasT2ExtractPack() &&
6912 (Mask == 0xffff || Mask == 0xffff0000))
6913 return SDValue();
6914 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00006915 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00006916 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00006917 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00006918 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00006919 DAG.getConstant(Mask, MVT::i32));
6920 // Do not add new nodes to DAG combiner worklist.
6921 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006922 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006923 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006924 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006925 // The pack halfword instruction works better for masks that fit it,
6926 // so use that when it's available.
6927 if (Subtarget->hasT2ExtractPack() &&
6928 (Mask2 == 0xffff || Mask2 == 0xffff0000))
6929 return SDValue();
6930 // 2b
6931 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006932 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00006933 DAG.getConstant(lsb, MVT::i32));
6934 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00006935 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00006936 // Do not add new nodes to DAG combiner worklist.
6937 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006938 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006939 }
6940 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006941
Evan Cheng30fb13f2010-12-13 20:32:54 +00006942 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
6943 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
6944 ARM::isBitFieldInvertedMask(~Mask)) {
6945 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
6946 // where lsb(mask) == #shamt and masked bits of B are known zero.
6947 SDValue ShAmt = N00.getOperand(1);
6948 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
6949 unsigned LSB = CountTrailingZeros_32(Mask);
6950 if (ShAmtC != LSB)
6951 return SDValue();
6952
6953 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
6954 DAG.getConstant(~Mask, MVT::i32));
6955
6956 // Do not add new nodes to DAG combiner worklist.
6957 DCI.CombineTo(N, Res, false);
6958 }
6959
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006960 return SDValue();
6961}
6962
Evan Chengbf188ae2011-06-15 01:12:31 +00006963/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
6964/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00006965static SDValue PerformBFICombine(SDNode *N,
6966 TargetLowering::DAGCombinerInfo &DCI) {
6967 SDValue N1 = N->getOperand(1);
6968 if (N1.getOpcode() == ISD::AND) {
6969 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6970 if (!N11C)
6971 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006972 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
6973 unsigned LSB = CountTrailingZeros_32(~InvMask);
6974 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
6975 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00006976 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00006977 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00006978 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
6979 N->getOperand(0), N1.getOperand(0),
6980 N->getOperand(2));
6981 }
6982 return SDValue();
6983}
6984
Bob Wilson0b8ccb82010-09-22 22:09:21 +00006985/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
6986/// ARMISD::VMOVRRD.
6987static SDValue PerformVMOVRRDCombine(SDNode *N,
6988 TargetLowering::DAGCombinerInfo &DCI) {
6989 // vmovrrd(vmovdrr x, y) -> x,y
6990 SDValue InDouble = N->getOperand(0);
6991 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
6992 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00006993
6994 // vmovrrd(load f64) -> (load i32), (load i32)
6995 SDNode *InNode = InDouble.getNode();
6996 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
6997 InNode->getValueType(0) == MVT::f64 &&
6998 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
6999 !cast<LoadSDNode>(InNode)->isVolatile()) {
7000 // TODO: Should this be done for non-FrameIndex operands?
7001 LoadSDNode *LD = cast<LoadSDNode>(InNode);
7002
7003 SelectionDAG &DAG = DCI.DAG;
7004 DebugLoc DL = LD->getDebugLoc();
7005 SDValue BasePtr = LD->getBasePtr();
7006 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
7007 LD->getPointerInfo(), LD->isVolatile(),
7008 LD->isNonTemporal(), LD->getAlignment());
7009
7010 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
7011 DAG.getConstant(4, MVT::i32));
7012 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
7013 LD->getPointerInfo(), LD->isVolatile(),
7014 LD->isNonTemporal(),
7015 std::min(4U, LD->getAlignment() / 2));
7016
7017 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
7018 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
7019 DCI.RemoveFromWorklist(LD);
7020 DAG.DeleteNode(LD);
7021 return Result;
7022 }
7023
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007024 return SDValue();
7025}
7026
7027/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
7028/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
7029static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
7030 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
7031 SDValue Op0 = N->getOperand(0);
7032 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007033 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007034 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007035 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007036 Op1 = Op1.getOperand(0);
7037 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
7038 Op0.getNode() == Op1.getNode() &&
7039 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007040 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007041 N->getValueType(0), Op0.getOperand(0));
7042 return SDValue();
7043}
7044
Bob Wilson31600902010-12-21 06:43:19 +00007045/// PerformSTORECombine - Target-specific dag combine xforms for
7046/// ISD::STORE.
7047static SDValue PerformSTORECombine(SDNode *N,
7048 TargetLowering::DAGCombinerInfo &DCI) {
7049 // Bitcast an i64 store extracted from a vector to f64.
7050 // Otherwise, the i64 value will be legalized to a pair of i32 values.
7051 StoreSDNode *St = cast<StoreSDNode>(N);
7052 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00007053 if (!ISD::isNormalStore(St) || St->isVolatile())
7054 return SDValue();
7055
7056 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
7057 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
7058 SelectionDAG &DAG = DCI.DAG;
7059 DebugLoc DL = St->getDebugLoc();
7060 SDValue BasePtr = St->getBasePtr();
7061 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
7062 StVal.getNode()->getOperand(0), BasePtr,
7063 St->getPointerInfo(), St->isVolatile(),
7064 St->isNonTemporal(), St->getAlignment());
7065
7066 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
7067 DAG.getConstant(4, MVT::i32));
7068 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
7069 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
7070 St->isNonTemporal(),
7071 std::min(4U, St->getAlignment() / 2));
7072 }
7073
7074 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00007075 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
7076 return SDValue();
7077
7078 SelectionDAG &DAG = DCI.DAG;
7079 DebugLoc dl = StVal.getDebugLoc();
7080 SDValue IntVec = StVal.getOperand(0);
7081 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
7082 IntVec.getValueType().getVectorNumElements());
7083 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
7084 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
7085 Vec, StVal.getOperand(1));
7086 dl = N->getDebugLoc();
7087 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
7088 // Make the DAGCombiner fold the bitcasts.
7089 DCI.AddToWorklist(Vec.getNode());
7090 DCI.AddToWorklist(ExtElt.getNode());
7091 DCI.AddToWorklist(V.getNode());
7092 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
7093 St->getPointerInfo(), St->isVolatile(),
7094 St->isNonTemporal(), St->getAlignment(),
7095 St->getTBAAInfo());
7096}
7097
7098/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
7099/// are normal, non-volatile loads. If so, it is profitable to bitcast an
7100/// i64 vector to have f64 elements, since the value can then be loaded
7101/// directly into a VFP register.
7102static bool hasNormalLoadOperand(SDNode *N) {
7103 unsigned NumElts = N->getValueType(0).getVectorNumElements();
7104 for (unsigned i = 0; i < NumElts; ++i) {
7105 SDNode *Elt = N->getOperand(i).getNode();
7106 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
7107 return true;
7108 }
7109 return false;
7110}
7111
Bob Wilson75f02882010-09-17 22:59:05 +00007112/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
7113/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00007114static SDValue PerformBUILD_VECTORCombine(SDNode *N,
7115 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00007116 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
7117 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
7118 // into a pair of GPRs, which is fine when the value is used as a scalar,
7119 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00007120 SelectionDAG &DAG = DCI.DAG;
7121 if (N->getNumOperands() == 2) {
7122 SDValue RV = PerformVMOVDRRCombine(N, DAG);
7123 if (RV.getNode())
7124 return RV;
7125 }
Bob Wilson75f02882010-09-17 22:59:05 +00007126
Bob Wilson31600902010-12-21 06:43:19 +00007127 // Load i64 elements as f64 values so that type legalization does not split
7128 // them up into i32 values.
7129 EVT VT = N->getValueType(0);
7130 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
7131 return SDValue();
7132 DebugLoc dl = N->getDebugLoc();
7133 SmallVector<SDValue, 8> Ops;
7134 unsigned NumElts = VT.getVectorNumElements();
7135 for (unsigned i = 0; i < NumElts; ++i) {
7136 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
7137 Ops.push_back(V);
7138 // Make the DAGCombiner fold the bitcast.
7139 DCI.AddToWorklist(V.getNode());
7140 }
7141 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
7142 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
7143 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
7144}
7145
7146/// PerformInsertEltCombine - Target-specific dag combine xforms for
7147/// ISD::INSERT_VECTOR_ELT.
7148static SDValue PerformInsertEltCombine(SDNode *N,
7149 TargetLowering::DAGCombinerInfo &DCI) {
7150 // Bitcast an i64 load inserted into a vector to f64.
7151 // Otherwise, the i64 value will be legalized to a pair of i32 values.
7152 EVT VT = N->getValueType(0);
7153 SDNode *Elt = N->getOperand(1).getNode();
7154 if (VT.getVectorElementType() != MVT::i64 ||
7155 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
7156 return SDValue();
7157
7158 SelectionDAG &DAG = DCI.DAG;
7159 DebugLoc dl = N->getDebugLoc();
7160 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
7161 VT.getVectorNumElements());
7162 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
7163 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
7164 // Make the DAGCombiner fold the bitcasts.
7165 DCI.AddToWorklist(Vec.getNode());
7166 DCI.AddToWorklist(V.getNode());
7167 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
7168 Vec, V, N->getOperand(2));
7169 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00007170}
7171
Bob Wilsonf20700c2010-10-27 20:38:28 +00007172/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
7173/// ISD::VECTOR_SHUFFLE.
7174static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
7175 // The LLVM shufflevector instruction does not require the shuffle mask
7176 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
7177 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
7178 // operands do not match the mask length, they are extended by concatenating
7179 // them with undef vectors. That is probably the right thing for other
7180 // targets, but for NEON it is better to concatenate two double-register
7181 // size vector operands into a single quad-register size vector. Do that
7182 // transformation here:
7183 // shuffle(concat(v1, undef), concat(v2, undef)) ->
7184 // shuffle(concat(v1, v2), undef)
7185 SDValue Op0 = N->getOperand(0);
7186 SDValue Op1 = N->getOperand(1);
7187 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
7188 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
7189 Op0.getNumOperands() != 2 ||
7190 Op1.getNumOperands() != 2)
7191 return SDValue();
7192 SDValue Concat0Op1 = Op0.getOperand(1);
7193 SDValue Concat1Op1 = Op1.getOperand(1);
7194 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
7195 Concat1Op1.getOpcode() != ISD::UNDEF)
7196 return SDValue();
7197 // Skip the transformation if any of the types are illegal.
7198 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7199 EVT VT = N->getValueType(0);
7200 if (!TLI.isTypeLegal(VT) ||
7201 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
7202 !TLI.isTypeLegal(Concat1Op1.getValueType()))
7203 return SDValue();
7204
7205 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
7206 Op0.getOperand(0), Op1.getOperand(0));
7207 // Translate the shuffle mask.
7208 SmallVector<int, 16> NewMask;
7209 unsigned NumElts = VT.getVectorNumElements();
7210 unsigned HalfElts = NumElts/2;
7211 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7212 for (unsigned n = 0; n < NumElts; ++n) {
7213 int MaskElt = SVN->getMaskElt(n);
7214 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00007215 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00007216 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00007217 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00007218 NewElt = HalfElts + MaskElt - NumElts;
7219 NewMask.push_back(NewElt);
7220 }
7221 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
7222 DAG.getUNDEF(VT), NewMask.data());
7223}
7224
Bob Wilson1c3ef902011-02-07 17:43:21 +00007225/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
7226/// NEON load/store intrinsics to merge base address updates.
7227static SDValue CombineBaseUpdate(SDNode *N,
7228 TargetLowering::DAGCombinerInfo &DCI) {
7229 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
7230 return SDValue();
7231
7232 SelectionDAG &DAG = DCI.DAG;
7233 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
7234 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
7235 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
7236 SDValue Addr = N->getOperand(AddrOpIdx);
7237
7238 // Search for a use of the address operand that is an increment.
7239 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
7240 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
7241 SDNode *User = *UI;
7242 if (User->getOpcode() != ISD::ADD ||
7243 UI.getUse().getResNo() != Addr.getResNo())
7244 continue;
7245
7246 // Check that the add is independent of the load/store. Otherwise, folding
7247 // it would create a cycle.
7248 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
7249 continue;
7250
7251 // Find the new opcode for the updating load/store.
7252 bool isLoad = true;
7253 bool isLaneOp = false;
7254 unsigned NewOpc = 0;
7255 unsigned NumVecs = 0;
7256 if (isIntrinsic) {
7257 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
7258 switch (IntNo) {
7259 default: assert(0 && "unexpected intrinsic for Neon base update");
7260 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
7261 NumVecs = 1; break;
7262 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
7263 NumVecs = 2; break;
7264 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
7265 NumVecs = 3; break;
7266 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
7267 NumVecs = 4; break;
7268 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
7269 NumVecs = 2; isLaneOp = true; break;
7270 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
7271 NumVecs = 3; isLaneOp = true; break;
7272 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
7273 NumVecs = 4; isLaneOp = true; break;
7274 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
7275 NumVecs = 1; isLoad = false; break;
7276 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
7277 NumVecs = 2; isLoad = false; break;
7278 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
7279 NumVecs = 3; isLoad = false; break;
7280 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
7281 NumVecs = 4; isLoad = false; break;
7282 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
7283 NumVecs = 2; isLoad = false; isLaneOp = true; break;
7284 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
7285 NumVecs = 3; isLoad = false; isLaneOp = true; break;
7286 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
7287 NumVecs = 4; isLoad = false; isLaneOp = true; break;
7288 }
7289 } else {
7290 isLaneOp = true;
7291 switch (N->getOpcode()) {
7292 default: assert(0 && "unexpected opcode for Neon base update");
7293 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
7294 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
7295 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
7296 }
7297 }
7298
7299 // Find the size of memory referenced by the load/store.
7300 EVT VecTy;
7301 if (isLoad)
7302 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00007303 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00007304 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
7305 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
7306 if (isLaneOp)
7307 NumBytes /= VecTy.getVectorNumElements();
7308
7309 // If the increment is a constant, it must match the memory ref size.
7310 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
7311 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
7312 uint64_t IncVal = CInc->getZExtValue();
7313 if (IncVal != NumBytes)
7314 continue;
7315 } else if (NumBytes >= 3 * 16) {
7316 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
7317 // separate instructions that make it harder to use a non-constant update.
7318 continue;
7319 }
7320
7321 // Create the new updating load/store node.
7322 EVT Tys[6];
7323 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
7324 unsigned n;
7325 for (n = 0; n < NumResultVecs; ++n)
7326 Tys[n] = VecTy;
7327 Tys[n++] = MVT::i32;
7328 Tys[n] = MVT::Other;
7329 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
7330 SmallVector<SDValue, 8> Ops;
7331 Ops.push_back(N->getOperand(0)); // incoming chain
7332 Ops.push_back(N->getOperand(AddrOpIdx));
7333 Ops.push_back(Inc);
7334 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
7335 Ops.push_back(N->getOperand(i));
7336 }
7337 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
7338 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
7339 Ops.data(), Ops.size(),
7340 MemInt->getMemoryVT(),
7341 MemInt->getMemOperand());
7342
7343 // Update the uses.
7344 std::vector<SDValue> NewResults;
7345 for (unsigned i = 0; i < NumResultVecs; ++i) {
7346 NewResults.push_back(SDValue(UpdN.getNode(), i));
7347 }
7348 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
7349 DCI.CombineTo(N, NewResults);
7350 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
7351
7352 break;
Owen Anderson76706012011-04-05 21:48:57 +00007353 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00007354 return SDValue();
7355}
7356
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007357/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
7358/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
7359/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
7360/// return true.
7361static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
7362 SelectionDAG &DAG = DCI.DAG;
7363 EVT VT = N->getValueType(0);
7364 // vldN-dup instructions only support 64-bit vectors for N > 1.
7365 if (!VT.is64BitVector())
7366 return false;
7367
7368 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
7369 SDNode *VLD = N->getOperand(0).getNode();
7370 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
7371 return false;
7372 unsigned NumVecs = 0;
7373 unsigned NewOpc = 0;
7374 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
7375 if (IntNo == Intrinsic::arm_neon_vld2lane) {
7376 NumVecs = 2;
7377 NewOpc = ARMISD::VLD2DUP;
7378 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
7379 NumVecs = 3;
7380 NewOpc = ARMISD::VLD3DUP;
7381 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
7382 NumVecs = 4;
7383 NewOpc = ARMISD::VLD4DUP;
7384 } else {
7385 return false;
7386 }
7387
7388 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
7389 // numbers match the load.
7390 unsigned VLDLaneNo =
7391 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
7392 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
7393 UI != UE; ++UI) {
7394 // Ignore uses of the chain result.
7395 if (UI.getUse().getResNo() == NumVecs)
7396 continue;
7397 SDNode *User = *UI;
7398 if (User->getOpcode() != ARMISD::VDUPLANE ||
7399 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
7400 return false;
7401 }
7402
7403 // Create the vldN-dup node.
7404 EVT Tys[5];
7405 unsigned n;
7406 for (n = 0; n < NumVecs; ++n)
7407 Tys[n] = VT;
7408 Tys[n] = MVT::Other;
7409 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
7410 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
7411 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
7412 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
7413 Ops, 2, VLDMemInt->getMemoryVT(),
7414 VLDMemInt->getMemOperand());
7415
7416 // Update the uses.
7417 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
7418 UI != UE; ++UI) {
7419 unsigned ResNo = UI.getUse().getResNo();
7420 // Ignore uses of the chain result.
7421 if (ResNo == NumVecs)
7422 continue;
7423 SDNode *User = *UI;
7424 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
7425 }
7426
7427 // Now the vldN-lane intrinsic is dead except for its chain result.
7428 // Update uses of the chain.
7429 std::vector<SDValue> VLDDupResults;
7430 for (unsigned n = 0; n < NumVecs; ++n)
7431 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
7432 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
7433 DCI.CombineTo(VLD, VLDDupResults);
7434
7435 return true;
7436}
7437
Bob Wilson9e82bf12010-07-14 01:22:12 +00007438/// PerformVDUPLANECombine - Target-specific dag combine xforms for
7439/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007440static SDValue PerformVDUPLANECombine(SDNode *N,
7441 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00007442 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007443
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007444 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
7445 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
7446 if (CombineVLDDUP(N, DCI))
7447 return SDValue(N, 0);
7448
7449 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
7450 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007451 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007452 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00007453 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007454 return SDValue();
7455
7456 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
7457 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
7458 // The canonical VMOV for a zero vector uses a 32-bit element size.
7459 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7460 unsigned EltBits;
7461 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
7462 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007463 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007464 if (EltSize > VT.getVectorElementType().getSizeInBits())
7465 return SDValue();
7466
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007467 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007468}
7469
Eric Christopherfa6f5912011-06-29 21:10:36 +00007470// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00007471// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
7472static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
7473{
Chad Rosier118c9a02011-06-28 17:26:57 +00007474 integerPart cN;
7475 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00007476 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
7477 I != E; I++) {
7478 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
7479 if (!C)
7480 return false;
7481
Eric Christopherfa6f5912011-06-29 21:10:36 +00007482 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00007483 APFloat APF = C->getValueAPF();
7484 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
7485 != APFloat::opOK || !isExact)
7486 return false;
7487
7488 c0 = (I == 0) ? cN : c0;
7489 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
7490 return false;
7491 }
7492 C = c0;
7493 return true;
7494}
7495
7496/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
7497/// can replace combinations of VMUL and VCVT (floating-point to integer)
7498/// when the VMUL has a constant operand that is a power of 2.
7499///
7500/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7501/// vmul.f32 d16, d17, d16
7502/// vcvt.s32.f32 d16, d16
7503/// becomes:
7504/// vcvt.s32.f32 d16, d16, #3
7505static SDValue PerformVCVTCombine(SDNode *N,
7506 TargetLowering::DAGCombinerInfo &DCI,
7507 const ARMSubtarget *Subtarget) {
7508 SelectionDAG &DAG = DCI.DAG;
7509 SDValue Op = N->getOperand(0);
7510
7511 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
7512 Op.getOpcode() != ISD::FMUL)
7513 return SDValue();
7514
7515 uint64_t C;
7516 SDValue N0 = Op->getOperand(0);
7517 SDValue ConstVec = Op->getOperand(1);
7518 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
7519
Eric Christopherfa6f5912011-06-29 21:10:36 +00007520 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00007521 !isConstVecPow2(ConstVec, isSigned, C))
7522 return SDValue();
7523
7524 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
7525 Intrinsic::arm_neon_vcvtfp2fxu;
7526 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7527 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007528 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00007529 DAG.getConstant(Log2_64(C), MVT::i32));
7530}
7531
7532/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
7533/// can replace combinations of VCVT (integer to floating-point) and VDIV
7534/// when the VDIV has a constant operand that is a power of 2.
7535///
7536/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7537/// vcvt.f32.s32 d16, d16
7538/// vdiv.f32 d16, d17, d16
7539/// becomes:
7540/// vcvt.f32.s32 d16, d16, #3
7541static SDValue PerformVDIVCombine(SDNode *N,
7542 TargetLowering::DAGCombinerInfo &DCI,
7543 const ARMSubtarget *Subtarget) {
7544 SelectionDAG &DAG = DCI.DAG;
7545 SDValue Op = N->getOperand(0);
7546 unsigned OpOpcode = Op.getNode()->getOpcode();
7547
7548 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
7549 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
7550 return SDValue();
7551
7552 uint64_t C;
7553 SDValue ConstVec = N->getOperand(1);
7554 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
7555
7556 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
7557 !isConstVecPow2(ConstVec, isSigned, C))
7558 return SDValue();
7559
Eric Christopherfa6f5912011-06-29 21:10:36 +00007560 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00007561 Intrinsic::arm_neon_vcvtfxu2fp;
7562 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7563 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007564 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00007565 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
7566}
7567
7568/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00007569/// operand of a vector shift operation, where all the elements of the
7570/// build_vector must have the same constant integer value.
7571static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
7572 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007573 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00007574 Op = Op.getOperand(0);
7575 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
7576 APInt SplatBits, SplatUndef;
7577 unsigned SplatBitSize;
7578 bool HasAnyUndefs;
7579 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
7580 HasAnyUndefs, ElementBits) ||
7581 SplatBitSize > ElementBits)
7582 return false;
7583 Cnt = SplatBits.getSExtValue();
7584 return true;
7585}
7586
7587/// isVShiftLImm - Check if this is a valid build_vector for the immediate
7588/// operand of a vector shift left operation. That value must be in the range:
7589/// 0 <= Value < ElementBits for a left shift; or
7590/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007591static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007592 assert(VT.isVector() && "vector shift count is not a vector type");
7593 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7594 if (! getVShiftImm(Op, ElementBits, Cnt))
7595 return false;
7596 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
7597}
7598
7599/// isVShiftRImm - Check if this is a valid build_vector for the immediate
7600/// operand of a vector shift right operation. For a shift opcode, the value
7601/// is positive, but for an intrinsic the value count must be negative. The
7602/// absolute value must be in the range:
7603/// 1 <= |Value| <= ElementBits for a right shift; or
7604/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007605static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00007606 int64_t &Cnt) {
7607 assert(VT.isVector() && "vector shift count is not a vector type");
7608 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7609 if (! getVShiftImm(Op, ElementBits, Cnt))
7610 return false;
7611 if (isIntrinsic)
7612 Cnt = -Cnt;
7613 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
7614}
7615
7616/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
7617static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
7618 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
7619 switch (IntNo) {
7620 default:
7621 // Don't do anything for most intrinsics.
7622 break;
7623
7624 // Vector shifts: check for immediate versions and lower them.
7625 // Note: This is done during DAG combining instead of DAG legalizing because
7626 // the build_vectors for 64-bit vector element shift counts are generally
7627 // not legal, and it is hard to see their values after they get legalized to
7628 // loads from a constant pool.
7629 case Intrinsic::arm_neon_vshifts:
7630 case Intrinsic::arm_neon_vshiftu:
7631 case Intrinsic::arm_neon_vshiftls:
7632 case Intrinsic::arm_neon_vshiftlu:
7633 case Intrinsic::arm_neon_vshiftn:
7634 case Intrinsic::arm_neon_vrshifts:
7635 case Intrinsic::arm_neon_vrshiftu:
7636 case Intrinsic::arm_neon_vrshiftn:
7637 case Intrinsic::arm_neon_vqshifts:
7638 case Intrinsic::arm_neon_vqshiftu:
7639 case Intrinsic::arm_neon_vqshiftsu:
7640 case Intrinsic::arm_neon_vqshiftns:
7641 case Intrinsic::arm_neon_vqshiftnu:
7642 case Intrinsic::arm_neon_vqshiftnsu:
7643 case Intrinsic::arm_neon_vqrshiftns:
7644 case Intrinsic::arm_neon_vqrshiftnu:
7645 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00007646 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007647 int64_t Cnt;
7648 unsigned VShiftOpc = 0;
7649
7650 switch (IntNo) {
7651 case Intrinsic::arm_neon_vshifts:
7652 case Intrinsic::arm_neon_vshiftu:
7653 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
7654 VShiftOpc = ARMISD::VSHL;
7655 break;
7656 }
7657 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
7658 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
7659 ARMISD::VSHRs : ARMISD::VSHRu);
7660 break;
7661 }
7662 return SDValue();
7663
7664 case Intrinsic::arm_neon_vshiftls:
7665 case Intrinsic::arm_neon_vshiftlu:
7666 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
7667 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007668 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007669
7670 case Intrinsic::arm_neon_vrshifts:
7671 case Intrinsic::arm_neon_vrshiftu:
7672 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
7673 break;
7674 return SDValue();
7675
7676 case Intrinsic::arm_neon_vqshifts:
7677 case Intrinsic::arm_neon_vqshiftu:
7678 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7679 break;
7680 return SDValue();
7681
7682 case Intrinsic::arm_neon_vqshiftsu:
7683 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7684 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007685 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007686
7687 case Intrinsic::arm_neon_vshiftn:
7688 case Intrinsic::arm_neon_vrshiftn:
7689 case Intrinsic::arm_neon_vqshiftns:
7690 case Intrinsic::arm_neon_vqshiftnu:
7691 case Intrinsic::arm_neon_vqshiftnsu:
7692 case Intrinsic::arm_neon_vqrshiftns:
7693 case Intrinsic::arm_neon_vqrshiftnu:
7694 case Intrinsic::arm_neon_vqrshiftnsu:
7695 // Narrowing shifts require an immediate right shift.
7696 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
7697 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00007698 llvm_unreachable("invalid shift count for narrowing vector shift "
7699 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007700
7701 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007702 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00007703 }
7704
7705 switch (IntNo) {
7706 case Intrinsic::arm_neon_vshifts:
7707 case Intrinsic::arm_neon_vshiftu:
7708 // Opcode already set above.
7709 break;
7710 case Intrinsic::arm_neon_vshiftls:
7711 case Intrinsic::arm_neon_vshiftlu:
7712 if (Cnt == VT.getVectorElementType().getSizeInBits())
7713 VShiftOpc = ARMISD::VSHLLi;
7714 else
7715 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
7716 ARMISD::VSHLLs : ARMISD::VSHLLu);
7717 break;
7718 case Intrinsic::arm_neon_vshiftn:
7719 VShiftOpc = ARMISD::VSHRN; break;
7720 case Intrinsic::arm_neon_vrshifts:
7721 VShiftOpc = ARMISD::VRSHRs; break;
7722 case Intrinsic::arm_neon_vrshiftu:
7723 VShiftOpc = ARMISD::VRSHRu; break;
7724 case Intrinsic::arm_neon_vrshiftn:
7725 VShiftOpc = ARMISD::VRSHRN; break;
7726 case Intrinsic::arm_neon_vqshifts:
7727 VShiftOpc = ARMISD::VQSHLs; break;
7728 case Intrinsic::arm_neon_vqshiftu:
7729 VShiftOpc = ARMISD::VQSHLu; break;
7730 case Intrinsic::arm_neon_vqshiftsu:
7731 VShiftOpc = ARMISD::VQSHLsu; break;
7732 case Intrinsic::arm_neon_vqshiftns:
7733 VShiftOpc = ARMISD::VQSHRNs; break;
7734 case Intrinsic::arm_neon_vqshiftnu:
7735 VShiftOpc = ARMISD::VQSHRNu; break;
7736 case Intrinsic::arm_neon_vqshiftnsu:
7737 VShiftOpc = ARMISD::VQSHRNsu; break;
7738 case Intrinsic::arm_neon_vqrshiftns:
7739 VShiftOpc = ARMISD::VQRSHRNs; break;
7740 case Intrinsic::arm_neon_vqrshiftnu:
7741 VShiftOpc = ARMISD::VQRSHRNu; break;
7742 case Intrinsic::arm_neon_vqrshiftnsu:
7743 VShiftOpc = ARMISD::VQRSHRNsu; break;
7744 }
7745
7746 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007747 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007748 }
7749
7750 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00007751 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007752 int64_t Cnt;
7753 unsigned VShiftOpc = 0;
7754
7755 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
7756 VShiftOpc = ARMISD::VSLI;
7757 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
7758 VShiftOpc = ARMISD::VSRI;
7759 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00007760 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007761 }
7762
7763 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
7764 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007766 }
7767
7768 case Intrinsic::arm_neon_vqrshifts:
7769 case Intrinsic::arm_neon_vqrshiftu:
7770 // No immediate versions of these to check for.
7771 break;
7772 }
7773
7774 return SDValue();
7775}
7776
7777/// PerformShiftCombine - Checks for immediate versions of vector shifts and
7778/// lowers them. As with the vector shift intrinsics, this is done during DAG
7779/// combining instead of DAG legalizing because the build_vectors for 64-bit
7780/// vector element shift counts are generally not legal, and it is hard to see
7781/// their values after they get legalized to loads from a constant pool.
7782static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
7783 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00007784 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00007785
7786 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00007787 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7788 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00007789 return SDValue();
7790
7791 assert(ST->hasNEON() && "unexpected vector shift");
7792 int64_t Cnt;
7793
7794 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007795 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007796
7797 case ISD::SHL:
7798 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
7799 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007801 break;
7802
7803 case ISD::SRA:
7804 case ISD::SRL:
7805 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
7806 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
7807 ARMISD::VSHRs : ARMISD::VSHRu);
7808 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007810 }
7811 }
7812 return SDValue();
7813}
7814
7815/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
7816/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
7817static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
7818 const ARMSubtarget *ST) {
7819 SDValue N0 = N->getOperand(0);
7820
7821 // Check for sign- and zero-extensions of vector extract operations of 8-
7822 // and 16-bit vector elements. NEON supports these directly. They are
7823 // handled during DAG combining because type legalization will promote them
7824 // to 32-bit types and it is messy to recognize the operations after that.
7825 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
7826 SDValue Vec = N0.getOperand(0);
7827 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00007828 EVT VT = N->getValueType(0);
7829 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007830 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7831
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 if (VT == MVT::i32 &&
7833 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00007834 TLI.isTypeLegal(Vec.getValueType()) &&
7835 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007836
7837 unsigned Opc = 0;
7838 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007839 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007840 case ISD::SIGN_EXTEND:
7841 Opc = ARMISD::VGETLANEs;
7842 break;
7843 case ISD::ZERO_EXTEND:
7844 case ISD::ANY_EXTEND:
7845 Opc = ARMISD::VGETLANEu;
7846 break;
7847 }
7848 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
7849 }
7850 }
7851
7852 return SDValue();
7853}
7854
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007855/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
7856/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
7857static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
7858 const ARMSubtarget *ST) {
7859 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00007860 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007861 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
7862 // a NaN; only do the transformation when it matches that behavior.
7863
7864 // For now only do this when using NEON for FP operations; if using VFP, it
7865 // is not obvious that the benefit outweighs the cost of switching to the
7866 // NEON pipeline.
7867 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
7868 N->getValueType(0) != MVT::f32)
7869 return SDValue();
7870
7871 SDValue CondLHS = N->getOperand(0);
7872 SDValue CondRHS = N->getOperand(1);
7873 SDValue LHS = N->getOperand(2);
7874 SDValue RHS = N->getOperand(3);
7875 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
7876
7877 unsigned Opcode = 0;
7878 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00007879 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007880 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00007881 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007882 IsReversed = true ; // x CC y ? y : x
7883 } else {
7884 return SDValue();
7885 }
7886
Bob Wilsone742bb52010-02-24 22:15:53 +00007887 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007888 switch (CC) {
7889 default: break;
7890 case ISD::SETOLT:
7891 case ISD::SETOLE:
7892 case ISD::SETLT:
7893 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007894 case ISD::SETULT:
7895 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007896 // If LHS is NaN, an ordered comparison will be false and the result will
7897 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
7898 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7899 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
7900 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7901 break;
7902 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
7903 // will return -0, so vmin can only be used for unsafe math or if one of
7904 // the operands is known to be nonzero.
7905 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
7906 !UnsafeFPMath &&
7907 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7908 break;
7909 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007910 break;
7911
7912 case ISD::SETOGT:
7913 case ISD::SETOGE:
7914 case ISD::SETGT:
7915 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007916 case ISD::SETUGT:
7917 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007918 // If LHS is NaN, an ordered comparison will be false and the result will
7919 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
7920 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7921 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
7922 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7923 break;
7924 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
7925 // will return +0, so vmax can only be used for unsafe math or if one of
7926 // the operands is known to be nonzero.
7927 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
7928 !UnsafeFPMath &&
7929 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7930 break;
7931 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007932 break;
7933 }
7934
7935 if (!Opcode)
7936 return SDValue();
7937 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
7938}
7939
Evan Chenge721f5c2011-07-13 00:42:17 +00007940/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
7941SDValue
7942ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
7943 SDValue Cmp = N->getOperand(4);
7944 if (Cmp.getOpcode() != ARMISD::CMPZ)
7945 // Only looking at EQ and NE cases.
7946 return SDValue();
7947
7948 EVT VT = N->getValueType(0);
7949 DebugLoc dl = N->getDebugLoc();
7950 SDValue LHS = Cmp.getOperand(0);
7951 SDValue RHS = Cmp.getOperand(1);
7952 SDValue FalseVal = N->getOperand(0);
7953 SDValue TrueVal = N->getOperand(1);
7954 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00007955 ARMCC::CondCodes CC =
7956 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00007957
7958 // Simplify
7959 // mov r1, r0
7960 // cmp r1, x
7961 // mov r0, y
7962 // moveq r0, x
7963 // to
7964 // cmp r0, x
7965 // movne r0, y
7966 //
7967 // mov r1, r0
7968 // cmp r1, x
7969 // mov r0, x
7970 // movne r0, y
7971 // to
7972 // cmp r0, x
7973 // movne r0, y
7974 /// FIXME: Turn this into a target neutral optimization?
7975 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00007976 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00007977 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
7978 N->getOperand(3), Cmp);
7979 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
7980 SDValue ARMcc;
7981 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
7982 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
7983 N->getOperand(3), NewCmp);
7984 }
7985
7986 if (Res.getNode()) {
7987 APInt KnownZero, KnownOne;
7988 APInt Mask = APInt::getAllOnesValue(VT.getScalarType().getSizeInBits());
7989 DAG.ComputeMaskedBits(SDValue(N,0), Mask, KnownZero, KnownOne);
7990 // Capture demanded bits information that would be otherwise lost.
7991 if (KnownZero == 0xfffffffe)
7992 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7993 DAG.getValueType(MVT::i1));
7994 else if (KnownZero == 0xffffff00)
7995 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7996 DAG.getValueType(MVT::i8));
7997 else if (KnownZero == 0xffff0000)
7998 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
7999 DAG.getValueType(MVT::i16));
8000 }
8001
8002 return Res;
8003}
8004
Dan Gohman475871a2008-07-27 21:46:04 +00008005SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00008006 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00008007 switch (N->getOpcode()) {
8008 default: break;
Tanya Lattner189531f2011-06-14 23:48:48 +00008009 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008010 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008011 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008012 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00008013 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00008014 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00008015 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008016 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00008017 case ISD::STORE: return PerformSTORECombine(N, DCI);
8018 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
8019 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00008020 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008021 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00008022 case ISD::FP_TO_SINT:
8023 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
8024 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008025 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00008026 case ISD::SHL:
8027 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008028 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00008029 case ISD::SIGN_EXTEND:
8030 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008031 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
8032 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00008033 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00008034 case ARMISD::VLD2DUP:
8035 case ARMISD::VLD3DUP:
8036 case ARMISD::VLD4DUP:
8037 return CombineBaseUpdate(N, DCI);
8038 case ISD::INTRINSIC_VOID:
8039 case ISD::INTRINSIC_W_CHAIN:
8040 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8041 case Intrinsic::arm_neon_vld1:
8042 case Intrinsic::arm_neon_vld2:
8043 case Intrinsic::arm_neon_vld3:
8044 case Intrinsic::arm_neon_vld4:
8045 case Intrinsic::arm_neon_vld2lane:
8046 case Intrinsic::arm_neon_vld3lane:
8047 case Intrinsic::arm_neon_vld4lane:
8048 case Intrinsic::arm_neon_vst1:
8049 case Intrinsic::arm_neon_vst2:
8050 case Intrinsic::arm_neon_vst3:
8051 case Intrinsic::arm_neon_vst4:
8052 case Intrinsic::arm_neon_vst2lane:
8053 case Intrinsic::arm_neon_vst3lane:
8054 case Intrinsic::arm_neon_vst4lane:
8055 return CombineBaseUpdate(N, DCI);
8056 default: break;
8057 }
8058 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00008059 }
Dan Gohman475871a2008-07-27 21:46:04 +00008060 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00008061}
8062
Evan Cheng31959b12011-02-02 01:06:55 +00008063bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
8064 EVT VT) const {
8065 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
8066}
8067
Bill Wendlingaf566342009-08-15 21:21:19 +00008068bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00008069 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00008070 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00008071
8072 switch (VT.getSimpleVT().SimpleTy) {
8073 default:
8074 return false;
8075 case MVT::i8:
8076 case MVT::i16:
8077 case MVT::i32:
8078 return true;
8079 // FIXME: VLD1 etc with standard alignment is legal.
8080 }
8081}
8082
Evan Chenge6c835f2009-08-14 20:09:37 +00008083static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
8084 if (V < 0)
8085 return false;
8086
8087 unsigned Scale = 1;
8088 switch (VT.getSimpleVT().SimpleTy) {
8089 default: return false;
8090 case MVT::i1:
8091 case MVT::i8:
8092 // Scale == 1;
8093 break;
8094 case MVT::i16:
8095 // Scale == 2;
8096 Scale = 2;
8097 break;
8098 case MVT::i32:
8099 // Scale == 4;
8100 Scale = 4;
8101 break;
8102 }
8103
8104 if ((V & (Scale - 1)) != 0)
8105 return false;
8106 V /= Scale;
8107 return V == (V & ((1LL << 5) - 1));
8108}
8109
8110static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
8111 const ARMSubtarget *Subtarget) {
8112 bool isNeg = false;
8113 if (V < 0) {
8114 isNeg = true;
8115 V = - V;
8116 }
8117
8118 switch (VT.getSimpleVT().SimpleTy) {
8119 default: return false;
8120 case MVT::i1:
8121 case MVT::i8:
8122 case MVT::i16:
8123 case MVT::i32:
8124 // + imm12 or - imm8
8125 if (isNeg)
8126 return V == (V & ((1LL << 8) - 1));
8127 return V == (V & ((1LL << 12) - 1));
8128 case MVT::f32:
8129 case MVT::f64:
8130 // Same as ARM mode. FIXME: NEON?
8131 if (!Subtarget->hasVFP2())
8132 return false;
8133 if ((V & 3) != 0)
8134 return false;
8135 V >>= 2;
8136 return V == (V & ((1LL << 8) - 1));
8137 }
8138}
8139
Evan Chengb01fad62007-03-12 23:30:29 +00008140/// isLegalAddressImmediate - Return true if the integer value can be used
8141/// as the offset of the target addressing mode for load / store of the
8142/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00008143static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00008144 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00008145 if (V == 0)
8146 return true;
8147
Evan Cheng65011532009-03-09 19:15:00 +00008148 if (!VT.isSimple())
8149 return false;
8150
Evan Chenge6c835f2009-08-14 20:09:37 +00008151 if (Subtarget->isThumb1Only())
8152 return isLegalT1AddressImmediate(V, VT);
8153 else if (Subtarget->isThumb2())
8154 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00008155
Evan Chenge6c835f2009-08-14 20:09:37 +00008156 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00008157 if (V < 0)
8158 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00008160 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00008161 case MVT::i1:
8162 case MVT::i8:
8163 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00008164 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008165 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008166 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00008167 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008168 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008169 case MVT::f32:
8170 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00008171 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00008172 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00008173 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00008174 return false;
8175 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008176 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00008177 }
Evan Chenga8e29892007-01-19 07:51:42 +00008178}
8179
Evan Chenge6c835f2009-08-14 20:09:37 +00008180bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
8181 EVT VT) const {
8182 int Scale = AM.Scale;
8183 if (Scale < 0)
8184 return false;
8185
8186 switch (VT.getSimpleVT().SimpleTy) {
8187 default: return false;
8188 case MVT::i1:
8189 case MVT::i8:
8190 case MVT::i16:
8191 case MVT::i32:
8192 if (Scale == 1)
8193 return true;
8194 // r + r << imm
8195 Scale = Scale & ~1;
8196 return Scale == 2 || Scale == 4 || Scale == 8;
8197 case MVT::i64:
8198 // r + r
8199 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
8200 return true;
8201 return false;
8202 case MVT::isVoid:
8203 // Note, we allow "void" uses (basically, uses that aren't loads or
8204 // stores), because arm allows folding a scale into many arithmetic
8205 // operations. This should be made more precise and revisited later.
8206
8207 // Allow r << imm, but the imm has to be a multiple of two.
8208 if (Scale & 1) return false;
8209 return isPowerOf2_32(Scale);
8210 }
8211}
8212
Chris Lattner37caf8c2007-04-09 23:33:39 +00008213/// isLegalAddressingMode - Return true if the addressing mode represented
8214/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008215bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008216 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008217 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00008218 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00008219 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008220
Chris Lattner37caf8c2007-04-09 23:33:39 +00008221 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008222 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008223 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008224
Chris Lattner37caf8c2007-04-09 23:33:39 +00008225 switch (AM.Scale) {
8226 case 0: // no scale reg, must be "r+i" or "r", or "i".
8227 break;
8228 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00008229 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00008230 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00008231 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00008232 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00008233 // ARM doesn't support any R+R*scale+imm addr modes.
8234 if (AM.BaseOffs)
8235 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008236
Bob Wilson2c7dab12009-04-08 17:55:28 +00008237 if (!VT.isSimple())
8238 return false;
8239
Evan Chenge6c835f2009-08-14 20:09:37 +00008240 if (Subtarget->isThumb2())
8241 return isLegalT2ScaledAddressingMode(AM, VT);
8242
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008243 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00008244 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00008245 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00008246 case MVT::i1:
8247 case MVT::i8:
8248 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008249 if (Scale < 0) Scale = -Scale;
8250 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008251 return true;
8252 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00008253 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008254 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00008255 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00008256 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008257 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008258 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00008259 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008260
Owen Anderson825b72b2009-08-11 20:47:22 +00008261 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00008262 // Note, we allow "void" uses (basically, uses that aren't loads or
8263 // stores), because arm allows folding a scale into many arithmetic
8264 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008265
Chris Lattner37caf8c2007-04-09 23:33:39 +00008266 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00008267 if (Scale & 1) return false;
8268 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00008269 }
8270 break;
Evan Chengb01fad62007-03-12 23:30:29 +00008271 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00008272 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00008273}
8274
Evan Cheng77e47512009-11-11 19:05:52 +00008275/// isLegalICmpImmediate - Return true if the specified immediate is legal
8276/// icmp immediate, that is the target has icmp instructions which can compare
8277/// a register against the immediate without having to materialize the
8278/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00008279bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00008280 if (!Subtarget->isThumb())
8281 return ARM_AM::getSOImmVal(Imm) != -1;
8282 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00008283 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00008284 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00008285}
8286
Dan Gohmancca82142011-05-03 00:46:49 +00008287/// isLegalAddImmediate - Return true if the specified immediate is legal
8288/// add immediate, that is the target has add instructions which can add
8289/// a register with the immediate without having to materialize the
8290/// immediate into a register.
8291bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8292 return ARM_AM::getSOImmVal(Imm) != -1;
8293}
8294
Owen Andersone50ed302009-08-10 22:56:29 +00008295static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00008296 bool isSEXTLoad, SDValue &Base,
8297 SDValue &Offset, bool &isInc,
8298 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00008299 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
8300 return false;
8301
Owen Anderson825b72b2009-08-11 20:47:22 +00008302 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00008303 // AddressingMode 3
8304 Base = Ptr->getOperand(0);
8305 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008306 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00008307 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008308 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00008309 isInc = false;
8310 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8311 return true;
8312 }
8313 }
8314 isInc = (Ptr->getOpcode() == ISD::ADD);
8315 Offset = Ptr->getOperand(1);
8316 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00008317 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00008318 // AddressingMode 2
8319 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008320 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00008321 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008322 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00008323 isInc = false;
8324 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8325 Base = Ptr->getOperand(0);
8326 return true;
8327 }
8328 }
8329
8330 if (Ptr->getOpcode() == ISD::ADD) {
8331 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00008332 ARM_AM::ShiftOpc ShOpcVal=
8333 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00008334 if (ShOpcVal != ARM_AM::no_shift) {
8335 Base = Ptr->getOperand(1);
8336 Offset = Ptr->getOperand(0);
8337 } else {
8338 Base = Ptr->getOperand(0);
8339 Offset = Ptr->getOperand(1);
8340 }
8341 return true;
8342 }
8343
8344 isInc = (Ptr->getOpcode() == ISD::ADD);
8345 Base = Ptr->getOperand(0);
8346 Offset = Ptr->getOperand(1);
8347 return true;
8348 }
8349
Jim Grosbache5165492009-11-09 00:11:35 +00008350 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00008351 return false;
8352}
8353
Owen Andersone50ed302009-08-10 22:56:29 +00008354static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00008355 bool isSEXTLoad, SDValue &Base,
8356 SDValue &Offset, bool &isInc,
8357 SelectionDAG &DAG) {
8358 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
8359 return false;
8360
8361 Base = Ptr->getOperand(0);
8362 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
8363 int RHSC = (int)RHS->getZExtValue();
8364 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
8365 assert(Ptr->getOpcode() == ISD::ADD);
8366 isInc = false;
8367 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8368 return true;
8369 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
8370 isInc = Ptr->getOpcode() == ISD::ADD;
8371 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
8372 return true;
8373 }
8374 }
8375
8376 return false;
8377}
8378
Evan Chenga8e29892007-01-19 07:51:42 +00008379/// getPreIndexedAddressParts - returns true by value, base pointer and
8380/// offset pointer and addressing mode by reference if the node's address
8381/// can be legally represented as pre-indexed load / store address.
8382bool
Dan Gohman475871a2008-07-27 21:46:04 +00008383ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
8384 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00008385 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00008386 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008387 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00008388 return false;
8389
Owen Andersone50ed302009-08-10 22:56:29 +00008390 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00008391 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00008392 bool isSEXTLoad = false;
8393 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
8394 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008395 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00008396 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
8397 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
8398 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008399 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00008400 } else
8401 return false;
8402
8403 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00008404 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00008405 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00008406 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
8407 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008408 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008409 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00008410 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00008411 if (!isLegal)
8412 return false;
8413
8414 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
8415 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008416}
8417
8418/// getPostIndexedAddressParts - returns true by value, base pointer and
8419/// offset pointer and addressing mode by reference if this node can be
8420/// combined with a load / store to form a post-indexed load / store.
8421bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00008422 SDValue &Base,
8423 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00008424 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00008425 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008426 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00008427 return false;
8428
Owen Andersone50ed302009-08-10 22:56:29 +00008429 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00008430 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00008431 bool isSEXTLoad = false;
8432 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008433 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00008434 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00008435 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
8436 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008437 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00008438 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00008439 } else
8440 return false;
8441
8442 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00008443 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00008444 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00008445 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00008446 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008447 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008448 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
8449 isInc, DAG);
8450 if (!isLegal)
8451 return false;
8452
Evan Cheng28dad2a2010-05-18 21:31:17 +00008453 if (Ptr != Base) {
8454 // Swap base ptr and offset to catch more post-index load / store when
8455 // it's legal. In Thumb2 mode, offset must be an immediate.
8456 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
8457 !Subtarget->isThumb2())
8458 std::swap(Base, Offset);
8459
8460 // Post-indexed load / store update the base pointer.
8461 if (Ptr != Base)
8462 return false;
8463 }
8464
Evan Chenge88d5ce2009-07-02 07:28:31 +00008465 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
8466 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008467}
8468
Dan Gohman475871a2008-07-27 21:46:04 +00008469void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008470 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00008471 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008472 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008473 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00008474 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008475 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00008476 switch (Op.getOpcode()) {
8477 default: break;
8478 case ARMISD::CMOV: {
8479 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00008480 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008481 if (KnownZero == 0 && KnownOne == 0) return;
8482
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008483 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00008484 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
8485 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008486 KnownZero &= KnownZeroRHS;
8487 KnownOne &= KnownOneRHS;
8488 return;
8489 }
8490 }
8491}
8492
8493//===----------------------------------------------------------------------===//
8494// ARM Inline Assembly Support
8495//===----------------------------------------------------------------------===//
8496
Evan Cheng55d42002011-01-08 01:24:27 +00008497bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
8498 // Looking for "rev" which is V6+.
8499 if (!Subtarget->hasV6Ops())
8500 return false;
8501
8502 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8503 std::string AsmStr = IA->getAsmString();
8504 SmallVector<StringRef, 4> AsmPieces;
8505 SplitString(AsmStr, AsmPieces, ";\n");
8506
8507 switch (AsmPieces.size()) {
8508 default: return false;
8509 case 1:
8510 AsmStr = AsmPieces[0];
8511 AsmPieces.clear();
8512 SplitString(AsmStr, AsmPieces, " \t,");
8513
8514 // rev $0, $1
8515 if (AsmPieces.size() == 3 &&
8516 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
8517 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008518 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00008519 if (Ty && Ty->getBitWidth() == 32)
8520 return IntrinsicLowering::LowerToByteSwap(CI);
8521 }
8522 break;
8523 }
8524
8525 return false;
8526}
8527
Evan Chenga8e29892007-01-19 07:51:42 +00008528/// getConstraintType - Given a constraint letter, return the type of
8529/// constraint it is for this target.
8530ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008531ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
8532 if (Constraint.size() == 1) {
8533 switch (Constraint[0]) {
8534 default: break;
8535 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008536 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00008537 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008538 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008539 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00008540 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00008541 // An address with a single base register. Due to the way we
8542 // currently handle addresses it is the same as an 'r' memory constraint.
8543 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00008544 }
Eric Christopher1312ca82011-06-21 22:10:57 +00008545 } else if (Constraint.size() == 2) {
8546 switch (Constraint[0]) {
8547 default: break;
8548 // All 'U+' constraints are addresses.
8549 case 'U': return C_Memory;
8550 }
Evan Chenga8e29892007-01-19 07:51:42 +00008551 }
Chris Lattner4234f572007-03-25 02:14:49 +00008552 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00008553}
8554
John Thompson44ab89e2010-10-29 17:29:13 +00008555/// Examine constraint type and operand type and determine a weight value.
8556/// This object must already have been set up with the operand type
8557/// and the current alternative constraint selected.
8558TargetLowering::ConstraintWeight
8559ARMTargetLowering::getSingleConstraintMatchWeight(
8560 AsmOperandInfo &info, const char *constraint) const {
8561 ConstraintWeight weight = CW_Invalid;
8562 Value *CallOperandVal = info.CallOperandVal;
8563 // If we don't have a value, we can't do a match,
8564 // but allow it at the lowest weight.
8565 if (CallOperandVal == NULL)
8566 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008567 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00008568 // Look at the constraint type.
8569 switch (*constraint) {
8570 default:
8571 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8572 break;
8573 case 'l':
8574 if (type->isIntegerTy()) {
8575 if (Subtarget->isThumb())
8576 weight = CW_SpecificReg;
8577 else
8578 weight = CW_Register;
8579 }
8580 break;
8581 case 'w':
8582 if (type->isFloatingPointTy())
8583 weight = CW_Register;
8584 break;
8585 }
8586 return weight;
8587}
8588
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008589typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
8590RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00008591ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00008592 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00008593 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008594 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00008595 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00008596 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008597 if (Subtarget->isThumb())
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008598 return RCPair(0U, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00008599 else
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008600 return RCPair(0U, ARM::GPRRegisterClass);
Eric Christopher73744df2011-06-30 23:23:01 +00008601 case 'h': // High regs or no regs.
8602 if (Subtarget->isThumb())
Andrew Trick3af7a672011-09-20 03:06:13 +00008603 return RCPair(0U, ARM::hGPRRegisterClass);
Eric Christopher1070f822011-07-01 00:19:27 +00008604 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008605 case 'r':
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008606 return RCPair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008607 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00008608 if (VT == MVT::f32)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008609 return RCPair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00008610 if (VT.getSizeInBits() == 64)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008611 return RCPair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00008612 if (VT.getSizeInBits() == 128)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008613 return RCPair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008614 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008615 case 'x':
8616 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008617 return RCPair(0U, ARM::SPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008618 if (VT.getSizeInBits() == 64)
Andrew Trick3af7a672011-09-20 03:06:13 +00008619 return RCPair(0U, ARM::DPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008620 if (VT.getSizeInBits() == 128)
Andrew Trick3af7a672011-09-20 03:06:13 +00008621 return RCPair(0U, ARM::QPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008622 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008623 case 't':
8624 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008625 return RCPair(0U, ARM::SPRRegisterClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008626 break;
Evan Chenga8e29892007-01-19 07:51:42 +00008627 }
8628 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008629 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00008630 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008631
Evan Chenga8e29892007-01-19 07:51:42 +00008632 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8633}
8634
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008635/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8636/// vector. If it is invalid, don't add anything to Ops.
8637void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00008638 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008639 std::vector<SDValue>&Ops,
8640 SelectionDAG &DAG) const {
8641 SDValue Result(0, 0);
8642
Eric Christopher100c8332011-06-02 23:16:42 +00008643 // Currently only support length 1 constraints.
8644 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00008645
Eric Christopher100c8332011-06-02 23:16:42 +00008646 char ConstraintLetter = Constraint[0];
8647 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008648 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +00008649 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008650 case 'I': case 'J': case 'K': case 'L':
8651 case 'M': case 'N': case 'O':
8652 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
8653 if (!C)
8654 return;
8655
8656 int64_t CVal64 = C->getSExtValue();
8657 int CVal = (int) CVal64;
8658 // None of these constraints allow values larger than 32 bits. Check
8659 // that the value fits in an int.
8660 if (CVal != CVal64)
8661 return;
8662
Eric Christopher100c8332011-06-02 23:16:42 +00008663 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +00008664 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +00008665 // Constant suitable for movw, must be between 0 and
8666 // 65535.
8667 if (Subtarget->hasV6T2Ops())
8668 if (CVal >= 0 && CVal <= 65535)
8669 break;
8670 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008671 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008672 if (Subtarget->isThumb1Only()) {
8673 // This must be a constant between 0 and 255, for ADD
8674 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008675 if (CVal >= 0 && CVal <= 255)
8676 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008677 } else if (Subtarget->isThumb2()) {
8678 // A constant that can be used as an immediate value in a
8679 // data-processing instruction.
8680 if (ARM_AM::getT2SOImmVal(CVal) != -1)
8681 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008682 } else {
8683 // A constant that can be used as an immediate value in a
8684 // data-processing instruction.
8685 if (ARM_AM::getSOImmVal(CVal) != -1)
8686 break;
8687 }
8688 return;
8689
8690 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008691 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008692 // This must be a constant between -255 and -1, for negated ADD
8693 // immediates. This can be used in GCC with an "n" modifier that
8694 // prints the negated value, for use with SUB instructions. It is
8695 // not useful otherwise but is implemented for compatibility.
8696 if (CVal >= -255 && CVal <= -1)
8697 break;
8698 } else {
8699 // This must be a constant between -4095 and 4095. It is not clear
8700 // what this constraint is intended for. Implemented for
8701 // compatibility with GCC.
8702 if (CVal >= -4095 && CVal <= 4095)
8703 break;
8704 }
8705 return;
8706
8707 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008708 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008709 // A 32-bit value where only one byte has a nonzero value. Exclude
8710 // zero to match GCC. This constraint is used by GCC internally for
8711 // constants that can be loaded with a move/shift combination.
8712 // It is not useful otherwise but is implemented for compatibility.
8713 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
8714 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008715 } else if (Subtarget->isThumb2()) {
8716 // A constant whose bitwise inverse can be used as an immediate
8717 // value in a data-processing instruction. This can be used in GCC
8718 // with a "B" modifier that prints the inverted value, for use with
8719 // BIC and MVN instructions. It is not useful otherwise but is
8720 // implemented for compatibility.
8721 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
8722 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008723 } else {
8724 // A constant whose bitwise inverse can be used as an immediate
8725 // value in a data-processing instruction. This can be used in GCC
8726 // with a "B" modifier that prints the inverted value, for use with
8727 // BIC and MVN instructions. It is not useful otherwise but is
8728 // implemented for compatibility.
8729 if (ARM_AM::getSOImmVal(~CVal) != -1)
8730 break;
8731 }
8732 return;
8733
8734 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008735 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008736 // This must be a constant between -7 and 7,
8737 // for 3-operand ADD/SUB immediate instructions.
8738 if (CVal >= -7 && CVal < 7)
8739 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008740 } else if (Subtarget->isThumb2()) {
8741 // A constant whose negation can be used as an immediate value in a
8742 // data-processing instruction. This can be used in GCC with an "n"
8743 // modifier that prints the negated value, for use with SUB
8744 // instructions. It is not useful otherwise but is implemented for
8745 // compatibility.
8746 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
8747 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008748 } else {
8749 // A constant whose negation can be used as an immediate value in a
8750 // data-processing instruction. This can be used in GCC with an "n"
8751 // modifier that prints the negated value, for use with SUB
8752 // instructions. It is not useful otherwise but is implemented for
8753 // compatibility.
8754 if (ARM_AM::getSOImmVal(-CVal) != -1)
8755 break;
8756 }
8757 return;
8758
8759 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008760 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008761 // This must be a multiple of 4 between 0 and 1020, for
8762 // ADD sp + immediate.
8763 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
8764 break;
8765 } else {
8766 // A power of two or a constant between 0 and 32. This is used in
8767 // GCC for the shift amount on shifted register operands, but it is
8768 // useful in general for any shift amounts.
8769 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
8770 break;
8771 }
8772 return;
8773
8774 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008775 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008776 // This must be a constant between 0 and 31, for shift amounts.
8777 if (CVal >= 0 && CVal <= 31)
8778 break;
8779 }
8780 return;
8781
8782 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008783 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008784 // This must be a multiple of 4 between -508 and 508, for
8785 // ADD/SUB sp = sp + immediate.
8786 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
8787 break;
8788 }
8789 return;
8790 }
8791 Result = DAG.getTargetConstant(CVal, Op.getValueType());
8792 break;
8793 }
8794
8795 if (Result.getNode()) {
8796 Ops.push_back(Result);
8797 return;
8798 }
Dale Johannesen1784d162010-06-25 21:55:36 +00008799 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008800}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00008801
8802bool
8803ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8804 // The ARM target isn't yet aware of offsets.
8805 return false;
8806}
Evan Cheng39382422009-10-28 01:44:26 +00008807
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008808bool ARM::isBitFieldInvertedMask(unsigned v) {
8809 if (v == 0xffffffff)
8810 return 0;
8811 // there can be 1's on either or both "outsides", all the "inside"
8812 // bits must be 0's
8813 unsigned int lsb = 0, msb = 31;
8814 while (v & (1 << msb)) --msb;
8815 while (v & (1 << lsb)) ++lsb;
8816 for (unsigned int i = lsb; i <= msb; ++i) {
8817 if (v & (1 << i))
8818 return 0;
8819 }
8820 return 1;
8821}
8822
Evan Cheng39382422009-10-28 01:44:26 +00008823/// isFPImmLegal - Returns true if the target can instruction select the
8824/// specified FP immediate natively. If false, the legalizer will
8825/// materialize the FP immediate as a load from a constant pool.
8826bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
8827 if (!Subtarget->hasVFP3())
8828 return false;
8829 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008830 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008831 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008832 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008833 return false;
8834}
Bob Wilson65ffec42010-09-21 17:56:22 +00008835
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008836/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00008837/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
8838/// specified in the intrinsic calls.
8839bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8840 const CallInst &I,
8841 unsigned Intrinsic) const {
8842 switch (Intrinsic) {
8843 case Intrinsic::arm_neon_vld1:
8844 case Intrinsic::arm_neon_vld2:
8845 case Intrinsic::arm_neon_vld3:
8846 case Intrinsic::arm_neon_vld4:
8847 case Intrinsic::arm_neon_vld2lane:
8848 case Intrinsic::arm_neon_vld3lane:
8849 case Intrinsic::arm_neon_vld4lane: {
8850 Info.opc = ISD::INTRINSIC_W_CHAIN;
8851 // Conservatively set memVT to the entire set of vectors loaded.
8852 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
8853 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8854 Info.ptrVal = I.getArgOperand(0);
8855 Info.offset = 0;
8856 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8857 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8858 Info.vol = false; // volatile loads with NEON intrinsics not supported
8859 Info.readMem = true;
8860 Info.writeMem = false;
8861 return true;
8862 }
8863 case Intrinsic::arm_neon_vst1:
8864 case Intrinsic::arm_neon_vst2:
8865 case Intrinsic::arm_neon_vst3:
8866 case Intrinsic::arm_neon_vst4:
8867 case Intrinsic::arm_neon_vst2lane:
8868 case Intrinsic::arm_neon_vst3lane:
8869 case Intrinsic::arm_neon_vst4lane: {
8870 Info.opc = ISD::INTRINSIC_VOID;
8871 // Conservatively set memVT to the entire set of vectors stored.
8872 unsigned NumElts = 0;
8873 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008874 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +00008875 if (!ArgTy->isVectorTy())
8876 break;
8877 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
8878 }
8879 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8880 Info.ptrVal = I.getArgOperand(0);
8881 Info.offset = 0;
8882 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8883 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8884 Info.vol = false; // volatile stores with NEON intrinsics not supported
8885 Info.readMem = false;
8886 Info.writeMem = true;
8887 return true;
8888 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008889 case Intrinsic::arm_strexd: {
8890 Info.opc = ISD::INTRINSIC_W_CHAIN;
8891 Info.memVT = MVT::i64;
8892 Info.ptrVal = I.getArgOperand(2);
8893 Info.offset = 0;
8894 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008895 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008896 Info.readMem = false;
8897 Info.writeMem = true;
8898 return true;
8899 }
8900 case Intrinsic::arm_ldrexd: {
8901 Info.opc = ISD::INTRINSIC_W_CHAIN;
8902 Info.memVT = MVT::i64;
8903 Info.ptrVal = I.getArgOperand(0);
8904 Info.offset = 0;
8905 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008906 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008907 Info.readMem = true;
8908 Info.writeMem = false;
8909 return true;
8910 }
Bob Wilson65ffec42010-09-21 17:56:22 +00008911 default:
8912 break;
8913 }
8914
8915 return false;
8916}