blob: 709d8c6e6203a182293e46344dbc56007f805586 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patel27f5acb2011-04-21 22:48:26 +0000175/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000176void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000177 const TargetRegisterInfo *RI = TM.getRegisterInfo();
178 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000179 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000180 else {
181 unsigned Reg = MLoc.getReg();
182 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000183 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000184 // S registers are described as bit-pieces of a register
185 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
186 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
187
188 unsigned SReg = Reg - ARM::S0;
189 bool odd = SReg & 0x1;
190 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000191
192 OutStreamer.AddComment("DW_OP_regx for S register");
193 EmitInt8(dwarf::DW_OP_regx);
194
195 OutStreamer.AddComment(Twine(SReg));
196 EmitULEB128(Rx);
197
198 if (odd) {
199 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
200 EmitInt8(dwarf::DW_OP_bit_piece);
201 EmitULEB128(32);
202 EmitULEB128(32);
203 } else {
204 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
205 EmitInt8(dwarf::DW_OP_bit_piece);
206 EmitULEB128(32);
207 EmitULEB128(0);
208 }
Devang Patel71f3f112011-04-21 23:22:35 +0000209 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000210 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000211 // Q registers Q0-Q15 are described by composing two D registers together.
212 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
213
214 unsigned QReg = Reg - ARM::Q0;
215 unsigned D1 = 256 + 2 * QReg;
216 unsigned D2 = D1 + 1;
217
Devang Patel71f3f112011-04-21 23:22:35 +0000218 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
219 EmitInt8(dwarf::DW_OP_regx);
220 EmitULEB128(D1);
221 OutStreamer.AddComment("DW_OP_piece 8");
222 EmitInt8(dwarf::DW_OP_piece);
223 EmitULEB128(8);
224
225 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
226 EmitInt8(dwarf::DW_OP_regx);
227 EmitULEB128(D2);
228 OutStreamer.AddComment("DW_OP_piece 8");
229 EmitInt8(dwarf::DW_OP_piece);
230 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000231 }
232 }
233}
234
Chris Lattner953ebb72010-01-27 23:58:11 +0000235void ARMAsmPrinter::EmitFunctionEntryLabel() {
236 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000237 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000238 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000239 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000240
Chris Lattner953ebb72010-01-27 23:58:11 +0000241 OutStreamer.EmitLabel(CurrentFnSym);
242}
243
Jim Grosbach2317e402010-09-30 01:57:53 +0000244/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000245/// method to print assembly for each instruction.
246///
247bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000248 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000249 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000250
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000251 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000252}
253
Evan Cheng055b0312009-06-29 07:51:04 +0000254void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000255 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000256 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000257 unsigned TF = MO.getTargetFlags();
258
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000259 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000260 default:
261 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000262 case MachineOperand::MO_Register: {
263 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000264 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000265 assert(!MO.getSubReg() && "Subregs should be eliminated!");
266 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000267 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000268 }
Evan Chenga8e29892007-01-19 07:51:42 +0000269 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000270 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000271 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000272 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000273 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000274 O << ":lower16:";
275 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000276 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000277 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000278 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000279 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000280 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000281 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000282 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000283 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000284 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000285 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000286 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
287 (TF & ARMII::MO_LO16))
288 O << ":lower16:";
289 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
290 (TF & ARMII::MO_HI16))
291 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000292 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000293
Chris Lattner0c08d092010-04-03 22:28:33 +0000294 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000295 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000296 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000297 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000298 }
Evan Chenga8e29892007-01-19 07:51:42 +0000299 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000300 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000301 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000302 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000303 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000304 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000305 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000306 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000307 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000308 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000309 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000310 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000311 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000312}
313
Evan Cheng055b0312009-06-29 07:51:04 +0000314//===--------------------------------------------------------------------===//
315
Chris Lattner0890cf12010-01-25 19:51:38 +0000316MCSymbol *ARMAsmPrinter::
317GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
318 const MachineBasicBlock *MBB) const {
319 SmallString<60> Name;
320 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000321 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000322 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000323 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000324}
325
326MCSymbol *ARMAsmPrinter::
327GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
328 SmallString<60> Name;
329 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000330 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000331 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000332}
333
Jim Grosbach433a5782010-09-24 20:47:58 +0000334
335MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
336 SmallString<60> Name;
337 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
338 << getFunctionNumber();
339 return OutContext.GetOrCreateSymbol(Name.str());
340}
341
Evan Cheng055b0312009-06-29 07:51:04 +0000342bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000343 unsigned AsmVariant, const char *ExtraCode,
344 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000345 // Does this asm operand have a single letter operand modifier?
346 if (ExtraCode && ExtraCode[0]) {
347 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000348
Evan Chenga8e29892007-01-19 07:51:42 +0000349 switch (ExtraCode[0]) {
350 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000351 case 'a': // Print as a memory address.
352 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000353 O << "["
354 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
355 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000356 return false;
357 }
358 // Fallthrough
359 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000360 if (!MI->getOperand(OpNum).isImm())
361 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000362 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000363 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000364 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000365 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000366 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000367 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000368 case 'y': // Print a VFP single precision register as indexed double.
369 // This uses the ordering of the alias table to get the first 'd' register
370 // that overlaps the 's' register. Also, s0 is an odd register, hence the
371 // odd modulus check below.
372 if (MI->getOperand(OpNum).isReg()) {
373 unsigned Reg = MI->getOperand(OpNum).getReg();
374 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
375 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
376 (((Reg % 2) == 1) ? "[0]" : "[1]");
377 return false;
378 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000379 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000380 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000381 if (!MI->getOperand(OpNum).isImm())
382 return true;
383 O << ~(MI->getOperand(OpNum).getImm());
384 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000385 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000386 if (!MI->getOperand(OpNum).isImm())
387 return true;
388 O << (MI->getOperand(OpNum).getImm() & 0xffff);
389 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000390 case 'p': // The high single-precision register of a VFP double-precision
391 // register.
392 case 'e': // The low doubleword register of a NEON quad register.
393 case 'f': // The high doubleword register of a NEON quad register.
394 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000395 case 'M': // A register range suitable for LDM/STM.
Eric Christopherfef50062011-05-24 22:27:43 +0000396 case 'Q': // The least significant register of a pair.
397 case 'R': // The most significant register of a pair.
398 case 'H': // The highest-numbered register of a pair.
Bob Wilson9bb43e12010-12-17 23:06:42 +0000399 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000400 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000401 }
Evan Chenga8e29892007-01-19 07:51:42 +0000402 }
Jim Grosbache9952212009-09-04 01:38:51 +0000403
Chris Lattner35c33bd2010-04-04 04:47:45 +0000404 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000405 return false;
406}
407
Bob Wilson224c2442009-05-19 05:53:42 +0000408bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000409 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000410 const char *ExtraCode,
411 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000412 // Does this asm operand have a single letter operand modifier?
413 if (ExtraCode && ExtraCode[0]) {
414 if (ExtraCode[1] != 0) return true; // Unknown modifier.
415
416 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000417 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000418 default: return true; // Unknown modifier.
419 case 'm': // The base register of a memory operand.
420 if (!MI->getOperand(OpNum).isReg())
421 return true;
422 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
423 return false;
424 }
425 }
426
Bob Wilson765cc0b2009-10-13 20:50:28 +0000427 const MachineOperand &MO = MI->getOperand(OpNum);
428 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000429 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000430 return false;
431}
432
Bob Wilson812209a2009-09-30 22:06:26 +0000433void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000434 if (Subtarget->isTargetDarwin()) {
435 Reloc::Model RelocM = TM.getRelocationModel();
436 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
437 // Declare all the text sections up front (before the DWARF sections
438 // emitted by AsmPrinter::doInitialization) so the assembler will keep
439 // them together at the beginning of the object file. This helps
440 // avoid out-of-range branches that are due a fundamental limitation of
441 // the way symbol offsets are encoded with the current Darwin ARM
442 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000443 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000444 static_cast<const TargetLoweringObjectFileMachO &>(
445 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000446 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
447 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
448 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
449 if (RelocM == Reloc::DynamicNoPIC) {
450 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000451 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
452 MCSectionMachO::S_SYMBOL_STUBS,
453 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000454 OutStreamer.SwitchSection(sect);
455 } else {
456 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000457 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
458 MCSectionMachO::S_SYMBOL_STUBS,
459 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000460 OutStreamer.SwitchSection(sect);
461 }
Bob Wilson63db5942010-07-30 19:55:47 +0000462 const MCSection *StaticInitSect =
463 OutContext.getMachOSection("__TEXT", "__StaticInit",
464 MCSectionMachO::S_REGULAR |
465 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
466 SectionKind::getText());
467 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000468 }
469 }
470
Jim Grosbache5165492009-11-09 00:11:35 +0000471 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000472 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000473
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000474 // Emit ARM Build Attributes
475 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000476
Jason W Kimdef9ac42010-10-06 22:36:46 +0000477 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000478 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000479}
480
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000481
Chris Lattner4a071d62009-10-19 17:59:19 +0000482void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000483 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000484 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000485 const TargetLoweringObjectFileMachO &TLOFMacho =
486 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000487 MachineModuleInfoMachO &MMIMacho =
488 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000489
Evan Chenga8e29892007-01-19 07:51:42 +0000490 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000491 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000492
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000493 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000494 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000495 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000496 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000497 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000498 // L_foo$stub:
499 OutStreamer.EmitLabel(Stubs[i].first);
500 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000501 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
502 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000503
Bill Wendling52a50e52010-03-11 01:18:13 +0000504 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000505 // External to current translation unit.
506 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
507 else
508 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000509 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000510 // When we place the LSDA into the TEXT section, the type info
511 // pointers need to be indirect and pc-rel. We accomplish this by
512 // using NLPs; however, sometimes the types are local to the file.
513 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000514 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
515 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000516 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000517 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000518
519 Stubs.clear();
520 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000521 }
522
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000523 Stubs = MMIMacho.GetHiddenGVStubList();
524 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000525 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000526 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000527 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
528 // L_foo$stub:
529 OutStreamer.EmitLabel(Stubs[i].first);
530 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000531 OutStreamer.EmitValue(MCSymbolRefExpr::
532 Create(Stubs[i].second.getPointer(),
533 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000534 4/*size*/, 0/*addrspace*/);
535 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000536
537 Stubs.clear();
538 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000539 }
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Funny Darwin hack: This flag tells the linker that no global symbols
542 // contain code that falls through to other global symbols (e.g. the obvious
543 // implementation of multiple entry points). If this doesn't occur, the
544 // linker can safely perform dead code stripping. Since LLVM never
545 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000546 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000547 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000548}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000549
Chris Lattner97f06932009-10-19 20:20:46 +0000550//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000551// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
552// FIXME:
553// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000554// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000555// Instead of subclassing the MCELFStreamer, we do the work here.
556
557void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000558
Jason W Kim17b443d2010-10-11 23:01:44 +0000559 emitARMAttributeSection();
560
Renato Golin728ff0d2011-02-28 22:04:27 +0000561 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
562 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000563 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000564 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000565 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000566 emitFPU = true;
567 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000568 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
569 AttrEmitter = new ObjectAttributeEmitter(O);
570 }
571
572 AttrEmitter->MaybeSwitchVendor("aeabi");
573
Jason W Kimdef9ac42010-10-06 22:36:46 +0000574 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000575
576 if (CPUString == "cortex-a8" ||
577 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000578 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000579 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
580 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
581 ARMBuildAttrs::ApplicationProfile);
582 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
583 ARMBuildAttrs::Allowed);
584 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
585 ARMBuildAttrs::AllowThumb32);
586 // Fixme: figure out when this is emitted.
587 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
588 // ARMBuildAttrs::AllowWMMXv1);
589 //
590
591 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000592 } else if (CPUString == "xscale") {
593 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
594 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
595 ARMBuildAttrs::Allowed);
596 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
597 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000598 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000599 // FIXME: Why these defaults?
600 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000601 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
602 ARMBuildAttrs::Allowed);
603 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
604 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000605 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000606
Renato Goline89a0532011-03-02 21:20:09 +0000607 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000608 /* NEON is not exactly a VFP architecture, but GAS emit one of
609 * neon/vfpv3/vfpv2 for .fpu parameters */
610 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
611 /* If emitted for NEON, omit from VFP below, since you can have both
612 * NEON and VFP in build attributes but only one .fpu */
613 emitFPU = false;
614 }
615
616 /* VFPv3 + .fpu */
617 if (Subtarget->hasVFP3()) {
618 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
619 ARMBuildAttrs::AllowFPv3A);
620 if (emitFPU)
621 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
622
623 /* VFPv2 + .fpu */
624 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000625 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
626 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000627 if (emitFPU)
628 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
629 }
630
631 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
632 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
633 if (Subtarget->hasNEON()) {
634 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
635 ARMBuildAttrs::Allowed);
636 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000637
638 // Signal various FP modes.
639 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000640 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
641 ARMBuildAttrs::Allowed);
642 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
643 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000644 }
645
646 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000647 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
648 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000649 else
Jason W Kimf009a962011-02-07 00:49:53 +0000650 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
651 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000652
Jason W Kimf009a962011-02-07 00:49:53 +0000653 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000654 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000655 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
656 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000657
658 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
659 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000660 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
661 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000662 }
663 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000664
Jason W Kimf009a962011-02-07 00:49:53 +0000665 if (Subtarget->hasDivide())
666 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000667
668 AttrEmitter->Finish();
669 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000670}
671
Jason W Kim17b443d2010-10-11 23:01:44 +0000672void ARMAsmPrinter::emitARMAttributeSection() {
673 // <format-version>
674 // [ <section-length> "vendor-name"
675 // [ <file-tag> <size> <attribute>*
676 // | <section-tag> <size> <section-number>* 0 <attribute>*
677 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
678 // ]+
679 // ]*
680
681 if (OutStreamer.hasRawTextSupport())
682 return;
683
684 const ARMElfTargetObjectFile &TLOFELF =
685 static_cast<const ARMElfTargetObjectFile &>
686 (getObjFileLowering());
687
688 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000689
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000690 // Format version
691 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000692}
693
Jason W Kimdef9ac42010-10-06 22:36:46 +0000694//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000695
Jim Grosbach988ce092010-09-18 00:05:05 +0000696static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
697 unsigned LabelId, MCContext &Ctx) {
698
699 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
700 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
701 return Label;
702}
703
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000704static MCSymbolRefExpr::VariantKind
705getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
706 switch (Modifier) {
707 default: llvm_unreachable("Unknown modifier!");
708 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
709 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
710 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
711 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
712 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
713 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
714 }
715 return MCSymbolRefExpr::VK_None;
716}
717
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000718MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
719 bool isIndirect = Subtarget->isTargetDarwin() &&
720 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
721 if (!isIndirect)
722 return Mang->getSymbol(GV);
723
724 // FIXME: Remove this when Darwin transition to @GOT like syntax.
725 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
726 MachineModuleInfoMachO &MMIMachO =
727 MMI->getObjFileInfo<MachineModuleInfoMachO>();
728 MachineModuleInfoImpl::StubValueTy &StubSym =
729 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
730 MMIMachO.getGVStubEntry(MCSym);
731 if (StubSym.getPointer() == 0)
732 StubSym = MachineModuleInfoImpl::
733 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
734 return MCSym;
735}
736
Jim Grosbach5df08d82010-11-09 18:45:04 +0000737void ARMAsmPrinter::
738EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
739 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
740
741 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000742
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000743 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000744 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000745 SmallString<128> Str;
746 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000747 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000748 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000749 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000750 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000751 } else if (ACPV->isGlobalValue()) {
752 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000753 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000754 } else {
755 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000756 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000757 }
758
759 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000760 const MCExpr *Expr =
761 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
762 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000763
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000764 if (ACPV->getPCAdjustment()) {
765 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
766 getFunctionNumber(),
767 ACPV->getLabelId(),
768 OutContext);
769 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
770 PCRelExpr =
771 MCBinaryExpr::CreateAdd(PCRelExpr,
772 MCConstantExpr::Create(ACPV->getPCAdjustment(),
773 OutContext),
774 OutContext);
775 if (ACPV->mustAddCurrentAddress()) {
776 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
777 // label, so just emit a local label end reference that instead.
778 MCSymbol *DotSym = OutContext.CreateTempSymbol();
779 OutStreamer.EmitLabel(DotSym);
780 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
781 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000782 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000783 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000784 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000785 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000786}
787
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000788void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
789 unsigned Opcode = MI->getOpcode();
790 int OpNum = 1;
791 if (Opcode == ARM::BR_JTadd)
792 OpNum = 2;
793 else if (Opcode == ARM::BR_JTm)
794 OpNum = 3;
795
796 const MachineOperand &MO1 = MI->getOperand(OpNum);
797 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
798 unsigned JTI = MO1.getIndex();
799
800 // Emit a label for the jump table.
801 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
802 OutStreamer.EmitLabel(JTISymbol);
803
804 // Emit each entry of the table.
805 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
806 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
807 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
808
809 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
810 MachineBasicBlock *MBB = JTBBs[i];
811 // Construct an MCExpr for the entry. We want a value of the form:
812 // (BasicBlockAddr - TableBeginAddr)
813 //
814 // For example, a table with entries jumping to basic blocks BB0 and BB1
815 // would look like:
816 // LJTI_0_0:
817 // .word (LBB0 - LJTI_0_0)
818 // .word (LBB1 - LJTI_0_0)
819 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
820
821 if (TM.getRelocationModel() == Reloc::PIC_)
822 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
823 OutContext),
824 OutContext);
825 OutStreamer.EmitValue(Expr, 4);
826 }
827}
828
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000829void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
830 unsigned Opcode = MI->getOpcode();
831 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
832 const MachineOperand &MO1 = MI->getOperand(OpNum);
833 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
834 unsigned JTI = MO1.getIndex();
835
836 // Emit a label for the jump table.
837 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
838 OutStreamer.EmitLabel(JTISymbol);
839
840 // Emit each entry of the table.
841 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
842 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
843 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000844 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000845 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000846 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000847 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000848 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000849
850 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
851 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000852 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
853 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000854 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000855 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000856 MCInst BrInst;
857 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000858 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000859 OutStreamer.EmitInstruction(BrInst);
860 continue;
861 }
862 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000863 // MCExpr for the entry. We want a value of the form:
864 // (BasicBlockAddr - TableBeginAddr) / 2
865 //
866 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
867 // would look like:
868 // LJTI_0_0:
869 // .byte (LBB0 - LJTI_0_0) / 2
870 // .byte (LBB1 - LJTI_0_0) / 2
871 const MCExpr *Expr =
872 MCBinaryExpr::CreateSub(MBBSymbolExpr,
873 MCSymbolRefExpr::Create(JTISymbol, OutContext),
874 OutContext);
875 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
876 OutContext);
877 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000878 }
879}
880
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000881void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
882 raw_ostream &OS) {
883 unsigned NOps = MI->getNumOperands();
884 assert(NOps==4);
885 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
886 // cast away const; DIetc do not take const operands for some reason.
887 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
888 OS << V.getName();
889 OS << " <- ";
890 // Frame address. Currently handles register +- offset only.
891 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
892 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
893 OS << ']';
894 OS << "+";
895 printOperand(MI, NOps-2, OS);
896}
897
Jim Grosbach40edf732010-12-14 21:10:47 +0000898static void populateADROperands(MCInst &Inst, unsigned Dest,
899 const MCSymbol *Label,
900 unsigned pred, unsigned ccreg,
901 MCContext &Ctx) {
902 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
903 Inst.addOperand(MCOperand::CreateReg(Dest));
904 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
905 // Add predicate operands.
906 Inst.addOperand(MCOperand::CreateImm(pred));
907 Inst.addOperand(MCOperand::CreateReg(ccreg));
908}
909
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000910void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
911 unsigned Opcode) {
912 MCInst TmpInst;
913
914 // Emit the instruction as usual, just patch the opcode.
915 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
916 TmpInst.setOpcode(Opcode);
917 OutStreamer.EmitInstruction(TmpInst);
918}
919
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000920void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
921 assert(MI->getFlag(MachineInstr::FrameSetup) &&
922 "Only instruction which are involved into frame setup code are allowed");
923
924 const MachineFunction &MF = *MI->getParent()->getParent();
925 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000926 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000927
928 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000929 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000930 unsigned SrcReg, DstReg;
931
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000932 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
933 // Two special cases:
934 // 1) tPUSH does not have src/dst regs.
935 // 2) for Thumb1 code we sometimes materialize the constant via constpool
936 // load. Yes, this is pretty fragile, but for now I don't see better
937 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000938 SrcReg = DstReg = ARM::SP;
939 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000940 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000941 DstReg = MI->getOperand(0).getReg();
942 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000943
944 // Try to figure out the unwinding opcode out of src / dst regs.
945 if (MI->getDesc().mayStore()) {
946 // Register saves.
947 assert(DstReg == ARM::SP &&
948 "Only stack pointer as a destination reg is supported");
949
950 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000951 // Skip src & dst reg, and pred ops.
952 unsigned StartOp = 2 + 2;
953 // Use all the operands.
954 unsigned NumOffset = 0;
955
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000956 switch (Opc) {
957 default:
958 MI->dump();
959 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000960 case ARM::tPUSH:
961 // Special case here: no src & dst reg, but two extra imp ops.
962 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000963 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000964 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000965 case ARM::VSTMDDB_UPD:
966 assert(SrcReg == ARM::SP &&
967 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000968 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
969 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000970 RegList.push_back(MI->getOperand(i).getReg());
971 break;
972 case ARM::STR_PRE:
973 assert(MI->getOperand(2).getReg() == ARM::SP &&
974 "Only stack pointer as a source reg is supported");
975 RegList.push_back(SrcReg);
976 break;
977 }
978 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
979 } else {
980 // Changes of stack / frame pointer.
981 if (SrcReg == ARM::SP) {
982 int64_t Offset = 0;
983 switch (Opc) {
984 default:
985 MI->dump();
986 assert(0 && "Unsupported opcode for unwinding information");
987 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000988 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000989 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000990 Offset = 0;
991 break;
992 case ARM::ADDri:
993 Offset = -MI->getOperand(2).getImm();
994 break;
995 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000996 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000997 Offset = MI->getOperand(2).getImm();
998 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000999 case ARM::tSUBspi:
1000 Offset = MI->getOperand(2).getImm()*4;
1001 break;
1002 case ARM::tADDspi:
1003 case ARM::tADDrSPi:
1004 Offset = -MI->getOperand(2).getImm()*4;
1005 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001006 case ARM::tLDRpci: {
1007 // Grab the constpool index and check, whether it corresponds to
1008 // original or cloned constpool entry.
1009 unsigned CPI = MI->getOperand(1).getIndex();
1010 const MachineConstantPool *MCP = MF.getConstantPool();
1011 if (CPI >= MCP->getConstants().size())
1012 CPI = AFI.getOriginalCPIdx(CPI);
1013 assert(CPI != -1U && "Invalid constpool index");
1014
1015 // Derive the actual offset.
1016 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1017 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1018 // FIXME: Check for user, it should be "add" instruction!
1019 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001020 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001021 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001022 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001023
1024 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001025 // Set-up of the frame pointer. Positive values correspond to "add"
1026 // instruction.
1027 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001028 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001029 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001030 // instruction.
1031 OutStreamer.EmitPad(Offset);
1032 } else {
1033 MI->dump();
1034 assert(0 && "Unsupported opcode for unwinding information");
1035 }
1036 } else if (DstReg == ARM::SP) {
1037 // FIXME: .movsp goes here
1038 MI->dump();
1039 assert(0 && "Unsupported opcode for unwinding information");
1040 }
1041 else {
1042 MI->dump();
1043 assert(0 && "Unsupported opcode for unwinding information");
1044 }
1045 }
1046}
1047
1048extern cl::opt<bool> EnableARMEHABI;
1049
Jim Grosbachb454cda2010-09-29 15:23:40 +00001050void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001051 unsigned Opc = MI->getOpcode();
1052 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001053 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001054 case ARM::B: {
1055 // B is just a Bcc with an 'always' predicate.
1056 MCInst TmpInst;
1057 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1058 TmpInst.setOpcode(ARM::Bcc);
1059 // Add predicate operands.
1060 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1061 TmpInst.addOperand(MCOperand::CreateReg(0));
1062 OutStreamer.EmitInstruction(TmpInst);
1063 return;
1064 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001065 case ARM::LDMIA_RET: {
1066 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1067 // such has additional code-gen properties and scheduling information.
1068 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1069 MCInst TmpInst;
1070 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1071 TmpInst.setOpcode(ARM::LDMIA_UPD);
1072 OutStreamer.EmitInstruction(TmpInst);
1073 return;
1074 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001075 case ARM::t2ADDrSPi:
1076 case ARM::t2ADDrSPi12:
1077 case ARM::t2SUBrSPi:
1078 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001079 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1080 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001081 break;
1082
Chris Lattner112f2392010-11-14 20:31:06 +00001083 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001084 case ARM::DBG_VALUE: {
1085 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1086 SmallString<128> TmpStr;
1087 raw_svector_ostream OS(TmpStr);
1088 PrintDebugValueComment(MI, OS);
1089 OutStreamer.EmitRawText(StringRef(OS.str()));
1090 }
1091 return;
1092 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001093 case ARM::tBfar: {
1094 MCInst TmpInst;
1095 TmpInst.setOpcode(ARM::tBL);
1096 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1097 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1098 OutStreamer.EmitInstruction(TmpInst);
1099 return;
1100 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001101 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001102 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001103 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001104 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001105 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001106 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1107 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1108 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001109 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1110 GetCPISymbol(MI->getOperand(1).getIndex()),
1111 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1112 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001113 OutStreamer.EmitInstruction(TmpInst);
1114 return;
1115 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001116 case ARM::LEApcrelJT:
1117 case ARM::tLEApcrelJT:
1118 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001119 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001120 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1121 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1122 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001123 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1124 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1125 MI->getOperand(2).getImm()),
1126 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1127 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001128 OutStreamer.EmitInstruction(TmpInst);
1129 return;
1130 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001131 case ARM::MOVPCRX: {
1132 MCInst TmpInst;
1133 TmpInst.setOpcode(ARM::MOVr);
1134 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1135 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1136 // Add predicate operands.
1137 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1138 TmpInst.addOperand(MCOperand::CreateReg(0));
1139 // Add 's' bit operand (always reg0 for this)
1140 TmpInst.addOperand(MCOperand::CreateReg(0));
1141 OutStreamer.EmitInstruction(TmpInst);
1142 return;
1143 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001144 // Darwin call instructions are just normal call instructions with different
1145 // clobber semantics (they clobber R9).
1146 case ARM::BLr9:
1147 case ARM::BLr9_pred:
1148 case ARM::BLXr9:
1149 case ARM::BLXr9_pred: {
1150 unsigned newOpc;
1151 switch (Opc) {
1152 default: assert(0);
1153 case ARM::BLr9: newOpc = ARM::BL; break;
1154 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1155 case ARM::BLXr9: newOpc = ARM::BLX; break;
1156 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1157 }
1158 MCInst TmpInst;
1159 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1160 TmpInst.setOpcode(newOpc);
1161 OutStreamer.EmitInstruction(TmpInst);
1162 return;
1163 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001164 case ARM::BXr9_CALL:
1165 case ARM::BX_CALL: {
1166 {
1167 MCInst TmpInst;
1168 TmpInst.setOpcode(ARM::MOVr);
1169 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1170 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1171 // Add predicate operands.
1172 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1173 TmpInst.addOperand(MCOperand::CreateReg(0));
1174 // Add 's' bit operand (always reg0 for this)
1175 TmpInst.addOperand(MCOperand::CreateReg(0));
1176 OutStreamer.EmitInstruction(TmpInst);
1177 }
1178 {
1179 MCInst TmpInst;
1180 TmpInst.setOpcode(ARM::BX);
1181 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1182 OutStreamer.EmitInstruction(TmpInst);
1183 }
1184 return;
1185 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001186 case ARM::tBXr9_CALL:
1187 case ARM::tBX_CALL: {
1188 {
1189 MCInst TmpInst;
1190 TmpInst.setOpcode(ARM::tMOVr);
1191 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1192 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1193 OutStreamer.EmitInstruction(TmpInst);
1194 }
1195 {
1196 MCInst TmpInst;
1197 TmpInst.setOpcode(ARM::tBX);
1198 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1199 // Add predicate operands.
1200 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1201 TmpInst.addOperand(MCOperand::CreateReg(0));
1202 OutStreamer.EmitInstruction(TmpInst);
1203 }
1204 return;
1205 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001206 case ARM::BMOVPCRXr9_CALL:
1207 case ARM::BMOVPCRX_CALL: {
1208 {
1209 MCInst TmpInst;
1210 TmpInst.setOpcode(ARM::MOVr);
1211 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1212 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1213 // Add predicate operands.
1214 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1215 TmpInst.addOperand(MCOperand::CreateReg(0));
1216 // Add 's' bit operand (always reg0 for this)
1217 TmpInst.addOperand(MCOperand::CreateReg(0));
1218 OutStreamer.EmitInstruction(TmpInst);
1219 }
1220 {
1221 MCInst TmpInst;
1222 TmpInst.setOpcode(ARM::MOVr);
1223 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1224 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1225 // Add predicate operands.
1226 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1227 TmpInst.addOperand(MCOperand::CreateReg(0));
1228 // Add 's' bit operand (always reg0 for this)
1229 TmpInst.addOperand(MCOperand::CreateReg(0));
1230 OutStreamer.EmitInstruction(TmpInst);
1231 }
1232 return;
1233 }
Evan Cheng53519f02011-01-21 18:55:51 +00001234 case ARM::MOVi16_ga_pcrel:
1235 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001236 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001237 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001238 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1239
Evan Cheng53519f02011-01-21 18:55:51 +00001240 unsigned TF = MI->getOperand(1).getTargetFlags();
1241 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001242 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1243 MCSymbol *GVSym = GetARMGVSymbol(GV);
1244 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001245 if (isPIC) {
1246 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1247 getFunctionNumber(),
1248 MI->getOperand(2).getImm(), OutContext);
1249 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1250 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1251 const MCExpr *PCRelExpr =
1252 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1253 MCBinaryExpr::CreateAdd(LabelSymExpr,
1254 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001255 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001256 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1257 } else {
1258 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1259 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1260 }
1261
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001262 // Add predicate operands.
1263 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1264 TmpInst.addOperand(MCOperand::CreateReg(0));
1265 // Add 's' bit operand (always reg0 for this)
1266 TmpInst.addOperand(MCOperand::CreateReg(0));
1267 OutStreamer.EmitInstruction(TmpInst);
1268 return;
1269 }
Evan Cheng53519f02011-01-21 18:55:51 +00001270 case ARM::MOVTi16_ga_pcrel:
1271 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001272 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001273 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1274 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001275 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1276 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1277
Evan Cheng53519f02011-01-21 18:55:51 +00001278 unsigned TF = MI->getOperand(2).getTargetFlags();
1279 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001280 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1281 MCSymbol *GVSym = GetARMGVSymbol(GV);
1282 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001283 if (isPIC) {
1284 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1285 getFunctionNumber(),
1286 MI->getOperand(3).getImm(), OutContext);
1287 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1288 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1289 const MCExpr *PCRelExpr =
1290 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1291 MCBinaryExpr::CreateAdd(LabelSymExpr,
1292 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001293 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001294 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1295 } else {
1296 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1297 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1298 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001299 // Add predicate operands.
1300 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1301 TmpInst.addOperand(MCOperand::CreateReg(0));
1302 // Add 's' bit operand (always reg0 for this)
1303 TmpInst.addOperand(MCOperand::CreateReg(0));
1304 OutStreamer.EmitInstruction(TmpInst);
1305 return;
1306 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001307 case ARM::tPICADD: {
1308 // This is a pseudo op for a label + instruction sequence, which looks like:
1309 // LPC0:
1310 // add r0, pc
1311 // This adds the address of LPC0 to r0.
1312
1313 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001314 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1315 getFunctionNumber(), MI->getOperand(2).getImm(),
1316 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001317
1318 // Form and emit the add.
1319 MCInst AddInst;
1320 AddInst.setOpcode(ARM::tADDhirr);
1321 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1322 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1323 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1324 // Add predicate operands.
1325 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1326 AddInst.addOperand(MCOperand::CreateReg(0));
1327 OutStreamer.EmitInstruction(AddInst);
1328 return;
1329 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001330 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001331 // This is a pseudo op for a label + instruction sequence, which looks like:
1332 // LPC0:
1333 // add r0, pc, r0
1334 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001335
Chris Lattner4d152222009-10-19 22:23:04 +00001336 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001337 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1338 getFunctionNumber(), MI->getOperand(2).getImm(),
1339 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001340
Jim Grosbachf3f09522010-09-14 21:05:34 +00001341 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001342 MCInst AddInst;
1343 AddInst.setOpcode(ARM::ADDrr);
1344 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1345 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1346 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001347 // Add predicate operands.
1348 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1349 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1350 // Add 's' bit operand (always reg0 for this)
1351 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001352 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001353 return;
1354 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001355 case ARM::PICSTR:
1356 case ARM::PICSTRB:
1357 case ARM::PICSTRH:
1358 case ARM::PICLDR:
1359 case ARM::PICLDRB:
1360 case ARM::PICLDRH:
1361 case ARM::PICLDRSB:
1362 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001363 // This is a pseudo op for a label + instruction sequence, which looks like:
1364 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001365 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001366 // The LCP0 label is referenced by a constant pool entry in order to get
1367 // a PC-relative address at the ldr instruction.
1368
1369 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001370 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1371 getFunctionNumber(), MI->getOperand(2).getImm(),
1372 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001373
1374 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001375 unsigned Opcode;
1376 switch (MI->getOpcode()) {
1377 default:
1378 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001379 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1380 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001381 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001382 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001383 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001384 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1385 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1386 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1387 }
1388 MCInst LdStInst;
1389 LdStInst.setOpcode(Opcode);
1390 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1391 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1392 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1393 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001394 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001395 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1396 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1397 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001398
1399 return;
1400 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001401 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001402 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1403 /// in the function. The first operand is the ID# for this instruction, the
1404 /// second is the index into the MachineConstantPool that this is, the third
1405 /// is the size in bytes of this constant pool entry.
1406 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1407 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1408
1409 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001410 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001411
1412 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1413 if (MCPE.isMachineConstantPoolEntry())
1414 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1415 else
1416 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001417
Chris Lattnera70e6442009-10-19 22:33:05 +00001418 return;
1419 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001420 case ARM::t2BR_JT: {
1421 // Lower and emit the instruction itself, then the jump table following it.
1422 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001423 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1424 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1425 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1426 // Add predicate operands.
1427 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1428 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001429 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001430 // Output the data for the jump table itself
1431 EmitJump2Table(MI);
1432 return;
1433 }
1434 case ARM::t2TBB_JT: {
1435 // Lower and emit the instruction itself, then the jump table following it.
1436 MCInst TmpInst;
1437
1438 TmpInst.setOpcode(ARM::t2TBB);
1439 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1440 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1441 // Add predicate operands.
1442 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1443 TmpInst.addOperand(MCOperand::CreateReg(0));
1444 OutStreamer.EmitInstruction(TmpInst);
1445 // Output the data for the jump table itself
1446 EmitJump2Table(MI);
1447 // Make sure the next instruction is 2-byte aligned.
1448 EmitAlignment(1);
1449 return;
1450 }
1451 case ARM::t2TBH_JT: {
1452 // Lower and emit the instruction itself, then the jump table following it.
1453 MCInst TmpInst;
1454
1455 TmpInst.setOpcode(ARM::t2TBH);
1456 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1457 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1458 // Add predicate operands.
1459 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1460 TmpInst.addOperand(MCOperand::CreateReg(0));
1461 OutStreamer.EmitInstruction(TmpInst);
1462 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001463 EmitJump2Table(MI);
1464 return;
1465 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001466 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001467 case ARM::BR_JTr: {
1468 // Lower and emit the instruction itself, then the jump table following it.
1469 // mov pc, target
1470 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001471 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1472 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001473 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001474 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1475 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1476 // Add predicate operands.
1477 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1478 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001479 // Add 's' bit operand (always reg0 for this)
1480 if (Opc == ARM::MOVr)
1481 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001482 OutStreamer.EmitInstruction(TmpInst);
1483
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001484 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001485 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001486 EmitAlignment(2);
1487
Jim Grosbach2dc77682010-11-29 18:37:44 +00001488 // Output the data for the jump table itself
1489 EmitJumpTable(MI);
1490 return;
1491 }
1492 case ARM::BR_JTm: {
1493 // Lower and emit the instruction itself, then the jump table following it.
1494 // ldr pc, target
1495 MCInst TmpInst;
1496 if (MI->getOperand(1).getReg() == 0) {
1497 // literal offset
1498 TmpInst.setOpcode(ARM::LDRi12);
1499 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1500 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1501 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1502 } else {
1503 TmpInst.setOpcode(ARM::LDRrs);
1504 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1505 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1506 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1507 TmpInst.addOperand(MCOperand::CreateImm(0));
1508 }
1509 // Add predicate operands.
1510 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1511 TmpInst.addOperand(MCOperand::CreateReg(0));
1512 OutStreamer.EmitInstruction(TmpInst);
1513
1514 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001515 EmitJumpTable(MI);
1516 return;
1517 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001518 case ARM::BR_JTadd: {
1519 // Lower and emit the instruction itself, then the jump table following it.
1520 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001521 MCInst TmpInst;
1522 TmpInst.setOpcode(ARM::ADDrr);
1523 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1524 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1525 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001526 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001527 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1528 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001529 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001530 TmpInst.addOperand(MCOperand::CreateReg(0));
1531 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001532
1533 // Output the data for the jump table itself
1534 EmitJumpTable(MI);
1535 return;
1536 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001537 case ARM::TRAP: {
1538 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1539 // FIXME: Remove this special case when they do.
1540 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001541 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001542 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001543 OutStreamer.AddComment("trap");
1544 OutStreamer.EmitIntValue(Val, 4);
1545 return;
1546 }
1547 break;
1548 }
1549 case ARM::tTRAP: {
1550 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1551 // FIXME: Remove this special case when they do.
1552 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001553 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001554 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001555 OutStreamer.AddComment("trap");
1556 OutStreamer.EmitIntValue(Val, 2);
1557 return;
1558 }
1559 break;
1560 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001561 case ARM::t2Int_eh_sjlj_setjmp:
1562 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001563 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001564 // Two incoming args: GPR:$src, GPR:$val
1565 // mov $val, pc
1566 // adds $val, #7
1567 // str $val, [$src, #4]
1568 // movs r0, #0
1569 // b 1f
1570 // movs r0, #1
1571 // 1:
1572 unsigned SrcReg = MI->getOperand(0).getReg();
1573 unsigned ValReg = MI->getOperand(1).getReg();
1574 MCSymbol *Label = GetARMSJLJEHLabel();
1575 {
1576 MCInst TmpInst;
1577 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1578 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1579 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1580 // 's' bit operand
1581 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1582 OutStreamer.AddComment("eh_setjmp begin");
1583 OutStreamer.EmitInstruction(TmpInst);
1584 }
1585 {
1586 MCInst TmpInst;
1587 TmpInst.setOpcode(ARM::tADDi3);
1588 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1589 // 's' bit operand
1590 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1591 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1592 TmpInst.addOperand(MCOperand::CreateImm(7));
1593 // Predicate.
1594 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1595 TmpInst.addOperand(MCOperand::CreateReg(0));
1596 OutStreamer.EmitInstruction(TmpInst);
1597 }
1598 {
1599 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001600 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001601 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1602 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1603 // The offset immediate is #4. The operand value is scaled by 4 for the
1604 // tSTR instruction.
1605 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001606 // Predicate.
1607 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1608 TmpInst.addOperand(MCOperand::CreateReg(0));
1609 OutStreamer.EmitInstruction(TmpInst);
1610 }
1611 {
1612 MCInst TmpInst;
1613 TmpInst.setOpcode(ARM::tMOVi8);
1614 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1615 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1616 TmpInst.addOperand(MCOperand::CreateImm(0));
1617 // Predicate.
1618 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1619 TmpInst.addOperand(MCOperand::CreateReg(0));
1620 OutStreamer.EmitInstruction(TmpInst);
1621 }
1622 {
1623 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1624 MCInst TmpInst;
1625 TmpInst.setOpcode(ARM::tB);
1626 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1627 OutStreamer.EmitInstruction(TmpInst);
1628 }
1629 {
1630 MCInst TmpInst;
1631 TmpInst.setOpcode(ARM::tMOVi8);
1632 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1633 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1634 TmpInst.addOperand(MCOperand::CreateImm(1));
1635 // Predicate.
1636 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1637 TmpInst.addOperand(MCOperand::CreateReg(0));
1638 OutStreamer.AddComment("eh_setjmp end");
1639 OutStreamer.EmitInstruction(TmpInst);
1640 }
1641 OutStreamer.EmitLabel(Label);
1642 return;
1643 }
1644
Jim Grosbach45390082010-09-23 23:33:56 +00001645 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001646 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001647 // Two incoming args: GPR:$src, GPR:$val
1648 // add $val, pc, #8
1649 // str $val, [$src, #+4]
1650 // mov r0, #0
1651 // add pc, pc, #0
1652 // mov r0, #1
1653 unsigned SrcReg = MI->getOperand(0).getReg();
1654 unsigned ValReg = MI->getOperand(1).getReg();
1655
1656 {
1657 MCInst TmpInst;
1658 TmpInst.setOpcode(ARM::ADDri);
1659 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1660 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1661 TmpInst.addOperand(MCOperand::CreateImm(8));
1662 // Predicate.
1663 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1664 TmpInst.addOperand(MCOperand::CreateReg(0));
1665 // 's' bit operand (always reg0 for this).
1666 TmpInst.addOperand(MCOperand::CreateReg(0));
1667 OutStreamer.AddComment("eh_setjmp begin");
1668 OutStreamer.EmitInstruction(TmpInst);
1669 }
1670 {
1671 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001672 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001673 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1674 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001675 TmpInst.addOperand(MCOperand::CreateImm(4));
1676 // Predicate.
1677 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1678 TmpInst.addOperand(MCOperand::CreateReg(0));
1679 OutStreamer.EmitInstruction(TmpInst);
1680 }
1681 {
1682 MCInst TmpInst;
1683 TmpInst.setOpcode(ARM::MOVi);
1684 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1685 TmpInst.addOperand(MCOperand::CreateImm(0));
1686 // Predicate.
1687 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1688 TmpInst.addOperand(MCOperand::CreateReg(0));
1689 // 's' bit operand (always reg0 for this).
1690 TmpInst.addOperand(MCOperand::CreateReg(0));
1691 OutStreamer.EmitInstruction(TmpInst);
1692 }
1693 {
1694 MCInst TmpInst;
1695 TmpInst.setOpcode(ARM::ADDri);
1696 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1697 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1698 TmpInst.addOperand(MCOperand::CreateImm(0));
1699 // Predicate.
1700 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1701 TmpInst.addOperand(MCOperand::CreateReg(0));
1702 // 's' bit operand (always reg0 for this).
1703 TmpInst.addOperand(MCOperand::CreateReg(0));
1704 OutStreamer.EmitInstruction(TmpInst);
1705 }
1706 {
1707 MCInst TmpInst;
1708 TmpInst.setOpcode(ARM::MOVi);
1709 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1710 TmpInst.addOperand(MCOperand::CreateImm(1));
1711 // Predicate.
1712 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1713 TmpInst.addOperand(MCOperand::CreateReg(0));
1714 // 's' bit operand (always reg0 for this).
1715 TmpInst.addOperand(MCOperand::CreateReg(0));
1716 OutStreamer.AddComment("eh_setjmp end");
1717 OutStreamer.EmitInstruction(TmpInst);
1718 }
1719 return;
1720 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001721 case ARM::Int_eh_sjlj_longjmp: {
1722 // ldr sp, [$src, #8]
1723 // ldr $scratch, [$src, #4]
1724 // ldr r7, [$src]
1725 // bx $scratch
1726 unsigned SrcReg = MI->getOperand(0).getReg();
1727 unsigned ScratchReg = MI->getOperand(1).getReg();
1728 {
1729 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001730 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001731 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1732 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001733 TmpInst.addOperand(MCOperand::CreateImm(8));
1734 // Predicate.
1735 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1736 TmpInst.addOperand(MCOperand::CreateReg(0));
1737 OutStreamer.EmitInstruction(TmpInst);
1738 }
1739 {
1740 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001741 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001742 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1743 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001744 TmpInst.addOperand(MCOperand::CreateImm(4));
1745 // Predicate.
1746 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1747 TmpInst.addOperand(MCOperand::CreateReg(0));
1748 OutStreamer.EmitInstruction(TmpInst);
1749 }
1750 {
1751 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001752 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001753 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1754 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001755 TmpInst.addOperand(MCOperand::CreateImm(0));
1756 // Predicate.
1757 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1758 TmpInst.addOperand(MCOperand::CreateReg(0));
1759 OutStreamer.EmitInstruction(TmpInst);
1760 }
1761 {
1762 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001763 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001764 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1765 // Predicate.
1766 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1767 TmpInst.addOperand(MCOperand::CreateReg(0));
1768 OutStreamer.EmitInstruction(TmpInst);
1769 }
1770 return;
1771 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001772 case ARM::tInt_eh_sjlj_longjmp: {
1773 // ldr $scratch, [$src, #8]
1774 // mov sp, $scratch
1775 // ldr $scratch, [$src, #4]
1776 // ldr r7, [$src]
1777 // bx $scratch
1778 unsigned SrcReg = MI->getOperand(0).getReg();
1779 unsigned ScratchReg = MI->getOperand(1).getReg();
1780 {
1781 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001782 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001783 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1784 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1785 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001786 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001787 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001788 // Predicate.
1789 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1790 TmpInst.addOperand(MCOperand::CreateReg(0));
1791 OutStreamer.EmitInstruction(TmpInst);
1792 }
1793 {
1794 MCInst TmpInst;
1795 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1796 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1797 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1798 // Predicate.
1799 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1800 TmpInst.addOperand(MCOperand::CreateReg(0));
1801 OutStreamer.EmitInstruction(TmpInst);
1802 }
1803 {
1804 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001805 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001806 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1807 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1808 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001809 // Predicate.
1810 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1811 TmpInst.addOperand(MCOperand::CreateReg(0));
1812 OutStreamer.EmitInstruction(TmpInst);
1813 }
1814 {
1815 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001816 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001817 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1818 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001819 TmpInst.addOperand(MCOperand::CreateReg(0));
1820 // Predicate.
1821 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1822 TmpInst.addOperand(MCOperand::CreateReg(0));
1823 OutStreamer.EmitInstruction(TmpInst);
1824 }
1825 {
1826 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001827 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001828 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1829 // Predicate.
1830 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1831 TmpInst.addOperand(MCOperand::CreateReg(0));
1832 OutStreamer.EmitInstruction(TmpInst);
1833 }
1834 return;
1835 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001836 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001837 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001838 case ARM::TAILJMPd:
1839 case ARM::TAILJMPdND: {
1840 MCInst TmpInst, TmpInst2;
1841 // Lower the instruction as-is to get the operands properly converted.
1842 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1843 TmpInst.setOpcode(ARM::Bcc);
1844 TmpInst.addOperand(TmpInst2.getOperand(0));
1845 // Add predicate operands.
1846 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1847 TmpInst.addOperand(MCOperand::CreateReg(0));
1848 OutStreamer.AddComment("TAILCALL");
1849 OutStreamer.EmitInstruction(TmpInst);
1850 return;
1851 }
1852 case ARM::tTAILJMPd:
1853 case ARM::tTAILJMPdND: {
1854 MCInst TmpInst, TmpInst2;
1855 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
Cameron Zwarichd34d4292011-05-23 01:57:17 +00001856 // The Darwin toolchain doesn't support tail call relocations of 16-bit
1857 // branches.
1858 TmpInst.setOpcode(Opc == ARM::tTAILJMPd ? ARM::t2B : ARM::tB);
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001859 TmpInst.addOperand(TmpInst2.getOperand(0));
1860 OutStreamer.AddComment("TAILCALL");
1861 OutStreamer.EmitInstruction(TmpInst);
1862 return;
1863 }
1864 case ARM::TAILJMPrND:
1865 case ARM::tTAILJMPrND:
1866 case ARM::TAILJMPr:
1867 case ARM::tTAILJMPr: {
1868 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
Cameron Zwarich106acd42011-05-25 04:45:27 +00001869 ? ARM::BX : ARM::tBX;
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001870 MCInst TmpInst;
1871 TmpInst.setOpcode(newOpc);
1872 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1873 // Predicate.
1874 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1875 TmpInst.addOperand(MCOperand::CreateReg(0));
1876 OutStreamer.AddComment("TAILCALL");
1877 OutStreamer.EmitInstruction(TmpInst);
1878 return;
1879 }
1880
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001881 // These are the pseudos created to comply with stricter operand restrictions
1882 // on ARMv5. Lower them now to "normal" instructions, since all the
1883 // restrictions are already satisfied.
1884 case ARM::MULv5:
1885 EmitPatchedInstruction(MI, ARM::MUL);
1886 return;
1887 case ARM::MLAv5:
1888 EmitPatchedInstruction(MI, ARM::MLA);
1889 return;
1890 case ARM::SMULLv5:
1891 EmitPatchedInstruction(MI, ARM::SMULL);
1892 return;
1893 case ARM::UMULLv5:
1894 EmitPatchedInstruction(MI, ARM::UMULL);
1895 return;
1896 case ARM::SMLALv5:
1897 EmitPatchedInstruction(MI, ARM::SMLAL);
1898 return;
1899 case ARM::UMLALv5:
1900 EmitPatchedInstruction(MI, ARM::UMLAL);
1901 return;
1902 case ARM::UMAALv5:
1903 EmitPatchedInstruction(MI, ARM::UMAAL);
1904 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001905 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001906
Chris Lattner97f06932009-10-19 20:20:46 +00001907 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001908 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001909
1910 // Emit unwinding stuff for frame-related instructions
1911 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1912 EmitUnwindingInstruction(MI);
1913
Chris Lattner850d2e22010-02-03 01:16:28 +00001914 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001915}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001916
1917//===----------------------------------------------------------------------===//
1918// Target Registry Stuff
1919//===----------------------------------------------------------------------===//
1920
1921static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001922 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001923 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001924 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001925 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001926 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001927 return 0;
1928}
1929
1930// Force static initialization.
1931extern "C" void LLVMInitializeARMAsmPrinter() {
1932 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1933 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1934
1935 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1936 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1937}
1938