blob: 1e06ee91990f5312bff2be2b8526f132bfb840a1 [file] [log] [blame]
Dale Johannesen72f15962007-07-13 17:31:29 +00001//===----- SchedulePostRAList.cpp - list scheduler ------------------------===//
Dale Johannesene7e7d0d2007-07-13 17:13:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dale Johannesene7e7d0d2007-07-13 17:13:54 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements a top-down list scheduler, using standard algorithms.
11// The basic approach uses a priority queue of available nodes to schedule.
12// One at a time, nodes are taken from the priority queue (thus in priority
13// order), checked for legality to schedule, and emitted if legal.
14//
15// Nodes may not be legal to schedule either due to structural hazards (e.g.
16// pipeline or resource constraints) or because an input to the instruction has
17// not completed execution.
18//
19//===----------------------------------------------------------------------===//
20
21#define DEBUG_TYPE "post-RA-sched"
David Goodwin82c72482009-10-28 18:29:54 +000022#include "AntiDepBreaker.h"
David Goodwin34877712009-10-26 19:32:42 +000023#include "AggressiveAntiDepBreaker.h"
David Goodwin2e7be612009-10-26 16:59:04 +000024#include "CriticalAntiDepBreaker.h"
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +000025#include "RegisterClassInfo.h"
Dan Gohman6dc75fe2009-02-06 17:12:10 +000026#include "ScheduleDAGInstrs.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000027#include "llvm/CodeGen/Passes.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000028#include "llvm/CodeGen/LatencyPriorityQueue.h"
29#include "llvm/CodeGen/SchedulerRegistry.h"
Dan Gohman3f237442008-12-16 03:25:46 +000030#include "llvm/CodeGen/MachineDominators.h"
David Goodwinc7951f82009-10-01 19:45:32 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohman3f237442008-12-16 03:25:46 +000033#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman21d90032008-11-25 00:52:40 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2836c282009-01-16 01:33:36 +000035#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000036#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanbed353d2009-02-10 23:29:38 +000037#include "llvm/Target/TargetLowering.h"
Dan Gohman79ce2762009-01-15 19:20:50 +000038#include "llvm/Target/TargetMachine.h"
Dan Gohman21d90032008-11-25 00:52:40 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000041#include "llvm/Target/TargetSubtargetInfo.h"
David Goodwine10deca2009-10-26 22:31:16 +000042#include "llvm/Support/CommandLine.h"
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000043#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000044#include "llvm/Support/ErrorHandling.h"
David Goodwin3a5f0d42009-08-11 01:44:26 +000045#include "llvm/Support/raw_ostream.h"
David Goodwin2e7be612009-10-26 16:59:04 +000046#include "llvm/ADT/BitVector.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000047#include "llvm/ADT/Statistic.h"
David Goodwin88a589c2009-08-25 17:03:05 +000048#include <set>
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000049using namespace llvm;
50
Dan Gohman2836c282009-01-16 01:33:36 +000051STATISTIC(NumNoops, "Number of noops inserted");
Dan Gohman343f0c02008-11-19 23:18:57 +000052STATISTIC(NumStalls, "Number of pipeline stalls");
David Goodwin2e7be612009-10-26 16:59:04 +000053STATISTIC(NumFixedAnti, "Number of fixed anti-dependencies");
Dan Gohman343f0c02008-11-19 23:18:57 +000054
David Goodwin471850a2009-10-01 21:46:35 +000055// Post-RA scheduling is enabled with
Evan Cheng5b1b44892011-07-01 21:01:15 +000056// TargetSubtargetInfo.enablePostRAScheduler(). This flag can be used to
David Goodwin471850a2009-10-01 21:46:35 +000057// override the target.
58static cl::opt<bool>
59EnablePostRAScheduler("post-RA-scheduler",
60 cl::desc("Enable scheduling after register allocation"),
David Goodwin9843a932009-10-01 22:19:57 +000061 cl::init(false), cl::Hidden);
David Goodwin2e7be612009-10-26 16:59:04 +000062static cl::opt<std::string>
Dan Gohman21d90032008-11-25 00:52:40 +000063EnableAntiDepBreaking("break-anti-dependencies",
David Goodwin2e7be612009-10-26 16:59:04 +000064 cl::desc("Break post-RA scheduling anti-dependencies: "
65 "\"critical\", \"all\", or \"none\""),
66 cl::init("none"), cl::Hidden);
Dan Gohman2836c282009-01-16 01:33:36 +000067
David Goodwin1f152282009-09-01 18:34:03 +000068// If DebugDiv > 0 then only schedule MBB with (ID % DebugDiv) == DebugMod
69static cl::opt<int>
70DebugDiv("postra-sched-debugdiv",
71 cl::desc("Debug control MBBs that are scheduled"),
72 cl::init(0), cl::Hidden);
73static cl::opt<int>
74DebugMod("postra-sched-debugmod",
75 cl::desc("Debug control MBBs that are scheduled"),
76 cl::init(0), cl::Hidden);
77
David Goodwinada0ef82009-10-26 19:41:00 +000078AntiDepBreaker::~AntiDepBreaker() { }
79
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000081 class PostRAScheduler : public MachineFunctionPass {
Dan Gohmana70dca12009-10-09 23:27:56 +000082 AliasAnalysis *AA;
Evan Cheng86050dc2010-06-18 23:09:54 +000083 const TargetInstrInfo *TII;
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +000084 RegisterClassInfo RegClassInfo;
Evan Chengfa163542009-10-16 21:06:15 +000085 CodeGenOpt::Level OptLevel;
Dan Gohmana70dca12009-10-09 23:27:56 +000086
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000087 public:
88 static char ID;
Evan Chengfa163542009-10-16 21:06:15 +000089 PostRAScheduler(CodeGenOpt::Level ol) :
Owen Anderson90c579d2010-08-06 18:33:48 +000090 MachineFunctionPass(ID), OptLevel(ol) {}
Dan Gohman21d90032008-11-25 00:52:40 +000091
Dan Gohman3f237442008-12-16 03:25:46 +000092 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000093 AU.setPreservesCFG();
Dan Gohmana70dca12009-10-09 23:27:56 +000094 AU.addRequired<AliasAnalysis>();
Dan Gohman3f237442008-12-16 03:25:46 +000095 AU.addRequired<MachineDominatorTree>();
96 AU.addPreserved<MachineDominatorTree>();
97 AU.addRequired<MachineLoopInfo>();
98 AU.addPreserved<MachineLoopInfo>();
99 MachineFunctionPass::getAnalysisUsage(AU);
100 }
101
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000102 const char *getPassName() const {
Dan Gohman21d90032008-11-25 00:52:40 +0000103 return "Post RA top-down list latency scheduler";
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000104 }
105
106 bool runOnMachineFunction(MachineFunction &Fn);
107 };
Dan Gohman343f0c02008-11-19 23:18:57 +0000108 char PostRAScheduler::ID = 0;
109
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000110 class SchedulePostRATDList : public ScheduleDAGInstrs {
Dan Gohman343f0c02008-11-19 23:18:57 +0000111 /// AvailableQueue - The priority queue to use for the available SUnits.
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000112 ///
Dan Gohman343f0c02008-11-19 23:18:57 +0000113 LatencyPriorityQueue AvailableQueue;
Jim Grosbach90013032010-05-14 21:19:48 +0000114
Dan Gohman343f0c02008-11-19 23:18:57 +0000115 /// PendingQueue - This contains all of the instructions whose operands have
116 /// been issued, but their results are not ready yet (due to the latency of
117 /// the operation). Once the operands becomes available, the instruction is
118 /// added to the AvailableQueue.
119 std::vector<SUnit*> PendingQueue;
120
Dan Gohman21d90032008-11-25 00:52:40 +0000121 /// Topo - A topological ordering for SUnits.
122 ScheduleDAGTopologicalSort Topo;
Dan Gohman343f0c02008-11-19 23:18:57 +0000123
Dan Gohman2836c282009-01-16 01:33:36 +0000124 /// HazardRec - The hazard recognizer to use.
125 ScheduleHazardRecognizer *HazardRec;
126
David Goodwin2e7be612009-10-26 16:59:04 +0000127 /// AntiDepBreak - Anti-dependence breaking object, or NULL if none
128 AntiDepBreaker *AntiDepBreak;
129
Dan Gohmana70dca12009-10-09 23:27:56 +0000130 /// AA - AliasAnalysis for making memory reference queries.
131 AliasAnalysis *AA;
132
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000133 /// KillIndices - The index of the most recent kill (proceding bottom-up),
134 /// or ~0u if the register is not live.
Bill Wendling24173da2010-07-15 20:01:02 +0000135 std::vector<unsigned> KillIndices;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000136
Dan Gohman21d90032008-11-25 00:52:40 +0000137 public:
Andrew Trick2da8bc82010-12-24 05:03:26 +0000138 SchedulePostRATDList(
139 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000140 AliasAnalysis *AA, const RegisterClassInfo&,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000141 TargetSubtargetInfo::AntiDepBreakMode AntiDepMode,
Andrew Trick2da8bc82010-12-24 05:03:26 +0000142 SmallVectorImpl<TargetRegisterClass*> &CriticalPathRCs);
Dan Gohman2836c282009-01-16 01:33:36 +0000143
Andrew Trick2da8bc82010-12-24 05:03:26 +0000144 ~SchedulePostRATDList();
Dan Gohman343f0c02008-11-19 23:18:57 +0000145
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000146 /// StartBlock - Initialize register live-range state for scheduling in
147 /// this block.
148 ///
149 void StartBlock(MachineBasicBlock *BB);
150
151 /// Schedule - Schedule the instruction range using list scheduling.
152 ///
Dan Gohman343f0c02008-11-19 23:18:57 +0000153 void Schedule();
Jim Grosbach90013032010-05-14 21:19:48 +0000154
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000155 /// Observe - Update liveness information to account for the current
156 /// instruction, which will not be scheduled.
157 ///
158 void Observe(MachineInstr *MI, unsigned Count);
159
160 /// FinishBlock - Clean up register live-range state.
161 ///
162 void FinishBlock();
163
David Goodwin2e7be612009-10-26 16:59:04 +0000164 /// FixupKills - Fix register kill flags that have been made
165 /// invalid due to scheduling
166 ///
167 void FixupKills(MachineBasicBlock *MBB);
168
Dan Gohman343f0c02008-11-19 23:18:57 +0000169 private:
David Goodwin557bbe62009-11-20 19:32:48 +0000170 void ReleaseSucc(SUnit *SU, SDep *SuccEdge);
171 void ReleaseSuccessors(SUnit *SU);
172 void ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle);
173 void ListScheduleTopDown();
David Goodwin5e411782009-09-03 22:15:25 +0000174 void StartBlockForKills(MachineBasicBlock *BB);
Jim Grosbach90013032010-05-14 21:19:48 +0000175
David Goodwin8f909342009-09-23 16:35:25 +0000176 // ToggleKillFlag - Toggle a register operand kill flag. Other
177 // adjustments may be made to the instruction if necessary. Return
178 // true if the operand has been deleted, false if not.
179 bool ToggleKillFlag(MachineInstr *MI, MachineOperand &MO);
Dan Gohman343f0c02008-11-19 23:18:57 +0000180 };
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000181}
182
Andrew Trick2da8bc82010-12-24 05:03:26 +0000183SchedulePostRATDList::SchedulePostRATDList(
184 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000185 AliasAnalysis *AA, const RegisterClassInfo &RCI,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000186 TargetSubtargetInfo::AntiDepBreakMode AntiDepMode,
Andrew Trick2da8bc82010-12-24 05:03:26 +0000187 SmallVectorImpl<TargetRegisterClass*> &CriticalPathRCs)
Andrew Trick5e920d72012-01-14 02:17:12 +0000188 : ScheduleDAGInstrs(MF, MLI, MDT, /*IsPostRA=*/true), Topo(SUnits), AA(AA),
Andrew Trick2da8bc82010-12-24 05:03:26 +0000189 KillIndices(TRI->getNumRegs())
190{
191 const TargetMachine &TM = MF.getTarget();
192 const InstrItineraryData *InstrItins = TM.getInstrItineraryData();
193 HazardRec =
194 TM.getInstrInfo()->CreateTargetPostRAHazardRecognizer(InstrItins, this);
195 AntiDepBreak =
Evan Cheng5b1b44892011-07-01 21:01:15 +0000196 ((AntiDepMode == TargetSubtargetInfo::ANTIDEP_ALL) ?
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000197 (AntiDepBreaker *)new AggressiveAntiDepBreaker(MF, RCI, CriticalPathRCs) :
Evan Cheng5b1b44892011-07-01 21:01:15 +0000198 ((AntiDepMode == TargetSubtargetInfo::ANTIDEP_CRITICAL) ?
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000199 (AntiDepBreaker *)new CriticalAntiDepBreaker(MF, RCI) : NULL));
Andrew Trick2da8bc82010-12-24 05:03:26 +0000200}
201
202SchedulePostRATDList::~SchedulePostRATDList() {
203 delete HazardRec;
204 delete AntiDepBreak;
205}
206
Dan Gohman343f0c02008-11-19 23:18:57 +0000207bool PostRAScheduler::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng86050dc2010-06-18 23:09:54 +0000208 TII = Fn.getTarget().getInstrInfo();
Andrew Trick2da8bc82010-12-24 05:03:26 +0000209 MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>();
210 MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
211 AliasAnalysis *AA = &getAnalysis<AliasAnalysis>();
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000212 RegClassInfo.runOnMachineFunction(Fn);
Dan Gohman5bf7c2a2009-10-10 00:15:38 +0000213
David Goodwin471850a2009-10-01 21:46:35 +0000214 // Check for explicit enable/disable of post-ra scheduling.
Evan Chengddfd1372011-12-14 02:11:42 +0000215 TargetSubtargetInfo::AntiDepBreakMode AntiDepMode =
216 TargetSubtargetInfo::ANTIDEP_NONE;
David Goodwin87d21b92009-11-13 19:52:48 +0000217 SmallVector<TargetRegisterClass*, 4> CriticalPathRCs;
David Goodwin471850a2009-10-01 21:46:35 +0000218 if (EnablePostRAScheduler.getPosition() > 0) {
219 if (!EnablePostRAScheduler)
Evan Chengc83da2f92009-10-16 06:10:34 +0000220 return false;
David Goodwin471850a2009-10-01 21:46:35 +0000221 } else {
Evan Chengc83da2f92009-10-16 06:10:34 +0000222 // Check that post-RA scheduling is enabled for this target.
Andrew Trick2da8bc82010-12-24 05:03:26 +0000223 // This may upgrade the AntiDepMode.
Evan Cheng5b1b44892011-07-01 21:01:15 +0000224 const TargetSubtargetInfo &ST = Fn.getTarget().getSubtarget<TargetSubtargetInfo>();
David Goodwin87d21b92009-11-13 19:52:48 +0000225 if (!ST.enablePostRAScheduler(OptLevel, AntiDepMode, CriticalPathRCs))
Evan Chengc83da2f92009-10-16 06:10:34 +0000226 return false;
David Goodwin471850a2009-10-01 21:46:35 +0000227 }
David Goodwin0dad89f2009-09-30 00:10:16 +0000228
David Goodwin4c3715c2009-10-22 23:19:17 +0000229 // Check for antidep breaking override...
230 if (EnableAntiDepBreaking.getPosition() > 0) {
Evan Cheng5b1b44892011-07-01 21:01:15 +0000231 AntiDepMode = (EnableAntiDepBreaking == "all")
232 ? TargetSubtargetInfo::ANTIDEP_ALL
233 : ((EnableAntiDepBreaking == "critical")
234 ? TargetSubtargetInfo::ANTIDEP_CRITICAL
235 : TargetSubtargetInfo::ANTIDEP_NONE);
David Goodwin4c3715c2009-10-22 23:19:17 +0000236 }
237
David Greenee1b21292010-01-05 01:26:01 +0000238 DEBUG(dbgs() << "PostRAScheduler\n");
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000239
Jakob Stoklund Olesenfa796dd2011-06-16 21:56:21 +0000240 SchedulePostRATDList Scheduler(Fn, MLI, MDT, AA, RegClassInfo, AntiDepMode,
Andrew Trick2da8bc82010-12-24 05:03:26 +0000241 CriticalPathRCs);
Dan Gohman79ce2762009-01-15 19:20:50 +0000242
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000243 // Loop over all of the basic blocks
244 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
Dan Gohman343f0c02008-11-19 23:18:57 +0000245 MBB != MBBe; ++MBB) {
David Goodwin1f152282009-09-01 18:34:03 +0000246#ifndef NDEBUG
247 // If DebugDiv > 0 then only schedule MBB with (ID % DebugDiv) == DebugMod
248 if (DebugDiv > 0) {
249 static int bbcnt = 0;
250 if (bbcnt++ % DebugDiv != DebugMod)
251 continue;
Benjamin Kramera7b0cb72011-11-15 16:27:03 +0000252 dbgs() << "*** DEBUG scheduling " << Fn.getFunction()->getName()
253 << ":BB#" << MBB->getNumber() << " ***\n";
David Goodwin1f152282009-09-01 18:34:03 +0000254 }
255#endif
256
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000257 // Initialize register live-range state for scheduling in this block.
258 Scheduler.StartBlock(MBB);
259
Dan Gohmanf7119392009-01-16 22:10:20 +0000260 // Schedule each sequence of instructions not interrupted by a label
261 // or anything else that effectively needs to shut down scheduling.
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000262 MachineBasicBlock::iterator Current = MBB->end();
Dan Gohman47ac0f02009-02-11 04:27:20 +0000263 unsigned Count = MBB->size(), CurrentCount = Count;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000264 for (MachineBasicBlock::iterator I = Current; I != MBB->begin(); ) {
Evan Cheng86050dc2010-06-18 23:09:54 +0000265 MachineInstr *MI = llvm::prior(I);
266 if (TII->isSchedulingBoundary(MI, MBB, Fn)) {
Dan Gohman1274ced2009-03-10 18:10:43 +0000267 Scheduler.Run(MBB, I, Current, CurrentCount);
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000268 Scheduler.EmitSchedule();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000269 Current = MI;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000270 CurrentCount = Count - 1;
Dan Gohman1274ced2009-03-10 18:10:43 +0000271 Scheduler.Observe(MI, CurrentCount);
Dan Gohmanf7119392009-01-16 22:10:20 +0000272 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000273 I = MI;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000274 --Count;
Evan Chengddfd1372011-12-14 02:11:42 +0000275 if (MI->isBundle())
276 Count -= MI->getBundleSize();
Dan Gohman43f07fb2009-02-03 18:57:45 +0000277 }
Dan Gohman47ac0f02009-02-11 04:27:20 +0000278 assert(Count == 0 && "Instruction count mismatch!");
Duncan Sands9e8bd0b2009-03-11 09:04:34 +0000279 assert((MBB->begin() == Current || CurrentCount != 0) &&
Dan Gohman1274ced2009-03-10 18:10:43 +0000280 "Instruction count mismatch!");
281 Scheduler.Run(MBB, MBB->begin(), Current, CurrentCount);
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000282 Scheduler.EmitSchedule();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000283
284 // Clean up register live-range state.
285 Scheduler.FinishBlock();
David Goodwin88a589c2009-08-25 17:03:05 +0000286
David Goodwin5e411782009-09-03 22:15:25 +0000287 // Update register kills
David Goodwin88a589c2009-08-25 17:03:05 +0000288 Scheduler.FixupKills(MBB);
Dan Gohman343f0c02008-11-19 23:18:57 +0000289 }
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000290
291 return true;
292}
Jim Grosbach90013032010-05-14 21:19:48 +0000293
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000294/// StartBlock - Initialize register live-range state for scheduling in
295/// this block.
Dan Gohman21d90032008-11-25 00:52:40 +0000296///
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000297void SchedulePostRATDList::StartBlock(MachineBasicBlock *BB) {
298 // Call the superclass.
299 ScheduleDAGInstrs::StartBlock(BB);
Dan Gohman21d90032008-11-25 00:52:40 +0000300
David Goodwin2e7be612009-10-26 16:59:04 +0000301 // Reset the hazard recognizer and anti-dep breaker.
David Goodwind94a4e52009-08-10 15:55:25 +0000302 HazardRec->Reset();
David Goodwin2e7be612009-10-26 16:59:04 +0000303 if (AntiDepBreak != NULL)
304 AntiDepBreak->StartBlock(BB);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000305}
306
307/// Schedule - Schedule the instruction range using list scheduling.
308///
309void SchedulePostRATDList::Schedule() {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000310 // Build the scheduling graph.
Dan Gohmana70dca12009-10-09 23:27:56 +0000311 BuildSchedGraph(AA);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000312
David Goodwin2e7be612009-10-26 16:59:04 +0000313 if (AntiDepBreak != NULL) {
Jim Grosbach90013032010-05-14 21:19:48 +0000314 unsigned Broken =
David Goodwin557bbe62009-11-20 19:32:48 +0000315 AntiDepBreak->BreakAntiDependencies(SUnits, Begin, InsertPos,
Devang Patele29e8e12011-06-02 21:26:52 +0000316 InsertPosIndex, DbgValues);
Jim Grosbach90013032010-05-14 21:19:48 +0000317
David Goodwin557bbe62009-11-20 19:32:48 +0000318 if (Broken != 0) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000319 // We made changes. Update the dependency graph.
320 // Theoretically we could update the graph in place:
321 // When a live range is changed to use a different register, remove
322 // the def's anti-dependence *and* output-dependence edges due to
323 // that register, and add new anti-dependence and output-dependence
324 // edges based on the next live range of the register.
David Goodwin557bbe62009-11-20 19:32:48 +0000325 SUnits.clear();
326 Sequence.clear();
327 EntrySU = SUnit();
328 ExitSU = SUnit();
329 BuildSchedGraph(AA);
Jim Grosbach90013032010-05-14 21:19:48 +0000330
David Goodwin2e7be612009-10-26 16:59:04 +0000331 NumFixedAnti += Broken;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000332 }
333 }
334
David Greenee1b21292010-01-05 01:26:01 +0000335 DEBUG(dbgs() << "********** List Scheduling **********\n");
David Goodwind94a4e52009-08-10 15:55:25 +0000336 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
337 SUnits[su].dumpAll(this));
338
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000339 AvailableQueue.initNodes(SUnits);
David Goodwin557bbe62009-11-20 19:32:48 +0000340 ListScheduleTopDown();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000341 AvailableQueue.releaseState();
342}
343
344/// Observe - Update liveness information to account for the current
345/// instruction, which will not be scheduled.
346///
Dan Gohman47ac0f02009-02-11 04:27:20 +0000347void SchedulePostRATDList::Observe(MachineInstr *MI, unsigned Count) {
David Goodwin2e7be612009-10-26 16:59:04 +0000348 if (AntiDepBreak != NULL)
349 AntiDepBreak->Observe(MI, Count, InsertPosIndex);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000350}
351
352/// FinishBlock - Clean up register live-range state.
353///
354void SchedulePostRATDList::FinishBlock() {
David Goodwin2e7be612009-10-26 16:59:04 +0000355 if (AntiDepBreak != NULL)
356 AntiDepBreak->FinishBlock();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000357
358 // Call the superclass.
359 ScheduleDAGInstrs::FinishBlock();
360}
361
David Goodwin5e411782009-09-03 22:15:25 +0000362/// StartBlockForKills - Initialize register live-range state for updating kills
363///
364void SchedulePostRATDList::StartBlockForKills(MachineBasicBlock *BB) {
365 // Initialize the indices to indicate that no registers are live.
David Goodwin990d2852009-12-09 17:18:22 +0000366 for (unsigned i = 0; i < TRI->getNumRegs(); ++i)
367 KillIndices[i] = ~0u;
David Goodwin5e411782009-09-03 22:15:25 +0000368
369 // Determine the live-out physregs for this block.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000370 if (!BB->empty() && BB->back().isReturn()) {
David Goodwin5e411782009-09-03 22:15:25 +0000371 // In a return block, examine the function live-out regs.
372 for (MachineRegisterInfo::liveout_iterator I = MRI.liveout_begin(),
373 E = MRI.liveout_end(); I != E; ++I) {
374 unsigned Reg = *I;
375 KillIndices[Reg] = BB->size();
376 // Repeat, for all subregs.
377 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
378 *Subreg; ++Subreg) {
379 KillIndices[*Subreg] = BB->size();
380 }
381 }
382 }
383 else {
384 // In a non-return block, examine the live-in regs of all successors.
385 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
386 SE = BB->succ_end(); SI != SE; ++SI) {
387 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
388 E = (*SI)->livein_end(); I != E; ++I) {
389 unsigned Reg = *I;
390 KillIndices[Reg] = BB->size();
391 // Repeat, for all subregs.
392 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
393 *Subreg; ++Subreg) {
394 KillIndices[*Subreg] = BB->size();
395 }
396 }
397 }
398 }
399}
400
David Goodwin8f909342009-09-23 16:35:25 +0000401bool SchedulePostRATDList::ToggleKillFlag(MachineInstr *MI,
402 MachineOperand &MO) {
403 // Setting kill flag...
404 if (!MO.isKill()) {
405 MO.setIsKill(true);
406 return false;
407 }
Jim Grosbach90013032010-05-14 21:19:48 +0000408
David Goodwin8f909342009-09-23 16:35:25 +0000409 // If MO itself is live, clear the kill flag...
410 if (KillIndices[MO.getReg()] != ~0u) {
411 MO.setIsKill(false);
412 return false;
413 }
414
415 // If any subreg of MO is live, then create an imp-def for that
416 // subreg and keep MO marked as killed.
Benjamin Kramer8bff4af2009-10-02 15:59:52 +0000417 MO.setIsKill(false);
David Goodwin8f909342009-09-23 16:35:25 +0000418 bool AllDead = true;
419 const unsigned SuperReg = MO.getReg();
420 for (const unsigned *Subreg = TRI->getSubRegisters(SuperReg);
421 *Subreg; ++Subreg) {
422 if (KillIndices[*Subreg] != ~0u) {
423 MI->addOperand(MachineOperand::CreateReg(*Subreg,
424 true /*IsDef*/,
425 true /*IsImp*/,
426 false /*IsKill*/,
427 false /*IsDead*/));
428 AllDead = false;
429 }
430 }
431
Dan Gohmanc1ae8c92009-10-21 01:44:44 +0000432 if(AllDead)
Benjamin Kramer8bff4af2009-10-02 15:59:52 +0000433 MO.setIsKill(true);
David Goodwin8f909342009-09-23 16:35:25 +0000434 return false;
435}
436
David Goodwin88a589c2009-08-25 17:03:05 +0000437/// FixupKills - Fix the register kill flags, they may have been made
438/// incorrect by instruction reordering.
439///
440void SchedulePostRATDList::FixupKills(MachineBasicBlock *MBB) {
David Greenee1b21292010-01-05 01:26:01 +0000441 DEBUG(dbgs() << "Fixup kills for BB#" << MBB->getNumber() << '\n');
David Goodwin88a589c2009-08-25 17:03:05 +0000442
443 std::set<unsigned> killedRegs;
444 BitVector ReservedRegs = TRI->getReservedRegs(MF);
David Goodwin5e411782009-09-03 22:15:25 +0000445
446 StartBlockForKills(MBB);
Jim Grosbach90013032010-05-14 21:19:48 +0000447
David Goodwin7886cd82009-08-29 00:11:13 +0000448 // Examine block from end to start...
David Goodwin88a589c2009-08-25 17:03:05 +0000449 unsigned Count = MBB->size();
450 for (MachineBasicBlock::iterator I = MBB->end(), E = MBB->begin();
451 I != E; --Count) {
452 MachineInstr *MI = --I;
Dale Johannesenb0812f12010-03-05 00:02:59 +0000453 if (MI->isDebugValue())
454 continue;
David Goodwin88a589c2009-08-25 17:03:05 +0000455
David Goodwin7886cd82009-08-29 00:11:13 +0000456 // Update liveness. Registers that are defed but not used in this
457 // instruction are now dead. Mark register and all subregs as they
458 // are completely defined.
459 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
460 MachineOperand &MO = MI->getOperand(i);
461 if (!MO.isReg()) continue;
462 unsigned Reg = MO.getReg();
463 if (Reg == 0) continue;
464 if (!MO.isDef()) continue;
465 // Ignore two-addr defs.
466 if (MI->isRegTiedToUseOperand(i)) continue;
Jim Grosbach90013032010-05-14 21:19:48 +0000467
David Goodwin7886cd82009-08-29 00:11:13 +0000468 KillIndices[Reg] = ~0u;
Jim Grosbach90013032010-05-14 21:19:48 +0000469
David Goodwin7886cd82009-08-29 00:11:13 +0000470 // Repeat for all subregs.
471 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
472 *Subreg; ++Subreg) {
473 KillIndices[*Subreg] = ~0u;
474 }
475 }
David Goodwin88a589c2009-08-25 17:03:05 +0000476
David Goodwin8f909342009-09-23 16:35:25 +0000477 // Examine all used registers and set/clear kill flag. When a
478 // register is used multiple times we only set the kill flag on
479 // the first use.
David Goodwin88a589c2009-08-25 17:03:05 +0000480 killedRegs.clear();
481 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
482 MachineOperand &MO = MI->getOperand(i);
483 if (!MO.isReg() || !MO.isUse()) continue;
484 unsigned Reg = MO.getReg();
485 if ((Reg == 0) || ReservedRegs.test(Reg)) continue;
486
David Goodwin7886cd82009-08-29 00:11:13 +0000487 bool kill = false;
488 if (killedRegs.find(Reg) == killedRegs.end()) {
489 kill = true;
490 // A register is not killed if any subregs are live...
491 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
492 *Subreg; ++Subreg) {
493 if (KillIndices[*Subreg] != ~0u) {
494 kill = false;
495 break;
496 }
497 }
498
499 // If subreg is not live, then register is killed if it became
500 // live in this instruction
501 if (kill)
502 kill = (KillIndices[Reg] == ~0u);
503 }
Jim Grosbach90013032010-05-14 21:19:48 +0000504
David Goodwin88a589c2009-08-25 17:03:05 +0000505 if (MO.isKill() != kill) {
David Greenee1b21292010-01-05 01:26:01 +0000506 DEBUG(dbgs() << "Fixing " << MO << " in ");
Jakob Stoklund Olesen15d75d92009-12-03 01:49:56 +0000507 // Warning: ToggleKillFlag may invalidate MO.
508 ToggleKillFlag(MI, MO);
David Goodwin88a589c2009-08-25 17:03:05 +0000509 DEBUG(MI->dump());
510 }
Jim Grosbach90013032010-05-14 21:19:48 +0000511
David Goodwin88a589c2009-08-25 17:03:05 +0000512 killedRegs.insert(Reg);
513 }
Jim Grosbach90013032010-05-14 21:19:48 +0000514
David Goodwina3251db2009-08-31 20:47:02 +0000515 // Mark any used register (that is not using undef) and subregs as
516 // now live...
David Goodwin7886cd82009-08-29 00:11:13 +0000517 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
518 MachineOperand &MO = MI->getOperand(i);
David Goodwina3251db2009-08-31 20:47:02 +0000519 if (!MO.isReg() || !MO.isUse() || MO.isUndef()) continue;
David Goodwin7886cd82009-08-29 00:11:13 +0000520 unsigned Reg = MO.getReg();
521 if ((Reg == 0) || ReservedRegs.test(Reg)) continue;
522
David Goodwin7886cd82009-08-29 00:11:13 +0000523 KillIndices[Reg] = Count;
Jim Grosbach90013032010-05-14 21:19:48 +0000524
David Goodwin7886cd82009-08-29 00:11:13 +0000525 for (const unsigned *Subreg = TRI->getSubRegisters(Reg);
526 *Subreg; ++Subreg) {
527 KillIndices[*Subreg] = Count;
528 }
529 }
David Goodwin88a589c2009-08-25 17:03:05 +0000530 }
531}
532
Dan Gohman343f0c02008-11-19 23:18:57 +0000533//===----------------------------------------------------------------------===//
534// Top-Down Scheduling
535//===----------------------------------------------------------------------===//
536
537/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
538/// the PendingQueue if the count reaches zero. Also update its cycle bound.
David Goodwin557bbe62009-11-20 19:32:48 +0000539void SchedulePostRATDList::ReleaseSucc(SUnit *SU, SDep *SuccEdge) {
Dan Gohman54e4c362008-12-09 22:54:47 +0000540 SUnit *SuccSU = SuccEdge->getSUnit();
Reid Klecknerc277ab02009-09-30 20:15:38 +0000541
Dan Gohman343f0c02008-11-19 23:18:57 +0000542#ifndef NDEBUG
Reid Klecknerc277ab02009-09-30 20:15:38 +0000543 if (SuccSU->NumPredsLeft == 0) {
David Greenee1b21292010-01-05 01:26:01 +0000544 dbgs() << "*** Scheduling failed! ***\n";
Dan Gohman343f0c02008-11-19 23:18:57 +0000545 SuccSU->dump(this);
David Greenee1b21292010-01-05 01:26:01 +0000546 dbgs() << " has been released too many times!\n";
Torok Edwinc23197a2009-07-14 16:55:14 +0000547 llvm_unreachable(0);
Dan Gohman343f0c02008-11-19 23:18:57 +0000548 }
549#endif
Reid Klecknerc277ab02009-09-30 20:15:38 +0000550 --SuccSU->NumPredsLeft;
551
Andrew Trick89fd4372011-05-06 18:14:32 +0000552 // Standard scheduler algorithms will recompute the depth of the successor
Andrew Trick15ab3592011-05-06 17:09:08 +0000553 // here as such:
554 // SuccSU->setDepthToAtLeast(SU->getDepth() + SuccEdge->getLatency());
555 //
556 // However, we lazily compute node depth instead. Note that
557 // ScheduleNodeTopDown has already updated the depth of this node which causes
558 // all descendents to be marked dirty. Setting the successor depth explicitly
559 // here would cause depth to be recomputed for all its ancestors. If the
560 // successor is not yet ready (because of a transitively redundant edge) then
561 // this causes depth computation to be quadratic in the size of the DAG.
Jim Grosbach90013032010-05-14 21:19:48 +0000562
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000563 // If all the node's predecessors are scheduled, this node is ready
564 // to be scheduled. Ignore the special ExitSU node.
565 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Dan Gohman343f0c02008-11-19 23:18:57 +0000566 PendingQueue.push_back(SuccSU);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000567}
568
569/// ReleaseSuccessors - Call ReleaseSucc on each of SU's successors.
David Goodwin557bbe62009-11-20 19:32:48 +0000570void SchedulePostRATDList::ReleaseSuccessors(SUnit *SU) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000571 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
David Goodwin4de099d2009-11-03 20:57:50 +0000572 I != E; ++I) {
David Goodwin557bbe62009-11-20 19:32:48 +0000573 ReleaseSucc(SU, &*I);
David Goodwin4de099d2009-11-03 20:57:50 +0000574 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000575}
576
577/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
578/// count of its successors. If a successor pending count is zero, add it to
579/// the Available queue.
David Goodwin557bbe62009-11-20 19:32:48 +0000580void SchedulePostRATDList::ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle) {
David Greenee1b21292010-01-05 01:26:01 +0000581 DEBUG(dbgs() << "*** Scheduling [" << CurCycle << "]: ");
Dan Gohman343f0c02008-11-19 23:18:57 +0000582 DEBUG(SU->dump(this));
Jim Grosbach90013032010-05-14 21:19:48 +0000583
Dan Gohman343f0c02008-11-19 23:18:57 +0000584 Sequence.push_back(SU);
Jim Grosbach90013032010-05-14 21:19:48 +0000585 assert(CurCycle >= SU->getDepth() &&
David Goodwin4de099d2009-11-03 20:57:50 +0000586 "Node scheduled above its depth!");
David Goodwin557bbe62009-11-20 19:32:48 +0000587 SU->setDepthToAtLeast(CurCycle);
Dan Gohman343f0c02008-11-19 23:18:57 +0000588
David Goodwin557bbe62009-11-20 19:32:48 +0000589 ReleaseSuccessors(SU);
Dan Gohman343f0c02008-11-19 23:18:57 +0000590 SU->isScheduled = true;
591 AvailableQueue.ScheduledNode(SU);
592}
593
594/// ListScheduleTopDown - The main loop of list scheduling for top-down
595/// schedulers.
David Goodwin557bbe62009-11-20 19:32:48 +0000596void SchedulePostRATDList::ListScheduleTopDown() {
Dan Gohman343f0c02008-11-19 23:18:57 +0000597 unsigned CurCycle = 0;
Jim Grosbach90013032010-05-14 21:19:48 +0000598
David Goodwin4de099d2009-11-03 20:57:50 +0000599 // We're scheduling top-down but we're visiting the regions in
600 // bottom-up order, so we don't know the hazards at the start of a
601 // region. So assume no hazards (this should usually be ok as most
602 // blocks are a single region).
603 HazardRec->Reset();
604
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000605 // Release any successors of the special Entry node.
David Goodwin557bbe62009-11-20 19:32:48 +0000606 ReleaseSuccessors(&EntrySU);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000607
David Goodwin557bbe62009-11-20 19:32:48 +0000608 // Add all leaves to Available queue.
Dan Gohman343f0c02008-11-19 23:18:57 +0000609 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
610 // It is available if it has no predecessors.
David Goodwin4de099d2009-11-03 20:57:50 +0000611 bool available = SUnits[i].Preds.empty();
David Goodwin4de099d2009-11-03 20:57:50 +0000612 if (available) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000613 AvailableQueue.push(&SUnits[i]);
614 SUnits[i].isAvailable = true;
615 }
616 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000617
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000618 // In any cycle where we can't schedule any instructions, we must
619 // stall or emit a noop, depending on the target.
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000620 bool CycleHasInsts = false;
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000621
Dan Gohman343f0c02008-11-19 23:18:57 +0000622 // While Available queue is not empty, grab the node with the highest
623 // priority. If it is not ready put it back. Schedule the node.
Dan Gohman2836c282009-01-16 01:33:36 +0000624 std::vector<SUnit*> NotReady;
Dan Gohman343f0c02008-11-19 23:18:57 +0000625 Sequence.reserve(SUnits.size());
626 while (!AvailableQueue.empty() || !PendingQueue.empty()) {
627 // Check to see if any of the pending instructions are ready to issue. If
628 // so, add them to the available queue.
Dan Gohman3f237442008-12-16 03:25:46 +0000629 unsigned MinDepth = ~0u;
Dan Gohman343f0c02008-11-19 23:18:57 +0000630 for (unsigned i = 0, e = PendingQueue.size(); i != e; ++i) {
David Goodwin557bbe62009-11-20 19:32:48 +0000631 if (PendingQueue[i]->getDepth() <= CurCycle) {
Dan Gohman343f0c02008-11-19 23:18:57 +0000632 AvailableQueue.push(PendingQueue[i]);
633 PendingQueue[i]->isAvailable = true;
634 PendingQueue[i] = PendingQueue.back();
635 PendingQueue.pop_back();
636 --i; --e;
David Goodwin557bbe62009-11-20 19:32:48 +0000637 } else if (PendingQueue[i]->getDepth() < MinDepth)
638 MinDepth = PendingQueue[i]->getDepth();
Dan Gohman343f0c02008-11-19 23:18:57 +0000639 }
David Goodwinc93d8372009-08-11 17:35:23 +0000640
Andrew Trick2da8bc82010-12-24 05:03:26 +0000641 DEBUG(dbgs() << "\n*** Examining Available\n"; AvailableQueue.dump(this));
David Goodwinc93d8372009-08-11 17:35:23 +0000642
Dan Gohman2836c282009-01-16 01:33:36 +0000643 SUnit *FoundSUnit = 0;
Dan Gohman2836c282009-01-16 01:33:36 +0000644 bool HasNoopHazards = false;
645 while (!AvailableQueue.empty()) {
646 SUnit *CurSUnit = AvailableQueue.pop();
647
648 ScheduleHazardRecognizer::HazardType HT =
Andrew Trick2da8bc82010-12-24 05:03:26 +0000649 HazardRec->getHazardType(CurSUnit, 0/*no stalls*/);
Dan Gohman2836c282009-01-16 01:33:36 +0000650 if (HT == ScheduleHazardRecognizer::NoHazard) {
651 FoundSUnit = CurSUnit;
652 break;
653 }
654
655 // Remember if this is a noop hazard.
656 HasNoopHazards |= HT == ScheduleHazardRecognizer::NoopHazard;
657
658 NotReady.push_back(CurSUnit);
659 }
660
661 // Add the nodes that aren't ready back onto the available list.
662 if (!NotReady.empty()) {
663 AvailableQueue.push_all(NotReady);
664 NotReady.clear();
665 }
666
David Goodwin4de099d2009-11-03 20:57:50 +0000667 // If we found a node to schedule...
Dan Gohman343f0c02008-11-19 23:18:57 +0000668 if (FoundSUnit) {
David Goodwin4de099d2009-11-03 20:57:50 +0000669 // ... schedule the node...
David Goodwin557bbe62009-11-20 19:32:48 +0000670 ScheduleNodeTopDown(FoundSUnit, CurCycle);
Dan Gohman2836c282009-01-16 01:33:36 +0000671 HazardRec->EmitInstruction(FoundSUnit);
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000672 CycleHasInsts = true;
Andrew Trickcf9aa282011-06-01 03:27:56 +0000673 if (HazardRec->atIssueLimit()) {
674 DEBUG(dbgs() << "*** Max instructions per cycle " << CurCycle << '\n');
675 HazardRec->AdvanceCycle();
676 ++CurCycle;
677 CycleHasInsts = false;
678 }
Dan Gohman2836c282009-01-16 01:33:36 +0000679 } else {
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000680 if (CycleHasInsts) {
David Greenee1b21292010-01-05 01:26:01 +0000681 DEBUG(dbgs() << "*** Finished cycle " << CurCycle << '\n');
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000682 HazardRec->AdvanceCycle();
683 } else if (!HasNoopHazards) {
684 // Otherwise, we have a pipeline stall, but no other problem,
685 // just advance the current cycle and try again.
David Greenee1b21292010-01-05 01:26:01 +0000686 DEBUG(dbgs() << "*** Stall in cycle " << CurCycle << '\n');
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000687 HazardRec->AdvanceCycle();
David Goodwin557bbe62009-11-20 19:32:48 +0000688 ++NumStalls;
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000689 } else {
690 // Otherwise, we have no instructions to issue and we have instructions
691 // that will fault if we don't do this right. This is the case for
692 // processors without pipeline interlocks and other cases.
David Greenee1b21292010-01-05 01:26:01 +0000693 DEBUG(dbgs() << "*** Emitting noop in cycle " << CurCycle << '\n');
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000694 HazardRec->EmitNoop();
695 Sequence.push_back(0); // NULL here means noop
David Goodwin557bbe62009-11-20 19:32:48 +0000696 ++NumNoops;
David Goodwin2ffb0ce2009-08-12 21:47:46 +0000697 }
698
Dan Gohman2836c282009-01-16 01:33:36 +0000699 ++CurCycle;
Benjamin Kramerbe441c02009-09-06 12:10:17 +0000700 CycleHasInsts = false;
Dan Gohman343f0c02008-11-19 23:18:57 +0000701 }
702 }
703
704#ifndef NDEBUG
Dan Gohmana1e6d362008-11-20 01:26:25 +0000705 VerifySchedule(/*isBottomUp=*/false);
Dan Gohman343f0c02008-11-19 23:18:57 +0000706#endif
707}
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000708
709//===----------------------------------------------------------------------===//
710// Public Constructor Functions
711//===----------------------------------------------------------------------===//
712
Evan Chengfa163542009-10-16 21:06:15 +0000713FunctionPass *llvm::createPostRAScheduler(CodeGenOpt::Level OptLevel) {
714 return new PostRAScheduler(OptLevel);
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000715}