blob: 3ba891da4f7d1c89f1de14233f6cb152e5507dd6 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000010#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chengbe740292011-07-23 00:00:19 +000011#include "MCTargetDesc/ARMBaseInfo.h"
12#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000015#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000016#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000017#include "llvm/MC/MCExpr.h"
Craig Topperf1d0f772012-03-26 06:58:25 +000018#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000019#include "llvm/MC/MCMachObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000021#include "llvm/MC/MCSectionELF.h"
22#include "llvm/MC/MCSectionMachO.h"
Evan Cheng78c10ee2011-07-25 23:24:55 +000023#include "llvm/MC/MCAsmBackend.h"
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000024#include "llvm/MC/MCSubtargetInfo.h"
Jim Grosbach9b5b1252012-01-18 00:23:57 +000025#include "llvm/MC/MCValue.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000026#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000027#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000028#include "llvm/Support/ErrorHandling.h"
29#include "llvm/Support/raw_ostream.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000030using namespace llvm;
31
32namespace {
Rafael Espindola6024c972010-12-17 17:45:22 +000033class ARMELFObjectWriter : public MCELFObjectTargetWriter {
34public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +000035 ARMELFObjectWriter(uint8_t OSABI)
36 : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSABI, ELF::EM_ARM,
Rafael Espindolabff66a82010-12-18 03:27:34 +000037 /*HasRelocationAddend*/ false) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000038};
39
Evan Cheng78c10ee2011-07-25 23:24:55 +000040class ARMAsmBackend : public MCAsmBackend {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000041 const MCSubtargetInfo* STI;
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000042 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000043public:
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000044 ARMAsmBackend(const Target &T, const StringRef TT)
45 : MCAsmBackend(), STI(ARM_MC::createARMMCSubtargetInfo(TT, "", "")),
Jim Grosbachb9d3ff82011-08-24 22:27:35 +000046 isThumbMode(TT.startswith("thumb")) {}
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000047
48 ~ARMAsmBackend() {
49 delete STI;
50 }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000051
Daniel Dunbar2761fc42010-12-16 03:20:06 +000052 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
53
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000054 bool hasNOP() const {
55 return (STI->getFeatureBits() & ARM::HasV6T2Ops) != 0;
56 }
57
Daniel Dunbar2761fc42010-12-16 03:20:06 +000058 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
59 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
60// This table *must* be in the order that the fixup_* kinds are defined in
61// ARMFixupKinds.h.
62//
63// Name Offset (bits) Size (bits) Flags
Jim Grosbach2abba842011-11-16 22:48:37 +000064{ "fixup_arm_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000065{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
66 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach2f196742011-12-19 23:06:24 +000067{ "fixup_arm_pcrel_10_unscaled", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach681460f2011-11-01 01:24:45 +000068{ "fixup_arm_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000069{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
70 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
71{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
72 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach2abba842011-11-16 22:48:37 +000073{ "fixup_arm_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000074{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
75 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jason W Kim685c3502011-02-04 19:47:15 +000076{ "fixup_arm_condbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
77{ "fixup_arm_uncondbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000078{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
79{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
80{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
James Molloycb0809b2012-03-30 09:15:32 +000081{ "fixup_arm_uncondbl", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
82{ "fixup_arm_condbl", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach7b25ecf2012-02-27 21:36:23 +000083{ "fixup_arm_blx", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000084{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach90b5a082011-08-18 16:57:50 +000085{ "fixup_arm_thumb_blx", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000086{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach67b95f92011-08-19 18:20:48 +000087{ "fixup_arm_thumb_cp", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Eric Christopherfea51fc2011-05-28 03:16:22 +000088{ "fixup_arm_thumb_bcc", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Evan Chengf3eb3bb2011-01-14 02:38:49 +000089// movw / movt: 16-bits immediate but scattered into two chunks 0 - 12, 16 - 19.
90{ "fixup_arm_movt_hi16", 0, 20, 0 },
91{ "fixup_arm_movw_lo16", 0, 20, 0 },
92{ "fixup_t2_movt_hi16", 0, 20, 0 },
93{ "fixup_t2_movw_lo16", 0, 20, 0 },
94{ "fixup_arm_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
95{ "fixup_arm_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
96{ "fixup_t2_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
97{ "fixup_t2_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000098 };
99
100 if (Kind < FirstTargetFixupKind)
Evan Cheng78c10ee2011-07-25 23:24:55 +0000101 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar2761fc42010-12-16 03:20:06 +0000102
103 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
104 "Invalid kind!");
105 return Infos[Kind - FirstTargetFixupKind];
106 }
107
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000108 /// processFixupValue - Target hook to process the literal value of a fixup
109 /// if necessary.
110 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
111 const MCFixup &Fixup, const MCFragment *DF,
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000112 MCValue &Target, uint64_t &Value,
113 bool &IsResolved) {
114 const MCSymbolRefExpr *A = Target.getSymA();
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000115 // Some fixups to thumb function symbols need the low bit (thumb bit)
116 // twiddled.
Jim Grosbach5a7efa72012-01-18 00:40:25 +0000117 if ((unsigned)Fixup.getKind() != ARM::fixup_arm_ldst_pcrel_12 &&
118 (unsigned)Fixup.getKind() != ARM::fixup_t2_ldst_pcrel_12 &&
119 (unsigned)Fixup.getKind() != ARM::fixup_arm_thumb_cp) {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000120 if (A) {
Jim Grosbach5a7efa72012-01-18 00:40:25 +0000121 const MCSymbol &Sym = A->getSymbol().AliasedSymbol();
122 if (Asm.isThumbFunc(&Sym))
123 Value |= 1;
124 }
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000125 }
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000126 // We must always generate a relocation for BL/BLX instructions if we have
127 // a symbol to reference, as the linker relies on knowing the destination
128 // symbol's thumb-ness to get interworking right.
129 if (A && ((unsigned)Fixup.getKind() == ARM::fixup_arm_thumb_blx ||
130 (unsigned)Fixup.getKind() == ARM::fixup_arm_thumb_bl ||
131 (unsigned)Fixup.getKind() == ARM::fixup_arm_blx ||
James Molloycb0809b2012-03-30 09:15:32 +0000132 (unsigned)Fixup.getKind() == ARM::fixup_arm_uncondbl ||
133 (unsigned)Fixup.getKind() == ARM::fixup_arm_condbl))
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000134 IsResolved = false;
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000135 }
136
Jim Grosbachec343382012-01-18 18:52:16 +0000137 bool mayNeedRelaxation(const MCInst &Inst) const;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000138
Jim Grosbach370b78d2011-12-06 00:47:03 +0000139 bool fixupNeedsRelaxation(const MCFixup &Fixup,
140 uint64_t Value,
141 const MCInstFragment *DF,
142 const MCAsmLayout &Layout) const;
143
Jim Grosbachec343382012-01-18 18:52:16 +0000144 void relaxInstruction(const MCInst &Inst, MCInst &Res) const;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000145
Jim Grosbachec343382012-01-18 18:52:16 +0000146 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +0000147
Jim Grosbachec343382012-01-18 18:52:16 +0000148 void handleAssemblerFlag(MCAssemblerFlag Flag) {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000149 switch (Flag) {
150 default: break;
151 case MCAF_Code16:
152 setIsThumb(true);
153 break;
154 case MCAF_Code32:
155 setIsThumb(false);
156 break;
157 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000158 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000159
160 unsigned getPointerSize() const { return 4; }
161 bool isThumb() const { return isThumbMode; }
162 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000163};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000164} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000165
Jim Grosbachf503ef62011-12-05 23:45:46 +0000166static unsigned getRelaxedOpcode(unsigned Op) {
167 switch (Op) {
168 default: return Op;
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000169 case ARM::tBcc: return ARM::t2Bcc;
170 case ARM::tLDRpciASM: return ARM::t2LDRpci;
Jim Grosbach9363c582012-01-19 02:09:38 +0000171 case ARM::tADR: return ARM::t2ADR;
Jim Grosbachfa1f7442012-03-19 21:32:32 +0000172 case ARM::tB: return ARM::t2B;
Jim Grosbachf503ef62011-12-05 23:45:46 +0000173 }
174}
175
Jim Grosbachec343382012-01-18 18:52:16 +0000176bool ARMAsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Jim Grosbachf503ef62011-12-05 23:45:46 +0000177 if (getRelaxedOpcode(Inst.getOpcode()) != Inst.getOpcode())
178 return true;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000179 return false;
180}
181
Jim Grosbach370b78d2011-12-06 00:47:03 +0000182bool ARMAsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
183 uint64_t Value,
184 const MCInstFragment *DF,
185 const MCAsmLayout &Layout) const {
Benjamin Kramere545ee22012-01-19 21:11:13 +0000186 switch ((unsigned)Fixup.getKind()) {
Jim Grosbachfa1f7442012-03-19 21:32:32 +0000187 case ARM::fixup_arm_thumb_br: {
188 // Relaxing tB to t2B. tB has a signed 12-bit displacement with the
189 // low bit being an implied zero. There's an implied +4 offset for the
190 // branch, so we adjust the other way here to determine what's
191 // encodable.
192 //
193 // Relax if the value is too big for a (signed) i8.
194 int64_t Offset = int64_t(Value) - 4;
195 return Offset > 2046 || Offset < -2048;
196 }
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000197 case ARM::fixup_arm_thumb_bcc: {
198 // Relaxing tBcc to t2Bcc. tBcc has a signed 9-bit displacement with the
199 // low bit being an implied zero. There's an implied +4 offset for the
200 // branch, so we adjust the other way here to determine what's
201 // encodable.
202 //
203 // Relax if the value is too big for a (signed) i8.
204 int64_t Offset = int64_t(Value) - 4;
205 return Offset > 254 || Offset < -256;
206 }
Jim Grosbach9363c582012-01-19 02:09:38 +0000207 case ARM::fixup_thumb_adr_pcrel_10:
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000208 case ARM::fixup_arm_thumb_cp: {
Jim Grosbachd26bad02012-01-19 01:50:30 +0000209 // If the immediate is negative, greater than 1020, or not a multiple
210 // of four, the wide version of the instruction must be used.
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000211 int64_t Offset = int64_t(Value) - 4;
Jim Grosbachd26bad02012-01-19 01:50:30 +0000212 return Offset > 1020 || Offset < 0 || Offset & 3;
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000213 }
214 }
Benjamin Kramere545ee22012-01-19 21:11:13 +0000215 llvm_unreachable("Unexpected fixup kind in fixupNeedsRelaxation()!");
Jim Grosbach370b78d2011-12-06 00:47:03 +0000216}
217
Jim Grosbachec343382012-01-18 18:52:16 +0000218void ARMAsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Jim Grosbachf503ef62011-12-05 23:45:46 +0000219 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
220
221 // Sanity check w/ diagnostic if we get here w/ a bogus instruction.
222 if (RelaxedOp == Inst.getOpcode()) {
223 SmallString<256> Tmp;
224 raw_svector_ostream OS(Tmp);
225 Inst.dump_pretty(OS);
226 OS << "\n";
227 report_fatal_error("unexpected instruction to relax: " + OS.str());
228 }
229
230 // The instructions we're relaxing have (so far) the same operands.
231 // We just need to update to the proper opcode.
232 Res = Inst;
233 Res.setOpcode(RelaxedOp);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000234}
235
Jim Grosbachec343382012-01-18 18:52:16 +0000236bool ARMAsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000237 const uint16_t Thumb1_16bitNopEncoding = 0x46c0; // using MOV r8,r8
238 const uint16_t Thumb2_16bitNopEncoding = 0xbf00; // NOP
239 const uint32_t ARMv4_NopEncoding = 0xe1a0000; // using MOV r0,r0
Jim Grosbachb84acd22011-11-16 22:40:25 +0000240 const uint32_t ARMv6T2_NopEncoding = 0xe320f000; // NOP
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000241 if (isThumb()) {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000242 const uint16_t nopEncoding = hasNOP() ? Thumb2_16bitNopEncoding
243 : Thumb1_16bitNopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000244 uint64_t NumNops = Count / 2;
245 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000246 OW->Write16(nopEncoding);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000247 if (Count & 1)
248 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000249 return true;
250 }
251 // ARM mode
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000252 const uint32_t nopEncoding = hasNOP() ? ARMv6T2_NopEncoding
253 : ARMv4_NopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000254 uint64_t NumNops = Count / 4;
255 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000256 OW->Write32(nopEncoding);
257 // FIXME: should this function return false when unable to write exactly
258 // 'Count' bytes with NOP encodings?
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000259 switch (Count % 4) {
260 default: break; // No leftover bytes to write
261 case 1: OW->Write8(0); break;
262 case 2: OW->Write16(0); break;
263 case 3: OW->Write16(0); OW->Write8(0xa0); break;
264 }
265
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000266 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000267}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000268
Jason W Kim0c628c22010-12-01 22:46:50 +0000269static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
270 switch (Kind) {
271 default:
272 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000273 case FK_Data_1:
274 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000275 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000276 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000277 case ARM::fixup_arm_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000278 Value >>= 16;
279 // Fallthrough
280 case ARM::fixup_arm_movw_lo16:
Jason W Kim861b9c62011-05-19 20:55:25 +0000281 case ARM::fixup_arm_movt_hi16_pcrel:
Jason W Kim86a97f22011-01-12 00:19:25 +0000282 case ARM::fixup_arm_movw_lo16_pcrel: {
Jason W Kim2ccf1482010-12-03 19:40:23 +0000283 unsigned Hi4 = (Value & 0xF000) >> 12;
284 unsigned Lo12 = Value & 0x0FFF;
285 // inst{19-16} = Hi4;
286 // inst{11-0} = Lo12;
287 Value = (Hi4 << 16) | (Lo12);
288 return Value;
289 }
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000290 case ARM::fixup_t2_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000291 Value >>= 16;
292 // Fallthrough
293 case ARM::fixup_t2_movw_lo16:
Jim Grosbach8b454562011-06-24 20:06:59 +0000294 case ARM::fixup_t2_movt_hi16_pcrel: //FIXME: Shouldn't this be shifted like
295 // the other hi16 fixup?
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000296 case ARM::fixup_t2_movw_lo16_pcrel: {
297 unsigned Hi4 = (Value & 0xF000) >> 12;
298 unsigned i = (Value & 0x800) >> 11;
299 unsigned Mid3 = (Value & 0x700) >> 8;
300 unsigned Lo8 = Value & 0x0FF;
301 // inst{19-16} = Hi4;
302 // inst{26} = i;
303 // inst{14-12} = Mid3;
304 // inst{7-0} = Lo8;
Jim Grosbachf391e9f2011-09-30 22:02:45 +0000305 Value = (Hi4 << 16) | (i << 26) | (Mid3 << 12) | (Lo8);
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000306 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
307 swapped |= (Value & 0x0000FFFF) << 16;
308 return swapped;
309 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000310 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000311 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000312 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000313 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000314 case ARM::fixup_t2_ldst_pcrel_12: {
315 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000316 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000317 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000318 if ((int64_t)Value < 0) {
319 Value = -Value;
320 isAdd = false;
321 }
322 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
323 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000324
Owen Andersond7b3f582010-12-09 01:51:07 +0000325 // Same addressing mode as fixup_arm_pcrel_10,
326 // but with 16-bit halfwords swapped.
327 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
328 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
329 swapped |= (Value & 0x0000FFFF) << 16;
330 return swapped;
331 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000332
Jason W Kim0c628c22010-12-01 22:46:50 +0000333 return Value;
334 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000335 case ARM::fixup_thumb_adr_pcrel_10:
336 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000337 case ARM::fixup_arm_adr_pcrel_12: {
338 // ARM PC-relative values are offset by 8.
339 Value -= 8;
340 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
341 if ((int64_t)Value < 0) {
342 Value = -Value;
343 opc = 2; // 0b0010
344 }
345 assert(ARM_AM::getSOImmVal(Value) != -1 &&
346 "Out of range pc-relative fixup value!");
347 // Encode the immediate and shift the opcode into place.
348 return ARM_AM::getSOImmVal(Value) | (opc << 21);
349 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000350
Owen Andersona838a252010-12-14 00:36:49 +0000351 case ARM::fixup_t2_adr_pcrel_12: {
352 Value -= 4;
353 unsigned opc = 0;
354 if ((int64_t)Value < 0) {
355 Value = -Value;
356 opc = 5;
357 }
358
359 uint32_t out = (opc << 21);
Owen Anderson741ad152011-03-23 22:03:44 +0000360 out |= (Value & 0x800) << 15;
Owen Andersona838a252010-12-14 00:36:49 +0000361 out |= (Value & 0x700) << 4;
362 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000363
Owen Andersona838a252010-12-14 00:36:49 +0000364 uint64_t swapped = (out & 0xFFFF0000) >> 16;
365 swapped |= (out & 0x0000FFFF) << 16;
366 return swapped;
367 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000368
Jason W Kim685c3502011-02-04 19:47:15 +0000369 case ARM::fixup_arm_condbranch:
370 case ARM::fixup_arm_uncondbranch:
James Molloycb0809b2012-03-30 09:15:32 +0000371 case ARM::fixup_arm_uncondbl:
372 case ARM::fixup_arm_condbl:
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000373 case ARM::fixup_arm_blx:
Jason W Kim0c628c22010-12-01 22:46:50 +0000374 // These values don't encode the low two bits since they're always zero.
375 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000376 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000377 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000378 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000379 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000380
Jim Grosbach56a25352010-12-13 19:25:46 +0000381 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000382 bool I = Value & 0x800000;
383 bool J1 = Value & 0x400000;
384 bool J2 = Value & 0x200000;
385 J1 ^= I;
386 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000387
Owen Andersonc2666002010-12-13 19:31:11 +0000388 out |= I << 26; // S bit
389 out |= !J1 << 13; // J1 bit
390 out |= !J2 << 11; // J2 bit
391 out |= (Value & 0x1FF800) << 5; // imm6 field
392 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000393
Owen Andersonc2666002010-12-13 19:31:11 +0000394 uint64_t swapped = (out & 0xFFFF0000) >> 16;
395 swapped |= (out & 0x0000FFFF) << 16;
396 return swapped;
397 }
398 case ARM::fixup_t2_condbranch: {
399 Value = Value - 4;
400 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000401
Owen Andersonc2666002010-12-13 19:31:11 +0000402 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000403 out |= (Value & 0x80000) << 7; // S bit
404 out |= (Value & 0x40000) >> 7; // J2 bit
405 out |= (Value & 0x20000) >> 4; // J1 bit
406 out |= (Value & 0x1F800) << 5; // imm6 field
407 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000408
Jim Grosbach56a25352010-12-13 19:25:46 +0000409 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000410 swapped |= (out & 0x0000FFFF) << 16;
411 return swapped;
412 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000413 case ARM::fixup_arm_thumb_bl: {
414 // The value doesn't encode the low bit (always zero) and is offset by
415 // four. The value is encoded into disjoint bit positions in the destination
416 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000417 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000418 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000419 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000420 // Note that the halfwords are stored high first, low second; so we need
421 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000422 unsigned isNeg = (int64_t(Value - 4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000423 uint32_t Binary = 0;
424 Value = 0x3fffff & ((Value - 4) >> 1);
425 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
426 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
427 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000428 return Binary;
429 }
430 case ARM::fixup_arm_thumb_blx: {
431 // The value doesn't encode the low two bits (always zero) and is offset by
432 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
433 // positions in the destination opcode. x = unchanged, I = immediate value
434 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000435 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000436 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000437 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000438 // Note that the halfwords are stored high first, low second; so we need
439 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000440 unsigned isNeg = (int64_t(Value-4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000441 uint32_t Binary = 0;
442 Value = 0xfffff & ((Value - 2) >> 2);
443 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
444 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
445 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000446 return Binary;
447 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000448 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000449 // Offset by 4, and don't encode the low two bits. Two bytes of that
450 // 'off by 4' is implicitly handled by the half-word ordering of the
451 // Thumb encoding, so we only need to adjust by 2 here.
452 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000453 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000454 // Offset by 4 and don't encode the lower bit, which is always 0.
455 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000456 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000457 }
Jim Grosbache2467172010-12-10 18:21:33 +0000458 case ARM::fixup_arm_thumb_br:
459 // Offset by 4 and don't encode the lower bit, which is always 0.
460 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000461 case ARM::fixup_arm_thumb_bcc:
462 // Offset by 4 and don't encode the lower bit, which is always 0.
463 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach2f196742011-12-19 23:06:24 +0000464 case ARM::fixup_arm_pcrel_10_unscaled: {
465 Value = Value - 8; // ARM fixups offset by an additional word and don't
466 // need to adjust for the half-word ordering.
467 bool isAdd = true;
468 if ((int64_t)Value < 0) {
469 Value = -Value;
470 isAdd = false;
471 }
472 assert ((Value < 256) && "Out of range pc-relative fixup value!");
473 return Value | (isAdd << 23);
474 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000475 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000476 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000477 // need to adjust for the half-word ordering.
478 // Fall through.
479 case ARM::fixup_t2_pcrel_10: {
480 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000481 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000482 bool isAdd = true;
483 if ((int64_t)Value < 0) {
484 Value = -Value;
485 isAdd = false;
486 }
487 // These values don't encode the low two bits since they're always zero.
488 Value >>= 2;
489 assert ((Value < 256) && "Out of range pc-relative fixup value!");
490 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000491
Jim Grosbach2f196742011-12-19 23:06:24 +0000492 // Same addressing mode as fixup_arm_pcrel_10, but with 16-bit halfwords
493 // swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000494 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000495 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000496 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000497 return swapped;
498 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000499
Jason W Kim0c628c22010-12-01 22:46:50 +0000500 return Value;
501 }
502 }
503}
504
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000505namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000506
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000507// FIXME: This should be in a separate file.
508// ELF is an ELF of course...
509class ELFARMAsmBackend : public ARMAsmBackend {
510public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000511 uint8_t OSABI;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000512 ELFARMAsmBackend(const Target &T, const StringRef TT,
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000513 uint8_t _OSABI)
514 : ARMAsmBackend(T, TT), OSABI(_OSABI) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000515
Jim Grosbachec343382012-01-18 18:52:16 +0000516 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000517 uint64_t Value) const;
518
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000519 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola69bbda02011-12-22 00:37:50 +0000520 return createARMELFObjectWriter(OS, OSABI);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000521 }
522};
523
Bill Wendling52e635e2010-12-07 23:05:20 +0000524// FIXME: Raise this to share code between Darwin and ELF.
Jim Grosbachec343382012-01-18 18:52:16 +0000525void ELFARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola179821a2010-12-06 19:08:48 +0000526 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000527 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000528 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000529 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000530
531 unsigned Offset = Fixup.getOffset();
Bill Wendling52e635e2010-12-07 23:05:20 +0000532
533 // For each byte of the fragment that the fixup touches, mask in the bits from
534 // the fixup value. The Value has been "split up" into the appropriate
535 // bitfields above.
536 for (unsigned i = 0; i != NumBytes; ++i)
537 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000538}
539
540// FIXME: This should be in a separate file.
541class DarwinARMAsmBackend : public ARMAsmBackend {
542public:
Owen Anderson17213242011-04-01 21:07:39 +0000543 const object::mach::CPUSubtypeARM Subtype;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000544 DarwinARMAsmBackend(const Target &T, const StringRef TT,
545 object::mach::CPUSubtypeARM st)
546 : ARMAsmBackend(T, TT), Subtype(st) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000547
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000548 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbach2fc68982011-06-22 20:14:52 +0000549 return createARMMachObjectWriter(OS, /*Is64Bit=*/false,
550 object::mach::CTM_ARM,
551 Subtype);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000552 }
553
Jim Grosbachec343382012-01-18 18:52:16 +0000554 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Owen Anderson17213242011-04-01 21:07:39 +0000555 uint64_t Value) const;
556
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000557 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
558 return false;
559 }
560};
561
Bill Wendlingd832fa02010-12-07 23:11:00 +0000562/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000563static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000564 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000565 default:
566 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000567
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000568 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000569 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000570 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000571 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000572 return 1;
573
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000574 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000575 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000576 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000577 return 2;
578
Jim Grosbach2f196742011-12-19 23:06:24 +0000579 case ARM::fixup_arm_pcrel_10_unscaled:
Jim Grosbach662a8162010-12-06 23:57:07 +0000580 case ARM::fixup_arm_ldst_pcrel_12:
581 case ARM::fixup_arm_pcrel_10:
582 case ARM::fixup_arm_adr_pcrel_12:
James Molloycb0809b2012-03-30 09:15:32 +0000583 case ARM::fixup_arm_uncondbl:
584 case ARM::fixup_arm_condbl:
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000585 case ARM::fixup_arm_blx:
Jason W Kim685c3502011-02-04 19:47:15 +0000586 case ARM::fixup_arm_condbranch:
587 case ARM::fixup_arm_uncondbranch:
Jim Grosbach662a8162010-12-06 23:57:07 +0000588 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000589
590 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000591 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000592 case ARM::fixup_t2_condbranch:
593 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000594 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000595 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000596 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000597 case ARM::fixup_arm_thumb_blx:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000598 case ARM::fixup_arm_movt_hi16:
599 case ARM::fixup_arm_movw_lo16:
600 case ARM::fixup_arm_movt_hi16_pcrel:
601 case ARM::fixup_arm_movw_lo16_pcrel:
602 case ARM::fixup_t2_movt_hi16:
603 case ARM::fixup_t2_movw_lo16:
604 case ARM::fixup_t2_movt_hi16_pcrel:
605 case ARM::fixup_t2_movw_lo16_pcrel:
Jim Grosbach662a8162010-12-06 23:57:07 +0000606 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000607 }
608}
609
Jim Grosbachec343382012-01-18 18:52:16 +0000610void DarwinARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola179821a2010-12-06 19:08:48 +0000611 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000612 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000613 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000614 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000615
Bill Wendlingd832fa02010-12-07 23:11:00 +0000616 unsigned Offset = Fixup.getOffset();
617 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
618
Jim Grosbach679cbd32010-11-09 01:37:15 +0000619 // For each byte of the fragment that the fixup touches, mask in the
620 // bits from the fixup value.
621 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000622 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000623}
Bill Wendling52e635e2010-12-07 23:05:20 +0000624
Jim Grosbachf73fd722010-09-30 03:21:00 +0000625} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000626
Evan Cheng78c10ee2011-07-25 23:24:55 +0000627MCAsmBackend *llvm::createARMAsmBackend(const Target &T, StringRef TT) {
Owen Anderson17213242011-04-01 21:07:39 +0000628 Triple TheTriple(TT);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000629
630 if (TheTriple.isOSDarwin()) {
Evan Chenga6eb2562011-06-14 18:08:33 +0000631 if (TheTriple.getArchName() == "armv4t" ||
632 TheTriple.getArchName() == "thumbv4t")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000633 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V4T);
Evan Chenga6eb2562011-06-14 18:08:33 +0000634 else if (TheTriple.getArchName() == "armv5e" ||
635 TheTriple.getArchName() == "thumbv5e")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000636 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V5TEJ);
Evan Chenga6eb2562011-06-14 18:08:33 +0000637 else if (TheTriple.getArchName() == "armv6" ||
Owen Anderson17213242011-04-01 21:07:39 +0000638 TheTriple.getArchName() == "thumbv6")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000639 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V6);
640 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V7);
Owen Anderson17213242011-04-01 21:07:39 +0000641 }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000642
643 if (TheTriple.isOSWindows())
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000644 assert(0 && "Windows not supported on ARM");
Daniel Dunbar912225e2011-04-19 21:14:45 +0000645
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000646 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(Triple(TT).getOS());
647 return new ELFARMAsmBackend(T, TT, OSABI);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000648}