blob: 78db795fc0785b2c63dec390dea9f866c5fc6188 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000049#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053#include "llvm/Support/MathExtras.h"
54#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055using namespace llvm;
56
Chris Lattner97f06932009-10-19 20:20:46 +000057static cl::opt<bool>
58EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
59 cl::desc("enable experimental asmprinter gunk in the arm backend"));
60
Chris Lattner95b2c7d2006-12-19 22:59:26 +000061namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000062 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000063
64 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
65 /// make the right decision when printing asm code for different targets.
66 const ARMSubtarget *Subtarget;
67
68 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000069 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000070 ARMFunctionInfo *AFI;
71
Evan Cheng6d63a722008-09-18 07:27:23 +000072 /// MCP - Keep a pointer to constantpool entries of the current
73 /// MachineFunction.
74 const MachineConstantPool *MCP;
75
Bill Wendling57f0db82009-02-24 08:30:20 +000076 public:
David Greene71847812009-07-14 20:18:05 +000077 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattner11d53c12010-03-13 20:55:24 +000078 MCStreamer &Streamer)
79 : AsmPrinter(O, TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000080 Subtarget = &TM.getSubtarget<ARMSubtarget>();
81 }
82
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000083 virtual const char *getPassName() const {
84 return "ARM Assembly Printer";
85 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000086
Chris Lattner97f06932009-10-19 20:20:46 +000087 void printInstructionThroughMCStreamer(const MachineInstr *MI);
88
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000089
Chris Lattner35c33bd2010-04-04 04:47:45 +000090 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +000091 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +000092 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
93 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
94 raw_ostream &O);
95 void printSORegOperand(const MachineInstr *MI, int OpNum,
96 raw_ostream &O);
97 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
98 raw_ostream &O);
99 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
100 raw_ostream &O);
101 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
102 raw_ostream &O);
103 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
104 raw_ostream &O);
105 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000106 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000107 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000108 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000109 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
110 raw_ostream &O);
111 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
112 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000114 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000115 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum,
117 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000118
Chris Lattner35c33bd2010-04-04 04:47:45 +0000119 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
120 raw_ostream &O);
121 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
122 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
123 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000125 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000126 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000127 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
128 raw_ostream &O);
129 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
130 raw_ostream &O);
131 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
132 raw_ostream &O);
133 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
134 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000135
Chris Lattner35c33bd2010-04-04 04:47:45 +0000136 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
137 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
138 raw_ostream &O);
139 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
140 raw_ostream &O);
141 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
142 raw_ostream &O);
143 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
144 raw_ostream &O);
145 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
146 raw_ostream &O) {}
147 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
148 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000149
Chris Lattner35c33bd2010-04-04 04:47:45 +0000150 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
151 raw_ostream &O) {}
152 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
153 raw_ostream &O) {}
154 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
155 raw_ostream &O) {}
156 void printPredicateOperand(const MachineInstr *MI, int OpNum,
157 raw_ostream &O);
158 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
159 raw_ostream &O);
160 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
161 raw_ostream &O);
162 void printPCLabel(const MachineInstr *MI, int OpNum,
163 raw_ostream &O);
164 void printRegisterList(const MachineInstr *MI, int OpNum,
165 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000166 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000167 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000168 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000169 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
170 raw_ostream &O);
171 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
172 raw_ostream &O);
173 void printTBAddrMode(const MachineInstr *MI, int OpNum,
174 raw_ostream &O);
175 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
176 raw_ostream &O);
177 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
178 raw_ostream &O);
179 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
180 raw_ostream &O);
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Chris Lattner35c33bd2010-04-04 04:47:45 +0000182 void printHex8ImmOperand(const MachineInstr *MI, int OpNum,
183 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000184 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
185 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000186 void printHex16ImmOperand(const MachineInstr *MI, int OpNum,
187 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000188 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
189 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000190 void printHex32ImmOperand(const MachineInstr *MI, int OpNum,
191 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000192 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
193 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000194 void printHex64ImmOperand(const MachineInstr *MI, int OpNum,
195 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000196 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
197 }
198
Evan Cheng055b0312009-06-29 07:51:04 +0000199 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000200 unsigned AsmVariant, const char *ExtraCode,
201 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000202 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000203 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000204 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000205
Chris Lattner35c33bd2010-04-04 04:47:45 +0000206 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000207 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000208
Chris Lattnera786cea2010-01-28 01:10:34 +0000209 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000210 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000211
212 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000213 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000214 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000215 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Chris Lattner0890cf12010-01-25 19:51:38 +0000217 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
218 const MachineBasicBlock *MBB) const;
219 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000220
Evan Cheng711b6dc2008-08-08 06:56:16 +0000221 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
222 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000223 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000224 SmallString<128> Str;
225 raw_svector_ostream OS(Str);
226 EmitMachineConstantPoolValue(MCPV, OS);
227 OutStreamer.EmitRawText(OS.str());
228 }
229
230 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
231 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000232 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
233 case 1: O << MAI->getData8bitsDirective(0); break;
234 case 2: O << MAI->getData16bitsDirective(0); break;
235 case 4: O << MAI->getData32bitsDirective(0); break;
236 default: assert(0 && "Unknown CPV size");
237 }
Evan Chenga8e29892007-01-19 07:51:42 +0000238
Evan Cheng711b6dc2008-08-08 06:56:16 +0000239 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000240
241 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000242 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000243 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000244 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000245 } else if (ACPV->isGlobalValue()) {
246 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000247 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000248 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000249 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000250 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000251 else {
252 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000253 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000254 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000255
256 MachineModuleInfoMachO &MMIMachO =
257 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000258 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000259 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
260 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000261 if (StubSym.getPointer() == 0)
262 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000263 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000264 }
Bob Wilson28989a82009-11-02 16:59:06 +0000265 } else {
266 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000267 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000268 }
Jim Grosbache9952212009-09-04 01:38:51 +0000269
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000270 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000271 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000272 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000273 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000274 << "+" << (unsigned)ACPV->getPCAdjustment();
275 if (ACPV->mustAddCurrentAddress())
276 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000277 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000278 }
Evan Chenga8e29892007-01-19 07:51:42 +0000279 }
Jim Grosbache9952212009-09-04 01:38:51 +0000280
Evan Chenga8e29892007-01-19 07:51:42 +0000281 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000282 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000283 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000284 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000285 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000286 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000287 };
288} // end of anonymous namespace
289
290#include "ARMGenAsmWriter.inc"
291
Chris Lattner953ebb72010-01-27 23:58:11 +0000292void ARMAsmPrinter::EmitFunctionEntryLabel() {
293 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000294 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner953ebb72010-01-27 23:58:11 +0000295 if (Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000296 OutStreamer.EmitRawText("\t.thumb_func\t"+Twine(CurrentFnSym->getName()));
297 else
298 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 }
300
301 OutStreamer.EmitLabel(CurrentFnSym);
302}
303
Evan Chenga8e29892007-01-19 07:51:42 +0000304/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000305/// method to print assembly for each instruction.
306///
307bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000308 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000309 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000310
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000311 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000312}
313
Evan Cheng055b0312009-06-29 07:51:04 +0000314void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000315 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000316 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000317 unsigned TF = MO.getTargetFlags();
318
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000319 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000320 default:
321 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000322 case MachineOperand::MO_Register: {
323 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000324 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
325 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
326 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
327 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
328 O << '{'
329 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
330 << '}';
331 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
332 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
333 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
334 &ARM::DPR_VFP2RegClass);
335 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
336 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000337 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000338 O << getRegisterName(Reg);
339 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000340 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000341 }
Evan Chenga8e29892007-01-19 07:51:42 +0000342 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000343 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000344 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000345 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
346 (TF & ARMII::MO_LO16))
347 O << ":lower16:";
348 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
349 (TF & ARMII::MO_HI16))
350 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000351 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000352 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000353 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000354 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000355 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000356 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000357 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000358 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000359 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000360
361 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
362 (TF & ARMII::MO_LO16))
363 O << ":lower16:";
364 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
365 (TF & ARMII::MO_HI16))
366 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000367 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000368
Chris Lattner0c08d092010-04-03 22:28:33 +0000369 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000370
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000371 if (isCallOp && Subtarget->isTargetELF() &&
372 TM.getRelocationModel() == Reloc::PIC_)
373 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000374 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000375 }
Evan Chenga8e29892007-01-19 07:51:42 +0000376 case MachineOperand::MO_ExternalSymbol: {
377 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000378 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000379
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000380 if (isCallOp && Subtarget->isTargetELF() &&
381 TM.getRelocationModel() == Reloc::PIC_)
382 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000383 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000384 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000385 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000386 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000387 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000388 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000389 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000390 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000391 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000392}
393
Chris Lattner35c33bd2010-04-04 04:47:45 +0000394static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000395 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000396 // Break it up into two parts that make up a shifter immediate.
397 V = ARM_AM::getSOImmVal(V);
398 assert(V != -1 && "Not a valid so_imm value!");
399
Evan Chengc70d1842007-03-20 08:11:30 +0000400 unsigned Imm = ARM_AM::getSOImmValImm(V);
401 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000402
Evan Chenga8e29892007-01-19 07:51:42 +0000403 // Print low-level immediate formation info, per
404 // A5.1.3: "Data-processing operands - Immediate".
405 if (Rot) {
406 O << "#" << Imm << ", " << Rot;
407 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000408 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000409 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000410 O << (int)ARM_AM::rotr32(Imm, Rot);
411 }
Evan Chenga8e29892007-01-19 07:51:42 +0000412 } else {
413 O << "#" << Imm;
414 }
415}
416
Evan Chengc70d1842007-03-20 08:11:30 +0000417/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
418/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000419void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
420 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000421 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000422 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000423 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000424}
425
Evan Cheng90922132008-11-06 02:25:39 +0000426/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
427/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000428void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
429 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000430 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000431 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000432 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
433 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000434 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000435 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000436 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000437 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000438 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000439 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000440 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000441 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000442 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// so_reg is a 4-operand unit corresponding to register forms of the A5.1
446// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000447// REG 0 0 - e.g. R5
448// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000449// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000450void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
451 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000452 const MachineOperand &MO1 = MI->getOperand(Op);
453 const MachineOperand &MO2 = MI->getOperand(Op+1);
454 const MachineOperand &MO3 = MI->getOperand(Op+2);
455
Chris Lattner762ccea2009-09-13 20:31:40 +0000456 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000457
458 // Print the shift opc.
459 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000460 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000461 << " ";
462
463 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000464 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000465 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
466 } else {
467 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
468 }
469}
470
Chris Lattner35c33bd2010-04-04 04:47:45 +0000471void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
472 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000473 const MachineOperand &MO1 = MI->getOperand(Op);
474 const MachineOperand &MO2 = MI->getOperand(Op+1);
475 const MachineOperand &MO3 = MI->getOperand(Op+2);
476
Dan Gohmand735b802008-10-03 15:45:36 +0000477 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000478 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000479 return;
480 }
481
Chris Lattner762ccea2009-09-13 20:31:40 +0000482 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000483
484 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000485 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000486 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000487 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000488 << ARM_AM::getAM2Offset(MO3.getImm());
489 O << "]";
490 return;
491 }
492
493 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000494 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000495 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000496
Evan Chenga8e29892007-01-19 07:51:42 +0000497 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
498 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000499 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000500 << " #" << ShImm;
501 O << "]";
502}
503
Chris Lattner35c33bd2010-04-04 04:47:45 +0000504void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
505 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000506 const MachineOperand &MO1 = MI->getOperand(Op);
507 const MachineOperand &MO2 = MI->getOperand(Op+1);
508
509 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000510 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
511 assert(ImmOffs && "Malformed indexed load / store!");
512 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000513 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000514 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000515 return;
516 }
517
Johnny Chen9e088762010-03-17 17:52:21 +0000518 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000519 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000520
Evan Chenga8e29892007-01-19 07:51:42 +0000521 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
522 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000523 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000524 << " #" << ShImm;
525}
526
Chris Lattner35c33bd2010-04-04 04:47:45 +0000527void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
528 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000529 const MachineOperand &MO1 = MI->getOperand(Op);
530 const MachineOperand &MO2 = MI->getOperand(Op+1);
531 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000532
Dan Gohman6f0d0242008-02-10 18:45:23 +0000533 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000534 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000535
536 if (MO2.getReg()) {
537 O << ", "
538 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000539 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000540 << "]";
541 return;
542 }
Jim Grosbache9952212009-09-04 01:38:51 +0000543
Evan Chenga8e29892007-01-19 07:51:42 +0000544 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
545 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000546 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000547 << ImmOffs;
548 O << "]";
549}
550
Chris Lattner35c33bd2010-04-04 04:47:45 +0000551void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
552 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000553 const MachineOperand &MO1 = MI->getOperand(Op);
554 const MachineOperand &MO2 = MI->getOperand(Op+1);
555
556 if (MO1.getReg()) {
557 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000558 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000559 return;
560 }
561
562 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000563 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000564 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000565 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000566 << ImmOffs;
567}
Jim Grosbache9952212009-09-04 01:38:51 +0000568
Evan Chenga8e29892007-01-19 07:51:42 +0000569void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000570 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000571 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000572 const MachineOperand &MO2 = MI->getOperand(Op+1);
573 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
574 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000575 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000576 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
577 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
578 if (Mode == ARM_AM::ia)
579 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000580 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000581 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000582 }
583}
584
585void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000586 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000587 const char *Modifier) {
588 const MachineOperand &MO1 = MI->getOperand(Op);
589 const MachineOperand &MO2 = MI->getOperand(Op+1);
590
Dan Gohmand735b802008-10-03 15:45:36 +0000591 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000592 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000593 return;
594 }
Jim Grosbache9952212009-09-04 01:38:51 +0000595
Dan Gohman6f0d0242008-02-10 18:45:23 +0000596 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000597
598 if (Modifier && strcmp(Modifier, "submode") == 0) {
599 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000600 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000601 return;
602 } else if (Modifier && strcmp(Modifier, "base") == 0) {
603 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000604 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000605 return;
606 }
Jim Grosbache9952212009-09-04 01:38:51 +0000607
Chris Lattner762ccea2009-09-13 20:31:40 +0000608 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000609
Evan Chenga8e29892007-01-19 07:51:42 +0000610 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
611 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000612 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000613 << ImmOffs*4;
614 }
615 O << "]";
616}
617
Chris Lattner35c33bd2010-04-04 04:47:45 +0000618void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
619 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000620 const MachineOperand &MO1 = MI->getOperand(Op);
621 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000622
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000623 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000624 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000625 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson226036e2010-03-20 22:13:40 +0000626 O << ", :" << MO2.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000627 }
628 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000629}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000630
Chris Lattner35c33bd2010-04-04 04:47:45 +0000631void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
632 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000633 const MachineOperand &MO = MI->getOperand(Op);
634 if (MO.getReg() == 0)
635 O << "!";
636 else
637 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000638}
639
Evan Chenga8e29892007-01-19 07:51:42 +0000640void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000641 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000642 const char *Modifier) {
643 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000644 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000645 return;
646 }
647
648 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000649 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000650 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000651}
652
653void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000654ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
655 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000656 const MachineOperand &MO = MI->getOperand(Op);
657 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000658 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000659 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000660 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
661 O << "#" << lsb << ", #" << width;
662}
663
Evan Cheng055b0312009-06-29 07:51:04 +0000664//===--------------------------------------------------------------------===//
665
Chris Lattner35c33bd2010-04-04 04:47:45 +0000666void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
667 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000668 O << "#" << MI->getOperand(Op).getImm() * 4;
669}
670
Evan Chengf49810c2009-06-23 17:48:47 +0000671void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000672ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
673 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000674 // (3 - the number of trailing zeros) is the number of then / else.
675 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000676 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000677 unsigned NumTZ = CountTrailingZeros_32(Mask);
678 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000679 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000680 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000681 if (T)
682 O << 't';
683 else
684 O << 'e';
685 }
686}
687
688void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000689ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
690 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000691 const MachineOperand &MO1 = MI->getOperand(Op);
692 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000693 O << "[" << getRegisterName(MO1.getReg());
694 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
697void
698ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000699 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000700 unsigned Scale) {
701 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000702 const MachineOperand &MO2 = MI->getOperand(Op+1);
703 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000704
Dan Gohmand735b802008-10-03 15:45:36 +0000705 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000706 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000707 return;
708 }
709
Chris Lattner762ccea2009-09-13 20:31:40 +0000710 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000711 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000712 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000713 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000714 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000715 O << "]";
716}
717
718void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000719ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
720 raw_ostream &O) {
721 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000722}
723void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000724ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
725 raw_ostream &O) {
726 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000727}
728void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000729ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
730 raw_ostream &O) {
731 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000732}
733
Chris Lattner35c33bd2010-04-04 04:47:45 +0000734void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
735 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000736 const MachineOperand &MO1 = MI->getOperand(Op);
737 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000738 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000739 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000740 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000741 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000742}
743
Evan Cheng055b0312009-06-29 07:51:04 +0000744//===--------------------------------------------------------------------===//
745
Evan Cheng9cb9e672009-06-27 02:26:13 +0000746// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
747// register with shift forms.
748// REG 0 0 - e.g. R5
749// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000750void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
751 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000752 const MachineOperand &MO1 = MI->getOperand(OpNum);
753 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
754
755 unsigned Reg = MO1.getReg();
756 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000757 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000758
759 // Print the shift opc.
760 O << ", "
761 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
762 << " ";
763
764 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
765 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
766}
767
Evan Cheng055b0312009-06-29 07:51:04 +0000768void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000769 int OpNum,
770 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000771 const MachineOperand &MO1 = MI->getOperand(OpNum);
772 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000773
Chris Lattner762ccea2009-09-13 20:31:40 +0000774 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000775
776 unsigned OffImm = MO2.getImm();
777 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000778 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000779 O << "]";
780}
781
782void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000783 int OpNum,
784 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000785 const MachineOperand &MO1 = MI->getOperand(OpNum);
786 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
787
Chris Lattner762ccea2009-09-13 20:31:40 +0000788 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000789
790 int32_t OffImm = (int32_t)MO2.getImm();
791 // Don't print +0.
792 if (OffImm < 0)
793 O << ", #-" << -OffImm;
794 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000795 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000796 O << "]";
797}
798
Evan Cheng5c874172009-07-09 22:21:59 +0000799void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000800 int OpNum,
801 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000802 const MachineOperand &MO1 = MI->getOperand(OpNum);
803 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
804
Chris Lattner762ccea2009-09-13 20:31:40 +0000805 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000806
807 int32_t OffImm = (int32_t)MO2.getImm() / 4;
808 // Don't print +0.
809 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000810 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000811 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000812 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000813 O << "]";
814}
815
Evan Chenge88d5ce2009-07-02 07:28:31 +0000816void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000817 int OpNum,
818 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000819 const MachineOperand &MO1 = MI->getOperand(OpNum);
820 int32_t OffImm = (int32_t)MO1.getImm();
821 // Don't print +0.
822 if (OffImm < 0)
823 O << "#-" << -OffImm;
824 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000825 O << "#" << OffImm;
826}
827
Evan Cheng055b0312009-06-29 07:51:04 +0000828void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000829 int OpNum,
830 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000831 const MachineOperand &MO1 = MI->getOperand(OpNum);
832 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
833 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
834
Chris Lattner762ccea2009-09-13 20:31:40 +0000835 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000836
Evan Cheng3a214252009-08-11 08:52:18 +0000837 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000838 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000839
Evan Cheng3a214252009-08-11 08:52:18 +0000840 unsigned ShAmt = MO3.getImm();
841 if (ShAmt) {
842 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
843 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000844 }
845 O << "]";
846}
847
848
849//===--------------------------------------------------------------------===//
850
Chris Lattner35c33bd2010-04-04 04:47:45 +0000851void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
852 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000853 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000854 if (CC != ARMCC::AL)
855 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000856}
857
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000858void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000859 int OpNum,
860 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000861 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
862 O << ARMCondCodeToString(CC);
863}
864
Chris Lattner35c33bd2010-04-04 04:47:45 +0000865void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
866 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000867 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000868 if (Reg) {
869 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
870 O << 's';
871 }
872}
873
Chris Lattner35c33bd2010-04-04 04:47:45 +0000874void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
875 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000876 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000877 O << MAI->getPrivateGlobalPrefix()
878 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000879}
880
Chris Lattner35c33bd2010-04-04 04:47:45 +0000881void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
882 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000883 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000884 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000885 if (MI->getOperand(i).isImplicit())
886 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000887 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000888 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000889 }
890 O << "}";
891}
892
Evan Cheng055b0312009-06-29 07:51:04 +0000893void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000894 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000895 assert(Modifier && "This operand only works with a modifier!");
896 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
897 // data itself.
898 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000899 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000900 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000901 } else {
902 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000903 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000904
Evan Cheng6d63a722008-09-18 07:27:23 +0000905 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000906
Evan Cheng711b6dc2008-08-08 06:56:16 +0000907 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000908 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000909 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000910 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000911 }
Evan Chenga8e29892007-01-19 07:51:42 +0000912 }
913}
914
Chris Lattner0890cf12010-01-25 19:51:38 +0000915MCSymbol *ARMAsmPrinter::
916GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
917 const MachineBasicBlock *MBB) const {
918 SmallString<60> Name;
919 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000920 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000921 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000922 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000923}
924
925MCSymbol *ARMAsmPrinter::
926GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
927 SmallString<60> Name;
928 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000929 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000930 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000931}
932
Chris Lattner35c33bd2010-04-04 04:47:45 +0000933void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
934 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000935 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
936
Evan Cheng055b0312009-06-29 07:51:04 +0000937 const MachineOperand &MO1 = MI->getOperand(OpNum);
938 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000939
Chris Lattner8aa797a2007-12-30 23:10:15 +0000940 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000941 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
942 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000943
Chris Lattner33adcfb2009-08-22 21:43:10 +0000944 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000945
Dan Gohman45426112008-07-07 20:06:06 +0000946 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000947 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
948 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000949 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000950 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000951 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
952 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000953 bool isNew = JTSets.insert(MBB);
954
Chris Lattner0890cf12010-01-25 19:51:38 +0000955 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000956 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000957 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000958 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000959 }
Evan Chenga8e29892007-01-19 07:51:42 +0000960
961 O << JTEntryDirective << ' ';
962 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000963 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
964 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000965 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000966 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000967 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000968
Evan Chengd85ac4d2007-01-27 02:29:45 +0000969 if (i != e-1)
970 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000971 }
972}
973
Chris Lattner35c33bd2010-04-04 04:47:45 +0000974void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
975 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000976 const MachineOperand &MO1 = MI->getOperand(OpNum);
977 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
978 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000979
980 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
981 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000982
Evan Cheng66ac5312009-07-25 00:33:29 +0000983 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
984 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
985 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000986 bool ByteOffset = false, HalfWordOffset = false;
987 if (MI->getOpcode() == ARM::t2TBB)
988 ByteOffset = true;
989 else if (MI->getOpcode() == ARM::t2TBH)
990 HalfWordOffset = true;
991
Evan Cheng66ac5312009-07-25 00:33:29 +0000992 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
993 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000994 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000995 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000996 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000997 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000998
999 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001000 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +00001001 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001002 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001003
Evan Cheng66ac5312009-07-25 00:33:29 +00001004 if (i != e-1)
1005 O << '\n';
1006 }
1007}
1008
Chris Lattner35c33bd2010-04-04 04:47:45 +00001009void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
1010 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001011 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001012 if (MI->getOpcode() == ARM::t2TBH)
1013 O << ", lsl #1";
1014 O << ']';
1015}
1016
Chris Lattner35c33bd2010-04-04 04:47:45 +00001017void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1018 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001019 O << MI->getOperand(OpNum).getImm();
1020}
Evan Chenga8e29892007-01-19 07:51:42 +00001021
Chris Lattner35c33bd2010-04-04 04:47:45 +00001022void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1023 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001024 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001025 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +00001026 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001027 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001028 WriteAsOperand(O, FP, /*PrintType=*/false);
1029 }
1030}
1031
Chris Lattner35c33bd2010-04-04 04:47:45 +00001032void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1033 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001034 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001035 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +00001036 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001037 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001038 WriteAsOperand(O, FP, /*PrintType=*/false);
1039 }
1040}
1041
Evan Cheng055b0312009-06-29 07:51:04 +00001042bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001043 unsigned AsmVariant, const char *ExtraCode,
1044 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001045 // Does this asm operand have a single letter operand modifier?
1046 if (ExtraCode && ExtraCode[0]) {
1047 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001048
Evan Chenga8e29892007-01-19 07:51:42 +00001049 switch (ExtraCode[0]) {
1050 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001051 case 'a': // Print as a memory address.
1052 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001053 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001054 return false;
1055 }
1056 // Fallthrough
1057 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001058 if (!MI->getOperand(OpNum).isImm())
1059 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001060 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001061 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001062 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001063 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001064 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001065 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001066 case 'Q':
1067 if (TM.getTargetData()->isLittleEndian())
1068 break;
1069 // Fallthrough
1070 case 'R':
1071 if (TM.getTargetData()->isBigEndian())
1072 break;
1073 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001074 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001075 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001076 if (!MI->getOperand(OpNum).isReg() ||
1077 OpNum+1 == MI->getNumOperands() ||
1078 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001079 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001080 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001081 }
1082 }
Jim Grosbache9952212009-09-04 01:38:51 +00001083
Chris Lattner35c33bd2010-04-04 04:47:45 +00001084 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001085 return false;
1086}
1087
Bob Wilson224c2442009-05-19 05:53:42 +00001088bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001089 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001090 const char *ExtraCode,
1091 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001092 if (ExtraCode && ExtraCode[0])
1093 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001094
1095 const MachineOperand &MO = MI->getOperand(OpNum);
1096 assert(MO.isReg() && "unexpected inline asm memory operand");
1097 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001098 return false;
1099}
1100
Chris Lattnera786cea2010-01-28 01:10:34 +00001101void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001102 if (EnableMCInst) {
1103 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001104 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001105 }
Chris Lattner7ad07c42010-04-04 06:12:20 +00001106
1107 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1108 EmitAlignment(2);
1109
1110 SmallString<128> Str;
1111 raw_svector_ostream OS(Str);
1112 printInstruction(MI, OS);
1113 OutStreamer.EmitRawText(OS.str());
1114
1115 // Make sure the instruction that follows TBB is 2-byte aligned.
1116 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1117 if (MI->getOpcode() == ARM::t2TBB)
1118 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001119}
1120
Bob Wilson812209a2009-09-30 22:06:26 +00001121void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001122 if (Subtarget->isTargetDarwin()) {
1123 Reloc::Model RelocM = TM.getRelocationModel();
1124 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1125 // Declare all the text sections up front (before the DWARF sections
1126 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1127 // them together at the beginning of the object file. This helps
1128 // avoid out-of-range branches that are due a fundamental limitation of
1129 // the way symbol offsets are encoded with the current Darwin ARM
1130 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001131 TargetLoweringObjectFileMachO &TLOFMacho =
1132 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1133 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1134 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1135 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1136 if (RelocM == Reloc::DynamicNoPIC) {
1137 const MCSection *sect =
1138 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1139 MCSectionMachO::S_SYMBOL_STUBS,
1140 12, SectionKind::getText());
1141 OutStreamer.SwitchSection(sect);
1142 } else {
1143 const MCSection *sect =
1144 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1145 MCSectionMachO::S_SYMBOL_STUBS,
1146 16, SectionKind::getText());
1147 OutStreamer.SwitchSection(sect);
1148 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001149 }
1150 }
1151
Jim Grosbache5165492009-11-09 00:11:35 +00001152 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001153 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001154
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001155 // Emit ARM Build Attributes
1156 if (Subtarget->isTargetELF()) {
1157 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001158 std::string CPUString = Subtarget->getCPUString();
1159 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001160 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001161
1162 // FIXME: Emit FPU type
1163 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001164 OutStreamer.EmitRawText("\t.eabi_attribute " +
1165 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001166
1167 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001168 if (!UnsafeFPMath) {
1169 OutStreamer.EmitRawText("\t.eabi_attribute " +
1170 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1171 OutStreamer.EmitRawText("\t.eabi_attribute " +
1172 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1173 }
1174
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001175 if (FiniteOnlyFPMath())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001176 OutStreamer.EmitRawText("\t.eabi_attribute " +
1177 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001178 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001179 OutStreamer.EmitRawText("\t.eabi_attribute " +
1180 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001181
1182 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001183 OutStreamer.EmitRawText("\t.eabi_attribute " +
1184 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1185 OutStreamer.EmitRawText("\t.eabi_attribute " +
1186 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001187
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001188 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001189 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1190 OutStreamer.EmitRawText("\t.eabi_attribute " +
1191 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1192 OutStreamer.EmitRawText("\t.eabi_attribute " +
1193 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1194 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001195 // FIXME: Should we signal R9 usage?
1196 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001197}
1198
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001199
Chris Lattner4a071d62009-10-19 17:59:19 +00001200void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001201 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001202 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001203 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001204 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001205 MachineModuleInfoMachO &MMIMacho =
1206 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001207
Evan Chenga8e29892007-01-19 07:51:42 +00001208 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001209 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001210
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001211 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001212 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001213 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001214 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001215 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001216 // L_foo$stub:
1217 OutStreamer.EmitLabel(Stubs[i].first);
1218 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001219 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1220 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001221
Bill Wendling52a50e52010-03-11 01:18:13 +00001222 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001223 // External to current translation unit.
1224 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1225 else
1226 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001227 //
1228 // When we place the LSDA into the TEXT section, the type info pointers
1229 // need to be indirect and pc-rel. We accomplish this by using NLPs.
1230 // However, sometimes the types are local to the file. So we need to
1231 // fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001232 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1233 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001234 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001235 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001236
1237 Stubs.clear();
1238 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001239 }
1240
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001241 Stubs = MMIMacho.GetHiddenGVStubList();
1242 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001243 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001244 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001245 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1246 // L_foo$stub:
1247 OutStreamer.EmitLabel(Stubs[i].first);
1248 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001249 OutStreamer.EmitValue(MCSymbolRefExpr::
1250 Create(Stubs[i].second.getPointer(),
1251 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001252 4/*size*/, 0/*addrspace*/);
1253 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001254
1255 Stubs.clear();
1256 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001257 }
1258
Evan Chenga8e29892007-01-19 07:51:42 +00001259 // Funny Darwin hack: This flag tells the linker that no global symbols
1260 // contain code that falls through to other global symbols (e.g. the obvious
1261 // implementation of multiple entry points). If this doesn't occur, the
1262 // linker can safely perform dead code stripping. Since LLVM never
1263 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001264 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001265 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001266}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001267
Chris Lattner97f06932009-10-19 20:20:46 +00001268//===----------------------------------------------------------------------===//
1269
1270void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001271 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001272 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001273 case ARM::t2MOVi32imm:
1274 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001275 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001276 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1277 // This is a pseudo op for a label + instruction sequence, which looks like:
1278 // LPC0:
1279 // add r0, pc, r0
1280 // This adds the address of LPC0 to r0.
1281
1282 // Emit the label.
1283 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001284 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001285 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner9b97a732010-03-30 18:10:53 +00001286 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
Evan Chenge7e0d622009-11-06 22:24:13 +00001287 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001288 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001289
1290
1291 // Form and emit tha dd.
1292 MCInst AddInst;
1293 AddInst.setOpcode(ARM::ADDrr);
1294 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1295 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1296 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001297 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001298 return;
1299 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001300 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1301 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1302 /// in the function. The first operand is the ID# for this instruction, the
1303 /// second is the index into the MachineConstantPool that this is, the third
1304 /// is the size in bytes of this constant pool entry.
1305 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1306 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1307
1308 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001309 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001310
1311 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1312 if (MCPE.isMachineConstantPoolEntry())
1313 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1314 else
1315 EmitGlobalConstant(MCPE.Val.ConstVal);
1316
1317 return;
1318 }
Chris Lattner017d9472009-10-20 00:40:56 +00001319 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1320 // This is a hack that lowers as a two instruction sequence.
1321 unsigned DstReg = MI->getOperand(0).getReg();
1322 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1323
1324 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1325 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1326
1327 {
1328 MCInst TmpInst;
1329 TmpInst.setOpcode(ARM::MOVi);
1330 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1331 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1332
1333 // Predicate.
1334 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1335 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001336
1337 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001338 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001339 }
1340
1341 {
1342 MCInst TmpInst;
1343 TmpInst.setOpcode(ARM::ORRri);
1344 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1345 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1346 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1347 // Predicate.
1348 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1349 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1350
1351 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001352 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001353 }
1354 return;
1355 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001356 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1357 // This is a hack that lowers as a two instruction sequence.
1358 unsigned DstReg = MI->getOperand(0).getReg();
1359 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1360
1361 {
1362 MCInst TmpInst;
1363 TmpInst.setOpcode(ARM::MOVi16);
1364 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1365 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001366
Chris Lattner161dcbf2009-10-20 01:11:37 +00001367 // Predicate.
1368 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1369 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1370
Chris Lattner850d2e22010-02-03 01:16:28 +00001371 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001372 }
1373
1374 {
1375 MCInst TmpInst;
1376 TmpInst.setOpcode(ARM::MOVTi16);
1377 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1378 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1379 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1380
1381 // Predicate.
1382 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1383 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1384
Chris Lattner850d2e22010-02-03 01:16:28 +00001385 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001386 }
1387
1388 return;
1389 }
Chris Lattner97f06932009-10-19 20:20:46 +00001390 }
1391
1392 MCInst TmpInst;
1393 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001394 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001395}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001396
1397//===----------------------------------------------------------------------===//
1398// Target Registry Stuff
1399//===----------------------------------------------------------------------===//
1400
1401static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1402 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001403 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001404 if (SyntaxVariant == 0)
Chris Lattnerd3740872010-04-04 05:04:31 +00001405 return new ARMInstPrinter(MAI, false);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001406 return 0;
1407}
1408
1409// Force static initialization.
1410extern "C" void LLVMInitializeARMAsmPrinter() {
1411 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1412 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1413
1414 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1415 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1416}
1417