blob: c252ce8358a2c482960ec76ea4e7d1ea9fbb7706 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Chris Lattnere5658fa2010-10-30 04:09:10 +000050 int TryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +000051 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Bill Wendling50d0f582010-11-18 23:43:05 +000052 bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach19906722011-07-13 18:49:30 +000053 int TryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Bill Wendling50d0f582010-11-18 23:43:05 +000054 bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
56 ARMII::AddrMode AddrMode);
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +000057 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
Evan Cheng75972122011-01-13 07:58:56 +000058 bool ParsePrefix(ARMMCExpr::VariantKind &RefKind);
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 const MCExpr *ApplyPrefixToExpr(const MCExpr *E,
60 MCSymbolRefExpr::VariantKind Variant);
61
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000062
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool ParseMemoryOffsetReg(bool &Negative,
64 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000065 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000066 const MCExpr *&ShiftAmount,
67 const MCExpr *&Offset,
68 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000069 int &OffsetRegNum,
70 SMLoc &E);
Owen Anderson00828302011-03-18 22:50:18 +000071 bool ParseShift(enum ARM_AM::ShiftOpc &St,
72 const MCExpr *&ShiftAmount, SMLoc &E);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000073 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000074 bool ParseDirectiveThumb(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000075 bool ParseDirectiveThumbFunc(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000076 bool ParseDirectiveCode(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077 bool ParseDirectiveSyntax(SMLoc L);
78
Chris Lattner7036f8b2010-09-29 01:42:58 +000079 bool MatchAndEmitInstruction(SMLoc IDLoc,
Chris Lattner7c51a312010-09-29 01:50:45 +000080 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chris Lattnerfa42fad2010-10-28 21:28:01 +000081 MCStreamer &Out);
Jim Grosbach5f160572011-07-19 20:10:31 +000082 StringRef SplitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
83 bool &CarrySetting, unsigned &ProcessorIMod);
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000084 void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
85 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000086
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumb() const {
88 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000089 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000092 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000093 }
Evan Cheng32869202011-07-08 22:36:29 +000094 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000095 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
96 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000097 }
Evan Chengebdeeab2011-07-08 01:53:10 +000098
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000099 /// @name Auto-generated Match Functions
100 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000101
Chris Lattner0692ee62010-09-06 19:11:01 +0000102#define GET_ASSEMBLER_HEADER
103#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000104
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000105 /// }
106
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000117 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000119 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000120 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000121 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
122 StringRef Op, int Low, int High);
123 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
124 return parsePKHImm(O, "lsl", 0, 31);
125 }
126 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
127 return parsePKHImm(O, "asr", 1, 32);
128 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000129 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000130 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131
132 // Asm Match Converter Methods
133 bool CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
135 bool CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000137 bool CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
138 const SmallVectorImpl<MCParsedAsmOperand*> &);
139 bool CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
140 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000141
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000142public:
Evan Chengffc0e732011-07-09 05:47:46 +0000143 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000144 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000145 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000146
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000148 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000150
Benjamin Kramer38e59892010-07-14 22:38:02 +0000151 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000152 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153 virtual bool ParseDirective(AsmToken DirectiveID);
154};
Jim Grosbach16c74252010-10-29 14:46:02 +0000155} // end anonymous namespace
156
Evan Cheng275944a2011-07-25 21:32:49 +0000157namespace llvm {
158 // FIXME: TableGen this?
159 extern MCRegisterClass ARMMCRegisterClasses[]; // In ARMGenRegisterInfo.inc.
160}
161
Chris Lattner3a697562010-10-28 17:20:03 +0000162namespace {
163
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000164/// ARMOperand - Instances of this class represent a parsed ARM machine
165/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000166class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000167 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000168 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000169 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000170 CoprocNum,
171 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000172 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000173 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000174 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000175 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000176 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000177 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000178 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000179 DPRRegisterList,
180 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000181 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000182 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000183 ShifterImmediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000184 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000185 } Kind;
186
Sean Callanan76264762010-04-02 22:27:05 +0000187 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000188 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000189
190 union {
191 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000192 ARMCC::CondCodes Val;
193 } CC;
194
195 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 ARM_MB::MemBOpt Val;
197 } MBOpt;
198
199 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000200 unsigned Val;
201 } Cop;
202
203 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000204 ARM_PROC::IFlags Val;
205 } IFlags;
206
207 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000208 unsigned Val;
209 } MMask;
210
211 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000212 const char *Data;
213 unsigned Length;
214 } Tok;
215
216 struct {
217 unsigned RegNum;
218 } Reg;
219
Bill Wendling8155e5b2010-11-06 22:19:43 +0000220 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000221 const MCExpr *Val;
222 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000223
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000224 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000225 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000226 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000227 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000228 union {
229 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
230 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
231 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000232 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000233 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000234 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000235 unsigned Preindexed : 1;
236 unsigned Postindexed : 1;
237 unsigned OffsetIsReg : 1;
238 unsigned Negative : 1; // only used when OffsetIsReg is true
239 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000240 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000241
242 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000243 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000244 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000245 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000246 struct {
247 ARM_AM::ShiftOpc ShiftTy;
248 unsigned SrcReg;
249 unsigned ShiftReg;
250 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000251 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000252 struct {
253 ARM_AM::ShiftOpc ShiftTy;
254 unsigned SrcReg;
255 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000256 } RegShiftedImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000257 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000258
Bill Wendling146018f2010-11-06 21:42:12 +0000259 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
260public:
Sean Callanan76264762010-04-02 22:27:05 +0000261 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
262 Kind = o.Kind;
263 StartLoc = o.StartLoc;
264 EndLoc = o.EndLoc;
265 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000266 case CondCode:
267 CC = o.CC;
268 break;
Sean Callanan76264762010-04-02 22:27:05 +0000269 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000270 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000271 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000272 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000273 case Register:
274 Reg = o.Reg;
275 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000276 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000277 case DPRRegisterList:
278 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000279 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000280 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000281 case CoprocNum:
282 case CoprocReg:
283 Cop = o.Cop;
284 break;
Sean Callanan76264762010-04-02 22:27:05 +0000285 case Immediate:
286 Imm = o.Imm;
287 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000288 case MemBarrierOpt:
289 MBOpt = o.MBOpt;
290 break;
Sean Callanan76264762010-04-02 22:27:05 +0000291 case Memory:
292 Mem = o.Mem;
293 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000294 case MSRMask:
295 MMask = o.MMask;
296 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000297 case ProcIFlags:
298 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000299 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000300 case ShifterImmediate:
301 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000302 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000303 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000304 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000305 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000306 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000307 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000308 break;
Sean Callanan76264762010-04-02 22:27:05 +0000309 }
310 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000311
Sean Callanan76264762010-04-02 22:27:05 +0000312 /// getStartLoc - Get the location of the first token of this operand.
313 SMLoc getStartLoc() const { return StartLoc; }
314 /// getEndLoc - Get the location of the last token of this operand.
315 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000316
Daniel Dunbar8462b302010-08-11 06:36:53 +0000317 ARMCC::CondCodes getCondCode() const {
318 assert(Kind == CondCode && "Invalid access!");
319 return CC.Val;
320 }
321
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000322 unsigned getCoproc() const {
323 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
324 return Cop.Val;
325 }
326
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000327 StringRef getToken() const {
328 assert(Kind == Token && "Invalid access!");
329 return StringRef(Tok.Data, Tok.Length);
330 }
331
332 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000333 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000334 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000335 }
336
Bill Wendling5fa22a12010-11-09 23:28:44 +0000337 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000338 assert((Kind == RegisterList || Kind == DPRRegisterList ||
339 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000340 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000341 }
342
Kevin Enderbycfe07242009-10-13 22:19:02 +0000343 const MCExpr *getImm() const {
344 assert(Kind == Immediate && "Invalid access!");
345 return Imm.Val;
346 }
347
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000348 ARM_MB::MemBOpt getMemBarrierOpt() const {
349 assert(Kind == MemBarrierOpt && "Invalid access!");
350 return MBOpt.Val;
351 }
352
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000353 ARM_PROC::IFlags getProcIFlags() const {
354 assert(Kind == ProcIFlags && "Invalid access!");
355 return IFlags.Val;
356 }
357
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000358 unsigned getMSRMask() const {
359 assert(Kind == MSRMask && "Invalid access!");
360 return MMask.Val;
361 }
362
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000363 /// @name Memory Operand Accessors
364 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000365 ARMII::AddrMode getMemAddrMode() const {
366 return Mem.AddrMode;
367 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000368 unsigned getMemBaseRegNum() const {
369 return Mem.BaseRegNum;
370 }
371 unsigned getMemOffsetRegNum() const {
372 assert(Mem.OffsetIsReg && "Invalid access!");
373 return Mem.Offset.RegNum;
374 }
375 const MCExpr *getMemOffset() const {
376 assert(!Mem.OffsetIsReg && "Invalid access!");
377 return Mem.Offset.Value;
378 }
379 unsigned getMemOffsetRegShifted() const {
380 assert(Mem.OffsetIsReg && "Invalid access!");
381 return Mem.OffsetRegShifted;
382 }
383 const MCExpr *getMemShiftAmount() const {
384 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
385 return Mem.ShiftAmount;
386 }
Owen Anderson00828302011-03-18 22:50:18 +0000387 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000388 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
389 return Mem.ShiftType;
390 }
391 bool getMemPreindexed() const { return Mem.Preindexed; }
392 bool getMemPostindexed() const { return Mem.Postindexed; }
393 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
394 bool getMemNegative() const { return Mem.Negative; }
395 bool getMemWriteback() const { return Mem.Writeback; }
396
397 /// @}
398
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000399 bool isCoprocNum() const { return Kind == CoprocNum; }
400 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000401 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000402 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000403 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000404 bool isImm0_255() const {
405 if (Kind != Immediate)
406 return false;
407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
408 if (!CE) return false;
409 int64_t Value = CE->getValue();
410 return Value >= 0 && Value < 256;
411 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000412 bool isImm0_7() const {
413 if (Kind != Immediate)
414 return false;
415 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
416 if (!CE) return false;
417 int64_t Value = CE->getValue();
418 return Value >= 0 && Value < 8;
419 }
420 bool isImm0_15() const {
421 if (Kind != Immediate)
422 return false;
423 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
424 if (!CE) return false;
425 int64_t Value = CE->getValue();
426 return Value >= 0 && Value < 16;
427 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000428 bool isImm0_31() const {
429 if (Kind != Immediate)
430 return false;
431 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
432 if (!CE) return false;
433 int64_t Value = CE->getValue();
434 return Value >= 0 && Value < 32;
435 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000436 bool isImm1_16() const {
437 if (Kind != Immediate)
438 return false;
439 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
440 if (!CE) return false;
441 int64_t Value = CE->getValue();
442 return Value > 0 && Value < 17;
443 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000444 bool isImm1_32() const {
445 if (Kind != Immediate)
446 return false;
447 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
448 if (!CE) return false;
449 int64_t Value = CE->getValue();
450 return Value > 0 && Value < 33;
451 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000452 bool isImm0_65535() const {
453 if (Kind != Immediate)
454 return false;
455 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
456 if (!CE) return false;
457 int64_t Value = CE->getValue();
458 return Value >= 0 && Value < 65536;
459 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000460 bool isImm0_65535Expr() const {
461 if (Kind != Immediate)
462 return false;
463 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
464 // If it's not a constant expression, it'll generate a fixup and be
465 // handled later.
466 if (!CE) return true;
467 int64_t Value = CE->getValue();
468 return Value >= 0 && Value < 65536;
469 }
Jim Grosbached838482011-07-26 16:24:27 +0000470 bool isImm24bit() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return Value >= 0 && Value <= 0xffffff;
477 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000478 bool isPKHLSLImm() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return Value >= 0 && Value < 32;
485 }
486 bool isPKHASRImm() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return Value > 0 && Value <= 32;
493 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000494 bool isARMSOImm() const {
495 if (Kind != Immediate)
496 return false;
497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
498 if (!CE) return false;
499 int64_t Value = CE->getValue();
500 return ARM_AM::getSOImmVal(Value) != -1;
501 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000502 bool isT2SOImm() const {
503 if (Kind != Immediate)
504 return false;
505 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
506 if (!CE) return false;
507 int64_t Value = CE->getValue();
508 return ARM_AM::getT2SOImmVal(Value) != -1;
509 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000510 bool isSetEndImm() const {
511 if (Kind != Immediate)
512 return false;
513 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
514 if (!CE) return false;
515 int64_t Value = CE->getValue();
516 return Value == 1 || Value == 0;
517 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000518 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000519 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000520 bool isDPRRegList() const { return Kind == DPRRegisterList; }
521 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000522 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000523 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000524 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000525 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000526 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
527 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000528 bool isMemMode2() const {
529 if (getMemAddrMode() != ARMII::AddrMode2)
530 return false;
531
532 if (getMemOffsetIsReg())
533 return true;
534
535 if (getMemNegative() &&
536 !(getMemPostindexed() || getMemPreindexed()))
537 return false;
538
539 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
540 if (!CE) return false;
541 int64_t Value = CE->getValue();
542
543 // The offset must be in the range 0-4095 (imm12).
544 if (Value > 4095 || Value < -4095)
545 return false;
546
547 return true;
548 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000549 bool isMemMode3() const {
550 if (getMemAddrMode() != ARMII::AddrMode3)
551 return false;
552
553 if (getMemOffsetIsReg()) {
554 if (getMemOffsetRegShifted())
555 return false; // No shift with offset reg allowed
556 return true;
557 }
558
559 if (getMemNegative() &&
560 !(getMemPostindexed() || getMemPreindexed()))
561 return false;
562
563 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
564 if (!CE) return false;
565 int64_t Value = CE->getValue();
566
567 // The offset must be in the range 0-255 (imm8).
568 if (Value > 255 || Value < -255)
569 return false;
570
571 return true;
572 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000573 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000574 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
575 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000576 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000577
Daniel Dunbar4b462672011-01-18 05:55:27 +0000578 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000579 if (!CE) return false;
580
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000581 // The offset must be a multiple of 4 in the range 0-1020.
582 int64_t Value = CE->getValue();
583 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
584 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000585 bool isMemMode7() const {
586 if (!isMemory() ||
587 getMemPreindexed() ||
588 getMemPostindexed() ||
589 getMemOffsetIsReg() ||
590 getMemNegative() ||
591 getMemWriteback())
592 return false;
593
594 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
595 if (!CE) return false;
596
597 if (CE->getValue())
598 return false;
599
600 return true;
601 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000602 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000603 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000604 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000605 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000606 }
607 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000608 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000609 return false;
610
Daniel Dunbar4b462672011-01-18 05:55:27 +0000611 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000612 if (!CE) return false;
613
614 // The offset must be a multiple of 4 in the range 0-124.
615 uint64_t Value = CE->getValue();
616 return ((Value & 0x3) == 0 && Value <= 124);
617 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000618 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000619 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000620
621 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000622 // Add as immediates when possible. Null MCExpr = 0.
623 if (Expr == 0)
624 Inst.addOperand(MCOperand::CreateImm(0));
625 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000626 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
627 else
628 Inst.addOperand(MCOperand::CreateExpr(Expr));
629 }
630
Daniel Dunbar8462b302010-08-11 06:36:53 +0000631 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000632 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000633 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000634 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
635 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000636 }
637
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000638 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
639 assert(N == 1 && "Invalid number of operands!");
640 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
641 }
642
643 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
644 assert(N == 1 && "Invalid number of operands!");
645 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
646 }
647
Jim Grosbachd67641b2010-12-06 18:21:12 +0000648 void addCCOutOperands(MCInst &Inst, unsigned N) const {
649 assert(N == 1 && "Invalid number of operands!");
650 Inst.addOperand(MCOperand::CreateReg(getReg()));
651 }
652
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000653 void addRegOperands(MCInst &Inst, unsigned N) const {
654 assert(N == 1 && "Invalid number of operands!");
655 Inst.addOperand(MCOperand::CreateReg(getReg()));
656 }
657
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000658 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000659 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000660 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
661 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
662 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000663 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000664 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000665 }
666
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000667 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000668 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000669 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
670 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000671 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000672 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000673 }
674
675
Jim Grosbach580f4a92011-07-25 22:20:28 +0000676 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000677 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000678 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
679 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000680 }
681
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000682 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000683 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000684 const SmallVectorImpl<unsigned> &RegList = getRegList();
685 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000686 I = RegList.begin(), E = RegList.end(); I != E; ++I)
687 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000688 }
689
Bill Wendling0f630752010-11-17 04:32:08 +0000690 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
691 addRegListOperands(Inst, N);
692 }
693
694 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
695 addRegListOperands(Inst, N);
696 }
697
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000698 void addImmOperands(MCInst &Inst, unsigned N) const {
699 assert(N == 1 && "Invalid number of operands!");
700 addExpr(Inst, getImm());
701 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000702
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000703 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
704 assert(N == 1 && "Invalid number of operands!");
705 addExpr(Inst, getImm());
706 }
707
Jim Grosbach83ab0702011-07-13 22:01:08 +0000708 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
709 assert(N == 1 && "Invalid number of operands!");
710 addExpr(Inst, getImm());
711 }
712
713 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
714 assert(N == 1 && "Invalid number of operands!");
715 addExpr(Inst, getImm());
716 }
717
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000718 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
719 assert(N == 1 && "Invalid number of operands!");
720 addExpr(Inst, getImm());
721 }
722
Jim Grosbachf4943352011-07-25 23:09:14 +0000723 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
724 assert(N == 1 && "Invalid number of operands!");
725 // The constant encodes as the immediate-1, and we store in the instruction
726 // the bits as encoded, so subtract off one here.
727 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
728 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
729 }
730
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000731 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
732 assert(N == 1 && "Invalid number of operands!");
733 // The constant encodes as the immediate-1, and we store in the instruction
734 // the bits as encoded, so subtract off one here.
735 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
736 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
737 }
738
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000739 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
740 assert(N == 1 && "Invalid number of operands!");
741 addExpr(Inst, getImm());
742 }
743
Jim Grosbachffa32252011-07-19 19:13:28 +0000744 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
745 assert(N == 1 && "Invalid number of operands!");
746 addExpr(Inst, getImm());
747 }
748
Jim Grosbached838482011-07-26 16:24:27 +0000749 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
750 assert(N == 1 && "Invalid number of operands!");
751 addExpr(Inst, getImm());
752 }
753
Jim Grosbachf6c05252011-07-21 17:23:04 +0000754 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
755 assert(N == 1 && "Invalid number of operands!");
756 addExpr(Inst, getImm());
757 }
758
759 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && "Invalid number of operands!");
761 // An ASR value of 32 encodes as 0, so that's how we want to add it to
762 // the instruction as well.
763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
764 int Val = CE->getValue();
765 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
766 }
767
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000768 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
769 assert(N == 1 && "Invalid number of operands!");
770 addExpr(Inst, getImm());
771 }
772
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000773 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
774 assert(N == 1 && "Invalid number of operands!");
775 addExpr(Inst, getImm());
776 }
777
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000778 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
779 assert(N == 1 && "Invalid number of operands!");
780 addExpr(Inst, getImm());
781 }
782
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000783 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
784 assert(N == 1 && "Invalid number of operands!");
785 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
786 }
787
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000788 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
789 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
790 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
791
792 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000793 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000794 assert((CE || CE->getValue() == 0) &&
795 "No offset operand support in mode 7");
796 }
797
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000798 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
799 assert(isMemMode2() && "Invalid mode or number of operands!");
800 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
801 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
802
803 if (getMemOffsetIsReg()) {
804 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
805
806 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
807 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
808 int64_t ShiftAmount = 0;
809
810 if (getMemOffsetRegShifted()) {
811 ShOpc = getMemShiftType();
812 const MCConstantExpr *CE =
813 dyn_cast<MCConstantExpr>(getMemShiftAmount());
814 ShiftAmount = CE->getValue();
815 }
816
817 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
818 ShOpc, IdxMode)));
819 return;
820 }
821
822 // Create a operand placeholder to always yield the same number of operands.
823 Inst.addOperand(MCOperand::CreateReg(0));
824
825 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
826 // the difference?
827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
828 assert(CE && "Non-constant mode 2 offset operand!");
829 int64_t Offset = CE->getValue();
830
831 if (Offset >= 0)
832 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
833 Offset, ARM_AM::no_shift, IdxMode)));
834 else
835 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
836 -Offset, ARM_AM::no_shift, IdxMode)));
837 }
838
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000839 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
840 assert(isMemMode3() && "Invalid mode or number of operands!");
841 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
842 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
843
844 if (getMemOffsetIsReg()) {
845 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
846
847 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
848 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
849 IdxMode)));
850 return;
851 }
852
853 // Create a operand placeholder to always yield the same number of operands.
854 Inst.addOperand(MCOperand::CreateReg(0));
855
856 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
857 // the difference?
858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
859 assert(CE && "Non-constant mode 3 offset operand!");
860 int64_t Offset = CE->getValue();
861
862 if (Offset >= 0)
863 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
864 Offset, IdxMode)));
865 else
866 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
867 -Offset, IdxMode)));
868 }
869
Chris Lattner14b93852010-10-29 00:27:31 +0000870 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
871 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000872
Daniel Dunbar4b462672011-01-18 05:55:27 +0000873 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
874 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000875
Jim Grosbach80eb2332010-10-29 17:41:25 +0000876 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
877 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000878 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000879 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000880
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000881 // The MCInst offset operand doesn't include the low two bits (like
882 // the instruction encoding).
883 int64_t Offset = CE->getValue() / 4;
884 if (Offset >= 0)
885 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
886 Offset)));
887 else
888 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
889 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000890 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000891
Bill Wendlingf4caf692010-12-14 03:36:38 +0000892 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
893 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000894 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
895 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000896 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000897
Bill Wendlingf4caf692010-12-14 03:36:38 +0000898 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
899 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000900 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
901 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000902 assert(CE && "Non-constant mode offset operand!");
903 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000904 }
905
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000906 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
907 assert(N == 1 && "Invalid number of operands!");
908 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
909 }
910
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000911 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
912 assert(N == 1 && "Invalid number of operands!");
913 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
914 }
915
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000916 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000917
Chris Lattner3a697562010-10-28 17:20:03 +0000918 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
919 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000920 Op->CC.Val = CC;
921 Op->StartLoc = S;
922 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000923 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000924 }
925
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000926 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
927 ARMOperand *Op = new ARMOperand(CoprocNum);
928 Op->Cop.Val = CopVal;
929 Op->StartLoc = S;
930 Op->EndLoc = S;
931 return Op;
932 }
933
934 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
935 ARMOperand *Op = new ARMOperand(CoprocReg);
936 Op->Cop.Val = CopVal;
937 Op->StartLoc = S;
938 Op->EndLoc = S;
939 return Op;
940 }
941
Jim Grosbachd67641b2010-12-06 18:21:12 +0000942 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
943 ARMOperand *Op = new ARMOperand(CCOut);
944 Op->Reg.RegNum = RegNum;
945 Op->StartLoc = S;
946 Op->EndLoc = S;
947 return Op;
948 }
949
Chris Lattner3a697562010-10-28 17:20:03 +0000950 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
951 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000952 Op->Tok.Data = Str.data();
953 Op->Tok.Length = Str.size();
954 Op->StartLoc = S;
955 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000956 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000957 }
958
Bill Wendling50d0f582010-11-18 23:43:05 +0000959 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000960 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000961 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000962 Op->StartLoc = S;
963 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000964 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000965 }
966
Jim Grosbache8606dc2011-07-13 17:50:29 +0000967 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
968 unsigned SrcReg,
969 unsigned ShiftReg,
970 unsigned ShiftImm,
971 SMLoc S, SMLoc E) {
972 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000973 Op->RegShiftedReg.ShiftTy = ShTy;
974 Op->RegShiftedReg.SrcReg = SrcReg;
975 Op->RegShiftedReg.ShiftReg = ShiftReg;
976 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000977 Op->StartLoc = S;
978 Op->EndLoc = E;
979 return Op;
980 }
981
Owen Anderson92a20222011-07-21 18:54:16 +0000982 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
983 unsigned SrcReg,
984 unsigned ShiftImm,
985 SMLoc S, SMLoc E) {
986 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000987 Op->RegShiftedImm.ShiftTy = ShTy;
988 Op->RegShiftedImm.SrcReg = SrcReg;
989 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000990 Op->StartLoc = S;
991 Op->EndLoc = E;
992 return Op;
993 }
994
Jim Grosbach580f4a92011-07-25 22:20:28 +0000995 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000996 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000997 ARMOperand *Op = new ARMOperand(ShifterImmediate);
998 Op->ShifterImm.isASR = isASR;
999 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001000 Op->StartLoc = S;
1001 Op->EndLoc = E;
1002 return Op;
1003 }
1004
Bill Wendling7729e062010-11-09 22:44:22 +00001005 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001006 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001007 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001008 KindTy Kind = RegisterList;
1009
Evan Cheng275944a2011-07-25 21:32:49 +00001010 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1011 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001012 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001013 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1014 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001015 Kind = SPRRegisterList;
1016
1017 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001018 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001019 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001020 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001021 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001022 Op->StartLoc = StartLoc;
1023 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001024 return Op;
1025 }
1026
Chris Lattner3a697562010-10-28 17:20:03 +00001027 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1028 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001029 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001030 Op->StartLoc = S;
1031 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001032 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001033 }
1034
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001035 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1036 bool OffsetIsReg, const MCExpr *Offset,
1037 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001038 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001039 const MCExpr *ShiftAmount, bool Preindexed,
1040 bool Postindexed, bool Negative, bool Writeback,
1041 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001042 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1043 "OffsetRegNum must imply OffsetIsReg!");
1044 assert((!OffsetRegShifted || OffsetIsReg) &&
1045 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001046 assert((Offset || OffsetIsReg) &&
1047 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001048 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1049 "Cannot have shift amount without shifted register offset!");
1050 assert((!Offset || !OffsetIsReg) &&
1051 "Cannot have expression offset and register offset!");
1052
Chris Lattner3a697562010-10-28 17:20:03 +00001053 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001054 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001055 Op->Mem.BaseRegNum = BaseRegNum;
1056 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001057 if (OffsetIsReg)
1058 Op->Mem.Offset.RegNum = OffsetRegNum;
1059 else
1060 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001061 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1062 Op->Mem.ShiftType = ShiftType;
1063 Op->Mem.ShiftAmount = ShiftAmount;
1064 Op->Mem.Preindexed = Preindexed;
1065 Op->Mem.Postindexed = Postindexed;
1066 Op->Mem.Negative = Negative;
1067 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001068
Sean Callanan76264762010-04-02 22:27:05 +00001069 Op->StartLoc = S;
1070 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001071 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001072 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001073
1074 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1075 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1076 Op->MBOpt.Val = Opt;
1077 Op->StartLoc = S;
1078 Op->EndLoc = S;
1079 return Op;
1080 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001081
1082 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1083 ARMOperand *Op = new ARMOperand(ProcIFlags);
1084 Op->IFlags.Val = IFlags;
1085 Op->StartLoc = S;
1086 Op->EndLoc = S;
1087 return Op;
1088 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001089
1090 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1091 ARMOperand *Op = new ARMOperand(MSRMask);
1092 Op->MMask.Val = MMask;
1093 Op->StartLoc = S;
1094 Op->EndLoc = S;
1095 return Op;
1096 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001097};
1098
1099} // end anonymous namespace.
1100
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001101void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001102 switch (Kind) {
1103 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001104 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001105 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001106 case CCOut:
1107 OS << "<ccout " << getReg() << ">";
1108 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001109 case CoprocNum:
1110 OS << "<coprocessor number: " << getCoproc() << ">";
1111 break;
1112 case CoprocReg:
1113 OS << "<coprocessor register: " << getCoproc() << ">";
1114 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001115 case MSRMask:
1116 OS << "<mask: " << getMSRMask() << ">";
1117 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001118 case Immediate:
1119 getImm()->print(OS);
1120 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001121 case MemBarrierOpt:
1122 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1123 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001124 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001125 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001126 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1127 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001128 if (getMemOffsetIsReg()) {
1129 OS << " offset:<register " << getMemOffsetRegNum();
1130 if (getMemOffsetRegShifted()) {
1131 OS << " offset-shift-type:" << getMemShiftType();
1132 OS << " offset-shift-amount:" << *getMemShiftAmount();
1133 }
1134 } else {
1135 OS << " offset:" << *getMemOffset();
1136 }
1137 if (getMemOffsetIsReg())
1138 OS << " (offset-is-reg)";
1139 if (getMemPreindexed())
1140 OS << " (pre-indexed)";
1141 if (getMemPostindexed())
1142 OS << " (post-indexed)";
1143 if (getMemNegative())
1144 OS << " (negative)";
1145 if (getMemWriteback())
1146 OS << " (writeback)";
1147 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001148 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001149 case ProcIFlags: {
1150 OS << "<ARM_PROC::";
1151 unsigned IFlags = getProcIFlags();
1152 for (int i=2; i >= 0; --i)
1153 if (IFlags & (1 << i))
1154 OS << ARM_PROC::IFlagsToString(1 << i);
1155 OS << ">";
1156 break;
1157 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001158 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001159 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001160 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001161 case ShifterImmediate:
1162 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1163 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001164 break;
1165 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001166 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001167 << RegShiftedReg.SrcReg
1168 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1169 << ", " << RegShiftedReg.ShiftReg << ", "
1170 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001171 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001172 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001173 case ShiftedImmediate:
1174 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001175 << RegShiftedImm.SrcReg
1176 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1177 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001178 << ">";
1179 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001180 case RegisterList:
1181 case DPRRegisterList:
1182 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001183 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001184
Bill Wendling5fa22a12010-11-09 23:28:44 +00001185 const SmallVectorImpl<unsigned> &RegList = getRegList();
1186 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001187 I = RegList.begin(), E = RegList.end(); I != E; ) {
1188 OS << *I;
1189 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001190 }
1191
1192 OS << ">";
1193 break;
1194 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001195 case Token:
1196 OS << "'" << getToken() << "'";
1197 break;
1198 }
1199}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001200
1201/// @name Auto-generated Match Functions
1202/// {
1203
1204static unsigned MatchRegisterName(StringRef Name);
1205
1206/// }
1207
Bob Wilson69df7232011-02-03 21:46:10 +00001208bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1209 SMLoc &StartLoc, SMLoc &EndLoc) {
Roman Divackybf755322011-01-27 17:14:22 +00001210 RegNo = TryParseRegister();
1211
1212 return (RegNo == (unsigned)-1);
1213}
1214
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001215/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001216/// and if it is a register name the token is eaten and the register number is
1217/// returned. Otherwise return -1.
1218///
1219int ARMAsmParser::TryParseRegister() {
1220 const AsmToken &Tok = Parser.getTok();
1221 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001222
Chris Lattnere5658fa2010-10-30 04:09:10 +00001223 // FIXME: Validate register for the current architecture; we have to do
1224 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001225 std::string upperCase = Tok.getString().str();
1226 std::string lowerCase = LowercaseString(upperCase);
1227 unsigned RegNum = MatchRegisterName(lowerCase);
1228 if (!RegNum) {
1229 RegNum = StringSwitch<unsigned>(lowerCase)
1230 .Case("r13", ARM::SP)
1231 .Case("r14", ARM::LR)
1232 .Case("r15", ARM::PC)
1233 .Case("ip", ARM::R12)
1234 .Default(0);
1235 }
1236 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001237
Chris Lattnere5658fa2010-10-30 04:09:10 +00001238 Parser.Lex(); // Eat identifier token.
1239 return RegNum;
1240}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001241
Jim Grosbach19906722011-07-13 18:49:30 +00001242// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1243// If a recoverable error occurs, return 1. If an irrecoverable error
1244// occurs, return -1. An irrecoverable error is one where tokens have been
1245// consumed in the process of trying to parse the shifter (i.e., when it is
1246// indeed a shifter operand, but malformed).
1247int ARMAsmParser::TryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001248 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1249 SMLoc S = Parser.getTok().getLoc();
1250 const AsmToken &Tok = Parser.getTok();
1251 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1252
1253 std::string upperCase = Tok.getString().str();
1254 std::string lowerCase = LowercaseString(upperCase);
1255 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1256 .Case("lsl", ARM_AM::lsl)
1257 .Case("lsr", ARM_AM::lsr)
1258 .Case("asr", ARM_AM::asr)
1259 .Case("ror", ARM_AM::ror)
1260 .Case("rrx", ARM_AM::rrx)
1261 .Default(ARM_AM::no_shift);
1262
1263 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001264 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001265
Jim Grosbache8606dc2011-07-13 17:50:29 +00001266 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001267
Jim Grosbache8606dc2011-07-13 17:50:29 +00001268 // The source register for the shift has already been added to the
1269 // operand list, so we need to pop it off and combine it into the shifted
1270 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001271 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001272 if (!PrevOp->isReg())
1273 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1274 int SrcReg = PrevOp->getReg();
1275 int64_t Imm = 0;
1276 int ShiftReg = 0;
1277 if (ShiftTy == ARM_AM::rrx) {
1278 // RRX Doesn't have an explicit shift amount. The encoder expects
1279 // the shift register to be the same as the source register. Seems odd,
1280 // but OK.
1281 ShiftReg = SrcReg;
1282 } else {
1283 // Figure out if this is shifted by a constant or a register (for non-RRX).
1284 if (Parser.getTok().is(AsmToken::Hash)) {
1285 Parser.Lex(); // Eat hash.
1286 SMLoc ImmLoc = Parser.getTok().getLoc();
1287 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001288 if (getParser().ParseExpression(ShiftExpr)) {
1289 Error(ImmLoc, "invalid immediate shift value");
1290 return -1;
1291 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001292 // The expression must be evaluatable as an immediate.
1293 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001294 if (!CE) {
1295 Error(ImmLoc, "invalid immediate shift value");
1296 return -1;
1297 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001298 // Range check the immediate.
1299 // lsl, ror: 0 <= imm <= 31
1300 // lsr, asr: 0 <= imm <= 32
1301 Imm = CE->getValue();
1302 if (Imm < 0 ||
1303 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1304 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001305 Error(ImmLoc, "immediate shift value out of range");
1306 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001307 }
1308 } else if (Parser.getTok().is(AsmToken::Identifier)) {
1309 ShiftReg = TryParseRegister();
1310 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001311 if (ShiftReg == -1) {
1312 Error (L, "expected immediate or register in shift operand");
1313 return -1;
1314 }
1315 } else {
1316 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001317 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001318 return -1;
1319 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001320 }
1321
Owen Anderson92a20222011-07-21 18:54:16 +00001322 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1323 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001324 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001325 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001326 else
1327 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1328 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001329
Jim Grosbach19906722011-07-13 18:49:30 +00001330 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001331}
1332
1333
Bill Wendling50d0f582010-11-18 23:43:05 +00001334/// Try to parse a register name. The token must be an Identifier when called.
1335/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1336/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001337///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001338/// TODO this is likely to change to allow different register types and or to
1339/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001340bool ARMAsmParser::
1341TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001342 SMLoc S = Parser.getTok().getLoc();
1343 int RegNo = TryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001344 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001345 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001346
Bill Wendling50d0f582010-11-18 23:43:05 +00001347 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001348
Chris Lattnere5658fa2010-10-30 04:09:10 +00001349 const AsmToken &ExclaimTok = Parser.getTok();
1350 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001351 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1352 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001353 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001354 }
1355
Bill Wendling50d0f582010-11-18 23:43:05 +00001356 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001357}
1358
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001359/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1360/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1361/// "c5", ...
1362static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001363 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1364 // but efficient.
1365 switch (Name.size()) {
1366 default: break;
1367 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001368 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001369 return -1;
1370 switch (Name[1]) {
1371 default: return -1;
1372 case '0': return 0;
1373 case '1': return 1;
1374 case '2': return 2;
1375 case '3': return 3;
1376 case '4': return 4;
1377 case '5': return 5;
1378 case '6': return 6;
1379 case '7': return 7;
1380 case '8': return 8;
1381 case '9': return 9;
1382 }
1383 break;
1384 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001385 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001386 return -1;
1387 switch (Name[2]) {
1388 default: return -1;
1389 case '0': return 10;
1390 case '1': return 11;
1391 case '2': return 12;
1392 case '3': return 13;
1393 case '4': return 14;
1394 case '5': return 15;
1395 }
1396 break;
1397 }
1398
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001399 return -1;
1400}
1401
Jim Grosbach43904292011-07-25 20:14:50 +00001402/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001403/// token must be an Identifier when called, and if it is a coprocessor
1404/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001405ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001406parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001407 SMLoc S = Parser.getTok().getLoc();
1408 const AsmToken &Tok = Parser.getTok();
1409 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1410
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001411 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001412 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001413 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001414
1415 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001416 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001417 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001418}
1419
Jim Grosbach43904292011-07-25 20:14:50 +00001420/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001421/// token must be an Identifier when called, and if it is a coprocessor
1422/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001423ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001424parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001425 SMLoc S = Parser.getTok().getLoc();
1426 const AsmToken &Tok = Parser.getTok();
1427 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1428
1429 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1430 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001431 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001432
1433 Parser.Lex(); // Eat identifier token.
1434 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001435 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001436}
1437
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001438/// Parse a register list, return it if successful else return null. The first
1439/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001440bool ARMAsmParser::
1441ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001442 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001443 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001444 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001445
Bill Wendling7729e062010-11-09 22:44:22 +00001446 // Read the rest of the registers in the list.
1447 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001448 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001449
Bill Wendling7729e062010-11-09 22:44:22 +00001450 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001451 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001452 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001453
Sean Callanan18b83232010-01-19 21:44:56 +00001454 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001455 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001456 if (RegTok.isNot(AsmToken::Identifier)) {
1457 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001458 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001459 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001460
Bill Wendling1d6a2652010-11-06 10:40:24 +00001461 int RegNum = TryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001462 if (RegNum == -1) {
1463 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001464 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001465 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001466
Bill Wendlinge7176102010-11-06 22:36:58 +00001467 if (IsRange) {
1468 int Reg = PrevRegNum;
1469 do {
1470 ++Reg;
1471 Registers.push_back(std::make_pair(Reg, RegLoc));
1472 } while (Reg != RegNum);
1473 } else {
1474 Registers.push_back(std::make_pair(RegNum, RegLoc));
1475 }
1476
1477 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001478 } while (Parser.getTok().is(AsmToken::Comma) ||
1479 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001480
1481 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001482 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001483 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1484 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001485 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001486 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001487
Bill Wendlinge7176102010-11-06 22:36:58 +00001488 SMLoc E = RCurlyTok.getLoc();
1489 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001490
Bill Wendlinge7176102010-11-06 22:36:58 +00001491 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001492 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001493 RI = Registers.begin(), RE = Registers.end();
1494
Bill Wendling7caebff2011-01-12 21:20:59 +00001495 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001496 bool EmittedWarning = false;
1497
Bill Wendling7caebff2011-01-12 21:20:59 +00001498 DenseMap<unsigned, bool> RegMap;
1499 RegMap[HighRegNum] = true;
1500
Bill Wendlinge7176102010-11-06 22:36:58 +00001501 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001502 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001503 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001504
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001505 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001506 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001507 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001508 }
1509
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001510 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001511 Warning(RegInfo.second,
1512 "register not in ascending order in register list");
1513
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001514 RegMap[Reg] = true;
1515 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001516 }
1517
Bill Wendling50d0f582010-11-18 23:43:05 +00001518 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1519 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001520}
1521
Jim Grosbach43904292011-07-25 20:14:50 +00001522/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001523ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001524parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001525 SMLoc S = Parser.getTok().getLoc();
1526 const AsmToken &Tok = Parser.getTok();
1527 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1528 StringRef OptStr = Tok.getString();
1529
1530 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1531 .Case("sy", ARM_MB::SY)
1532 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001533 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001534 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001535 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001536 .Case("ishst", ARM_MB::ISHST)
1537 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001538 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001539 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001540 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001541 .Case("osh", ARM_MB::OSH)
1542 .Case("oshst", ARM_MB::OSHST)
1543 .Default(~0U);
1544
1545 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001546 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001547
1548 Parser.Lex(); // Eat identifier token.
1549 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001550 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001551}
1552
Jim Grosbach43904292011-07-25 20:14:50 +00001553/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001554ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001555parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001556 SMLoc S = Parser.getTok().getLoc();
1557 const AsmToken &Tok = Parser.getTok();
1558 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1559 StringRef IFlagsStr = Tok.getString();
1560
1561 unsigned IFlags = 0;
1562 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1563 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1564 .Case("a", ARM_PROC::A)
1565 .Case("i", ARM_PROC::I)
1566 .Case("f", ARM_PROC::F)
1567 .Default(~0U);
1568
1569 // If some specific iflag is already set, it means that some letter is
1570 // present more than once, this is not acceptable.
1571 if (Flag == ~0U || (IFlags & Flag))
1572 return MatchOperand_NoMatch;
1573
1574 IFlags |= Flag;
1575 }
1576
1577 Parser.Lex(); // Eat identifier token.
1578 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1579 return MatchOperand_Success;
1580}
1581
Jim Grosbach43904292011-07-25 20:14:50 +00001582/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001583ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001584parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001585 SMLoc S = Parser.getTok().getLoc();
1586 const AsmToken &Tok = Parser.getTok();
1587 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1588 StringRef Mask = Tok.getString();
1589
1590 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1591 size_t Start = 0, Next = Mask.find('_');
1592 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001593 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001594 if (Next != StringRef::npos)
1595 Flags = Mask.slice(Next+1, Mask.size());
1596
1597 // FlagsVal contains the complete mask:
1598 // 3-0: Mask
1599 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1600 unsigned FlagsVal = 0;
1601
1602 if (SpecReg == "apsr") {
1603 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001604 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001605 .Case("g", 0x4) // same as CPSR_s
1606 .Case("nzcvqg", 0xc) // same as CPSR_fs
1607 .Default(~0U);
1608
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001609 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001610 if (!Flags.empty())
1611 return MatchOperand_NoMatch;
1612 else
1613 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001614 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001615 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001616 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1617 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001618 for (int i = 0, e = Flags.size(); i != e; ++i) {
1619 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1620 .Case("c", 1)
1621 .Case("x", 2)
1622 .Case("s", 4)
1623 .Case("f", 8)
1624 .Default(~0U);
1625
1626 // If some specific flag is already set, it means that some letter is
1627 // present more than once, this is not acceptable.
1628 if (FlagsVal == ~0U || (FlagsVal & Flag))
1629 return MatchOperand_NoMatch;
1630 FlagsVal |= Flag;
1631 }
1632 } else // No match for special register.
1633 return MatchOperand_NoMatch;
1634
1635 // Special register without flags are equivalent to "fc" flags.
1636 if (!FlagsVal)
1637 FlagsVal = 0x9;
1638
1639 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1640 if (SpecReg == "spsr")
1641 FlagsVal |= 16;
1642
1643 Parser.Lex(); // Eat identifier token.
1644 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1645 return MatchOperand_Success;
1646}
1647
Jim Grosbach43904292011-07-25 20:14:50 +00001648/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001649ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001650parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001651 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001652
1653 if (ParseMemory(Operands, ARMII::AddrMode2))
1654 return MatchOperand_NoMatch;
1655
1656 return MatchOperand_Success;
1657}
1658
Jim Grosbach43904292011-07-25 20:14:50 +00001659/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001660ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001661parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001662 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1663
1664 if (ParseMemory(Operands, ARMII::AddrMode3))
1665 return MatchOperand_NoMatch;
1666
1667 return MatchOperand_Success;
1668}
1669
Jim Grosbachf6c05252011-07-21 17:23:04 +00001670ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1671parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1672 int Low, int High) {
1673 const AsmToken &Tok = Parser.getTok();
1674 if (Tok.isNot(AsmToken::Identifier)) {
1675 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1676 return MatchOperand_ParseFail;
1677 }
1678 StringRef ShiftName = Tok.getString();
1679 std::string LowerOp = LowercaseString(Op);
1680 std::string UpperOp = UppercaseString(Op);
1681 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1682 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1683 return MatchOperand_ParseFail;
1684 }
1685 Parser.Lex(); // Eat shift type token.
1686
1687 // There must be a '#' and a shift amount.
1688 if (Parser.getTok().isNot(AsmToken::Hash)) {
1689 Error(Parser.getTok().getLoc(), "'#' expected");
1690 return MatchOperand_ParseFail;
1691 }
1692 Parser.Lex(); // Eat hash token.
1693
1694 const MCExpr *ShiftAmount;
1695 SMLoc Loc = Parser.getTok().getLoc();
1696 if (getParser().ParseExpression(ShiftAmount)) {
1697 Error(Loc, "illegal expression");
1698 return MatchOperand_ParseFail;
1699 }
1700 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1701 if (!CE) {
1702 Error(Loc, "constant expression expected");
1703 return MatchOperand_ParseFail;
1704 }
1705 int Val = CE->getValue();
1706 if (Val < Low || Val > High) {
1707 Error(Loc, "immediate value out of range");
1708 return MatchOperand_ParseFail;
1709 }
1710
1711 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1712
1713 return MatchOperand_Success;
1714}
1715
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001716ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1717parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1718 const AsmToken &Tok = Parser.getTok();
1719 SMLoc S = Tok.getLoc();
1720 if (Tok.isNot(AsmToken::Identifier)) {
1721 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1722 return MatchOperand_ParseFail;
1723 }
1724 int Val = StringSwitch<int>(Tok.getString())
1725 .Case("be", 1)
1726 .Case("le", 0)
1727 .Default(-1);
1728 Parser.Lex(); // Eat the token.
1729
1730 if (Val == -1) {
1731 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1732 return MatchOperand_ParseFail;
1733 }
1734 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1735 getContext()),
1736 S, Parser.getTok().getLoc()));
1737 return MatchOperand_Success;
1738}
1739
Jim Grosbach580f4a92011-07-25 22:20:28 +00001740/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1741/// instructions. Legal values are:
1742/// lsl #n 'n' in [0,31]
1743/// asr #n 'n' in [1,32]
1744/// n == 32 encoded as n == 0.
1745ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1746parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1747 const AsmToken &Tok = Parser.getTok();
1748 SMLoc S = Tok.getLoc();
1749 if (Tok.isNot(AsmToken::Identifier)) {
1750 Error(S, "shift operator 'asr' or 'lsl' expected");
1751 return MatchOperand_ParseFail;
1752 }
1753 StringRef ShiftName = Tok.getString();
1754 bool isASR;
1755 if (ShiftName == "lsl" || ShiftName == "LSL")
1756 isASR = false;
1757 else if (ShiftName == "asr" || ShiftName == "ASR")
1758 isASR = true;
1759 else {
1760 Error(S, "shift operator 'asr' or 'lsl' expected");
1761 return MatchOperand_ParseFail;
1762 }
1763 Parser.Lex(); // Eat the operator.
1764
1765 // A '#' and a shift amount.
1766 if (Parser.getTok().isNot(AsmToken::Hash)) {
1767 Error(Parser.getTok().getLoc(), "'#' expected");
1768 return MatchOperand_ParseFail;
1769 }
1770 Parser.Lex(); // Eat hash token.
1771
1772 const MCExpr *ShiftAmount;
1773 SMLoc E = Parser.getTok().getLoc();
1774 if (getParser().ParseExpression(ShiftAmount)) {
1775 Error(E, "malformed shift expression");
1776 return MatchOperand_ParseFail;
1777 }
1778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1779 if (!CE) {
1780 Error(E, "shift amount must be an immediate");
1781 return MatchOperand_ParseFail;
1782 }
1783
1784 int64_t Val = CE->getValue();
1785 if (isASR) {
1786 // Shift amount must be in [1,32]
1787 if (Val < 1 || Val > 32) {
1788 Error(E, "'asr' shift amount must be in range [1,32]");
1789 return MatchOperand_ParseFail;
1790 }
1791 // asr #32 encoded as asr #0.
1792 if (Val == 32) Val = 0;
1793 } else {
1794 // Shift amount must be in [1,32]
1795 if (Val < 0 || Val > 31) {
1796 Error(E, "'lsr' shift amount must be in range [0,31]");
1797 return MatchOperand_ParseFail;
1798 }
1799 }
1800
1801 E = Parser.getTok().getLoc();
1802 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1803
1804 return MatchOperand_Success;
1805}
1806
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001807/// CvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1808/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1809/// when they refer multiple MIOperands inside a single one.
1810bool ARMAsmParser::
1811CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1812 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1813 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1814
1815 // Create a writeback register dummy placeholder.
1816 Inst.addOperand(MCOperand::CreateImm(0));
1817
1818 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1819 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1820 return true;
1821}
1822
1823/// CvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1824/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1825/// when they refer multiple MIOperands inside a single one.
1826bool ARMAsmParser::
1827CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1828 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1829 // Create a writeback register dummy placeholder.
1830 Inst.addOperand(MCOperand::CreateImm(0));
1831 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1832 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1833 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1834 return true;
1835}
1836
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001837/// CvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1838/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1839/// when they refer multiple MIOperands inside a single one.
1840bool ARMAsmParser::
1841CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1842 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1843 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1844
1845 // Create a writeback register dummy placeholder.
1846 Inst.addOperand(MCOperand::CreateImm(0));
1847
1848 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1849 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1850 return true;
1851}
1852
1853/// CvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1854/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1855/// when they refer multiple MIOperands inside a single one.
1856bool ARMAsmParser::
1857CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1858 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1859 // Create a writeback register dummy placeholder.
1860 Inst.addOperand(MCOperand::CreateImm(0));
1861 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1862 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1863 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1864 return true;
1865}
1866
Bill Wendlinge7176102010-11-06 22:36:58 +00001867/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001868/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001869///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001870/// TODO Only preindexing and postindexing addressing are started, unindexed
1871/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001872bool ARMAsmParser::
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001873ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
1874 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001875 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001876 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001877 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001878 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001879 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001880
Sean Callanan18b83232010-01-19 21:44:56 +00001881 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001882 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1883 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001884 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001885 }
Chris Lattnere5658fa2010-10-30 04:09:10 +00001886 int BaseRegNum = TryParseRegister();
1887 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001888 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001889 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001890 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001891
Daniel Dunbar05710932011-01-18 05:34:17 +00001892 // The next token must either be a comma or a closing bracket.
1893 const AsmToken &Tok = Parser.getTok();
1894 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1895 return true;
1896
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001897 bool Preindexed = false;
1898 bool Postindexed = false;
1899 bool OffsetIsReg = false;
1900 bool Negative = false;
1901 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001902 ARMOperand *WBOp = 0;
1903 int OffsetRegNum = -1;
1904 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001905 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001906 const MCExpr *ShiftAmount = 0;
1907 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001908
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001909 // First look for preindexed address forms, that is after the "[Rn" we now
1910 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001911 if (Tok.is(AsmToken::Comma)) {
1912 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001913 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001914
Chris Lattner550276e2010-10-28 20:52:15 +00001915 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
1916 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001917 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001918 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001919 if (RBracTok.isNot(AsmToken::RBrac)) {
1920 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001921 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001922 }
Sean Callanan76264762010-04-02 22:27:05 +00001923 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001924 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001925
Sean Callanan18b83232010-01-19 21:44:56 +00001926 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001927 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001928 // None of addrmode3 instruction uses "!"
1929 if (AddrMode == ARMII::AddrMode3)
1930 return true;
1931
Bill Wendling50d0f582010-11-18 23:43:05 +00001932 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
1933 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001934 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001935 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001936 } else { // In addressing mode 2, pre-indexed mode always end with "!"
1937 if (AddrMode == ARMII::AddrMode2)
1938 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001939 }
Daniel Dunbar05710932011-01-18 05:34:17 +00001940 } else {
1941 // The "[Rn" we have so far was not followed by a comma.
1942
Jim Grosbach80eb2332010-10-29 17:41:25 +00001943 // If there's anything other than the right brace, this is a post indexing
1944 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00001945 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001946 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001947
Sean Callanan18b83232010-01-19 21:44:56 +00001948 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00001949
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00001950 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00001951 Postindexed = true;
1952 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00001953
Chris Lattner550276e2010-10-28 20:52:15 +00001954 if (NextTok.isNot(AsmToken::Comma)) {
1955 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001956 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001957 }
Bill Wendling50d0f582010-11-18 23:43:05 +00001958
Sean Callananb9a25b72010-01-19 20:27:46 +00001959 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00001960
Chris Lattner550276e2010-10-28 20:52:15 +00001961 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00001962 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00001963 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001964 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001965 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001966 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001967
1968 // Force Offset to exist if used.
1969 if (!OffsetIsReg) {
1970 if (!Offset)
1971 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001972 } else {
1973 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
1974 Error(E, "shift amount not supported");
1975 return true;
1976 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001977 }
1978
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001979 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
1980 Offset, OffsetRegNum, OffsetRegShifted,
1981 ShiftType, ShiftAmount, Preindexed,
1982 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001983 if (WBOp)
1984 Operands.push_back(WBOp);
1985
1986 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001987}
1988
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001989/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
1990/// we will parse the following (were +/- means that a plus or minus is
1991/// optional):
1992/// +/-Rm
1993/// +/-Rm, shift
1994/// #offset
1995/// we return false on success or an error otherwise.
1996bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00001997 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001998 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001999 const MCExpr *&ShiftAmount,
2000 const MCExpr *&Offset,
2001 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00002002 int &OffsetRegNum,
2003 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002004 Negative = false;
2005 OffsetRegShifted = false;
2006 OffsetIsReg = false;
2007 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00002008 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002009 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002010 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00002011 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002012 else if (NextTok.is(AsmToken::Minus)) {
2013 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002014 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002015 }
2016 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00002017 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002018 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002019 SMLoc CurLoc = OffsetRegTok.getLoc();
2020 OffsetRegNum = TryParseRegister();
2021 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002022 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00002023 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00002024 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002025 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00002026
Bill Wendling12f40e92010-11-06 10:51:53 +00002027 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002028 if (OffsetRegNum != -1) {
2029 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002030 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002031 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002032 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002033
Sean Callanan18b83232010-01-19 21:44:56 +00002034 const AsmToken &Tok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002035 if (ParseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002036 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002037 OffsetRegShifted = true;
2038 }
2039 }
2040 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2041 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002042 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002043 if (HashTok.isNot(AsmToken::Hash))
2044 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002045
Sean Callananb9a25b72010-01-19 20:27:46 +00002046 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002047
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002048 if (getParser().ParseExpression(Offset))
2049 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002050 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002051 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002052 return false;
2053}
2054
2055/// ParseShift as one of these two:
2056/// ( lsl | lsr | asr | ror ) , # shift_amount
2057/// rrx
2058/// and returns true if it parses a shift otherwise it returns false.
Owen Anderson00828302011-03-18 22:50:18 +00002059bool ARMAsmParser::ParseShift(ARM_AM::ShiftOpc &St,
2060 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002061 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002062 if (Tok.isNot(AsmToken::Identifier))
2063 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002064 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002065 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002066 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002067 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002068 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002069 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002070 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002071 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002072 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002073 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002074 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002075 else
2076 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002077 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002078
2079 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002080 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002081 return false;
2082
2083 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002084 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002085 if (HashTok.isNot(AsmToken::Hash))
2086 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002087 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002088
2089 if (getParser().ParseExpression(ShiftAmount))
2090 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002091
2092 return false;
2093}
2094
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002095/// Parse a arm instruction operand. For now this parses the operand regardless
2096/// of the mnemonic.
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002097bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002098 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002099 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002100
2101 // Check if the current operand has a custom associated parser, if so, try to
2102 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002103 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2104 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002105 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002106 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2107 // there was a match, but an error occurred, in which case, just return that
2108 // the operand parsing failed.
2109 if (ResTy == MatchOperand_ParseFail)
2110 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002111
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002112 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002113 default:
2114 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002115 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002116 case AsmToken::Identifier: {
Bill Wendling50d0f582010-11-18 23:43:05 +00002117 if (!TryParseRegisterWithWriteBack(Operands))
2118 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002119 int Res = TryParseShiftRegister(Operands);
2120 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002121 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002122 else if (Res == -1) // irrecoverable error
2123 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002124
2125 // Fall though for the Identifier case that is not a register or a
2126 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002127 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002128 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2129 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002130 // This was not a register so parse other operands that start with an
2131 // identifier (like labels) as expressions and create them as immediates.
2132 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002133 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002134 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002135 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002136 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002137 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2138 return false;
2139 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002140 case AsmToken::LBrac:
Bill Wendling50d0f582010-11-18 23:43:05 +00002141 return ParseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002142 case AsmToken::LCurly:
Bill Wendling50d0f582010-11-18 23:43:05 +00002143 return ParseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002144 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002145 // #42 -> immediate.
2146 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002147 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002148 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002149 const MCExpr *ImmVal;
2150 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002151 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002152 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002153 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2154 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002155 case AsmToken::Colon: {
2156 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002157 // FIXME: Check it's an expression prefix,
2158 // e.g. (FOO - :lower16:BAR) isn't legal.
2159 ARMMCExpr::VariantKind RefKind;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002160 if (ParsePrefix(RefKind))
2161 return true;
2162
Evan Cheng75972122011-01-13 07:58:56 +00002163 const MCExpr *SubExprVal;
2164 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002165 return true;
2166
Evan Cheng75972122011-01-13 07:58:56 +00002167 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2168 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002169 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002170 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002171 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002172 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002173 }
2174}
2175
Evan Cheng75972122011-01-13 07:58:56 +00002176// ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
2177// :lower16: and :upper16:.
2178bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) {
2179 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002180
2181 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002182 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002183 Parser.Lex(); // Eat ':'
2184
2185 if (getLexer().isNot(AsmToken::Identifier)) {
2186 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2187 return true;
2188 }
2189
2190 StringRef IDVal = Parser.getTok().getIdentifier();
2191 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002192 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002193 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002194 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002195 } else {
2196 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2197 return true;
2198 }
2199 Parser.Lex();
2200
2201 if (getLexer().isNot(AsmToken::Colon)) {
2202 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2203 return true;
2204 }
2205 Parser.Lex(); // Eat the last ':'
2206 return false;
2207}
2208
2209const MCExpr *
2210ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E,
2211 MCSymbolRefExpr::VariantKind Variant) {
2212 // Recurse over the given expression, rebuilding it to apply the given variant
2213 // to the leftmost symbol.
2214 if (Variant == MCSymbolRefExpr::VK_None)
2215 return E;
2216
2217 switch (E->getKind()) {
2218 case MCExpr::Target:
2219 llvm_unreachable("Can't handle target expr yet");
2220 case MCExpr::Constant:
2221 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2222
2223 case MCExpr::SymbolRef: {
2224 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2225
2226 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2227 return 0;
2228
2229 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2230 }
2231
2232 case MCExpr::Unary:
2233 llvm_unreachable("Can't handle unary expressions yet");
2234
2235 case MCExpr::Binary: {
2236 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
2237 const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant);
2238 const MCExpr *RHS = BE->getRHS();
2239 if (!LHS)
2240 return 0;
2241
2242 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2243 }
2244 }
2245
2246 assert(0 && "Invalid expression kind!");
2247 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002248}
2249
Daniel Dunbar352e1482011-01-11 15:59:50 +00002250/// \brief Given a mnemonic, split out possible predication code and carry
2251/// setting letters to form a canonical mnemonic and flags.
2252//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002253// FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002254StringRef ARMAsmParser::SplitMnemonic(StringRef Mnemonic,
2255 unsigned &PredicationCode,
2256 bool &CarrySetting,
2257 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002258 PredicationCode = ARMCC::AL;
2259 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002260 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002261
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002262 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002263 //
2264 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002265 if ((Mnemonic == "movs" && isThumb()) ||
2266 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2267 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2268 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2269 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2270 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2271 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2272 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002273 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002274
Jim Grosbach3f00e312011-07-11 17:09:57 +00002275 // First, split out any predication code. Ignore mnemonics we know aren't
2276 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002277 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbachbf2845c2011-07-22 22:06:05 +00002278 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002279 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2280 .Case("eq", ARMCC::EQ)
2281 .Case("ne", ARMCC::NE)
2282 .Case("hs", ARMCC::HS)
2283 .Case("cs", ARMCC::HS)
2284 .Case("lo", ARMCC::LO)
2285 .Case("cc", ARMCC::LO)
2286 .Case("mi", ARMCC::MI)
2287 .Case("pl", ARMCC::PL)
2288 .Case("vs", ARMCC::VS)
2289 .Case("vc", ARMCC::VC)
2290 .Case("hi", ARMCC::HI)
2291 .Case("ls", ARMCC::LS)
2292 .Case("ge", ARMCC::GE)
2293 .Case("lt", ARMCC::LT)
2294 .Case("gt", ARMCC::GT)
2295 .Case("le", ARMCC::LE)
2296 .Case("al", ARMCC::AL)
2297 .Default(~0U);
2298 if (CC != ~0U) {
2299 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2300 PredicationCode = CC;
2301 }
Bill Wendling52925b62010-10-29 23:50:21 +00002302 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002303
Daniel Dunbar352e1482011-01-11 15:59:50 +00002304 // Next, determine if we have a carry setting bit. We explicitly ignore all
2305 // the instructions we know end in 's'.
2306 if (Mnemonic.endswith("s") &&
2307 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002308 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2309 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2310 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2311 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002312 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2313 CarrySetting = true;
2314 }
2315
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002316 // The "cps" instruction can have a interrupt mode operand which is glued into
2317 // the mnemonic. Check if this is the case, split it and parse the imod op
2318 if (Mnemonic.startswith("cps")) {
2319 // Split out any imod code.
2320 unsigned IMod =
2321 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2322 .Case("ie", ARM_PROC::IE)
2323 .Case("id", ARM_PROC::ID)
2324 .Default(~0U);
2325 if (IMod != ~0U) {
2326 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2327 ProcessorIMod = IMod;
2328 }
2329 }
2330
Daniel Dunbar352e1482011-01-11 15:59:50 +00002331 return Mnemonic;
2332}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002333
2334/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2335/// inclusion of carry set or predication code operands.
2336//
2337// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002338void ARMAsmParser::
2339GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
2340 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002341 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2342 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2343 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2344 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002345 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002346 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2347 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002348 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002349 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002350 CanAcceptCarrySet = true;
2351 } else {
2352 CanAcceptCarrySet = false;
2353 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002354
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002355 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2356 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2357 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2358 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002359 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002360 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002361 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002362 CanAcceptPredicationCode = false;
2363 } else {
2364 CanAcceptPredicationCode = true;
2365 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002366
Evan Chengebdeeab2011-07-08 01:53:10 +00002367 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002368 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002369 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002370 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002371}
2372
2373/// Parse an arm instruction mnemonic followed by its operands.
2374bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2375 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2376 // Create the leading tokens for the mnemonic, split by '.' characters.
2377 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002378 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002379
Daniel Dunbar352e1482011-01-11 15:59:50 +00002380 // Split out the predication code and carry setting flag from the mnemonic.
2381 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002382 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002383 bool CarrySetting;
Jim Grosbachffa32252011-07-19 19:13:28 +00002384 Mnemonic = SplitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002385 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002386
Jim Grosbachffa32252011-07-19 19:13:28 +00002387 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2388
2389 // FIXME: This is all a pretty gross hack. We should automatically handle
2390 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002391
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002392 // Next, add the CCOut and ConditionCode operands, if needed.
2393 //
2394 // For mnemonics which can ever incorporate a carry setting bit or predication
2395 // code, our matching model involves us always generating CCOut and
2396 // ConditionCode operands to match the mnemonic "as written" and then we let
2397 // the matcher deal with finding the right instruction or generating an
2398 // appropriate error.
2399 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbachffa32252011-07-19 19:13:28 +00002400 GetMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002401
Jim Grosbach33c16a22011-07-14 22:04:21 +00002402 // If we had a carry-set on an instruction that can't do that, issue an
2403 // error.
2404 if (!CanAcceptCarrySet && CarrySetting) {
2405 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002406 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002407 "' can not set flags, but 's' suffix specified");
2408 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002409 // If we had a predication code on an instruction that can't do that, issue an
2410 // error.
2411 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2412 Parser.EatToEndOfStatement();
2413 return Error(NameLoc, "instruction '" + Mnemonic +
2414 "' is not predicable, but condition code specified");
2415 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002416
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002417 // Add the carry setting operand, if necessary.
2418 //
2419 // FIXME: It would be awesome if we could somehow invent a location such that
2420 // match errors on this operand would print a nice diagnostic about how the
2421 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002422 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002423 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2424 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002425
2426 // Add the predication code operand, if necessary.
2427 if (CanAcceptPredicationCode) {
2428 Operands.push_back(ARMOperand::CreateCondCode(
2429 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002430 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002431
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002432 // Add the processor imod operand, if necessary.
2433 if (ProcessorIMod) {
2434 Operands.push_back(ARMOperand::CreateImm(
2435 MCConstantExpr::Create(ProcessorIMod, getContext()),
2436 NameLoc, NameLoc));
2437 } else {
2438 // This mnemonic can't ever accept a imod, but the user wrote
2439 // one (or misspelled another mnemonic).
2440
2441 // FIXME: Issue a nice error.
2442 }
2443
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002444 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002445 while (Next != StringRef::npos) {
2446 Start = Next;
2447 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002448 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002449
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002450 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002451 }
2452
2453 // Read the remaining operands.
2454 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002455 // Read the first operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002456 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002457 Parser.EatToEndOfStatement();
2458 return true;
2459 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002460
2461 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002462 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002463
2464 // Parse and remember the operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002465 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002466 Parser.EatToEndOfStatement();
2467 return true;
2468 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002469 }
2470 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002471
Chris Lattnercbf8a982010-09-11 16:18:25 +00002472 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2473 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002474 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002475 }
Bill Wendling146018f2010-11-06 21:42:12 +00002476
Chris Lattner34e53142010-09-08 05:10:46 +00002477 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002478
2479
2480 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2481 // another does not. Specifically, the MOVW instruction does not. So we
2482 // special case it here and remove the defaulted (non-setting) cc_out
2483 // operand if that's the instruction we're trying to match.
2484 //
2485 // We do this post-processing of the explicit operands rather than just
2486 // conditionally adding the cc_out in the first place because we need
2487 // to check the type of the parsed immediate operand.
2488 if (Mnemonic == "mov" && Operands.size() > 4 &&
2489 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002490 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2491 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002492 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2493 Operands.erase(Operands.begin() + 1);
2494 delete Op;
2495 }
2496
Chris Lattner98986712010-01-14 22:21:20 +00002497 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002498}
2499
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002500bool ARMAsmParser::
2501MatchAndEmitInstruction(SMLoc IDLoc,
2502 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2503 MCStreamer &Out) {
2504 MCInst Inst;
2505 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002506 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002507 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002508 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002509 case Match_Success:
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002510 Out.EmitInstruction(Inst);
2511 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002512 case Match_MissingFeature:
2513 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2514 return true;
2515 case Match_InvalidOperand: {
2516 SMLoc ErrorLoc = IDLoc;
2517 if (ErrorInfo != ~0U) {
2518 if (ErrorInfo >= Operands.size())
2519 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002520
Chris Lattnere73d4f82010-10-28 21:41:58 +00002521 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2522 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2523 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002524
Chris Lattnere73d4f82010-10-28 21:41:58 +00002525 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002526 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002527 case Match_MnemonicFail:
2528 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002529 case Match_ConversionFail:
2530 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002531 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002532
Eric Christopherc223e2b2010-10-29 09:26:59 +00002533 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002534 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002535}
2536
Kevin Enderby515d5092009-10-15 20:48:48 +00002537/// ParseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002538bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2539 StringRef IDVal = DirectiveID.getIdentifier();
2540 if (IDVal == ".word")
2541 return ParseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002542 else if (IDVal == ".thumb")
2543 return ParseDirectiveThumb(DirectiveID.getLoc());
2544 else if (IDVal == ".thumb_func")
2545 return ParseDirectiveThumbFunc(DirectiveID.getLoc());
2546 else if (IDVal == ".code")
2547 return ParseDirectiveCode(DirectiveID.getLoc());
2548 else if (IDVal == ".syntax")
2549 return ParseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002550 return true;
2551}
2552
2553/// ParseDirectiveWord
2554/// ::= .word [ expression (, expression)* ]
2555bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
2556 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2557 for (;;) {
2558 const MCExpr *Value;
2559 if (getParser().ParseExpression(Value))
2560 return true;
2561
Chris Lattneraaec2052010-01-19 19:46:13 +00002562 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002563
2564 if (getLexer().is(AsmToken::EndOfStatement))
2565 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002566
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002567 // FIXME: Improve diagnostic.
2568 if (getLexer().isNot(AsmToken::Comma))
2569 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002570 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002571 }
2572 }
2573
Sean Callananb9a25b72010-01-19 20:27:46 +00002574 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002575 return false;
2576}
2577
Kevin Enderby515d5092009-10-15 20:48:48 +00002578/// ParseDirectiveThumb
2579/// ::= .thumb
2580bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) {
2581 if (getLexer().isNot(AsmToken::EndOfStatement))
2582 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002583 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002584
2585 // TODO: set thumb mode
2586 // TODO: tell the MC streamer the mode
2587 // getParser().getStreamer().Emit???();
2588 return false;
2589}
2590
2591/// ParseDirectiveThumbFunc
2592/// ::= .thumbfunc symbol_name
2593bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002594 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2595 bool isMachO = MAI.hasSubsectionsViaSymbols();
2596 StringRef Name;
2597
2598 // Darwin asm has function name after .thumb_func direction
2599 // ELF doesn't
2600 if (isMachO) {
2601 const AsmToken &Tok = Parser.getTok();
2602 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2603 return Error(L, "unexpected token in .thumb_func directive");
2604 Name = Tok.getString();
2605 Parser.Lex(); // Consume the identifier token.
2606 }
2607
Kevin Enderby515d5092009-10-15 20:48:48 +00002608 if (getLexer().isNot(AsmToken::EndOfStatement))
2609 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002610 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002611
Rafael Espindola64695402011-05-16 16:17:21 +00002612 // FIXME: assuming function name will be the line following .thumb_func
2613 if (!isMachO) {
2614 Name = Parser.getTok().getString();
2615 }
2616
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002617 // Mark symbol as a thumb symbol.
2618 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2619 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002620 return false;
2621}
2622
2623/// ParseDirectiveSyntax
2624/// ::= .syntax unified | divided
2625bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002626 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002627 if (Tok.isNot(AsmToken::Identifier))
2628 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002629 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002630 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002631 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002632 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002633 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002634 else
2635 return Error(L, "unrecognized syntax mode in .syntax directive");
2636
2637 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002638 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002639 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002640
2641 // TODO tell the MC streamer the mode
2642 // getParser().getStreamer().Emit???();
2643 return false;
2644}
2645
2646/// ParseDirectiveCode
2647/// ::= .code 16 | 32
2648bool ARMAsmParser::ParseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002649 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002650 if (Tok.isNot(AsmToken::Integer))
2651 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002652 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002653 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002654 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002655 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002656 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002657 else
2658 return Error(L, "invalid operand to .code directive");
2659
2660 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002661 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002662 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002663
Evan Cheng32869202011-07-08 22:36:29 +00002664 if (Val == 16) {
Evan Chengffc0e732011-07-09 05:47:46 +00002665 if (!isThumb())
2666 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002667 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00002668 } else {
Evan Chengffc0e732011-07-09 05:47:46 +00002669 if (isThumb())
2670 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002671 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00002672 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002673
Kevin Enderby515d5092009-10-15 20:48:48 +00002674 return false;
2675}
2676
Sean Callanan90b70972010-04-07 20:29:34 +00002677extern "C" void LLVMInitializeARMAsmLexer();
2678
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002679/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002680extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002681 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2682 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002683 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002684}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002685
Chris Lattner0692ee62010-09-06 19:11:01 +00002686#define GET_REGISTER_MATCHER
2687#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002688#include "ARMGenAsmMatcher.inc"