blob: 02ed5477d4f989af787893323402d6a897ed3b4b [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000011#include "ARMBaseRegisterInfo.h"
Daniel Dunbar3483aca2010-08-11 05:24:50 +000012#include "ARMSubtarget.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
14#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000015#include "llvm/MC/MCParser/MCAsmLexer.h"
16#include "llvm/MC/MCParser/MCAsmParser.h"
17#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000018#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000019#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000020#include "llvm/MC/MCStreamer.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Chenga7cfc082011-07-23 00:45:41 +000024#include "llvm/MC/TargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000025#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000027#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000028#include "llvm/ADT/OwningPtr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000040class ARMAsmParser : public TargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Chris Lattnere5658fa2010-10-30 04:09:10 +000050 int TryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +000051 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Bill Wendling50d0f582010-11-18 23:43:05 +000052 bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach19906722011-07-13 18:49:30 +000053 int TryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Bill Wendling50d0f582010-11-18 23:43:05 +000054 bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
56 ARMII::AddrMode AddrMode);
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +000057 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
Evan Cheng75972122011-01-13 07:58:56 +000058 bool ParsePrefix(ARMMCExpr::VariantKind &RefKind);
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 const MCExpr *ApplyPrefixToExpr(const MCExpr *E,
60 MCSymbolRefExpr::VariantKind Variant);
61
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000062
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool ParseMemoryOffsetReg(bool &Negative,
64 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000065 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000066 const MCExpr *&ShiftAmount,
67 const MCExpr *&Offset,
68 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000069 int &OffsetRegNum,
70 SMLoc &E);
Owen Anderson00828302011-03-18 22:50:18 +000071 bool ParseShift(enum ARM_AM::ShiftOpc &St,
72 const MCExpr *&ShiftAmount, SMLoc &E);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000073 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000074 bool ParseDirectiveThumb(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000075 bool ParseDirectiveThumbFunc(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000076 bool ParseDirectiveCode(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077 bool ParseDirectiveSyntax(SMLoc L);
78
Chris Lattner7036f8b2010-09-29 01:42:58 +000079 bool MatchAndEmitInstruction(SMLoc IDLoc,
Chris Lattner7c51a312010-09-29 01:50:45 +000080 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chris Lattnerfa42fad2010-10-28 21:28:01 +000081 MCStreamer &Out);
Jim Grosbach5f160572011-07-19 20:10:31 +000082 StringRef SplitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
83 bool &CarrySetting, unsigned &ProcessorIMod);
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000084 void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
85 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000086
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumb() const {
88 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000089 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000092 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000093 }
Evan Cheng32869202011-07-08 22:36:29 +000094 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000095 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
96 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000097 }
Evan Chengebdeeab2011-07-08 01:53:10 +000098
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000099 /// @name Auto-generated Match Functions
100 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000101
Chris Lattner0692ee62010-09-06 19:11:01 +0000102#define GET_ASSEMBLER_HEADER
103#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000104
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000105 /// }
106
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000117 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000119 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000120 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000121 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
122 StringRef Op, int Low, int High);
123 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
124 return parsePKHImm(O, "lsl", 0, 31);
125 }
126 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
127 return parsePKHImm(O, "asr", 1, 32);
128 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000129 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000130 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131
132 // Asm Match Converter Methods
133 bool CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
135 bool CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000137 bool CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
138 const SmallVectorImpl<MCParsedAsmOperand*> &);
139 bool CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
140 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000141
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000142public:
Evan Chengffc0e732011-07-09 05:47:46 +0000143 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
144 : TargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000145 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000146
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000148 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000150
Benjamin Kramer38e59892010-07-14 22:38:02 +0000151 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000152 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153 virtual bool ParseDirective(AsmToken DirectiveID);
154};
Jim Grosbach16c74252010-10-29 14:46:02 +0000155} // end anonymous namespace
156
Evan Cheng275944a2011-07-25 21:32:49 +0000157namespace llvm {
158 // FIXME: TableGen this?
159 extern MCRegisterClass ARMMCRegisterClasses[]; // In ARMGenRegisterInfo.inc.
160}
161
Chris Lattner3a697562010-10-28 17:20:03 +0000162namespace {
163
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000164/// ARMOperand - Instances of this class represent a parsed ARM machine
165/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000166class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000167 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000168 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000169 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000170 CoprocNum,
171 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000172 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000173 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000174 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000175 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000176 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000177 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000178 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000179 DPRRegisterList,
180 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000181 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000182 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000183 ShifterImmediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000184 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000185 } Kind;
186
Sean Callanan76264762010-04-02 22:27:05 +0000187 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000188 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000189
190 union {
191 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000192 ARMCC::CondCodes Val;
193 } CC;
194
195 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 ARM_MB::MemBOpt Val;
197 } MBOpt;
198
199 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000200 unsigned Val;
201 } Cop;
202
203 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000204 ARM_PROC::IFlags Val;
205 } IFlags;
206
207 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000208 unsigned Val;
209 } MMask;
210
211 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000212 const char *Data;
213 unsigned Length;
214 } Tok;
215
216 struct {
217 unsigned RegNum;
218 } Reg;
219
Bill Wendling8155e5b2010-11-06 22:19:43 +0000220 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000221 const MCExpr *Val;
222 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000223
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000224 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000225 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000226 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000227 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000228 union {
229 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
230 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
231 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000232 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000233 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000234 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000235 unsigned Preindexed : 1;
236 unsigned Postindexed : 1;
237 unsigned OffsetIsReg : 1;
238 unsigned Negative : 1; // only used when OffsetIsReg is true
239 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000240 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000241
242 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000243 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000244 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000245 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000246 struct {
247 ARM_AM::ShiftOpc ShiftTy;
248 unsigned SrcReg;
249 unsigned ShiftReg;
250 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000251 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000252 struct {
253 ARM_AM::ShiftOpc ShiftTy;
254 unsigned SrcReg;
255 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000256 } RegShiftedImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000257 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000258
Bill Wendling146018f2010-11-06 21:42:12 +0000259 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
260public:
Sean Callanan76264762010-04-02 22:27:05 +0000261 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
262 Kind = o.Kind;
263 StartLoc = o.StartLoc;
264 EndLoc = o.EndLoc;
265 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000266 case CondCode:
267 CC = o.CC;
268 break;
Sean Callanan76264762010-04-02 22:27:05 +0000269 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000270 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000271 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000272 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000273 case Register:
274 Reg = o.Reg;
275 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000276 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000277 case DPRRegisterList:
278 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000279 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000280 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000281 case CoprocNum:
282 case CoprocReg:
283 Cop = o.Cop;
284 break;
Sean Callanan76264762010-04-02 22:27:05 +0000285 case Immediate:
286 Imm = o.Imm;
287 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000288 case MemBarrierOpt:
289 MBOpt = o.MBOpt;
290 break;
Sean Callanan76264762010-04-02 22:27:05 +0000291 case Memory:
292 Mem = o.Mem;
293 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000294 case MSRMask:
295 MMask = o.MMask;
296 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000297 case ProcIFlags:
298 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000299 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000300 case ShifterImmediate:
301 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000302 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000303 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000304 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000305 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000306 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000307 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000308 break;
Sean Callanan76264762010-04-02 22:27:05 +0000309 }
310 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000311
Sean Callanan76264762010-04-02 22:27:05 +0000312 /// getStartLoc - Get the location of the first token of this operand.
313 SMLoc getStartLoc() const { return StartLoc; }
314 /// getEndLoc - Get the location of the last token of this operand.
315 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000316
Daniel Dunbar8462b302010-08-11 06:36:53 +0000317 ARMCC::CondCodes getCondCode() const {
318 assert(Kind == CondCode && "Invalid access!");
319 return CC.Val;
320 }
321
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000322 unsigned getCoproc() const {
323 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
324 return Cop.Val;
325 }
326
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000327 StringRef getToken() const {
328 assert(Kind == Token && "Invalid access!");
329 return StringRef(Tok.Data, Tok.Length);
330 }
331
332 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000333 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000334 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000335 }
336
Bill Wendling5fa22a12010-11-09 23:28:44 +0000337 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000338 assert((Kind == RegisterList || Kind == DPRRegisterList ||
339 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000340 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000341 }
342
Kevin Enderbycfe07242009-10-13 22:19:02 +0000343 const MCExpr *getImm() const {
344 assert(Kind == Immediate && "Invalid access!");
345 return Imm.Val;
346 }
347
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000348 ARM_MB::MemBOpt getMemBarrierOpt() const {
349 assert(Kind == MemBarrierOpt && "Invalid access!");
350 return MBOpt.Val;
351 }
352
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000353 ARM_PROC::IFlags getProcIFlags() const {
354 assert(Kind == ProcIFlags && "Invalid access!");
355 return IFlags.Val;
356 }
357
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000358 unsigned getMSRMask() const {
359 assert(Kind == MSRMask && "Invalid access!");
360 return MMask.Val;
361 }
362
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000363 /// @name Memory Operand Accessors
364 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000365 ARMII::AddrMode getMemAddrMode() const {
366 return Mem.AddrMode;
367 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000368 unsigned getMemBaseRegNum() const {
369 return Mem.BaseRegNum;
370 }
371 unsigned getMemOffsetRegNum() const {
372 assert(Mem.OffsetIsReg && "Invalid access!");
373 return Mem.Offset.RegNum;
374 }
375 const MCExpr *getMemOffset() const {
376 assert(!Mem.OffsetIsReg && "Invalid access!");
377 return Mem.Offset.Value;
378 }
379 unsigned getMemOffsetRegShifted() const {
380 assert(Mem.OffsetIsReg && "Invalid access!");
381 return Mem.OffsetRegShifted;
382 }
383 const MCExpr *getMemShiftAmount() const {
384 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
385 return Mem.ShiftAmount;
386 }
Owen Anderson00828302011-03-18 22:50:18 +0000387 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000388 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
389 return Mem.ShiftType;
390 }
391 bool getMemPreindexed() const { return Mem.Preindexed; }
392 bool getMemPostindexed() const { return Mem.Postindexed; }
393 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
394 bool getMemNegative() const { return Mem.Negative; }
395 bool getMemWriteback() const { return Mem.Writeback; }
396
397 /// @}
398
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000399 bool isCoprocNum() const { return Kind == CoprocNum; }
400 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000401 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000402 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000403 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000404 bool isImm0_255() const {
405 if (Kind != Immediate)
406 return false;
407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
408 if (!CE) return false;
409 int64_t Value = CE->getValue();
410 return Value >= 0 && Value < 256;
411 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000412 bool isImm0_7() const {
413 if (Kind != Immediate)
414 return false;
415 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
416 if (!CE) return false;
417 int64_t Value = CE->getValue();
418 return Value >= 0 && Value < 8;
419 }
420 bool isImm0_15() const {
421 if (Kind != Immediate)
422 return false;
423 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
424 if (!CE) return false;
425 int64_t Value = CE->getValue();
426 return Value >= 0 && Value < 16;
427 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000428 bool isImm0_31() const {
429 if (Kind != Immediate)
430 return false;
431 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
432 if (!CE) return false;
433 int64_t Value = CE->getValue();
434 return Value >= 0 && Value < 32;
435 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000436 bool isImm1_32() const {
437 if (Kind != Immediate)
438 return false;
439 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
440 if (!CE) return false;
441 int64_t Value = CE->getValue();
442 return Value > 0 && Value < 33;
443 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000444 bool isImm0_65535() const {
445 if (Kind != Immediate)
446 return false;
447 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
448 if (!CE) return false;
449 int64_t Value = CE->getValue();
450 return Value >= 0 && Value < 65536;
451 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000452 bool isImm0_65535Expr() const {
453 if (Kind != Immediate)
454 return false;
455 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
456 // If it's not a constant expression, it'll generate a fixup and be
457 // handled later.
458 if (!CE) return true;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 65536;
461 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000462 bool isPKHLSLImm() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value >= 0 && Value < 32;
469 }
470 bool isPKHASRImm() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return Value > 0 && Value <= 32;
477 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000478 bool isARMSOImm() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return ARM_AM::getSOImmVal(Value) != -1;
485 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000486 bool isT2SOImm() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return ARM_AM::getT2SOImmVal(Value) != -1;
493 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000494 bool isSetEndImm() const {
495 if (Kind != Immediate)
496 return false;
497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
498 if (!CE) return false;
499 int64_t Value = CE->getValue();
500 return Value == 1 || Value == 0;
501 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000502 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000503 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000504 bool isDPRRegList() const { return Kind == DPRRegisterList; }
505 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000506 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000507 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000508 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000509 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000510 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
511 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000512 bool isMemMode2() const {
513 if (getMemAddrMode() != ARMII::AddrMode2)
514 return false;
515
516 if (getMemOffsetIsReg())
517 return true;
518
519 if (getMemNegative() &&
520 !(getMemPostindexed() || getMemPreindexed()))
521 return false;
522
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526
527 // The offset must be in the range 0-4095 (imm12).
528 if (Value > 4095 || Value < -4095)
529 return false;
530
531 return true;
532 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000533 bool isMemMode3() const {
534 if (getMemAddrMode() != ARMII::AddrMode3)
535 return false;
536
537 if (getMemOffsetIsReg()) {
538 if (getMemOffsetRegShifted())
539 return false; // No shift with offset reg allowed
540 return true;
541 }
542
543 if (getMemNegative() &&
544 !(getMemPostindexed() || getMemPreindexed()))
545 return false;
546
547 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
548 if (!CE) return false;
549 int64_t Value = CE->getValue();
550
551 // The offset must be in the range 0-255 (imm8).
552 if (Value > 255 || Value < -255)
553 return false;
554
555 return true;
556 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000557 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000558 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
559 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000560 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000561
Daniel Dunbar4b462672011-01-18 05:55:27 +0000562 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000563 if (!CE) return false;
564
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000565 // The offset must be a multiple of 4 in the range 0-1020.
566 int64_t Value = CE->getValue();
567 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
568 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000569 bool isMemMode7() const {
570 if (!isMemory() ||
571 getMemPreindexed() ||
572 getMemPostindexed() ||
573 getMemOffsetIsReg() ||
574 getMemNegative() ||
575 getMemWriteback())
576 return false;
577
578 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
579 if (!CE) return false;
580
581 if (CE->getValue())
582 return false;
583
584 return true;
585 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000586 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000587 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000588 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000589 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000590 }
591 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000592 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000593 return false;
594
Daniel Dunbar4b462672011-01-18 05:55:27 +0000595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000596 if (!CE) return false;
597
598 // The offset must be a multiple of 4 in the range 0-124.
599 uint64_t Value = CE->getValue();
600 return ((Value & 0x3) == 0 && Value <= 124);
601 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000602 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000603 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000604
605 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000606 // Add as immediates when possible. Null MCExpr = 0.
607 if (Expr == 0)
608 Inst.addOperand(MCOperand::CreateImm(0));
609 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000610 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
611 else
612 Inst.addOperand(MCOperand::CreateExpr(Expr));
613 }
614
Daniel Dunbar8462b302010-08-11 06:36:53 +0000615 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000616 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000617 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000618 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
619 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000620 }
621
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000622 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
623 assert(N == 1 && "Invalid number of operands!");
624 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
625 }
626
627 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
628 assert(N == 1 && "Invalid number of operands!");
629 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
630 }
631
Jim Grosbachd67641b2010-12-06 18:21:12 +0000632 void addCCOutOperands(MCInst &Inst, unsigned N) const {
633 assert(N == 1 && "Invalid number of operands!");
634 Inst.addOperand(MCOperand::CreateReg(getReg()));
635 }
636
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000637 void addRegOperands(MCInst &Inst, unsigned N) const {
638 assert(N == 1 && "Invalid number of operands!");
639 Inst.addOperand(MCOperand::CreateReg(getReg()));
640 }
641
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000642 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000643 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000644 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
645 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
646 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000647 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000648 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000649 }
650
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000651 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000652 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000653 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
654 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000655 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000656 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000657 }
658
659
Jim Grosbach580f4a92011-07-25 22:20:28 +0000660 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000661 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000662 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
663 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000664 }
665
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000666 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000667 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000668 const SmallVectorImpl<unsigned> &RegList = getRegList();
669 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000670 I = RegList.begin(), E = RegList.end(); I != E; ++I)
671 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000672 }
673
Bill Wendling0f630752010-11-17 04:32:08 +0000674 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
675 addRegListOperands(Inst, N);
676 }
677
678 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
679 addRegListOperands(Inst, N);
680 }
681
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000682 void addImmOperands(MCInst &Inst, unsigned N) const {
683 assert(N == 1 && "Invalid number of operands!");
684 addExpr(Inst, getImm());
685 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000686
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000687 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
688 assert(N == 1 && "Invalid number of operands!");
689 addExpr(Inst, getImm());
690 }
691
Jim Grosbach83ab0702011-07-13 22:01:08 +0000692 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
693 assert(N == 1 && "Invalid number of operands!");
694 addExpr(Inst, getImm());
695 }
696
697 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
698 assert(N == 1 && "Invalid number of operands!");
699 addExpr(Inst, getImm());
700 }
701
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000702 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
703 assert(N == 1 && "Invalid number of operands!");
704 addExpr(Inst, getImm());
705 }
706
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000707 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
708 assert(N == 1 && "Invalid number of operands!");
709 // The constant encodes as the immediate-1, and we store in the instruction
710 // the bits as encoded, so subtract off one here.
711 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
712 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
713 }
714
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000715 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
716 assert(N == 1 && "Invalid number of operands!");
717 addExpr(Inst, getImm());
718 }
719
Jim Grosbachffa32252011-07-19 19:13:28 +0000720 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
721 assert(N == 1 && "Invalid number of operands!");
722 addExpr(Inst, getImm());
723 }
724
Jim Grosbachf6c05252011-07-21 17:23:04 +0000725 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
726 assert(N == 1 && "Invalid number of operands!");
727 addExpr(Inst, getImm());
728 }
729
730 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
731 assert(N == 1 && "Invalid number of operands!");
732 // An ASR value of 32 encodes as 0, so that's how we want to add it to
733 // the instruction as well.
734 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
735 int Val = CE->getValue();
736 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
737 }
738
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000739 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
740 assert(N == 1 && "Invalid number of operands!");
741 addExpr(Inst, getImm());
742 }
743
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000744 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
745 assert(N == 1 && "Invalid number of operands!");
746 addExpr(Inst, getImm());
747 }
748
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000749 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
750 assert(N == 1 && "Invalid number of operands!");
751 addExpr(Inst, getImm());
752 }
753
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000754 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
755 assert(N == 1 && "Invalid number of operands!");
756 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
757 }
758
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000759 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
760 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
761 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
762
763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000764 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000765 assert((CE || CE->getValue() == 0) &&
766 "No offset operand support in mode 7");
767 }
768
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000769 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
770 assert(isMemMode2() && "Invalid mode or number of operands!");
771 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
772 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
773
774 if (getMemOffsetIsReg()) {
775 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
776
777 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
778 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
779 int64_t ShiftAmount = 0;
780
781 if (getMemOffsetRegShifted()) {
782 ShOpc = getMemShiftType();
783 const MCConstantExpr *CE =
784 dyn_cast<MCConstantExpr>(getMemShiftAmount());
785 ShiftAmount = CE->getValue();
786 }
787
788 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
789 ShOpc, IdxMode)));
790 return;
791 }
792
793 // Create a operand placeholder to always yield the same number of operands.
794 Inst.addOperand(MCOperand::CreateReg(0));
795
796 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
797 // the difference?
798 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
799 assert(CE && "Non-constant mode 2 offset operand!");
800 int64_t Offset = CE->getValue();
801
802 if (Offset >= 0)
803 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
804 Offset, ARM_AM::no_shift, IdxMode)));
805 else
806 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
807 -Offset, ARM_AM::no_shift, IdxMode)));
808 }
809
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000810 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
811 assert(isMemMode3() && "Invalid mode or number of operands!");
812 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
813 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
814
815 if (getMemOffsetIsReg()) {
816 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
817
818 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
819 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
820 IdxMode)));
821 return;
822 }
823
824 // Create a operand placeholder to always yield the same number of operands.
825 Inst.addOperand(MCOperand::CreateReg(0));
826
827 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
828 // the difference?
829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
830 assert(CE && "Non-constant mode 3 offset operand!");
831 int64_t Offset = CE->getValue();
832
833 if (Offset >= 0)
834 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
835 Offset, IdxMode)));
836 else
837 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
838 -Offset, IdxMode)));
839 }
840
Chris Lattner14b93852010-10-29 00:27:31 +0000841 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
842 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000843
Daniel Dunbar4b462672011-01-18 05:55:27 +0000844 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
845 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000846
Jim Grosbach80eb2332010-10-29 17:41:25 +0000847 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
848 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000849 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000850 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000851
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000852 // The MCInst offset operand doesn't include the low two bits (like
853 // the instruction encoding).
854 int64_t Offset = CE->getValue() / 4;
855 if (Offset >= 0)
856 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
857 Offset)));
858 else
859 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
860 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000861 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000862
Bill Wendlingf4caf692010-12-14 03:36:38 +0000863 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
864 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000865 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
866 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000867 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000868
Bill Wendlingf4caf692010-12-14 03:36:38 +0000869 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
870 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000871 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000873 assert(CE && "Non-constant mode offset operand!");
874 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000875 }
876
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000877 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
878 assert(N == 1 && "Invalid number of operands!");
879 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
880 }
881
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000882 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
883 assert(N == 1 && "Invalid number of operands!");
884 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
885 }
886
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000887 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000888
Chris Lattner3a697562010-10-28 17:20:03 +0000889 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
890 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000891 Op->CC.Val = CC;
892 Op->StartLoc = S;
893 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000894 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000895 }
896
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000897 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
898 ARMOperand *Op = new ARMOperand(CoprocNum);
899 Op->Cop.Val = CopVal;
900 Op->StartLoc = S;
901 Op->EndLoc = S;
902 return Op;
903 }
904
905 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
906 ARMOperand *Op = new ARMOperand(CoprocReg);
907 Op->Cop.Val = CopVal;
908 Op->StartLoc = S;
909 Op->EndLoc = S;
910 return Op;
911 }
912
Jim Grosbachd67641b2010-12-06 18:21:12 +0000913 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
914 ARMOperand *Op = new ARMOperand(CCOut);
915 Op->Reg.RegNum = RegNum;
916 Op->StartLoc = S;
917 Op->EndLoc = S;
918 return Op;
919 }
920
Chris Lattner3a697562010-10-28 17:20:03 +0000921 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
922 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000923 Op->Tok.Data = Str.data();
924 Op->Tok.Length = Str.size();
925 Op->StartLoc = S;
926 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000927 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000928 }
929
Bill Wendling50d0f582010-11-18 23:43:05 +0000930 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000931 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000932 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000933 Op->StartLoc = S;
934 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000935 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000936 }
937
Jim Grosbache8606dc2011-07-13 17:50:29 +0000938 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
939 unsigned SrcReg,
940 unsigned ShiftReg,
941 unsigned ShiftImm,
942 SMLoc S, SMLoc E) {
943 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000944 Op->RegShiftedReg.ShiftTy = ShTy;
945 Op->RegShiftedReg.SrcReg = SrcReg;
946 Op->RegShiftedReg.ShiftReg = ShiftReg;
947 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000948 Op->StartLoc = S;
949 Op->EndLoc = E;
950 return Op;
951 }
952
Owen Anderson92a20222011-07-21 18:54:16 +0000953 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
954 unsigned SrcReg,
955 unsigned ShiftImm,
956 SMLoc S, SMLoc E) {
957 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000958 Op->RegShiftedImm.ShiftTy = ShTy;
959 Op->RegShiftedImm.SrcReg = SrcReg;
960 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000961 Op->StartLoc = S;
962 Op->EndLoc = E;
963 return Op;
964 }
965
Jim Grosbach580f4a92011-07-25 22:20:28 +0000966 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000967 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000968 ARMOperand *Op = new ARMOperand(ShifterImmediate);
969 Op->ShifterImm.isASR = isASR;
970 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000971 Op->StartLoc = S;
972 Op->EndLoc = E;
973 return Op;
974 }
975
Bill Wendling7729e062010-11-09 22:44:22 +0000976 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +0000977 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000978 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +0000979 KindTy Kind = RegisterList;
980
Evan Cheng275944a2011-07-25 21:32:49 +0000981 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
982 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000983 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +0000984 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
985 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000986 Kind = SPRRegisterList;
987
988 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +0000989 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000990 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +0000991 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +0000992 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000993 Op->StartLoc = StartLoc;
994 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000995 return Op;
996 }
997
Chris Lattner3a697562010-10-28 17:20:03 +0000998 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
999 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001000 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001001 Op->StartLoc = S;
1002 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001003 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001004 }
1005
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001006 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1007 bool OffsetIsReg, const MCExpr *Offset,
1008 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001009 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001010 const MCExpr *ShiftAmount, bool Preindexed,
1011 bool Postindexed, bool Negative, bool Writeback,
1012 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001013 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1014 "OffsetRegNum must imply OffsetIsReg!");
1015 assert((!OffsetRegShifted || OffsetIsReg) &&
1016 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001017 assert((Offset || OffsetIsReg) &&
1018 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001019 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1020 "Cannot have shift amount without shifted register offset!");
1021 assert((!Offset || !OffsetIsReg) &&
1022 "Cannot have expression offset and register offset!");
1023
Chris Lattner3a697562010-10-28 17:20:03 +00001024 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001025 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001026 Op->Mem.BaseRegNum = BaseRegNum;
1027 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001028 if (OffsetIsReg)
1029 Op->Mem.Offset.RegNum = OffsetRegNum;
1030 else
1031 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001032 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1033 Op->Mem.ShiftType = ShiftType;
1034 Op->Mem.ShiftAmount = ShiftAmount;
1035 Op->Mem.Preindexed = Preindexed;
1036 Op->Mem.Postindexed = Postindexed;
1037 Op->Mem.Negative = Negative;
1038 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001039
Sean Callanan76264762010-04-02 22:27:05 +00001040 Op->StartLoc = S;
1041 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001042 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001043 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001044
1045 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1046 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1047 Op->MBOpt.Val = Opt;
1048 Op->StartLoc = S;
1049 Op->EndLoc = S;
1050 return Op;
1051 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001052
1053 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1054 ARMOperand *Op = new ARMOperand(ProcIFlags);
1055 Op->IFlags.Val = IFlags;
1056 Op->StartLoc = S;
1057 Op->EndLoc = S;
1058 return Op;
1059 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001060
1061 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1062 ARMOperand *Op = new ARMOperand(MSRMask);
1063 Op->MMask.Val = MMask;
1064 Op->StartLoc = S;
1065 Op->EndLoc = S;
1066 return Op;
1067 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001068};
1069
1070} // end anonymous namespace.
1071
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001072void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001073 switch (Kind) {
1074 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001075 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001076 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001077 case CCOut:
1078 OS << "<ccout " << getReg() << ">";
1079 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001080 case CoprocNum:
1081 OS << "<coprocessor number: " << getCoproc() << ">";
1082 break;
1083 case CoprocReg:
1084 OS << "<coprocessor register: " << getCoproc() << ">";
1085 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001086 case MSRMask:
1087 OS << "<mask: " << getMSRMask() << ">";
1088 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001089 case Immediate:
1090 getImm()->print(OS);
1091 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001092 case MemBarrierOpt:
1093 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1094 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001095 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001096 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001097 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1098 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001099 if (getMemOffsetIsReg()) {
1100 OS << " offset:<register " << getMemOffsetRegNum();
1101 if (getMemOffsetRegShifted()) {
1102 OS << " offset-shift-type:" << getMemShiftType();
1103 OS << " offset-shift-amount:" << *getMemShiftAmount();
1104 }
1105 } else {
1106 OS << " offset:" << *getMemOffset();
1107 }
1108 if (getMemOffsetIsReg())
1109 OS << " (offset-is-reg)";
1110 if (getMemPreindexed())
1111 OS << " (pre-indexed)";
1112 if (getMemPostindexed())
1113 OS << " (post-indexed)";
1114 if (getMemNegative())
1115 OS << " (negative)";
1116 if (getMemWriteback())
1117 OS << " (writeback)";
1118 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001119 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001120 case ProcIFlags: {
1121 OS << "<ARM_PROC::";
1122 unsigned IFlags = getProcIFlags();
1123 for (int i=2; i >= 0; --i)
1124 if (IFlags & (1 << i))
1125 OS << ARM_PROC::IFlagsToString(1 << i);
1126 OS << ">";
1127 break;
1128 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001129 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001130 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001131 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001132 case ShifterImmediate:
1133 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1134 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001135 break;
1136 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001137 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001138 << RegShiftedReg.SrcReg
1139 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1140 << ", " << RegShiftedReg.ShiftReg << ", "
1141 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001142 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001143 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001144 case ShiftedImmediate:
1145 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001146 << RegShiftedImm.SrcReg
1147 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1148 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001149 << ">";
1150 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001151 case RegisterList:
1152 case DPRRegisterList:
1153 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001154 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001155
Bill Wendling5fa22a12010-11-09 23:28:44 +00001156 const SmallVectorImpl<unsigned> &RegList = getRegList();
1157 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001158 I = RegList.begin(), E = RegList.end(); I != E; ) {
1159 OS << *I;
1160 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001161 }
1162
1163 OS << ">";
1164 break;
1165 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001166 case Token:
1167 OS << "'" << getToken() << "'";
1168 break;
1169 }
1170}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001171
1172/// @name Auto-generated Match Functions
1173/// {
1174
1175static unsigned MatchRegisterName(StringRef Name);
1176
1177/// }
1178
Bob Wilson69df7232011-02-03 21:46:10 +00001179bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1180 SMLoc &StartLoc, SMLoc &EndLoc) {
Roman Divackybf755322011-01-27 17:14:22 +00001181 RegNo = TryParseRegister();
1182
1183 return (RegNo == (unsigned)-1);
1184}
1185
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001186/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001187/// and if it is a register name the token is eaten and the register number is
1188/// returned. Otherwise return -1.
1189///
1190int ARMAsmParser::TryParseRegister() {
1191 const AsmToken &Tok = Parser.getTok();
1192 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001193
Chris Lattnere5658fa2010-10-30 04:09:10 +00001194 // FIXME: Validate register for the current architecture; we have to do
1195 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001196 std::string upperCase = Tok.getString().str();
1197 std::string lowerCase = LowercaseString(upperCase);
1198 unsigned RegNum = MatchRegisterName(lowerCase);
1199 if (!RegNum) {
1200 RegNum = StringSwitch<unsigned>(lowerCase)
1201 .Case("r13", ARM::SP)
1202 .Case("r14", ARM::LR)
1203 .Case("r15", ARM::PC)
1204 .Case("ip", ARM::R12)
1205 .Default(0);
1206 }
1207 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001208
Chris Lattnere5658fa2010-10-30 04:09:10 +00001209 Parser.Lex(); // Eat identifier token.
1210 return RegNum;
1211}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001212
Jim Grosbach19906722011-07-13 18:49:30 +00001213// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1214// If a recoverable error occurs, return 1. If an irrecoverable error
1215// occurs, return -1. An irrecoverable error is one where tokens have been
1216// consumed in the process of trying to parse the shifter (i.e., when it is
1217// indeed a shifter operand, but malformed).
1218int ARMAsmParser::TryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001219 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1220 SMLoc S = Parser.getTok().getLoc();
1221 const AsmToken &Tok = Parser.getTok();
1222 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1223
1224 std::string upperCase = Tok.getString().str();
1225 std::string lowerCase = LowercaseString(upperCase);
1226 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1227 .Case("lsl", ARM_AM::lsl)
1228 .Case("lsr", ARM_AM::lsr)
1229 .Case("asr", ARM_AM::asr)
1230 .Case("ror", ARM_AM::ror)
1231 .Case("rrx", ARM_AM::rrx)
1232 .Default(ARM_AM::no_shift);
1233
1234 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001235 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001236
Jim Grosbache8606dc2011-07-13 17:50:29 +00001237 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001238
Jim Grosbache8606dc2011-07-13 17:50:29 +00001239 // The source register for the shift has already been added to the
1240 // operand list, so we need to pop it off and combine it into the shifted
1241 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001242 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001243 if (!PrevOp->isReg())
1244 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1245 int SrcReg = PrevOp->getReg();
1246 int64_t Imm = 0;
1247 int ShiftReg = 0;
1248 if (ShiftTy == ARM_AM::rrx) {
1249 // RRX Doesn't have an explicit shift amount. The encoder expects
1250 // the shift register to be the same as the source register. Seems odd,
1251 // but OK.
1252 ShiftReg = SrcReg;
1253 } else {
1254 // Figure out if this is shifted by a constant or a register (for non-RRX).
1255 if (Parser.getTok().is(AsmToken::Hash)) {
1256 Parser.Lex(); // Eat hash.
1257 SMLoc ImmLoc = Parser.getTok().getLoc();
1258 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001259 if (getParser().ParseExpression(ShiftExpr)) {
1260 Error(ImmLoc, "invalid immediate shift value");
1261 return -1;
1262 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001263 // The expression must be evaluatable as an immediate.
1264 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001265 if (!CE) {
1266 Error(ImmLoc, "invalid immediate shift value");
1267 return -1;
1268 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001269 // Range check the immediate.
1270 // lsl, ror: 0 <= imm <= 31
1271 // lsr, asr: 0 <= imm <= 32
1272 Imm = CE->getValue();
1273 if (Imm < 0 ||
1274 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1275 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001276 Error(ImmLoc, "immediate shift value out of range");
1277 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001278 }
1279 } else if (Parser.getTok().is(AsmToken::Identifier)) {
1280 ShiftReg = TryParseRegister();
1281 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001282 if (ShiftReg == -1) {
1283 Error (L, "expected immediate or register in shift operand");
1284 return -1;
1285 }
1286 } else {
1287 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001288 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001289 return -1;
1290 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001291 }
1292
Owen Anderson92a20222011-07-21 18:54:16 +00001293 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1294 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001295 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001296 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001297 else
1298 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1299 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001300
Jim Grosbach19906722011-07-13 18:49:30 +00001301 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001302}
1303
1304
Bill Wendling50d0f582010-11-18 23:43:05 +00001305/// Try to parse a register name. The token must be an Identifier when called.
1306/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1307/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001308///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001309/// TODO this is likely to change to allow different register types and or to
1310/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001311bool ARMAsmParser::
1312TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001313 SMLoc S = Parser.getTok().getLoc();
1314 int RegNo = TryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001315 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001316 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001317
Bill Wendling50d0f582010-11-18 23:43:05 +00001318 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001319
Chris Lattnere5658fa2010-10-30 04:09:10 +00001320 const AsmToken &ExclaimTok = Parser.getTok();
1321 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001322 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1323 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001324 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001325 }
1326
Bill Wendling50d0f582010-11-18 23:43:05 +00001327 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001328}
1329
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001330/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1331/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1332/// "c5", ...
1333static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001334 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1335 // but efficient.
1336 switch (Name.size()) {
1337 default: break;
1338 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001339 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001340 return -1;
1341 switch (Name[1]) {
1342 default: return -1;
1343 case '0': return 0;
1344 case '1': return 1;
1345 case '2': return 2;
1346 case '3': return 3;
1347 case '4': return 4;
1348 case '5': return 5;
1349 case '6': return 6;
1350 case '7': return 7;
1351 case '8': return 8;
1352 case '9': return 9;
1353 }
1354 break;
1355 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001356 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001357 return -1;
1358 switch (Name[2]) {
1359 default: return -1;
1360 case '0': return 10;
1361 case '1': return 11;
1362 case '2': return 12;
1363 case '3': return 13;
1364 case '4': return 14;
1365 case '5': return 15;
1366 }
1367 break;
1368 }
1369
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001370 return -1;
1371}
1372
Jim Grosbach43904292011-07-25 20:14:50 +00001373/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001374/// token must be an Identifier when called, and if it is a coprocessor
1375/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001376ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001377parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001378 SMLoc S = Parser.getTok().getLoc();
1379 const AsmToken &Tok = Parser.getTok();
1380 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1381
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001382 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001383 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001384 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001385
1386 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001387 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001388 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001389}
1390
Jim Grosbach43904292011-07-25 20:14:50 +00001391/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001392/// token must be an Identifier when called, and if it is a coprocessor
1393/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001394ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001395parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001396 SMLoc S = Parser.getTok().getLoc();
1397 const AsmToken &Tok = Parser.getTok();
1398 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1399
1400 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1401 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001402 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001403
1404 Parser.Lex(); // Eat identifier token.
1405 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001406 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001407}
1408
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001409/// Parse a register list, return it if successful else return null. The first
1410/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001411bool ARMAsmParser::
1412ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001413 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001414 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001415 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001416
Bill Wendling7729e062010-11-09 22:44:22 +00001417 // Read the rest of the registers in the list.
1418 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001419 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001420
Bill Wendling7729e062010-11-09 22:44:22 +00001421 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001422 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001423 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001424
Sean Callanan18b83232010-01-19 21:44:56 +00001425 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001426 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001427 if (RegTok.isNot(AsmToken::Identifier)) {
1428 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001429 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001430 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001431
Bill Wendling1d6a2652010-11-06 10:40:24 +00001432 int RegNum = TryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001433 if (RegNum == -1) {
1434 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001435 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001436 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001437
Bill Wendlinge7176102010-11-06 22:36:58 +00001438 if (IsRange) {
1439 int Reg = PrevRegNum;
1440 do {
1441 ++Reg;
1442 Registers.push_back(std::make_pair(Reg, RegLoc));
1443 } while (Reg != RegNum);
1444 } else {
1445 Registers.push_back(std::make_pair(RegNum, RegLoc));
1446 }
1447
1448 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001449 } while (Parser.getTok().is(AsmToken::Comma) ||
1450 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001451
1452 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001453 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001454 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1455 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001456 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001457 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001458
Bill Wendlinge7176102010-11-06 22:36:58 +00001459 SMLoc E = RCurlyTok.getLoc();
1460 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001461
Bill Wendlinge7176102010-11-06 22:36:58 +00001462 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001463 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001464 RI = Registers.begin(), RE = Registers.end();
1465
Bill Wendling7caebff2011-01-12 21:20:59 +00001466 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001467 bool EmittedWarning = false;
1468
Bill Wendling7caebff2011-01-12 21:20:59 +00001469 DenseMap<unsigned, bool> RegMap;
1470 RegMap[HighRegNum] = true;
1471
Bill Wendlinge7176102010-11-06 22:36:58 +00001472 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001473 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001474 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001475
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001476 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001477 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001478 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001479 }
1480
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001481 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001482 Warning(RegInfo.second,
1483 "register not in ascending order in register list");
1484
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001485 RegMap[Reg] = true;
1486 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001487 }
1488
Bill Wendling50d0f582010-11-18 23:43:05 +00001489 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1490 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001491}
1492
Jim Grosbach43904292011-07-25 20:14:50 +00001493/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001494ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001495parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001496 SMLoc S = Parser.getTok().getLoc();
1497 const AsmToken &Tok = Parser.getTok();
1498 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1499 StringRef OptStr = Tok.getString();
1500
1501 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1502 .Case("sy", ARM_MB::SY)
1503 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001504 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001505 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001506 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001507 .Case("ishst", ARM_MB::ISHST)
1508 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001509 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001510 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001511 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001512 .Case("osh", ARM_MB::OSH)
1513 .Case("oshst", ARM_MB::OSHST)
1514 .Default(~0U);
1515
1516 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001517 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001518
1519 Parser.Lex(); // Eat identifier token.
1520 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001521 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001522}
1523
Jim Grosbach43904292011-07-25 20:14:50 +00001524/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001525ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001526parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001527 SMLoc S = Parser.getTok().getLoc();
1528 const AsmToken &Tok = Parser.getTok();
1529 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1530 StringRef IFlagsStr = Tok.getString();
1531
1532 unsigned IFlags = 0;
1533 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1534 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1535 .Case("a", ARM_PROC::A)
1536 .Case("i", ARM_PROC::I)
1537 .Case("f", ARM_PROC::F)
1538 .Default(~0U);
1539
1540 // If some specific iflag is already set, it means that some letter is
1541 // present more than once, this is not acceptable.
1542 if (Flag == ~0U || (IFlags & Flag))
1543 return MatchOperand_NoMatch;
1544
1545 IFlags |= Flag;
1546 }
1547
1548 Parser.Lex(); // Eat identifier token.
1549 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1550 return MatchOperand_Success;
1551}
1552
Jim Grosbach43904292011-07-25 20:14:50 +00001553/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001554ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001555parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001556 SMLoc S = Parser.getTok().getLoc();
1557 const AsmToken &Tok = Parser.getTok();
1558 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1559 StringRef Mask = Tok.getString();
1560
1561 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1562 size_t Start = 0, Next = Mask.find('_');
1563 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001564 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001565 if (Next != StringRef::npos)
1566 Flags = Mask.slice(Next+1, Mask.size());
1567
1568 // FlagsVal contains the complete mask:
1569 // 3-0: Mask
1570 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1571 unsigned FlagsVal = 0;
1572
1573 if (SpecReg == "apsr") {
1574 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001575 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001576 .Case("g", 0x4) // same as CPSR_s
1577 .Case("nzcvqg", 0xc) // same as CPSR_fs
1578 .Default(~0U);
1579
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001580 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001581 if (!Flags.empty())
1582 return MatchOperand_NoMatch;
1583 else
1584 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001585 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001586 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001587 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1588 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001589 for (int i = 0, e = Flags.size(); i != e; ++i) {
1590 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1591 .Case("c", 1)
1592 .Case("x", 2)
1593 .Case("s", 4)
1594 .Case("f", 8)
1595 .Default(~0U);
1596
1597 // If some specific flag is already set, it means that some letter is
1598 // present more than once, this is not acceptable.
1599 if (FlagsVal == ~0U || (FlagsVal & Flag))
1600 return MatchOperand_NoMatch;
1601 FlagsVal |= Flag;
1602 }
1603 } else // No match for special register.
1604 return MatchOperand_NoMatch;
1605
1606 // Special register without flags are equivalent to "fc" flags.
1607 if (!FlagsVal)
1608 FlagsVal = 0x9;
1609
1610 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1611 if (SpecReg == "spsr")
1612 FlagsVal |= 16;
1613
1614 Parser.Lex(); // Eat identifier token.
1615 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1616 return MatchOperand_Success;
1617}
1618
Jim Grosbach43904292011-07-25 20:14:50 +00001619/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001620ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001621parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001622 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001623
1624 if (ParseMemory(Operands, ARMII::AddrMode2))
1625 return MatchOperand_NoMatch;
1626
1627 return MatchOperand_Success;
1628}
1629
Jim Grosbach43904292011-07-25 20:14:50 +00001630/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001631ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001632parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001633 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1634
1635 if (ParseMemory(Operands, ARMII::AddrMode3))
1636 return MatchOperand_NoMatch;
1637
1638 return MatchOperand_Success;
1639}
1640
Jim Grosbachf6c05252011-07-21 17:23:04 +00001641ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1642parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1643 int Low, int High) {
1644 const AsmToken &Tok = Parser.getTok();
1645 if (Tok.isNot(AsmToken::Identifier)) {
1646 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1647 return MatchOperand_ParseFail;
1648 }
1649 StringRef ShiftName = Tok.getString();
1650 std::string LowerOp = LowercaseString(Op);
1651 std::string UpperOp = UppercaseString(Op);
1652 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1653 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1654 return MatchOperand_ParseFail;
1655 }
1656 Parser.Lex(); // Eat shift type token.
1657
1658 // There must be a '#' and a shift amount.
1659 if (Parser.getTok().isNot(AsmToken::Hash)) {
1660 Error(Parser.getTok().getLoc(), "'#' expected");
1661 return MatchOperand_ParseFail;
1662 }
1663 Parser.Lex(); // Eat hash token.
1664
1665 const MCExpr *ShiftAmount;
1666 SMLoc Loc = Parser.getTok().getLoc();
1667 if (getParser().ParseExpression(ShiftAmount)) {
1668 Error(Loc, "illegal expression");
1669 return MatchOperand_ParseFail;
1670 }
1671 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1672 if (!CE) {
1673 Error(Loc, "constant expression expected");
1674 return MatchOperand_ParseFail;
1675 }
1676 int Val = CE->getValue();
1677 if (Val < Low || Val > High) {
1678 Error(Loc, "immediate value out of range");
1679 return MatchOperand_ParseFail;
1680 }
1681
1682 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1683
1684 return MatchOperand_Success;
1685}
1686
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001687ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1688parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1689 const AsmToken &Tok = Parser.getTok();
1690 SMLoc S = Tok.getLoc();
1691 if (Tok.isNot(AsmToken::Identifier)) {
1692 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1693 return MatchOperand_ParseFail;
1694 }
1695 int Val = StringSwitch<int>(Tok.getString())
1696 .Case("be", 1)
1697 .Case("le", 0)
1698 .Default(-1);
1699 Parser.Lex(); // Eat the token.
1700
1701 if (Val == -1) {
1702 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1703 return MatchOperand_ParseFail;
1704 }
1705 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1706 getContext()),
1707 S, Parser.getTok().getLoc()));
1708 return MatchOperand_Success;
1709}
1710
Jim Grosbach580f4a92011-07-25 22:20:28 +00001711/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1712/// instructions. Legal values are:
1713/// lsl #n 'n' in [0,31]
1714/// asr #n 'n' in [1,32]
1715/// n == 32 encoded as n == 0.
1716ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1717parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1718 const AsmToken &Tok = Parser.getTok();
1719 SMLoc S = Tok.getLoc();
1720 if (Tok.isNot(AsmToken::Identifier)) {
1721 Error(S, "shift operator 'asr' or 'lsl' expected");
1722 return MatchOperand_ParseFail;
1723 }
1724 StringRef ShiftName = Tok.getString();
1725 bool isASR;
1726 if (ShiftName == "lsl" || ShiftName == "LSL")
1727 isASR = false;
1728 else if (ShiftName == "asr" || ShiftName == "ASR")
1729 isASR = true;
1730 else {
1731 Error(S, "shift operator 'asr' or 'lsl' expected");
1732 return MatchOperand_ParseFail;
1733 }
1734 Parser.Lex(); // Eat the operator.
1735
1736 // A '#' and a shift amount.
1737 if (Parser.getTok().isNot(AsmToken::Hash)) {
1738 Error(Parser.getTok().getLoc(), "'#' expected");
1739 return MatchOperand_ParseFail;
1740 }
1741 Parser.Lex(); // Eat hash token.
1742
1743 const MCExpr *ShiftAmount;
1744 SMLoc E = Parser.getTok().getLoc();
1745 if (getParser().ParseExpression(ShiftAmount)) {
1746 Error(E, "malformed shift expression");
1747 return MatchOperand_ParseFail;
1748 }
1749 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1750 if (!CE) {
1751 Error(E, "shift amount must be an immediate");
1752 return MatchOperand_ParseFail;
1753 }
1754
1755 int64_t Val = CE->getValue();
1756 if (isASR) {
1757 // Shift amount must be in [1,32]
1758 if (Val < 1 || Val > 32) {
1759 Error(E, "'asr' shift amount must be in range [1,32]");
1760 return MatchOperand_ParseFail;
1761 }
1762 // asr #32 encoded as asr #0.
1763 if (Val == 32) Val = 0;
1764 } else {
1765 // Shift amount must be in [1,32]
1766 if (Val < 0 || Val > 31) {
1767 Error(E, "'lsr' shift amount must be in range [0,31]");
1768 return MatchOperand_ParseFail;
1769 }
1770 }
1771
1772 E = Parser.getTok().getLoc();
1773 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1774
1775 return MatchOperand_Success;
1776}
1777
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001778/// CvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1779/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1780/// when they refer multiple MIOperands inside a single one.
1781bool ARMAsmParser::
1782CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1783 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1784 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1785
1786 // Create a writeback register dummy placeholder.
1787 Inst.addOperand(MCOperand::CreateImm(0));
1788
1789 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1790 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1791 return true;
1792}
1793
1794/// CvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1795/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1796/// when they refer multiple MIOperands inside a single one.
1797bool ARMAsmParser::
1798CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1799 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1800 // Create a writeback register dummy placeholder.
1801 Inst.addOperand(MCOperand::CreateImm(0));
1802 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1803 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1804 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1805 return true;
1806}
1807
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001808/// CvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1809/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1810/// when they refer multiple MIOperands inside a single one.
1811bool ARMAsmParser::
1812CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1813 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1814 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1815
1816 // Create a writeback register dummy placeholder.
1817 Inst.addOperand(MCOperand::CreateImm(0));
1818
1819 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1820 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1821 return true;
1822}
1823
1824/// CvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1825/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1826/// when they refer multiple MIOperands inside a single one.
1827bool ARMAsmParser::
1828CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1829 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1830 // Create a writeback register dummy placeholder.
1831 Inst.addOperand(MCOperand::CreateImm(0));
1832 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1833 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1834 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1835 return true;
1836}
1837
Bill Wendlinge7176102010-11-06 22:36:58 +00001838/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001839/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001840///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001841/// TODO Only preindexing and postindexing addressing are started, unindexed
1842/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001843bool ARMAsmParser::
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001844ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
1845 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001846 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001847 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001848 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001849 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001850 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001851
Sean Callanan18b83232010-01-19 21:44:56 +00001852 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001853 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1854 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001855 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001856 }
Chris Lattnere5658fa2010-10-30 04:09:10 +00001857 int BaseRegNum = TryParseRegister();
1858 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001859 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001860 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001861 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001862
Daniel Dunbar05710932011-01-18 05:34:17 +00001863 // The next token must either be a comma or a closing bracket.
1864 const AsmToken &Tok = Parser.getTok();
1865 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1866 return true;
1867
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001868 bool Preindexed = false;
1869 bool Postindexed = false;
1870 bool OffsetIsReg = false;
1871 bool Negative = false;
1872 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001873 ARMOperand *WBOp = 0;
1874 int OffsetRegNum = -1;
1875 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001876 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001877 const MCExpr *ShiftAmount = 0;
1878 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001879
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001880 // First look for preindexed address forms, that is after the "[Rn" we now
1881 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001882 if (Tok.is(AsmToken::Comma)) {
1883 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001884 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001885
Chris Lattner550276e2010-10-28 20:52:15 +00001886 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
1887 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001888 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001889 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001890 if (RBracTok.isNot(AsmToken::RBrac)) {
1891 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001892 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001893 }
Sean Callanan76264762010-04-02 22:27:05 +00001894 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001895 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001896
Sean Callanan18b83232010-01-19 21:44:56 +00001897 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001898 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001899 // None of addrmode3 instruction uses "!"
1900 if (AddrMode == ARMII::AddrMode3)
1901 return true;
1902
Bill Wendling50d0f582010-11-18 23:43:05 +00001903 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
1904 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001905 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001906 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001907 } else { // In addressing mode 2, pre-indexed mode always end with "!"
1908 if (AddrMode == ARMII::AddrMode2)
1909 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001910 }
Daniel Dunbar05710932011-01-18 05:34:17 +00001911 } else {
1912 // The "[Rn" we have so far was not followed by a comma.
1913
Jim Grosbach80eb2332010-10-29 17:41:25 +00001914 // If there's anything other than the right brace, this is a post indexing
1915 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00001916 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001917 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001918
Sean Callanan18b83232010-01-19 21:44:56 +00001919 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00001920
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00001921 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00001922 Postindexed = true;
1923 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00001924
Chris Lattner550276e2010-10-28 20:52:15 +00001925 if (NextTok.isNot(AsmToken::Comma)) {
1926 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001927 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001928 }
Bill Wendling50d0f582010-11-18 23:43:05 +00001929
Sean Callananb9a25b72010-01-19 20:27:46 +00001930 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00001931
Chris Lattner550276e2010-10-28 20:52:15 +00001932 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00001933 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00001934 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001935 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001936 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001937 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001938
1939 // Force Offset to exist if used.
1940 if (!OffsetIsReg) {
1941 if (!Offset)
1942 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001943 } else {
1944 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
1945 Error(E, "shift amount not supported");
1946 return true;
1947 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001948 }
1949
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001950 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
1951 Offset, OffsetRegNum, OffsetRegShifted,
1952 ShiftType, ShiftAmount, Preindexed,
1953 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001954 if (WBOp)
1955 Operands.push_back(WBOp);
1956
1957 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001958}
1959
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001960/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
1961/// we will parse the following (were +/- means that a plus or minus is
1962/// optional):
1963/// +/-Rm
1964/// +/-Rm, shift
1965/// #offset
1966/// we return false on success or an error otherwise.
1967bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00001968 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001969 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001970 const MCExpr *&ShiftAmount,
1971 const MCExpr *&Offset,
1972 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00001973 int &OffsetRegNum,
1974 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001975 Negative = false;
1976 OffsetRegShifted = false;
1977 OffsetIsReg = false;
1978 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00001979 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00001980 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001981 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00001982 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001983 else if (NextTok.is(AsmToken::Minus)) {
1984 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001985 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001986 }
1987 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00001988 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001989 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001990 SMLoc CurLoc = OffsetRegTok.getLoc();
1991 OffsetRegNum = TryParseRegister();
1992 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001993 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00001994 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00001995 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001996 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00001997
Bill Wendling12f40e92010-11-06 10:51:53 +00001998 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001999 if (OffsetRegNum != -1) {
2000 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002001 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002002 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002003 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002004
Sean Callanan18b83232010-01-19 21:44:56 +00002005 const AsmToken &Tok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002006 if (ParseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002007 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002008 OffsetRegShifted = true;
2009 }
2010 }
2011 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2012 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002013 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002014 if (HashTok.isNot(AsmToken::Hash))
2015 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002016
Sean Callananb9a25b72010-01-19 20:27:46 +00002017 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002018
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002019 if (getParser().ParseExpression(Offset))
2020 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002021 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002022 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002023 return false;
2024}
2025
2026/// ParseShift as one of these two:
2027/// ( lsl | lsr | asr | ror ) , # shift_amount
2028/// rrx
2029/// and returns true if it parses a shift otherwise it returns false.
Owen Anderson00828302011-03-18 22:50:18 +00002030bool ARMAsmParser::ParseShift(ARM_AM::ShiftOpc &St,
2031 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002032 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002033 if (Tok.isNot(AsmToken::Identifier))
2034 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002035 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002036 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002037 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002038 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002039 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002040 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002041 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002042 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002043 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002044 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002045 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002046 else
2047 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002048 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002049
2050 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002051 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002052 return false;
2053
2054 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002055 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002056 if (HashTok.isNot(AsmToken::Hash))
2057 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002058 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002059
2060 if (getParser().ParseExpression(ShiftAmount))
2061 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002062
2063 return false;
2064}
2065
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002066/// Parse a arm instruction operand. For now this parses the operand regardless
2067/// of the mnemonic.
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002068bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002069 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002070 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002071
2072 // Check if the current operand has a custom associated parser, if so, try to
2073 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002074 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2075 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002076 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002077 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2078 // there was a match, but an error occurred, in which case, just return that
2079 // the operand parsing failed.
2080 if (ResTy == MatchOperand_ParseFail)
2081 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002082
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002083 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002084 default:
2085 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002086 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002087 case AsmToken::Identifier: {
Bill Wendling50d0f582010-11-18 23:43:05 +00002088 if (!TryParseRegisterWithWriteBack(Operands))
2089 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002090 int Res = TryParseShiftRegister(Operands);
2091 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002092 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002093 else if (Res == -1) // irrecoverable error
2094 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002095
2096 // Fall though for the Identifier case that is not a register or a
2097 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002098 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002099 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2100 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002101 // This was not a register so parse other operands that start with an
2102 // identifier (like labels) as expressions and create them as immediates.
2103 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002104 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002105 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002106 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002107 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002108 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2109 return false;
2110 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002111 case AsmToken::LBrac:
Bill Wendling50d0f582010-11-18 23:43:05 +00002112 return ParseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002113 case AsmToken::LCurly:
Bill Wendling50d0f582010-11-18 23:43:05 +00002114 return ParseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002115 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002116 // #42 -> immediate.
2117 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002118 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002119 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002120 const MCExpr *ImmVal;
2121 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002122 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002123 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002124 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2125 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002126 case AsmToken::Colon: {
2127 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002128 // FIXME: Check it's an expression prefix,
2129 // e.g. (FOO - :lower16:BAR) isn't legal.
2130 ARMMCExpr::VariantKind RefKind;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002131 if (ParsePrefix(RefKind))
2132 return true;
2133
Evan Cheng75972122011-01-13 07:58:56 +00002134 const MCExpr *SubExprVal;
2135 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002136 return true;
2137
Evan Cheng75972122011-01-13 07:58:56 +00002138 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2139 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002140 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002141 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002142 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002143 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002144 }
2145}
2146
Evan Cheng75972122011-01-13 07:58:56 +00002147// ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
2148// :lower16: and :upper16:.
2149bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) {
2150 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002151
2152 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002153 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002154 Parser.Lex(); // Eat ':'
2155
2156 if (getLexer().isNot(AsmToken::Identifier)) {
2157 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2158 return true;
2159 }
2160
2161 StringRef IDVal = Parser.getTok().getIdentifier();
2162 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002163 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002164 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002165 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002166 } else {
2167 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2168 return true;
2169 }
2170 Parser.Lex();
2171
2172 if (getLexer().isNot(AsmToken::Colon)) {
2173 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2174 return true;
2175 }
2176 Parser.Lex(); // Eat the last ':'
2177 return false;
2178}
2179
2180const MCExpr *
2181ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E,
2182 MCSymbolRefExpr::VariantKind Variant) {
2183 // Recurse over the given expression, rebuilding it to apply the given variant
2184 // to the leftmost symbol.
2185 if (Variant == MCSymbolRefExpr::VK_None)
2186 return E;
2187
2188 switch (E->getKind()) {
2189 case MCExpr::Target:
2190 llvm_unreachable("Can't handle target expr yet");
2191 case MCExpr::Constant:
2192 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2193
2194 case MCExpr::SymbolRef: {
2195 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2196
2197 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2198 return 0;
2199
2200 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2201 }
2202
2203 case MCExpr::Unary:
2204 llvm_unreachable("Can't handle unary expressions yet");
2205
2206 case MCExpr::Binary: {
2207 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
2208 const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant);
2209 const MCExpr *RHS = BE->getRHS();
2210 if (!LHS)
2211 return 0;
2212
2213 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2214 }
2215 }
2216
2217 assert(0 && "Invalid expression kind!");
2218 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002219}
2220
Daniel Dunbar352e1482011-01-11 15:59:50 +00002221/// \brief Given a mnemonic, split out possible predication code and carry
2222/// setting letters to form a canonical mnemonic and flags.
2223//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002224// FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002225StringRef ARMAsmParser::SplitMnemonic(StringRef Mnemonic,
2226 unsigned &PredicationCode,
2227 bool &CarrySetting,
2228 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002229 PredicationCode = ARMCC::AL;
2230 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002231 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002232
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002233 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002234 //
2235 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002236 if ((Mnemonic == "movs" && isThumb()) ||
2237 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2238 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2239 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2240 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2241 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2242 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2243 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002244 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002245
Jim Grosbach3f00e312011-07-11 17:09:57 +00002246 // First, split out any predication code. Ignore mnemonics we know aren't
2247 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002248 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbachbf2845c2011-07-22 22:06:05 +00002249 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002250 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2251 .Case("eq", ARMCC::EQ)
2252 .Case("ne", ARMCC::NE)
2253 .Case("hs", ARMCC::HS)
2254 .Case("cs", ARMCC::HS)
2255 .Case("lo", ARMCC::LO)
2256 .Case("cc", ARMCC::LO)
2257 .Case("mi", ARMCC::MI)
2258 .Case("pl", ARMCC::PL)
2259 .Case("vs", ARMCC::VS)
2260 .Case("vc", ARMCC::VC)
2261 .Case("hi", ARMCC::HI)
2262 .Case("ls", ARMCC::LS)
2263 .Case("ge", ARMCC::GE)
2264 .Case("lt", ARMCC::LT)
2265 .Case("gt", ARMCC::GT)
2266 .Case("le", ARMCC::LE)
2267 .Case("al", ARMCC::AL)
2268 .Default(~0U);
2269 if (CC != ~0U) {
2270 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2271 PredicationCode = CC;
2272 }
Bill Wendling52925b62010-10-29 23:50:21 +00002273 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002274
Daniel Dunbar352e1482011-01-11 15:59:50 +00002275 // Next, determine if we have a carry setting bit. We explicitly ignore all
2276 // the instructions we know end in 's'.
2277 if (Mnemonic.endswith("s") &&
2278 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002279 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2280 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2281 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2282 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002283 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2284 CarrySetting = true;
2285 }
2286
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002287 // The "cps" instruction can have a interrupt mode operand which is glued into
2288 // the mnemonic. Check if this is the case, split it and parse the imod op
2289 if (Mnemonic.startswith("cps")) {
2290 // Split out any imod code.
2291 unsigned IMod =
2292 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2293 .Case("ie", ARM_PROC::IE)
2294 .Case("id", ARM_PROC::ID)
2295 .Default(~0U);
2296 if (IMod != ~0U) {
2297 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2298 ProcessorIMod = IMod;
2299 }
2300 }
2301
Daniel Dunbar352e1482011-01-11 15:59:50 +00002302 return Mnemonic;
2303}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002304
2305/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2306/// inclusion of carry set or predication code operands.
2307//
2308// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002309void ARMAsmParser::
2310GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
2311 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002312 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2313 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2314 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2315 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002316 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002317 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2318 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002319 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002320 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002321 CanAcceptCarrySet = true;
2322 } else {
2323 CanAcceptCarrySet = false;
2324 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002325
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002326 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2327 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2328 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2329 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002330 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002331 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002332 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002333 CanAcceptPredicationCode = false;
2334 } else {
2335 CanAcceptPredicationCode = true;
2336 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002337
Evan Chengebdeeab2011-07-08 01:53:10 +00002338 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002339 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002340 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002341 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002342}
2343
2344/// Parse an arm instruction mnemonic followed by its operands.
2345bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2346 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2347 // Create the leading tokens for the mnemonic, split by '.' characters.
2348 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002349 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002350
Daniel Dunbar352e1482011-01-11 15:59:50 +00002351 // Split out the predication code and carry setting flag from the mnemonic.
2352 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002353 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002354 bool CarrySetting;
Jim Grosbachffa32252011-07-19 19:13:28 +00002355 Mnemonic = SplitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002356 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002357
Jim Grosbachffa32252011-07-19 19:13:28 +00002358 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2359
2360 // FIXME: This is all a pretty gross hack. We should automatically handle
2361 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002362
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002363 // Next, add the CCOut and ConditionCode operands, if needed.
2364 //
2365 // For mnemonics which can ever incorporate a carry setting bit or predication
2366 // code, our matching model involves us always generating CCOut and
2367 // ConditionCode operands to match the mnemonic "as written" and then we let
2368 // the matcher deal with finding the right instruction or generating an
2369 // appropriate error.
2370 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbachffa32252011-07-19 19:13:28 +00002371 GetMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002372
Jim Grosbach33c16a22011-07-14 22:04:21 +00002373 // If we had a carry-set on an instruction that can't do that, issue an
2374 // error.
2375 if (!CanAcceptCarrySet && CarrySetting) {
2376 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002377 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002378 "' can not set flags, but 's' suffix specified");
2379 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002380 // If we had a predication code on an instruction that can't do that, issue an
2381 // error.
2382 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2383 Parser.EatToEndOfStatement();
2384 return Error(NameLoc, "instruction '" + Mnemonic +
2385 "' is not predicable, but condition code specified");
2386 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002387
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002388 // Add the carry setting operand, if necessary.
2389 //
2390 // FIXME: It would be awesome if we could somehow invent a location such that
2391 // match errors on this operand would print a nice diagnostic about how the
2392 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002393 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002394 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2395 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002396
2397 // Add the predication code operand, if necessary.
2398 if (CanAcceptPredicationCode) {
2399 Operands.push_back(ARMOperand::CreateCondCode(
2400 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002401 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002402
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002403 // Add the processor imod operand, if necessary.
2404 if (ProcessorIMod) {
2405 Operands.push_back(ARMOperand::CreateImm(
2406 MCConstantExpr::Create(ProcessorIMod, getContext()),
2407 NameLoc, NameLoc));
2408 } else {
2409 // This mnemonic can't ever accept a imod, but the user wrote
2410 // one (or misspelled another mnemonic).
2411
2412 // FIXME: Issue a nice error.
2413 }
2414
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002415 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002416 while (Next != StringRef::npos) {
2417 Start = Next;
2418 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002419 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002420
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002421 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002422 }
2423
2424 // Read the remaining operands.
2425 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002426 // Read the first operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002427 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002428 Parser.EatToEndOfStatement();
2429 return true;
2430 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002431
2432 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002433 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002434
2435 // Parse and remember the operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002436 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002437 Parser.EatToEndOfStatement();
2438 return true;
2439 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002440 }
2441 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002442
Chris Lattnercbf8a982010-09-11 16:18:25 +00002443 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2444 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002445 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002446 }
Bill Wendling146018f2010-11-06 21:42:12 +00002447
Chris Lattner34e53142010-09-08 05:10:46 +00002448 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002449
2450
2451 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2452 // another does not. Specifically, the MOVW instruction does not. So we
2453 // special case it here and remove the defaulted (non-setting) cc_out
2454 // operand if that's the instruction we're trying to match.
2455 //
2456 // We do this post-processing of the explicit operands rather than just
2457 // conditionally adding the cc_out in the first place because we need
2458 // to check the type of the parsed immediate operand.
2459 if (Mnemonic == "mov" && Operands.size() > 4 &&
2460 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002461 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2462 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002463 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2464 Operands.erase(Operands.begin() + 1);
2465 delete Op;
2466 }
2467
Chris Lattner98986712010-01-14 22:21:20 +00002468 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002469}
2470
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002471bool ARMAsmParser::
2472MatchAndEmitInstruction(SMLoc IDLoc,
2473 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2474 MCStreamer &Out) {
2475 MCInst Inst;
2476 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002477 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002478 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002479 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002480 case Match_Success:
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002481 Out.EmitInstruction(Inst);
2482 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002483 case Match_MissingFeature:
2484 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2485 return true;
2486 case Match_InvalidOperand: {
2487 SMLoc ErrorLoc = IDLoc;
2488 if (ErrorInfo != ~0U) {
2489 if (ErrorInfo >= Operands.size())
2490 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002491
Chris Lattnere73d4f82010-10-28 21:41:58 +00002492 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2493 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2494 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002495
Chris Lattnere73d4f82010-10-28 21:41:58 +00002496 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002497 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002498 case Match_MnemonicFail:
2499 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002500 case Match_ConversionFail:
2501 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002502 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002503
Eric Christopherc223e2b2010-10-29 09:26:59 +00002504 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002505 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002506}
2507
Kevin Enderby515d5092009-10-15 20:48:48 +00002508/// ParseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002509bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2510 StringRef IDVal = DirectiveID.getIdentifier();
2511 if (IDVal == ".word")
2512 return ParseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002513 else if (IDVal == ".thumb")
2514 return ParseDirectiveThumb(DirectiveID.getLoc());
2515 else if (IDVal == ".thumb_func")
2516 return ParseDirectiveThumbFunc(DirectiveID.getLoc());
2517 else if (IDVal == ".code")
2518 return ParseDirectiveCode(DirectiveID.getLoc());
2519 else if (IDVal == ".syntax")
2520 return ParseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002521 return true;
2522}
2523
2524/// ParseDirectiveWord
2525/// ::= .word [ expression (, expression)* ]
2526bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
2527 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2528 for (;;) {
2529 const MCExpr *Value;
2530 if (getParser().ParseExpression(Value))
2531 return true;
2532
Chris Lattneraaec2052010-01-19 19:46:13 +00002533 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002534
2535 if (getLexer().is(AsmToken::EndOfStatement))
2536 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002537
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002538 // FIXME: Improve diagnostic.
2539 if (getLexer().isNot(AsmToken::Comma))
2540 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002541 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002542 }
2543 }
2544
Sean Callananb9a25b72010-01-19 20:27:46 +00002545 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002546 return false;
2547}
2548
Kevin Enderby515d5092009-10-15 20:48:48 +00002549/// ParseDirectiveThumb
2550/// ::= .thumb
2551bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) {
2552 if (getLexer().isNot(AsmToken::EndOfStatement))
2553 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002554 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002555
2556 // TODO: set thumb mode
2557 // TODO: tell the MC streamer the mode
2558 // getParser().getStreamer().Emit???();
2559 return false;
2560}
2561
2562/// ParseDirectiveThumbFunc
2563/// ::= .thumbfunc symbol_name
2564bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002565 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2566 bool isMachO = MAI.hasSubsectionsViaSymbols();
2567 StringRef Name;
2568
2569 // Darwin asm has function name after .thumb_func direction
2570 // ELF doesn't
2571 if (isMachO) {
2572 const AsmToken &Tok = Parser.getTok();
2573 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2574 return Error(L, "unexpected token in .thumb_func directive");
2575 Name = Tok.getString();
2576 Parser.Lex(); // Consume the identifier token.
2577 }
2578
Kevin Enderby515d5092009-10-15 20:48:48 +00002579 if (getLexer().isNot(AsmToken::EndOfStatement))
2580 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002581 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002582
Rafael Espindola64695402011-05-16 16:17:21 +00002583 // FIXME: assuming function name will be the line following .thumb_func
2584 if (!isMachO) {
2585 Name = Parser.getTok().getString();
2586 }
2587
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002588 // Mark symbol as a thumb symbol.
2589 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2590 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002591 return false;
2592}
2593
2594/// ParseDirectiveSyntax
2595/// ::= .syntax unified | divided
2596bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002597 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002598 if (Tok.isNot(AsmToken::Identifier))
2599 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002600 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002601 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002602 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002603 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002604 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002605 else
2606 return Error(L, "unrecognized syntax mode in .syntax directive");
2607
2608 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002609 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002610 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002611
2612 // TODO tell the MC streamer the mode
2613 // getParser().getStreamer().Emit???();
2614 return false;
2615}
2616
2617/// ParseDirectiveCode
2618/// ::= .code 16 | 32
2619bool ARMAsmParser::ParseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002620 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002621 if (Tok.isNot(AsmToken::Integer))
2622 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002623 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002624 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002625 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002626 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002627 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002628 else
2629 return Error(L, "invalid operand to .code directive");
2630
2631 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002632 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002633 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002634
Evan Cheng32869202011-07-08 22:36:29 +00002635 if (Val == 16) {
Evan Chengffc0e732011-07-09 05:47:46 +00002636 if (!isThumb())
2637 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002638 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00002639 } else {
Evan Chengffc0e732011-07-09 05:47:46 +00002640 if (isThumb())
2641 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002642 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00002643 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002644
Kevin Enderby515d5092009-10-15 20:48:48 +00002645 return false;
2646}
2647
Sean Callanan90b70972010-04-07 20:29:34 +00002648extern "C" void LLVMInitializeARMAsmLexer();
2649
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002650/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002651extern "C" void LLVMInitializeARMAsmParser() {
2652 RegisterAsmParser<ARMAsmParser> X(TheARMTarget);
2653 RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002654 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002655}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002656
Chris Lattner0692ee62010-09-06 19:11:01 +00002657#define GET_REGISTER_MATCHER
2658#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002659#include "ARMGenAsmMatcher.inc"