Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "ARM.h" |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 11 | #include "ARMAddressingModes.h" |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 12 | #include "ARMMCExpr.h" |
Evan Cheng | b72d2a9 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 15 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 16 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 17 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCStreamer.h" |
| 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/MC/MCInst.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetRegistry.h" |
| 23 | #include "llvm/Target/TargetAsmParser.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 24 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/Twine.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 32 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 33 | |
| 34 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 35 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 36 | class ARMAsmParser : public TargetAsmParser { |
| 37 | MCAsmParser &Parser; |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 38 | TargetMachine &TM; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 39 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 40 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 41 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 42 | |
| 43 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 44 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 45 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 46 | int TryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 47 | virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 48 | bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 49 | bool TryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 50 | bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 51 | bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &, |
| 52 | ARMII::AddrMode AddrMode); |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 53 | bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 54 | bool ParsePrefix(ARMMCExpr::VariantKind &RefKind); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 55 | const MCExpr *ApplyPrefixToExpr(const MCExpr *E, |
| 56 | MCSymbolRefExpr::VariantKind Variant); |
| 57 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 58 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 59 | bool ParseMemoryOffsetReg(bool &Negative, |
| 60 | bool &OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 61 | enum ARM_AM::ShiftOpc &ShiftType, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 62 | const MCExpr *&ShiftAmount, |
| 63 | const MCExpr *&Offset, |
| 64 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 65 | int &OffsetRegNum, |
| 66 | SMLoc &E); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 67 | bool ParseShift(enum ARM_AM::ShiftOpc &St, |
| 68 | const MCExpr *&ShiftAmount, SMLoc &E); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 69 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 70 | bool ParseDirectiveThumb(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 71 | bool ParseDirectiveThumbFunc(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 72 | bool ParseDirectiveCode(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 73 | bool ParseDirectiveSyntax(SMLoc L); |
| 74 | |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 75 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 76 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 77 | MCStreamer &Out); |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 78 | void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 79 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 80 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 81 | /// @name Auto-generated Match Functions |
| 82 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 83 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 84 | #define GET_ASSEMBLER_HEADER |
| 85 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 86 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 87 | /// } |
| 88 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 89 | OperandMatchResultTy tryParseCoprocNumOperand( |
| 90 | SmallVectorImpl<MCParsedAsmOperand*>&); |
| 91 | OperandMatchResultTy tryParseCoprocRegOperand( |
| 92 | SmallVectorImpl<MCParsedAsmOperand*>&); |
| 93 | OperandMatchResultTy tryParseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 94 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 95 | OperandMatchResultTy tryParseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 96 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 97 | OperandMatchResultTy tryParseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 98 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 99 | OperandMatchResultTy tryParseMemMode2Operand( |
| 100 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 101 | OperandMatchResultTy tryParseMemMode3Operand( |
| 102 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 103 | |
| 104 | // Asm Match Converter Methods |
| 105 | bool CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 106 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 107 | bool CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 108 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 109 | bool CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 110 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 111 | bool CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 112 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 113 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 114 | public: |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 115 | ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM) |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 116 | : TargetAsmParser(T), Parser(_Parser), TM(_TM) { |
Sean Callanan | f6d9109 | 2011-04-18 20:20:44 +0000 | [diff] [blame^] | 117 | MCAsmParserExtension::Initialize(_Parser); |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 118 | // Initialize the set of available features. |
| 119 | setAvailableFeatures(ComputeAvailableFeatures( |
| 120 | &TM.getSubtarget<ARMSubtarget>())); |
| 121 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 122 | |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 123 | virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 124 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 125 | virtual bool ParseDirective(AsmToken DirectiveID); |
| 126 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 127 | } // end anonymous namespace |
| 128 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 129 | namespace { |
| 130 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 131 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 132 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 133 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 134 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 135 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 136 | CCOut, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 137 | CoprocNum, |
| 138 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 139 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 140 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 141 | Memory, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 142 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 143 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 144 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 145 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 146 | DPRRegisterList, |
| 147 | SPRRegisterList, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 148 | Shifter, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 149 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 150 | } Kind; |
| 151 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 152 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 153 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 154 | |
| 155 | union { |
| 156 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 157 | ARMCC::CondCodes Val; |
| 158 | } CC; |
| 159 | |
| 160 | struct { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 161 | ARM_MB::MemBOpt Val; |
| 162 | } MBOpt; |
| 163 | |
| 164 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 165 | unsigned Val; |
| 166 | } Cop; |
| 167 | |
| 168 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 169 | ARM_PROC::IFlags Val; |
| 170 | } IFlags; |
| 171 | |
| 172 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 173 | unsigned Val; |
| 174 | } MMask; |
| 175 | |
| 176 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 177 | const char *Data; |
| 178 | unsigned Length; |
| 179 | } Tok; |
| 180 | |
| 181 | struct { |
| 182 | unsigned RegNum; |
| 183 | } Reg; |
| 184 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 185 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 186 | const MCExpr *Val; |
| 187 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 188 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 189 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 190 | struct { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 191 | ARMII::AddrMode AddrMode; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 192 | unsigned BaseRegNum; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 193 | union { |
| 194 | unsigned RegNum; ///< Offset register num, when OffsetIsReg. |
| 195 | const MCExpr *Value; ///< Offset value, when !OffsetIsReg. |
| 196 | } Offset; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 197 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 198 | enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 199 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 200 | unsigned Preindexed : 1; |
| 201 | unsigned Postindexed : 1; |
| 202 | unsigned OffsetIsReg : 1; |
| 203 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 204 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 205 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 206 | |
| 207 | struct { |
| 208 | ARM_AM::ShiftOpc ShiftTy; |
| 209 | unsigned RegNum; |
| 210 | } Shift; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 211 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 212 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 213 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 214 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 215 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 216 | Kind = o.Kind; |
| 217 | StartLoc = o.StartLoc; |
| 218 | EndLoc = o.EndLoc; |
| 219 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 220 | case CondCode: |
| 221 | CC = o.CC; |
| 222 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 223 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 224 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 225 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 226 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 227 | case Register: |
| 228 | Reg = o.Reg; |
| 229 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 230 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 231 | case DPRRegisterList: |
| 232 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 233 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 234 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 235 | case CoprocNum: |
| 236 | case CoprocReg: |
| 237 | Cop = o.Cop; |
| 238 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 239 | case Immediate: |
| 240 | Imm = o.Imm; |
| 241 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 242 | case MemBarrierOpt: |
| 243 | MBOpt = o.MBOpt; |
| 244 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 245 | case Memory: |
| 246 | Mem = o.Mem; |
| 247 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 248 | case MSRMask: |
| 249 | MMask = o.MMask; |
| 250 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 251 | case ProcIFlags: |
| 252 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 253 | break; |
| 254 | case Shifter: |
| 255 | Shift = o.Shift; |
| 256 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 257 | } |
| 258 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 259 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 260 | /// getStartLoc - Get the location of the first token of this operand. |
| 261 | SMLoc getStartLoc() const { return StartLoc; } |
| 262 | /// getEndLoc - Get the location of the last token of this operand. |
| 263 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 264 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 265 | ARMCC::CondCodes getCondCode() const { |
| 266 | assert(Kind == CondCode && "Invalid access!"); |
| 267 | return CC.Val; |
| 268 | } |
| 269 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 270 | unsigned getCoproc() const { |
| 271 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 272 | return Cop.Val; |
| 273 | } |
| 274 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 275 | StringRef getToken() const { |
| 276 | assert(Kind == Token && "Invalid access!"); |
| 277 | return StringRef(Tok.Data, Tok.Length); |
| 278 | } |
| 279 | |
| 280 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 281 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 282 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 283 | } |
| 284 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 285 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 286 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 287 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 288 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 291 | const MCExpr *getImm() const { |
| 292 | assert(Kind == Immediate && "Invalid access!"); |
| 293 | return Imm.Val; |
| 294 | } |
| 295 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 296 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 297 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 298 | return MBOpt.Val; |
| 299 | } |
| 300 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 301 | ARM_PROC::IFlags getProcIFlags() const { |
| 302 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 303 | return IFlags.Val; |
| 304 | } |
| 305 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 306 | unsigned getMSRMask() const { |
| 307 | assert(Kind == MSRMask && "Invalid access!"); |
| 308 | return MMask.Val; |
| 309 | } |
| 310 | |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 311 | /// @name Memory Operand Accessors |
| 312 | /// @{ |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 313 | ARMII::AddrMode getMemAddrMode() const { |
| 314 | return Mem.AddrMode; |
| 315 | } |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 316 | unsigned getMemBaseRegNum() const { |
| 317 | return Mem.BaseRegNum; |
| 318 | } |
| 319 | unsigned getMemOffsetRegNum() const { |
| 320 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 321 | return Mem.Offset.RegNum; |
| 322 | } |
| 323 | const MCExpr *getMemOffset() const { |
| 324 | assert(!Mem.OffsetIsReg && "Invalid access!"); |
| 325 | return Mem.Offset.Value; |
| 326 | } |
| 327 | unsigned getMemOffsetRegShifted() const { |
| 328 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 329 | return Mem.OffsetRegShifted; |
| 330 | } |
| 331 | const MCExpr *getMemShiftAmount() const { |
| 332 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 333 | return Mem.ShiftAmount; |
| 334 | } |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 335 | enum ARM_AM::ShiftOpc getMemShiftType() const { |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 336 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 337 | return Mem.ShiftType; |
| 338 | } |
| 339 | bool getMemPreindexed() const { return Mem.Preindexed; } |
| 340 | bool getMemPostindexed() const { return Mem.Postindexed; } |
| 341 | bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; } |
| 342 | bool getMemNegative() const { return Mem.Negative; } |
| 343 | bool getMemWriteback() const { return Mem.Writeback; } |
| 344 | |
| 345 | /// @} |
| 346 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 347 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 348 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 349 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 350 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 351 | bool isImm() const { return Kind == Immediate; } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 352 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 353 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 354 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 355 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 356 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 357 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 358 | bool isMemory() const { return Kind == Memory; } |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 359 | bool isShifter() const { return Kind == Shifter; } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 360 | bool isMemMode2() const { |
| 361 | if (getMemAddrMode() != ARMII::AddrMode2) |
| 362 | return false; |
| 363 | |
| 364 | if (getMemOffsetIsReg()) |
| 365 | return true; |
| 366 | |
| 367 | if (getMemNegative() && |
| 368 | !(getMemPostindexed() || getMemPreindexed())) |
| 369 | return false; |
| 370 | |
| 371 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 372 | if (!CE) return false; |
| 373 | int64_t Value = CE->getValue(); |
| 374 | |
| 375 | // The offset must be in the range 0-4095 (imm12). |
| 376 | if (Value > 4095 || Value < -4095) |
| 377 | return false; |
| 378 | |
| 379 | return true; |
| 380 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 381 | bool isMemMode3() const { |
| 382 | if (getMemAddrMode() != ARMII::AddrMode3) |
| 383 | return false; |
| 384 | |
| 385 | if (getMemOffsetIsReg()) { |
| 386 | if (getMemOffsetRegShifted()) |
| 387 | return false; // No shift with offset reg allowed |
| 388 | return true; |
| 389 | } |
| 390 | |
| 391 | if (getMemNegative() && |
| 392 | !(getMemPostindexed() || getMemPreindexed())) |
| 393 | return false; |
| 394 | |
| 395 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 396 | if (!CE) return false; |
| 397 | int64_t Value = CE->getValue(); |
| 398 | |
| 399 | // The offset must be in the range 0-255 (imm8). |
| 400 | if (Value > 255 || Value < -255) |
| 401 | return false; |
| 402 | |
| 403 | return true; |
| 404 | } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 405 | bool isMemMode5() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 406 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() || |
| 407 | getMemNegative()) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 408 | return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 409 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 410 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 411 | if (!CE) return false; |
| 412 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 413 | // The offset must be a multiple of 4 in the range 0-1020. |
| 414 | int64_t Value = CE->getValue(); |
| 415 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 416 | } |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 417 | bool isMemMode7() const { |
| 418 | if (!isMemory() || |
| 419 | getMemPreindexed() || |
| 420 | getMemPostindexed() || |
| 421 | getMemOffsetIsReg() || |
| 422 | getMemNegative() || |
| 423 | getMemWriteback()) |
| 424 | return false; |
| 425 | |
| 426 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 427 | if (!CE) return false; |
| 428 | |
| 429 | if (CE->getValue()) |
| 430 | return false; |
| 431 | |
| 432 | return true; |
| 433 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 434 | bool isMemModeRegThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 435 | if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 436 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 437 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 438 | } |
| 439 | bool isMemModeImmThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 440 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 441 | return false; |
| 442 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 443 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 444 | if (!CE) return false; |
| 445 | |
| 446 | // The offset must be a multiple of 4 in the range 0-124. |
| 447 | uint64_t Value = CE->getValue(); |
| 448 | return ((Value & 0x3) == 0 && Value <= 124); |
| 449 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 450 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 451 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 452 | |
| 453 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 454 | // Add as immediates when possible. Null MCExpr = 0. |
| 455 | if (Expr == 0) |
| 456 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 457 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 458 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 459 | else |
| 460 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 461 | } |
| 462 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 463 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 464 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 465 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 466 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 467 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 468 | } |
| 469 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 470 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 471 | assert(N == 1 && "Invalid number of operands!"); |
| 472 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 473 | } |
| 474 | |
| 475 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 476 | assert(N == 1 && "Invalid number of operands!"); |
| 477 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 478 | } |
| 479 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 480 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 481 | assert(N == 1 && "Invalid number of operands!"); |
| 482 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 483 | } |
| 484 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 485 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 486 | assert(N == 1 && "Invalid number of operands!"); |
| 487 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 488 | } |
| 489 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 490 | void addShifterOperands(MCInst &Inst, unsigned N) const { |
| 491 | assert(N == 1 && "Invalid number of operands!"); |
| 492 | Inst.addOperand(MCOperand::CreateImm( |
| 493 | ARM_AM::getSORegOpc(Shift.ShiftTy, 0))); |
| 494 | } |
| 495 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 496 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 497 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 498 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 499 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 500 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 501 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 502 | } |
| 503 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 504 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 505 | addRegListOperands(Inst, N); |
| 506 | } |
| 507 | |
| 508 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 509 | addRegListOperands(Inst, N); |
| 510 | } |
| 511 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 512 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 513 | assert(N == 1 && "Invalid number of operands!"); |
| 514 | addExpr(Inst, getImm()); |
| 515 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 516 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 517 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 518 | assert(N == 1 && "Invalid number of operands!"); |
| 519 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 520 | } |
| 521 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 522 | void addMemMode7Operands(MCInst &Inst, unsigned N) const { |
| 523 | assert(N == 1 && isMemMode7() && "Invalid number of operands!"); |
| 524 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 525 | |
| 526 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Matt Beaumont-Gay | 1866af4 | 2011-03-24 22:05:48 +0000 | [diff] [blame] | 527 | (void)CE; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 528 | assert((CE || CE->getValue() == 0) && |
| 529 | "No offset operand support in mode 7"); |
| 530 | } |
| 531 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 532 | void addMemMode2Operands(MCInst &Inst, unsigned N) const { |
| 533 | assert(isMemMode2() && "Invalid mode or number of operands!"); |
| 534 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 535 | unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1); |
| 536 | |
| 537 | if (getMemOffsetIsReg()) { |
| 538 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
| 539 | |
| 540 | ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add; |
| 541 | ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift; |
| 542 | int64_t ShiftAmount = 0; |
| 543 | |
| 544 | if (getMemOffsetRegShifted()) { |
| 545 | ShOpc = getMemShiftType(); |
| 546 | const MCConstantExpr *CE = |
| 547 | dyn_cast<MCConstantExpr>(getMemShiftAmount()); |
| 548 | ShiftAmount = CE->getValue(); |
| 549 | } |
| 550 | |
| 551 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount, |
| 552 | ShOpc, IdxMode))); |
| 553 | return; |
| 554 | } |
| 555 | |
| 556 | // Create a operand placeholder to always yield the same number of operands. |
| 557 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 558 | |
| 559 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 560 | // the difference? |
| 561 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 562 | assert(CE && "Non-constant mode 2 offset operand!"); |
| 563 | int64_t Offset = CE->getValue(); |
| 564 | |
| 565 | if (Offset >= 0) |
| 566 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add, |
| 567 | Offset, ARM_AM::no_shift, IdxMode))); |
| 568 | else |
| 569 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub, |
| 570 | -Offset, ARM_AM::no_shift, IdxMode))); |
| 571 | } |
| 572 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 573 | void addMemMode3Operands(MCInst &Inst, unsigned N) const { |
| 574 | assert(isMemMode3() && "Invalid mode or number of operands!"); |
| 575 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 576 | unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1); |
| 577 | |
| 578 | if (getMemOffsetIsReg()) { |
| 579 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
| 580 | |
| 581 | ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add; |
| 582 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0, |
| 583 | IdxMode))); |
| 584 | return; |
| 585 | } |
| 586 | |
| 587 | // Create a operand placeholder to always yield the same number of operands. |
| 588 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 589 | |
| 590 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 591 | // the difference? |
| 592 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 593 | assert(CE && "Non-constant mode 3 offset operand!"); |
| 594 | int64_t Offset = CE->getValue(); |
| 595 | |
| 596 | if (Offset >= 0) |
| 597 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add, |
| 598 | Offset, IdxMode))); |
| 599 | else |
| 600 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub, |
| 601 | -Offset, IdxMode))); |
| 602 | } |
| 603 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 604 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 605 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 606 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 607 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 608 | assert(!getMemOffsetIsReg() && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 609 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 610 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 611 | // the difference? |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 612 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 613 | assert(CE && "Non-constant mode 5 offset operand!"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 614 | |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 615 | // The MCInst offset operand doesn't include the low two bits (like |
| 616 | // the instruction encoding). |
| 617 | int64_t Offset = CE->getValue() / 4; |
| 618 | if (Offset >= 0) |
| 619 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 620 | Offset))); |
| 621 | else |
| 622 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 623 | -Offset))); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 624 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 625 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 626 | void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const { |
| 627 | assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 628 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 629 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 630 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 631 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 632 | void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const { |
| 633 | assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 634 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 635 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 636 | assert(CE && "Non-constant mode offset operand!"); |
| 637 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 638 | } |
| 639 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 640 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 641 | assert(N == 1 && "Invalid number of operands!"); |
| 642 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 643 | } |
| 644 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 645 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 646 | assert(N == 1 && "Invalid number of operands!"); |
| 647 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 648 | } |
| 649 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 650 | virtual void dump(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 651 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 652 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 653 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 654 | Op->CC.Val = CC; |
| 655 | Op->StartLoc = S; |
| 656 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 657 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 658 | } |
| 659 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 660 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 661 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 662 | Op->Cop.Val = CopVal; |
| 663 | Op->StartLoc = S; |
| 664 | Op->EndLoc = S; |
| 665 | return Op; |
| 666 | } |
| 667 | |
| 668 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 669 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 670 | Op->Cop.Val = CopVal; |
| 671 | Op->StartLoc = S; |
| 672 | Op->EndLoc = S; |
| 673 | return Op; |
| 674 | } |
| 675 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 676 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 677 | ARMOperand *Op = new ARMOperand(CCOut); |
| 678 | Op->Reg.RegNum = RegNum; |
| 679 | Op->StartLoc = S; |
| 680 | Op->EndLoc = S; |
| 681 | return Op; |
| 682 | } |
| 683 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 684 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 685 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 686 | Op->Tok.Data = Str.data(); |
| 687 | Op->Tok.Length = Str.size(); |
| 688 | Op->StartLoc = S; |
| 689 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 690 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 691 | } |
| 692 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 693 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 694 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 695 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 696 | Op->StartLoc = S; |
| 697 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 698 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 699 | } |
| 700 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 701 | static ARMOperand *CreateShifter(ARM_AM::ShiftOpc ShTy, |
| 702 | SMLoc S, SMLoc E) { |
| 703 | ARMOperand *Op = new ARMOperand(Shifter); |
| 704 | Op->Shift.ShiftTy = ShTy; |
| 705 | Op->StartLoc = S; |
| 706 | Op->EndLoc = E; |
| 707 | return Op; |
| 708 | } |
| 709 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 710 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 711 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 712 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 713 | KindTy Kind = RegisterList; |
| 714 | |
| 715 | if (ARM::DPRRegClass.contains(Regs.front().first)) |
| 716 | Kind = DPRRegisterList; |
| 717 | else if (ARM::SPRRegClass.contains(Regs.front().first)) |
| 718 | Kind = SPRRegisterList; |
| 719 | |
| 720 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 721 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 722 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 723 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 724 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 725 | Op->StartLoc = StartLoc; |
| 726 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 727 | return Op; |
| 728 | } |
| 729 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 730 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 731 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 732 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 733 | Op->StartLoc = S; |
| 734 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 735 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 736 | } |
| 737 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 738 | static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum, |
| 739 | bool OffsetIsReg, const MCExpr *Offset, |
| 740 | int OffsetRegNum, bool OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 741 | enum ARM_AM::ShiftOpc ShiftType, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 742 | const MCExpr *ShiftAmount, bool Preindexed, |
| 743 | bool Postindexed, bool Negative, bool Writeback, |
| 744 | SMLoc S, SMLoc E) { |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 745 | assert((OffsetRegNum == -1 || OffsetIsReg) && |
| 746 | "OffsetRegNum must imply OffsetIsReg!"); |
| 747 | assert((!OffsetRegShifted || OffsetIsReg) && |
| 748 | "OffsetRegShifted must imply OffsetIsReg!"); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 749 | assert((Offset || OffsetIsReg) && |
| 750 | "Offset must exists unless register offset is used!"); |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 751 | assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) && |
| 752 | "Cannot have shift amount without shifted register offset!"); |
| 753 | assert((!Offset || !OffsetIsReg) && |
| 754 | "Cannot have expression offset and register offset!"); |
| 755 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 756 | ARMOperand *Op = new ARMOperand(Memory); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 757 | Op->Mem.AddrMode = AddrMode; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 758 | Op->Mem.BaseRegNum = BaseRegNum; |
| 759 | Op->Mem.OffsetIsReg = OffsetIsReg; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 760 | if (OffsetIsReg) |
| 761 | Op->Mem.Offset.RegNum = OffsetRegNum; |
| 762 | else |
| 763 | Op->Mem.Offset.Value = Offset; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 764 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 765 | Op->Mem.ShiftType = ShiftType; |
| 766 | Op->Mem.ShiftAmount = ShiftAmount; |
| 767 | Op->Mem.Preindexed = Preindexed; |
| 768 | Op->Mem.Postindexed = Postindexed; |
| 769 | Op->Mem.Negative = Negative; |
| 770 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 771 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 772 | Op->StartLoc = S; |
| 773 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 774 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 775 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 776 | |
| 777 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 778 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 779 | Op->MBOpt.Val = Opt; |
| 780 | Op->StartLoc = S; |
| 781 | Op->EndLoc = S; |
| 782 | return Op; |
| 783 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 784 | |
| 785 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 786 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 787 | Op->IFlags.Val = IFlags; |
| 788 | Op->StartLoc = S; |
| 789 | Op->EndLoc = S; |
| 790 | return Op; |
| 791 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 792 | |
| 793 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 794 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 795 | Op->MMask.Val = MMask; |
| 796 | Op->StartLoc = S; |
| 797 | Op->EndLoc = S; |
| 798 | return Op; |
| 799 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 800 | }; |
| 801 | |
| 802 | } // end anonymous namespace. |
| 803 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 804 | void ARMOperand::dump(raw_ostream &OS) const { |
| 805 | switch (Kind) { |
| 806 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 807 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 808 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 809 | case CCOut: |
| 810 | OS << "<ccout " << getReg() << ">"; |
| 811 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 812 | case CoprocNum: |
| 813 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 814 | break; |
| 815 | case CoprocReg: |
| 816 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 817 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 818 | case MSRMask: |
| 819 | OS << "<mask: " << getMSRMask() << ">"; |
| 820 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 821 | case Immediate: |
| 822 | getImm()->print(OS); |
| 823 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 824 | case MemBarrierOpt: |
| 825 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 826 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 827 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 828 | OS << "<memory " |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 829 | << "am:" << ARMII::AddrModeToString(getMemAddrMode()) |
| 830 | << " base:" << getMemBaseRegNum(); |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 831 | if (getMemOffsetIsReg()) { |
| 832 | OS << " offset:<register " << getMemOffsetRegNum(); |
| 833 | if (getMemOffsetRegShifted()) { |
| 834 | OS << " offset-shift-type:" << getMemShiftType(); |
| 835 | OS << " offset-shift-amount:" << *getMemShiftAmount(); |
| 836 | } |
| 837 | } else { |
| 838 | OS << " offset:" << *getMemOffset(); |
| 839 | } |
| 840 | if (getMemOffsetIsReg()) |
| 841 | OS << " (offset-is-reg)"; |
| 842 | if (getMemPreindexed()) |
| 843 | OS << " (pre-indexed)"; |
| 844 | if (getMemPostindexed()) |
| 845 | OS << " (post-indexed)"; |
| 846 | if (getMemNegative()) |
| 847 | OS << " (negative)"; |
| 848 | if (getMemWriteback()) |
| 849 | OS << " (writeback)"; |
| 850 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 851 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 852 | case ProcIFlags: { |
| 853 | OS << "<ARM_PROC::"; |
| 854 | unsigned IFlags = getProcIFlags(); |
| 855 | for (int i=2; i >= 0; --i) |
| 856 | if (IFlags & (1 << i)) |
| 857 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 858 | OS << ">"; |
| 859 | break; |
| 860 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 861 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 862 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 863 | break; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 864 | case Shifter: |
| 865 | OS << "<shifter " << getShiftOpcStr(Shift.ShiftTy) << ">"; |
| 866 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 867 | case RegisterList: |
| 868 | case DPRRegisterList: |
| 869 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 870 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 871 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 872 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 873 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 874 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 875 | OS << *I; |
| 876 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 877 | } |
| 878 | |
| 879 | OS << ">"; |
| 880 | break; |
| 881 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 882 | case Token: |
| 883 | OS << "'" << getToken() << "'"; |
| 884 | break; |
| 885 | } |
| 886 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 887 | |
| 888 | /// @name Auto-generated Match Functions |
| 889 | /// { |
| 890 | |
| 891 | static unsigned MatchRegisterName(StringRef Name); |
| 892 | |
| 893 | /// } |
| 894 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 895 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 896 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 897 | RegNo = TryParseRegister(); |
| 898 | |
| 899 | return (RegNo == (unsigned)-1); |
| 900 | } |
| 901 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 902 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 903 | /// and if it is a register name the token is eaten and the register number is |
| 904 | /// returned. Otherwise return -1. |
| 905 | /// |
| 906 | int ARMAsmParser::TryParseRegister() { |
| 907 | const AsmToken &Tok = Parser.getTok(); |
| 908 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 909 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 910 | // FIXME: Validate register for the current architecture; we have to do |
| 911 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 912 | std::string upperCase = Tok.getString().str(); |
| 913 | std::string lowerCase = LowercaseString(upperCase); |
| 914 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 915 | if (!RegNum) { |
| 916 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 917 | .Case("r13", ARM::SP) |
| 918 | .Case("r14", ARM::LR) |
| 919 | .Case("r15", ARM::PC) |
| 920 | .Case("ip", ARM::R12) |
| 921 | .Default(0); |
| 922 | } |
| 923 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 924 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 925 | Parser.Lex(); // Eat identifier token. |
| 926 | return RegNum; |
| 927 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 928 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 929 | /// Try to parse a register name. The token must be an Identifier when called, |
| 930 | /// and if it is a register name the token is eaten and the register number is |
| 931 | /// returned. Otherwise return -1. |
| 932 | /// |
| 933 | bool ARMAsmParser::TryParseShiftRegister( |
| 934 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 935 | SMLoc S = Parser.getTok().getLoc(); |
| 936 | const AsmToken &Tok = Parser.getTok(); |
| 937 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 938 | |
| 939 | std::string upperCase = Tok.getString().str(); |
| 940 | std::string lowerCase = LowercaseString(upperCase); |
| 941 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 942 | .Case("lsl", ARM_AM::lsl) |
| 943 | .Case("lsr", ARM_AM::lsr) |
| 944 | .Case("asr", ARM_AM::asr) |
| 945 | .Case("ror", ARM_AM::ror) |
| 946 | .Case("rrx", ARM_AM::rrx) |
| 947 | .Default(ARM_AM::no_shift); |
| 948 | |
| 949 | if (ShiftTy == ARM_AM::no_shift) |
| 950 | return true; |
| 951 | |
| 952 | Parser.Lex(); // Eat shift-type operand; |
| 953 | int RegNum = TryParseRegister(); |
| 954 | if (RegNum == -1) |
| 955 | return Error(Parser.getTok().getLoc(), "register expected"); |
| 956 | |
| 957 | Operands.push_back(ARMOperand::CreateReg(RegNum,S, Parser.getTok().getLoc())); |
| 958 | Operands.push_back(ARMOperand::CreateShifter(ShiftTy, |
| 959 | S, Parser.getTok().getLoc())); |
| 960 | |
| 961 | return false; |
| 962 | } |
| 963 | |
| 964 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 965 | /// Try to parse a register name. The token must be an Identifier when called. |
| 966 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 967 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 968 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 969 | /// TODO this is likely to change to allow different register types and or to |
| 970 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 971 | bool ARMAsmParser:: |
| 972 | TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 973 | SMLoc S = Parser.getTok().getLoc(); |
| 974 | int RegNo = TryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 975 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 976 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 977 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 978 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 979 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 980 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 981 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 982 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 983 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 984 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 985 | } |
| 986 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 987 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 988 | } |
| 989 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 990 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 991 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 992 | /// "c5", ... |
| 993 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 994 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 995 | // but efficient. |
| 996 | switch (Name.size()) { |
| 997 | default: break; |
| 998 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 999 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1000 | return -1; |
| 1001 | switch (Name[1]) { |
| 1002 | default: return -1; |
| 1003 | case '0': return 0; |
| 1004 | case '1': return 1; |
| 1005 | case '2': return 2; |
| 1006 | case '3': return 3; |
| 1007 | case '4': return 4; |
| 1008 | case '5': return 5; |
| 1009 | case '6': return 6; |
| 1010 | case '7': return 7; |
| 1011 | case '8': return 8; |
| 1012 | case '9': return 9; |
| 1013 | } |
| 1014 | break; |
| 1015 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1016 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1017 | return -1; |
| 1018 | switch (Name[2]) { |
| 1019 | default: return -1; |
| 1020 | case '0': return 10; |
| 1021 | case '1': return 11; |
| 1022 | case '2': return 12; |
| 1023 | case '3': return 13; |
| 1024 | case '4': return 14; |
| 1025 | case '5': return 15; |
| 1026 | } |
| 1027 | break; |
| 1028 | } |
| 1029 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1030 | return -1; |
| 1031 | } |
| 1032 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1033 | /// tryParseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1034 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1035 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1036 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1037 | tryParseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1038 | SMLoc S = Parser.getTok().getLoc(); |
| 1039 | const AsmToken &Tok = Parser.getTok(); |
| 1040 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1041 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1042 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1043 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1044 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1045 | |
| 1046 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1047 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1048 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1049 | } |
| 1050 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1051 | /// tryParseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1052 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1053 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1054 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1055 | tryParseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1056 | SMLoc S = Parser.getTok().getLoc(); |
| 1057 | const AsmToken &Tok = Parser.getTok(); |
| 1058 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1059 | |
| 1060 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1061 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1062 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1063 | |
| 1064 | Parser.Lex(); // Eat identifier token. |
| 1065 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1066 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1067 | } |
| 1068 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1069 | /// Parse a register list, return it if successful else return null. The first |
| 1070 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1071 | bool ARMAsmParser:: |
| 1072 | ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1073 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1074 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1075 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1076 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1077 | // Read the rest of the registers in the list. |
| 1078 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1079 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1080 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1081 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1082 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1083 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1084 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1085 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1086 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1087 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 1088 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1089 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1090 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1091 | |
Bill Wendling | 1d6a265 | 2010-11-06 10:40:24 +0000 | [diff] [blame] | 1092 | int RegNum = TryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1093 | if (RegNum == -1) { |
| 1094 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1095 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1096 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1097 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1098 | if (IsRange) { |
| 1099 | int Reg = PrevRegNum; |
| 1100 | do { |
| 1101 | ++Reg; |
| 1102 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 1103 | } while (Reg != RegNum); |
| 1104 | } else { |
| 1105 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 1106 | } |
| 1107 | |
| 1108 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1109 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 1110 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1111 | |
| 1112 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1113 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1114 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 1115 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1116 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1117 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1118 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1119 | SMLoc E = RCurlyTok.getLoc(); |
| 1120 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1121 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1122 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1123 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1124 | RI = Registers.begin(), RE = Registers.end(); |
| 1125 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1126 | unsigned HighRegNum = getARMRegisterNumbering(RI->first); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1127 | bool EmittedWarning = false; |
| 1128 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1129 | DenseMap<unsigned, bool> RegMap; |
| 1130 | RegMap[HighRegNum] = true; |
| 1131 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1132 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1133 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1134 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1135 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1136 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1137 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1138 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1139 | } |
| 1140 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1141 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1142 | Warning(RegInfo.second, |
| 1143 | "register not in ascending order in register list"); |
| 1144 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1145 | RegMap[Reg] = true; |
| 1146 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1147 | } |
| 1148 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1149 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1150 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1151 | } |
| 1152 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1153 | /// tryParseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
| 1154 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1155 | tryParseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1156 | SMLoc S = Parser.getTok().getLoc(); |
| 1157 | const AsmToken &Tok = Parser.getTok(); |
| 1158 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1159 | StringRef OptStr = Tok.getString(); |
| 1160 | |
| 1161 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1162 | .Case("sy", ARM_MB::SY) |
| 1163 | .Case("st", ARM_MB::ST) |
| 1164 | .Case("ish", ARM_MB::ISH) |
| 1165 | .Case("ishst", ARM_MB::ISHST) |
| 1166 | .Case("nsh", ARM_MB::NSH) |
| 1167 | .Case("nshst", ARM_MB::NSHST) |
| 1168 | .Case("osh", ARM_MB::OSH) |
| 1169 | .Case("oshst", ARM_MB::OSHST) |
| 1170 | .Default(~0U); |
| 1171 | |
| 1172 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1173 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1174 | |
| 1175 | Parser.Lex(); // Eat identifier token. |
| 1176 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1177 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1178 | } |
| 1179 | |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 1180 | /// tryParseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1181 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1182 | tryParseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1183 | SMLoc S = Parser.getTok().getLoc(); |
| 1184 | const AsmToken &Tok = Parser.getTok(); |
| 1185 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1186 | StringRef IFlagsStr = Tok.getString(); |
| 1187 | |
| 1188 | unsigned IFlags = 0; |
| 1189 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 1190 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 1191 | .Case("a", ARM_PROC::A) |
| 1192 | .Case("i", ARM_PROC::I) |
| 1193 | .Case("f", ARM_PROC::F) |
| 1194 | .Default(~0U); |
| 1195 | |
| 1196 | // If some specific iflag is already set, it means that some letter is |
| 1197 | // present more than once, this is not acceptable. |
| 1198 | if (Flag == ~0U || (IFlags & Flag)) |
| 1199 | return MatchOperand_NoMatch; |
| 1200 | |
| 1201 | IFlags |= Flag; |
| 1202 | } |
| 1203 | |
| 1204 | Parser.Lex(); // Eat identifier token. |
| 1205 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 1206 | return MatchOperand_Success; |
| 1207 | } |
| 1208 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1209 | /// tryParseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
| 1210 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1211 | tryParseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1212 | SMLoc S = Parser.getTok().getLoc(); |
| 1213 | const AsmToken &Tok = Parser.getTok(); |
| 1214 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1215 | StringRef Mask = Tok.getString(); |
| 1216 | |
| 1217 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 1218 | size_t Start = 0, Next = Mask.find('_'); |
| 1219 | StringRef Flags = ""; |
| 1220 | StringRef SpecReg = Mask.slice(Start, Next); |
| 1221 | if (Next != StringRef::npos) |
| 1222 | Flags = Mask.slice(Next+1, Mask.size()); |
| 1223 | |
| 1224 | // FlagsVal contains the complete mask: |
| 1225 | // 3-0: Mask |
| 1226 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1227 | unsigned FlagsVal = 0; |
| 1228 | |
| 1229 | if (SpecReg == "apsr") { |
| 1230 | FlagsVal = StringSwitch<unsigned>(Flags) |
| 1231 | .Case("nzcvq", 0x8) // same as CPSR_c |
| 1232 | .Case("g", 0x4) // same as CPSR_s |
| 1233 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 1234 | .Default(~0U); |
| 1235 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1236 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1237 | if (!Flags.empty()) |
| 1238 | return MatchOperand_NoMatch; |
| 1239 | else |
| 1240 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1241 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1242 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
| 1243 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 1244 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 1245 | .Case("c", 1) |
| 1246 | .Case("x", 2) |
| 1247 | .Case("s", 4) |
| 1248 | .Case("f", 8) |
| 1249 | .Default(~0U); |
| 1250 | |
| 1251 | // If some specific flag is already set, it means that some letter is |
| 1252 | // present more than once, this is not acceptable. |
| 1253 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 1254 | return MatchOperand_NoMatch; |
| 1255 | FlagsVal |= Flag; |
| 1256 | } |
| 1257 | } else // No match for special register. |
| 1258 | return MatchOperand_NoMatch; |
| 1259 | |
| 1260 | // Special register without flags are equivalent to "fc" flags. |
| 1261 | if (!FlagsVal) |
| 1262 | FlagsVal = 0x9; |
| 1263 | |
| 1264 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1265 | if (SpecReg == "spsr") |
| 1266 | FlagsVal |= 16; |
| 1267 | |
| 1268 | Parser.Lex(); // Eat identifier token. |
| 1269 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 1270 | return MatchOperand_Success; |
| 1271 | } |
| 1272 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1273 | /// tryParseMemMode2Operand - Try to parse memory addressing mode 2 operand. |
| 1274 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1275 | tryParseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Matt Beaumont-Gay | e3662cc | 2011-04-01 00:06:01 +0000 | [diff] [blame] | 1276 | assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\""); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1277 | |
| 1278 | if (ParseMemory(Operands, ARMII::AddrMode2)) |
| 1279 | return MatchOperand_NoMatch; |
| 1280 | |
| 1281 | return MatchOperand_Success; |
| 1282 | } |
| 1283 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1284 | /// tryParseMemMode3Operand - Try to parse memory addressing mode 3 operand. |
| 1285 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1286 | tryParseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1287 | assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\""); |
| 1288 | |
| 1289 | if (ParseMemory(Operands, ARMII::AddrMode3)) |
| 1290 | return MatchOperand_NoMatch; |
| 1291 | |
| 1292 | return MatchOperand_Success; |
| 1293 | } |
| 1294 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1295 | /// CvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
| 1296 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1297 | /// when they refer multiple MIOperands inside a single one. |
| 1298 | bool ARMAsmParser:: |
| 1299 | CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 1300 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1301 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1302 | |
| 1303 | // Create a writeback register dummy placeholder. |
| 1304 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1305 | |
| 1306 | ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3); |
| 1307 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1308 | return true; |
| 1309 | } |
| 1310 | |
| 1311 | /// CvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
| 1312 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1313 | /// when they refer multiple MIOperands inside a single one. |
| 1314 | bool ARMAsmParser:: |
| 1315 | CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 1316 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1317 | // Create a writeback register dummy placeholder. |
| 1318 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1319 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1320 | ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3); |
| 1321 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1322 | return true; |
| 1323 | } |
| 1324 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1325 | /// CvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 1326 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1327 | /// when they refer multiple MIOperands inside a single one. |
| 1328 | bool ARMAsmParser:: |
| 1329 | CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 1330 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1331 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1332 | |
| 1333 | // Create a writeback register dummy placeholder. |
| 1334 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1335 | |
| 1336 | ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3); |
| 1337 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1338 | return true; |
| 1339 | } |
| 1340 | |
| 1341 | /// CvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 1342 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1343 | /// when they refer multiple MIOperands inside a single one. |
| 1344 | bool ARMAsmParser:: |
| 1345 | CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 1346 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1347 | // Create a writeback register dummy placeholder. |
| 1348 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1349 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1350 | ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3); |
| 1351 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1352 | return true; |
| 1353 | } |
| 1354 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1355 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1356 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1357 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1358 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 1359 | /// with option, etc are still to do. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1360 | bool ARMAsmParser:: |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1361 | ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1362 | ARMII::AddrMode AddrMode = ARMII::AddrModeNone) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1363 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1364 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1365 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1366 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1367 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1368 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1369 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1370 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 1371 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1372 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1373 | } |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1374 | int BaseRegNum = TryParseRegister(); |
| 1375 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1376 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1377 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1378 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1379 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 1380 | // The next token must either be a comma or a closing bracket. |
| 1381 | const AsmToken &Tok = Parser.getTok(); |
| 1382 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
| 1383 | return true; |
| 1384 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1385 | bool Preindexed = false; |
| 1386 | bool Postindexed = false; |
| 1387 | bool OffsetIsReg = false; |
| 1388 | bool Negative = false; |
| 1389 | bool Writeback = false; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1390 | ARMOperand *WBOp = 0; |
| 1391 | int OffsetRegNum = -1; |
| 1392 | bool OffsetRegShifted = false; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1393 | enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1394 | const MCExpr *ShiftAmount = 0; |
| 1395 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1396 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1397 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 1398 | // have to see if the next token is a comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1399 | if (Tok.is(AsmToken::Comma)) { |
| 1400 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1401 | Parser.Lex(); // Eat comma token. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1402 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1403 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
| 1404 | Offset, OffsetIsReg, OffsetRegNum, E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1405 | return true; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1406 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1407 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 1408 | Error(RBracTok.getLoc(), "']' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1409 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1410 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1411 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1412 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1413 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1414 | const AsmToken &ExclaimTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1415 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1416 | // None of addrmode3 instruction uses "!" |
| 1417 | if (AddrMode == ARMII::AddrMode3) |
| 1418 | return true; |
| 1419 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1420 | WBOp = ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1421 | ExclaimTok.getLoc()); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1422 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1423 | Parser.Lex(); // Eat exclaim token |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1424 | } else { // In addressing mode 2, pre-indexed mode always end with "!" |
| 1425 | if (AddrMode == ARMII::AddrMode2) |
| 1426 | Preindexed = false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1427 | } |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 1428 | } else { |
| 1429 | // The "[Rn" we have so far was not followed by a comma. |
| 1430 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 1431 | // If there's anything other than the right brace, this is a post indexing |
| 1432 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1433 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1434 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1435 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1436 | const AsmToken &NextTok = Parser.getTok(); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1437 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 1438 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 1439 | Postindexed = true; |
| 1440 | Writeback = true; |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1441 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1442 | if (NextTok.isNot(AsmToken::Comma)) { |
| 1443 | Error(NextTok.getLoc(), "',' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1444 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1445 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1446 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1447 | Parser.Lex(); // Eat comma token. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1448 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1449 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1450 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1451 | E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1452 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1453 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1454 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1455 | |
| 1456 | // Force Offset to exist if used. |
| 1457 | if (!OffsetIsReg) { |
| 1458 | if (!Offset) |
| 1459 | Offset = MCConstantExpr::Create(0, getContext()); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1460 | } else { |
| 1461 | if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) { |
| 1462 | Error(E, "shift amount not supported"); |
| 1463 | return true; |
| 1464 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1465 | } |
| 1466 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1467 | Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg, |
| 1468 | Offset, OffsetRegNum, OffsetRegShifted, |
| 1469 | ShiftType, ShiftAmount, Preindexed, |
| 1470 | Postindexed, Negative, Writeback, S, E)); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1471 | if (WBOp) |
| 1472 | Operands.push_back(WBOp); |
| 1473 | |
| 1474 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1475 | } |
| 1476 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1477 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 1478 | /// we will parse the following (were +/- means that a plus or minus is |
| 1479 | /// optional): |
| 1480 | /// +/-Rm |
| 1481 | /// +/-Rm, shift |
| 1482 | /// #offset |
| 1483 | /// we return false on success or an error otherwise. |
| 1484 | bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1485 | bool &OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1486 | enum ARM_AM::ShiftOpc &ShiftType, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1487 | const MCExpr *&ShiftAmount, |
| 1488 | const MCExpr *&Offset, |
| 1489 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1490 | int &OffsetRegNum, |
| 1491 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1492 | Negative = false; |
| 1493 | OffsetRegShifted = false; |
| 1494 | OffsetIsReg = false; |
| 1495 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1496 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1497 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1498 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1499 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1500 | else if (NextTok.is(AsmToken::Minus)) { |
| 1501 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1502 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1503 | } |
| 1504 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1505 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1506 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1507 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
| 1508 | OffsetRegNum = TryParseRegister(); |
| 1509 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1510 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1511 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1512 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1513 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1514 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 1515 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1516 | if (OffsetRegNum != -1) { |
| 1517 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1518 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1519 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1520 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1521 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1522 | const AsmToken &Tok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1523 | if (ParseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 1524 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1525 | OffsetRegShifted = true; |
| 1526 | } |
| 1527 | } |
| 1528 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 1529 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1530 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1531 | if (HashTok.isNot(AsmToken::Hash)) |
| 1532 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1533 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1534 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1535 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1536 | if (getParser().ParseExpression(Offset)) |
| 1537 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1538 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1539 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1540 | return false; |
| 1541 | } |
| 1542 | |
| 1543 | /// ParseShift as one of these two: |
| 1544 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 1545 | /// rrx |
| 1546 | /// and returns true if it parses a shift otherwise it returns false. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1547 | bool ARMAsmParser::ParseShift(ARM_AM::ShiftOpc &St, |
| 1548 | const MCExpr *&ShiftAmount, SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1549 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1550 | if (Tok.isNot(AsmToken::Identifier)) |
| 1551 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1552 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1553 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1554 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1555 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1556 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1557 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1558 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1559 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1560 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1561 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1562 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1563 | else |
| 1564 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1565 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1566 | |
| 1567 | // Rrx stands alone. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1568 | if (St == ARM_AM::rrx) |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1569 | return false; |
| 1570 | |
| 1571 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1572 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1573 | if (HashTok.isNot(AsmToken::Hash)) |
| 1574 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1575 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1576 | |
| 1577 | if (getParser().ParseExpression(ShiftAmount)) |
| 1578 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1579 | |
| 1580 | return false; |
| 1581 | } |
| 1582 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1583 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 1584 | /// of the mnemonic. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1585 | bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1586 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1587 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1588 | |
| 1589 | // Check if the current operand has a custom associated parser, if so, try to |
| 1590 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1591 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 1592 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1593 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1594 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 1595 | // there was a match, but an error occurred, in which case, just return that |
| 1596 | // the operand parsing failed. |
| 1597 | if (ResTy == MatchOperand_ParseFail) |
| 1598 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1599 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1600 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1601 | default: |
| 1602 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1603 | return true; |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 1604 | case AsmToken::Identifier: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1605 | if (!TryParseRegisterWithWriteBack(Operands)) |
| 1606 | return false; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1607 | if (!TryParseShiftRegister(Operands)) |
| 1608 | return false; |
| 1609 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1610 | |
| 1611 | // Fall though for the Identifier case that is not a register or a |
| 1612 | // special name. |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 1613 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 1614 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1615 | // This was not a register so parse other operands that start with an |
| 1616 | // identifier (like labels) as expressions and create them as immediates. |
| 1617 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1618 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1619 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1620 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1621 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1622 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 1623 | return false; |
| 1624 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1625 | case AsmToken::LBrac: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1626 | return ParseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1627 | case AsmToken::LCurly: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1628 | return ParseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1629 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 1630 | // #42 -> immediate. |
| 1631 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1632 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1633 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1634 | const MCExpr *ImmVal; |
| 1635 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1636 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1637 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1638 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 1639 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1640 | case AsmToken::Colon: { |
| 1641 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1642 | // FIXME: Check it's an expression prefix, |
| 1643 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 1644 | ARMMCExpr::VariantKind RefKind; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1645 | if (ParsePrefix(RefKind)) |
| 1646 | return true; |
| 1647 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1648 | const MCExpr *SubExprVal; |
| 1649 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1650 | return true; |
| 1651 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1652 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 1653 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1654 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1655 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1656 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1657 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1658 | } |
| 1659 | } |
| 1660 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1661 | // ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
| 1662 | // :lower16: and :upper16:. |
| 1663 | bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) { |
| 1664 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1665 | |
| 1666 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 1667 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1668 | Parser.Lex(); // Eat ':' |
| 1669 | |
| 1670 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 1671 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 1672 | return true; |
| 1673 | } |
| 1674 | |
| 1675 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 1676 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1677 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1678 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1679 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1680 | } else { |
| 1681 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 1682 | return true; |
| 1683 | } |
| 1684 | Parser.Lex(); |
| 1685 | |
| 1686 | if (getLexer().isNot(AsmToken::Colon)) { |
| 1687 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 1688 | return true; |
| 1689 | } |
| 1690 | Parser.Lex(); // Eat the last ':' |
| 1691 | return false; |
| 1692 | } |
| 1693 | |
| 1694 | const MCExpr * |
| 1695 | ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E, |
| 1696 | MCSymbolRefExpr::VariantKind Variant) { |
| 1697 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 1698 | // to the leftmost symbol. |
| 1699 | if (Variant == MCSymbolRefExpr::VK_None) |
| 1700 | return E; |
| 1701 | |
| 1702 | switch (E->getKind()) { |
| 1703 | case MCExpr::Target: |
| 1704 | llvm_unreachable("Can't handle target expr yet"); |
| 1705 | case MCExpr::Constant: |
| 1706 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 1707 | |
| 1708 | case MCExpr::SymbolRef: { |
| 1709 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 1710 | |
| 1711 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 1712 | return 0; |
| 1713 | |
| 1714 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 1715 | } |
| 1716 | |
| 1717 | case MCExpr::Unary: |
| 1718 | llvm_unreachable("Can't handle unary expressions yet"); |
| 1719 | |
| 1720 | case MCExpr::Binary: { |
| 1721 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
| 1722 | const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant); |
| 1723 | const MCExpr *RHS = BE->getRHS(); |
| 1724 | if (!LHS) |
| 1725 | return 0; |
| 1726 | |
| 1727 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 1728 | } |
| 1729 | } |
| 1730 | |
| 1731 | assert(0 && "Invalid expression kind!"); |
| 1732 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1733 | } |
| 1734 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1735 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 1736 | /// setting letters to form a canonical mnemonic and flags. |
| 1737 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1738 | // FIXME: Would be nice to autogen this. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1739 | static StringRef SplitMnemonic(StringRef Mnemonic, |
| 1740 | unsigned &PredicationCode, |
| 1741 | bool &CarrySetting, |
| 1742 | unsigned &ProcessorIMod) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1743 | PredicationCode = ARMCC::AL; |
| 1744 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1745 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1746 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1747 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1748 | // |
| 1749 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 8ab1112 | 2011-01-10 21:01:03 +0000 | [diff] [blame] | 1750 | if (Mnemonic == "teq" || Mnemonic == "vceq" || |
| 1751 | Mnemonic == "movs" || |
| 1752 | Mnemonic == "svc" || |
| 1753 | (Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 1754 | Mnemonic == "vmls" || Mnemonic == "vnmls") || |
| 1755 | Mnemonic == "vacge" || Mnemonic == "vcge" || |
| 1756 | Mnemonic == "vclt" || |
| 1757 | Mnemonic == "vacgt" || Mnemonic == "vcgt" || |
| 1758 | Mnemonic == "vcle" || |
| 1759 | (Mnemonic == "smlal" || Mnemonic == "umaal" || Mnemonic == "umlal" || |
| 1760 | Mnemonic == "vabal" || Mnemonic == "vmlal" || Mnemonic == "vpadal" || |
| 1761 | Mnemonic == "vqdmlal")) |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1762 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1763 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1764 | // First, split out any predication code. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1765 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1766 | .Case("eq", ARMCC::EQ) |
| 1767 | .Case("ne", ARMCC::NE) |
| 1768 | .Case("hs", ARMCC::HS) |
| 1769 | .Case("lo", ARMCC::LO) |
| 1770 | .Case("mi", ARMCC::MI) |
| 1771 | .Case("pl", ARMCC::PL) |
| 1772 | .Case("vs", ARMCC::VS) |
| 1773 | .Case("vc", ARMCC::VC) |
| 1774 | .Case("hi", ARMCC::HI) |
| 1775 | .Case("ls", ARMCC::LS) |
| 1776 | .Case("ge", ARMCC::GE) |
| 1777 | .Case("lt", ARMCC::LT) |
| 1778 | .Case("gt", ARMCC::GT) |
| 1779 | .Case("le", ARMCC::LE) |
| 1780 | .Case("al", ARMCC::AL) |
| 1781 | .Default(~0U); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1782 | if (CC != ~0U) { |
| 1783 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1784 | PredicationCode = CC; |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 1785 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1786 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1787 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 1788 | // the instructions we know end in 's'. |
| 1789 | if (Mnemonic.endswith("s") && |
| 1790 | !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" || |
| 1791 | Mnemonic == "movs" || Mnemonic == "mrs" || Mnemonic == "smmls" || |
| 1792 | Mnemonic == "vabs" || Mnemonic == "vcls" || Mnemonic == "vmls" || |
| 1793 | Mnemonic == "vmrs" || Mnemonic == "vnmls" || Mnemonic == "vqabs" || |
| 1794 | Mnemonic == "vrecps" || Mnemonic == "vrsqrts")) { |
| 1795 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1796 | CarrySetting = true; |
| 1797 | } |
| 1798 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1799 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 1800 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 1801 | if (Mnemonic.startswith("cps")) { |
| 1802 | // Split out any imod code. |
| 1803 | unsigned IMod = |
| 1804 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 1805 | .Case("ie", ARM_PROC::IE) |
| 1806 | .Case("id", ARM_PROC::ID) |
| 1807 | .Default(~0U); |
| 1808 | if (IMod != ~0U) { |
| 1809 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 1810 | ProcessorIMod = IMod; |
| 1811 | } |
| 1812 | } |
| 1813 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1814 | return Mnemonic; |
| 1815 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1816 | |
| 1817 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 1818 | /// inclusion of carry set or predication code operands. |
| 1819 | // |
| 1820 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 1821 | void ARMAsmParser:: |
| 1822 | GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 1823 | bool &CanAcceptPredicationCode) { |
| 1824 | bool isThumb = TM.getSubtarget<ARMSubtarget>().isThumb(); |
| 1825 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1826 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 1827 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 1828 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 1829 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
| 1830 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mov" || |
| 1831 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 1832 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
| 1833 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "mvn") { |
| 1834 | CanAcceptCarrySet = true; |
| 1835 | } else { |
| 1836 | CanAcceptCarrySet = false; |
| 1837 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1838 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1839 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 1840 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 1841 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 1842 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 1843 | Mnemonic == "dsb" || Mnemonic == "movs" || Mnemonic == "isb" || |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1844 | Mnemonic == "clrex" || Mnemonic.startswith("cps")) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1845 | CanAcceptPredicationCode = false; |
| 1846 | } else { |
| 1847 | CanAcceptPredicationCode = true; |
| 1848 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1849 | |
| 1850 | if (isThumb) |
| 1851 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 1852 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1853 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1854 | } |
| 1855 | |
| 1856 | /// Parse an arm instruction mnemonic followed by its operands. |
| 1857 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 1858 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1859 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 1860 | size_t Start = 0, Next = Name.find('.'); |
| 1861 | StringRef Head = Name.slice(Start, Next); |
| 1862 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1863 | // Split out the predication code and carry setting flag from the mnemonic. |
| 1864 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1865 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1866 | bool CarrySetting; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1867 | Head = SplitMnemonic(Head, PredicationCode, CarrySetting, |
| 1868 | ProcessorIMod); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1869 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1870 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 1871 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1872 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 1873 | // |
| 1874 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 1875 | // code, our matching model involves us always generating CCOut and |
| 1876 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 1877 | // the matcher deal with finding the right instruction or generating an |
| 1878 | // appropriate error. |
| 1879 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
| 1880 | GetMnemonicAcceptInfo(Head, CanAcceptCarrySet, CanAcceptPredicationCode); |
| 1881 | |
| 1882 | // Add the carry setting operand, if necessary. |
| 1883 | // |
| 1884 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 1885 | // match errors on this operand would print a nice diagnostic about how the |
| 1886 | // 's' character in the mnemonic resulted in a CCOut operand. |
| 1887 | if (CanAcceptCarrySet) { |
| 1888 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 1889 | NameLoc)); |
| 1890 | } else { |
| 1891 | // This mnemonic can't ever accept a carry set, but the user wrote one (or |
| 1892 | // misspelled another mnemonic). |
| 1893 | |
| 1894 | // FIXME: Issue a nice error. |
| 1895 | } |
| 1896 | |
| 1897 | // Add the predication code operand, if necessary. |
| 1898 | if (CanAcceptPredicationCode) { |
| 1899 | Operands.push_back(ARMOperand::CreateCondCode( |
| 1900 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
| 1901 | } else { |
| 1902 | // This mnemonic can't ever accept a predication code, but the user wrote |
| 1903 | // one (or misspelled another mnemonic). |
| 1904 | |
| 1905 | // FIXME: Issue a nice error. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1906 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1907 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1908 | // Add the processor imod operand, if necessary. |
| 1909 | if (ProcessorIMod) { |
| 1910 | Operands.push_back(ARMOperand::CreateImm( |
| 1911 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 1912 | NameLoc, NameLoc)); |
| 1913 | } else { |
| 1914 | // This mnemonic can't ever accept a imod, but the user wrote |
| 1915 | // one (or misspelled another mnemonic). |
| 1916 | |
| 1917 | // FIXME: Issue a nice error. |
| 1918 | } |
| 1919 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1920 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1921 | while (Next != StringRef::npos) { |
| 1922 | Start = Next; |
| 1923 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1924 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1925 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1926 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1927 | } |
| 1928 | |
| 1929 | // Read the remaining operands. |
| 1930 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1931 | // Read the first operand. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1932 | if (ParseOperand(Operands, Head)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1933 | Parser.EatToEndOfStatement(); |
| 1934 | return true; |
| 1935 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1936 | |
| 1937 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1938 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1939 | |
| 1940 | // Parse and remember the operand. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1941 | if (ParseOperand(Operands, Head)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1942 | Parser.EatToEndOfStatement(); |
| 1943 | return true; |
| 1944 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1945 | } |
| 1946 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1947 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1948 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1949 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1950 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1951 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1952 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1953 | Parser.Lex(); // Consume the EndOfStatement |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1954 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1955 | } |
| 1956 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1957 | bool ARMAsmParser:: |
| 1958 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 1959 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1960 | MCStreamer &Out) { |
| 1961 | MCInst Inst; |
| 1962 | unsigned ErrorInfo; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1963 | MatchResultTy MatchResult, MatchResult2; |
| 1964 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1965 | if (MatchResult != Match_Success) { |
| 1966 | // If we get a Match_InvalidOperand it might be some arithmetic instruction |
| 1967 | // that does not update the condition codes. So try adding a CCOut operand |
| 1968 | // with a value of reg0. |
| 1969 | if (MatchResult == Match_InvalidOperand) { |
| 1970 | Operands.insert(Operands.begin() + 1, |
| 1971 | ARMOperand::CreateCCOut(0, |
| 1972 | ((ARMOperand*)Operands[0])->getStartLoc())); |
| 1973 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1974 | if (MatchResult2 == Match_Success) |
| 1975 | MatchResult = Match_Success; |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1976 | else { |
| 1977 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1978 | Operands.erase(Operands.begin() + 1); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1979 | delete CCOut; |
| 1980 | } |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1981 | } |
| 1982 | // If we get a Match_MnemonicFail it might be some arithmetic instruction |
| 1983 | // that updates the condition codes if it ends in 's'. So see if the |
| 1984 | // mnemonic ends in 's' and if so try removing the 's' and adding a CCOut |
| 1985 | // operand with a value of CPSR. |
| 1986 | else if(MatchResult == Match_MnemonicFail) { |
| 1987 | // Get the instruction mnemonic, which is the first token. |
| 1988 | StringRef Mnemonic = ((ARMOperand*)Operands[0])->getToken(); |
| 1989 | if (Mnemonic.substr(Mnemonic.size()-1) == "s") { |
| 1990 | // removed the 's' from the mnemonic for matching. |
| 1991 | StringRef MnemonicNoS = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1992 | SMLoc NameLoc = ((ARMOperand*)Operands[0])->getStartLoc(); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1993 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1994 | Operands.erase(Operands.begin()); |
| 1995 | delete OldMnemonic; |
| 1996 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1997 | ARMOperand::CreateToken(MnemonicNoS, NameLoc)); |
| 1998 | Operands.insert(Operands.begin() + 1, |
| 1999 | ARMOperand::CreateCCOut(ARM::CPSR, NameLoc)); |
| 2000 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 2001 | if (MatchResult2 == Match_Success) |
| 2002 | MatchResult = Match_Success; |
| 2003 | else { |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 2004 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 2005 | Operands.erase(Operands.begin()); |
| 2006 | delete OldMnemonic; |
| 2007 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2008 | ARMOperand::CreateToken(Mnemonic, NameLoc)); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 2009 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
| 2010 | Operands.erase(Operands.begin() + 1); |
| 2011 | delete CCOut; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2012 | } |
| 2013 | } |
| 2014 | } |
| 2015 | } |
| 2016 | switch (MatchResult) { |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2017 | case Match_Success: |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2018 | Out.EmitInstruction(Inst); |
| 2019 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2020 | case Match_MissingFeature: |
| 2021 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 2022 | return true; |
| 2023 | case Match_InvalidOperand: { |
| 2024 | SMLoc ErrorLoc = IDLoc; |
| 2025 | if (ErrorInfo != ~0U) { |
| 2026 | if (ErrorInfo >= Operands.size()) |
| 2027 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2028 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2029 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 2030 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 2031 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2032 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2033 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2034 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2035 | case Match_MnemonicFail: |
| 2036 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 2037 | case Match_ConversionFail: |
| 2038 | return Error(IDLoc, "unable to convert operands to instruction"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2039 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2040 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 2041 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2042 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2043 | } |
| 2044 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2045 | /// ParseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2046 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 2047 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 2048 | if (IDVal == ".word") |
| 2049 | return ParseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2050 | else if (IDVal == ".thumb") |
| 2051 | return ParseDirectiveThumb(DirectiveID.getLoc()); |
| 2052 | else if (IDVal == ".thumb_func") |
| 2053 | return ParseDirectiveThumbFunc(DirectiveID.getLoc()); |
| 2054 | else if (IDVal == ".code") |
| 2055 | return ParseDirectiveCode(DirectiveID.getLoc()); |
| 2056 | else if (IDVal == ".syntax") |
| 2057 | return ParseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2058 | return true; |
| 2059 | } |
| 2060 | |
| 2061 | /// ParseDirectiveWord |
| 2062 | /// ::= .word [ expression (, expression)* ] |
| 2063 | bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
| 2064 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2065 | for (;;) { |
| 2066 | const MCExpr *Value; |
| 2067 | if (getParser().ParseExpression(Value)) |
| 2068 | return true; |
| 2069 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 2070 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2071 | |
| 2072 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 2073 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2074 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2075 | // FIXME: Improve diagnostic. |
| 2076 | if (getLexer().isNot(AsmToken::Comma)) |
| 2077 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2078 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2079 | } |
| 2080 | } |
| 2081 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2082 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2083 | return false; |
| 2084 | } |
| 2085 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2086 | /// ParseDirectiveThumb |
| 2087 | /// ::= .thumb |
| 2088 | bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) { |
| 2089 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 2090 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2091 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2092 | |
| 2093 | // TODO: set thumb mode |
| 2094 | // TODO: tell the MC streamer the mode |
| 2095 | // getParser().getStreamer().Emit???(); |
| 2096 | return false; |
| 2097 | } |
| 2098 | |
| 2099 | /// ParseDirectiveThumbFunc |
| 2100 | /// ::= .thumbfunc symbol_name |
| 2101 | bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2102 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2103 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
Jim Grosbach | 83c4018 | 2010-11-05 22:11:33 +0000 | [diff] [blame] | 2104 | return Error(L, "unexpected token in .thumb_func directive"); |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 2105 | StringRef Name = Tok.getString(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2106 | Parser.Lex(); // Consume the identifier token. |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2107 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 2108 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2109 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2110 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 2111 | // Mark symbol as a thumb symbol. |
| 2112 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 2113 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2114 | return false; |
| 2115 | } |
| 2116 | |
| 2117 | /// ParseDirectiveSyntax |
| 2118 | /// ::= .syntax unified | divided |
| 2119 | bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2120 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2121 | if (Tok.isNot(AsmToken::Identifier)) |
| 2122 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2123 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2124 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2125 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2126 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 2127 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2128 | else |
| 2129 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 2130 | |
| 2131 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2132 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2133 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2134 | |
| 2135 | // TODO tell the MC streamer the mode |
| 2136 | // getParser().getStreamer().Emit???(); |
| 2137 | return false; |
| 2138 | } |
| 2139 | |
| 2140 | /// ParseDirectiveCode |
| 2141 | /// ::= .code 16 | 32 |
| 2142 | bool ARMAsmParser::ParseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2143 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2144 | if (Tok.isNot(AsmToken::Integer)) |
| 2145 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2146 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2147 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2148 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2149 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2150 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2151 | else |
| 2152 | return Error(L, "invalid operand to .code directive"); |
| 2153 | |
| 2154 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2155 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2156 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2157 | |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 2158 | // FIXME: We need to be able switch subtargets at this point so that |
| 2159 | // MatchInstructionImpl() will work when it gets the AvailableFeatures which |
| 2160 | // includes Feature_IsThumb or not to match the right instructions. This is |
| 2161 | // blocked on the FIXME in llvm-mc.cpp when creating the TargetMachine. |
| 2162 | if (Val == 16){ |
| 2163 | assert(TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 2164 | "switching between arm/thumb not yet suppported via .code 16)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2165 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 2166 | } |
| 2167 | else{ |
| 2168 | assert(!TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 2169 | "switching between thumb/arm not yet suppported via .code 32)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2170 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 2171 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2172 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2173 | return false; |
| 2174 | } |
| 2175 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 2176 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 2177 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2178 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2179 | extern "C" void LLVMInitializeARMAsmParser() { |
| 2180 | RegisterAsmParser<ARMAsmParser> X(TheARMTarget); |
| 2181 | RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 2182 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2183 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 2184 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 2185 | #define GET_REGISTER_MATCHER |
| 2186 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 2187 | #include "ARMGenAsmMatcher.inc" |