blob: 3b631372e9946d4fe913a906c18e9532c92c9e20 [file] [log] [blame]
Rob Clark6173cc12012-10-27 11:07:34 -05001/* -*- mode: C; c-file-style: "k&r"; tab-width 4; indent-tabs-mode: t; -*- */
2
3/*
4 * Copyright (C) 2012 Rob Clark <robclark@freedesktop.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * SOFTWARE.
24 *
25 * Authors:
26 * Rob Clark <robclark@freedesktop.org>
27 */
28
29
30#include "pipe/p_defines.h"
31#include "pipe/p_screen.h"
32#include "pipe/p_state.h"
33
34#include "util/u_memory.h"
35#include "util/u_inlines.h"
36#include "util/u_format.h"
37#include "util/u_format_s3tc.h"
38#include "util/u_string.h"
Rob Clark634fb832013-03-25 14:57:24 -040039#include "util/u_debug.h"
Rob Clark6173cc12012-10-27 11:07:34 -050040
41#include "os/os_time.h"
42
43#include <stdio.h>
44#include <errno.h>
45#include <stdlib.h>
46
Rob Clark6173cc12012-10-27 11:07:34 -050047#include "freedreno_screen.h"
48#include "freedreno_resource.h"
49#include "freedreno_fence.h"
Rob Clark646c16a2014-01-07 21:39:13 -050050#include "freedreno_query.h"
Rob Clark6173cc12012-10-27 11:07:34 -050051#include "freedreno_util.h"
52
Emil Velikov458d03a2014-07-28 19:45:09 +010053#include "a2xx/fd2_screen.h"
54#include "a3xx/fd3_screen.h"
Rob Clark61c68b62014-07-31 15:42:55 -040055#include "a4xx/fd4_screen.h"
Rob Clark946cf4e2016-11-08 10:50:03 -050056#include "a5xx/fd5_screen.h"
Rob Clark18c317b2013-05-26 17:13:27 -040057
Rob Clark784086f2016-03-28 10:28:29 -040058#include "ir3/ir3_nir.h"
59
Rob Clark6173cc12012-10-27 11:07:34 -050060/* XXX this should go away */
61#include "state_tracker/drm_driver.h"
62
Rob Clark634fb832013-03-25 14:57:24 -040063static const struct debug_named_value debug_options[] = {
64 {"msgs", FD_DBG_MSGS, "Print debug messages"},
65 {"disasm", FD_DBG_DISASM, "Dump TGSI and adreno shader disassembly"},
Rob Clark9495ee12013-04-24 10:50:51 -040066 {"dclear", FD_DBG_DCLEAR, "Mark all state dirty after clear"},
Rob Clarkef7a5632015-10-15 16:28:17 -040067 {"ddraw", FD_DBG_DDRAW, "Mark all state dirty after draw"},
Rob Clark33193542014-10-22 13:27:35 -040068 {"noscis", FD_DBG_NOSCIS, "Disable scissor optimization"},
Rob Clark1a42d4e2013-09-06 18:21:25 -040069 {"direct", FD_DBG_DIRECT, "Force inline (SS_DIRECT) state loads"},
Rob Clark33193542014-10-22 13:27:35 -040070 {"nobypass", FD_DBG_NOBYPASS, "Disable GMEM bypass"},
Rob Clarka53fe222013-10-31 09:59:49 -040071 {"fraghalf", FD_DBG_FRAGHALF, "Use half-precision in fragment shader"},
Rob Clark1b886072014-02-03 11:28:30 -050072 {"nobin", FD_DBG_NOBIN, "Disable hw binning"},
Rob Clark62cc0032015-03-18 09:51:27 -040073 {"optmsgs", FD_DBG_OPTMSGS,"Enable optimizer debug messages"},
Timothy Arceri1de93f92015-06-23 07:53:24 +100074 {"glsl120", FD_DBG_GLSL120,"Temporary flag to force GLSL 1.20 (rather than 1.30) on a3xx+"},
Rob Clark65b2ae52015-07-05 18:23:25 -040075 {"shaderdb", FD_DBG_SHADERDB, "Enable shaderdb output"},
Rob Clarkef7a5632015-10-15 16:28:17 -040076 {"flush", FD_DBG_FLUSH, "Force flush after every draw"},
Rob Clark6bf462a2016-04-11 17:55:37 -040077 {"deqp", FD_DBG_DEQP, "Enable dEQP hacks"},
Rob Clark784086f2016-03-28 10:28:29 -040078 {"nir", FD_DBG_NIR, "Prefer NIR as native IR"},
Rob Clark9f219c72016-06-27 09:44:15 -040079 {"reorder", FD_DBG_REORDER,"Enable reordering for draws/blits"},
Rob Clarkdcde4cd2016-06-28 07:53:34 -040080 {"bstat", FD_DBG_BSTAT, "Print batch stats at context destroy"},
Rob Clark634fb832013-03-25 14:57:24 -040081 DEBUG_NAMED_VALUE_END
82};
83
84DEBUG_GET_ONCE_FLAGS_OPTION(fd_mesa_debug, "FD_MESA_DEBUG", debug_options, 0)
85
Rob Clark6173cc12012-10-27 11:07:34 -050086int fd_mesa_debug = 0;
Rob Clark1b886072014-02-03 11:28:30 -050087bool fd_binning_enabled = true;
Rob Clarkfd17db62015-03-08 13:38:51 -040088static bool glsl120 = false;
Rob Clark6173cc12012-10-27 11:07:34 -050089
90static const char *
91fd_screen_get_name(struct pipe_screen *pscreen)
92{
93 static char buffer[128];
94 util_snprintf(buffer, sizeof(buffer), "FD%03d",
95 fd_screen(pscreen)->device_id);
96 return buffer;
97}
98
99static const char *
100fd_screen_get_vendor(struct pipe_screen *pscreen)
101{
102 return "freedreno";
103}
104
Giuseppe Bilotta76039b32015-03-22 07:21:01 +0100105static const char *
106fd_screen_get_device_vendor(struct pipe_screen *pscreen)
107{
108 return "Qualcomm";
109}
110
111
Rob Clark6173cc12012-10-27 11:07:34 -0500112static uint64_t
113fd_screen_get_timestamp(struct pipe_screen *pscreen)
114{
Rob Clarkb888d8e2016-02-23 12:03:43 -0500115 struct fd_screen *screen = fd_screen(pscreen);
116
117 if (screen->has_timestamp) {
118 uint64_t n;
119 fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &n);
120 debug_assert(screen->max_freq > 0);
121 return n * 1000000000 / screen->max_freq;
122 } else {
123 int64_t cpu_time = os_time_get() * 1000;
124 return cpu_time + screen->cpu_gpu_time_delta;
125 }
126
Rob Clark6173cc12012-10-27 11:07:34 -0500127}
128
129static void
Rob Clark6173cc12012-10-27 11:07:34 -0500130fd_screen_destroy(struct pipe_screen *pscreen)
131{
Rob Clark38d8b022013-04-22 13:42:55 -0400132 struct fd_screen *screen = fd_screen(pscreen);
133
134 if (screen->pipe)
135 fd_pipe_del(screen->pipe);
136
137 if (screen->dev)
138 fd_device_del(screen->dev);
139
Rob Clark9f219c72016-06-27 09:44:15 -0400140 fd_bc_fini(&screen->batch_cache);
141
Nicolai Hähnle0334ba12016-09-27 19:06:13 +0200142 slab_destroy_parent(&screen->transfer_pool);
143
Rob Clarke684c322016-07-19 18:24:57 -0400144 pipe_mutex_destroy(screen->lock);
145
Rob Clark38d8b022013-04-22 13:42:55 -0400146 free(screen);
Rob Clark6173cc12012-10-27 11:07:34 -0500147}
148
149/*
Rob Clark18c317b2013-05-26 17:13:27 -0400150TODO either move caps to a2xx/a3xx specific code, or maybe have some
151tables for things that differ if the delta is not too much..
Rob Clark6173cc12012-10-27 11:07:34 -0500152 */
153static int
154fd_screen_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
155{
Rob Clarkf999c132014-05-11 14:15:32 -0400156 struct fd_screen *screen = fd_screen(pscreen);
157
Rob Clark6173cc12012-10-27 11:07:34 -0500158 /* this is probably not totally correct.. but it's a start: */
159 switch (param) {
160 /* Supported features (boolean caps). */
161 case PIPE_CAP_NPOT_TEXTURES:
Ilia Mirkin12d39b42013-10-04 04:32:15 -0400162 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
Rob Clark6173cc12012-10-27 11:07:34 -0500163 case PIPE_CAP_TWO_SIDED_STENCIL:
164 case PIPE_CAP_ANISOTROPIC_FILTER:
165 case PIPE_CAP_POINT_SPRITE:
166 case PIPE_CAP_TEXTURE_SHADOW_MAP:
Rob Clark6173cc12012-10-27 11:07:34 -0500167 case PIPE_CAP_BLEND_EQUATION_SEPARATE:
168 case PIPE_CAP_TEXTURE_SWIZZLE:
Rob Clark6173cc12012-10-27 11:07:34 -0500169 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
170 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
Ilia Mirkinf0ca2672014-10-03 16:23:19 -0400171 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
Rob Clark6173cc12012-10-27 11:07:34 -0500172 case PIPE_CAP_SEAMLESS_CUBE_MAP:
Rob Clark6173cc12012-10-27 11:07:34 -0500173 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
174 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
Rob Clark6173cc12012-10-27 11:07:34 -0500175 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
176 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
177 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
Rob Clark28686392014-05-24 10:07:13 -0400178 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
Ilia Mirkinf6b2e8a2014-10-01 23:13:22 -0400179 case PIPE_CAP_VERTEXID_NOBASE:
Rob Clarkbc1a3732015-08-10 12:11:13 -0400180 case PIPE_CAP_STRING_MARKER:
Ilia Mirkin9515d652016-08-20 22:40:33 -0400181 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
Rob Clark6173cc12012-10-27 11:07:34 -0500182 return 1;
Rob Clark980f1cf2013-03-25 11:55:18 -0400183
Rob Clarkda39ac92016-06-22 14:45:25 -0400184 case PIPE_CAP_USER_CONSTANT_BUFFERS:
Rob Clark591eeb72016-07-29 14:58:39 -0400185 return is_a4xx(screen) ? 0 : 1;
Rob Clarkda39ac92016-06-22 14:45:25 -0400186
Rob Clark8d27be22014-01-14 13:03:20 -0500187 case PIPE_CAP_SHADER_STENCIL_EXPORT:
Christoph Bumiller8acaf862013-03-15 22:11:31 +0100188 case PIPE_CAP_TGSI_TEXCOORD:
Rob Clark980f1cf2013-03-25 11:55:18 -0400189 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
Rob Clark28686392014-05-24 10:07:13 -0400190 case PIPE_CAP_TEXTURE_MULTISAMPLE:
191 case PIPE_CAP_TEXTURE_BARRIER:
Rob Clark5c726722014-09-26 10:35:52 -0400192 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
Ilia Mirkinbe008522014-10-02 03:39:05 -0400193 case PIPE_CAP_COMPUTE:
Marek Olšákd2e4c9e2016-02-01 21:56:50 +0100194 case PIPE_CAP_QUERY_MEMORY_INFO:
Marek Olšákdcb2b772016-02-29 20:22:37 +0100195 case PIPE_CAP_PCI_GROUP:
196 case PIPE_CAP_PCI_BUS:
197 case PIPE_CAP_PCI_DEVICE:
198 case PIPE_CAP_PCI_FUNCTION:
Christoph Bumiller8acaf862013-03-15 22:11:31 +0100199 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500200
Ilia Mirkine6acf3a2014-09-27 10:50:40 -0400201 case PIPE_CAP_SM3:
Rob Clark720cfb62014-09-09 11:20:40 -0400202 case PIPE_CAP_PRIMITIVE_RESTART:
Rob Clark283bb482014-12-21 11:38:34 -0500203 case PIPE_CAP_TGSI_INSTANCEID:
Ilia Mirkin92fc8f02014-12-02 00:32:57 -0500204 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
Rob Clarkf72fead2015-08-10 20:41:45 -0400205 case PIPE_CAP_INDEP_BLEND_ENABLE:
206 case PIPE_CAP_INDEP_BLEND_FUNC:
Rob Clark500025a2015-08-11 16:47:16 -0400207 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
Ilia Mirkind19a98e2015-08-14 10:49:46 -0400208 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
Ilia Mirkind69e5572015-11-07 23:20:31 -0500209 case PIPE_CAP_CONDITIONAL_RENDER:
210 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
Ilia Mirkin4607b2b2015-11-08 00:28:34 -0500211 case PIPE_CAP_FAKE_SW_MSAA:
Ilia Mirkinb17a4052015-11-19 00:06:46 -0500212 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
Ilia Mirkina05e5492015-11-19 00:32:39 -0500213 case PIPE_CAP_DEPTH_CLIP_DISABLE:
214 case PIPE_CAP_CLIP_HALFZ:
Rob Clarkc7684612016-12-07 17:15:43 -0500215 return is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen);
Ilia Mirkinf6b2e8a2014-10-01 23:13:22 -0400216
Nicolai Hähnle3abb5482016-01-26 10:26:30 -0500217 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
218 return 0;
Rob Clark500025a2015-08-11 16:47:16 -0400219 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
Ilia Mirkin99f12a32015-11-21 10:02:05 -0500220 if (is_a3xx(screen)) return 16;
221 if (is_a4xx(screen)) return 32;
Rob Clarkc7684612016-12-07 17:15:43 -0500222 if (is_a5xx(screen)) return 32;
Ilia Mirkin99f12a32015-11-21 10:02:05 -0500223 return 0;
Rob Clark500025a2015-08-11 16:47:16 -0400224 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
Ilia Mirkinc65bc2e2015-11-21 10:28:45 -0500225 /* We could possibly emulate more by pretending 2d/rect textures and
226 * splitting high bits of index into 2nd dimension..
Rob Clark500025a2015-08-11 16:47:16 -0400227 */
Ilia Mirkin9c409c82015-09-17 01:43:36 -0400228 if (is_a3xx(screen)) return 8192;
Ilia Mirkinc65bc2e2015-11-21 10:28:45 -0500229 if (is_a4xx(screen)) return 16384;
Rob Clarkc7684612016-12-07 17:15:43 -0500230 if (is_a5xx(screen)) return 16384;
Ilia Mirkin9c409c82015-09-17 01:43:36 -0400231 return 0;
Rob Clark500025a2015-08-11 16:47:16 -0400232
Ilia Mirkind19a98e2015-08-14 10:49:46 -0400233 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
Ilia Mirkinb4ace132015-08-03 02:13:33 -0400234 case PIPE_CAP_CUBE_MAP_ARRAY:
Ilia Mirkin801b55c2015-11-20 22:55:28 -0500235 case PIPE_CAP_START_INSTANCE:
Ilia Mirkinf10bb0a2015-11-21 21:24:48 -0500236 case PIPE_CAP_SAMPLER_VIEW_TARGET:
Ilia Mirkin190acb32015-11-22 16:47:25 -0500237 case PIPE_CAP_TEXTURE_QUERY_LOD:
Rob Clarkc7684612016-12-07 17:15:43 -0500238 return is_a4xx(screen) || is_a5xx(screen);
Ilia Mirkind19a98e2015-08-14 10:49:46 -0400239
Rob Clark6173cc12012-10-27 11:07:34 -0500240 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
Rob Clarkda39ac92016-06-22 14:45:25 -0400241 return 64;
Rob Clark6173cc12012-10-27 11:07:34 -0500242
243 case PIPE_CAP_GLSL_FEATURE_LEVEL:
Rob Clarkfd17db62015-03-08 13:38:51 -0400244 if (glsl120)
245 return 120;
Rob Clarkc7684612016-12-07 17:15:43 -0500246 // XXX temporary, avoid issues with glamor:
247 if (is_a5xx(screen))
248 return 120;
Ilia Mirkin4607b2b2015-11-08 00:28:34 -0500249 return is_ir3(screen) ? 140 : 120;
Rob Clark6173cc12012-10-27 11:07:34 -0500250
251 /* Unsupported features. */
Rob Clark6173cc12012-10-27 11:07:34 -0500252 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
Ilia Mirkinf0ca2672014-10-03 16:23:19 -0400253 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
Rob Clark6173cc12012-10-27 11:07:34 -0500254 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
Rob Clark6173cc12012-10-27 11:07:34 -0500255 case PIPE_CAP_USER_VERTEX_BUFFERS:
256 case PIPE_CAP_USER_INDEX_BUFFERS:
Christoph Bumillerf35e96d2013-03-29 13:02:49 +0100257 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
Christoph Bumiller729abfd2013-04-12 13:42:01 +0200258 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
Ilia Mirkin32b71242014-07-03 11:15:18 -0400259 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
Dave Airlie2fcbec42013-09-21 18:45:43 +1000260 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
261 case PIPE_CAP_TEXTURE_GATHER_SM5:
Ilia Mirkind95df4f2014-04-26 23:44:57 -0400262 case PIPE_CAP_SAMPLE_SHADING:
263 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
Christoph Bumiller4b586a22014-05-17 01:20:19 +0200264 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
Christoph Bumillerbc198f82013-04-05 14:29:36 +0200265 case PIPE_CAP_DRAW_INDIRECT:
Ilia Mirkind67b9ba2015-12-31 13:30:13 -0500266 case PIPE_CAP_MULTI_DRAW_INDIRECT:
267 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
Ilia Mirkin8ee74ce2014-08-14 00:04:41 -0400268 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
Ilia Mirkin7c211a12015-02-01 09:01:50 -0500269 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
Axel Davyeb1c12d2015-01-17 14:30:17 +0100270 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
Ilia Mirkin069dab72015-02-18 22:36:13 -0500271 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
Marek Olšák79ffc08a2015-04-29 15:44:55 +0200272 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
Marek Olšák26222932015-06-12 14:24:17 +0200273 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
Marek Olšák3b7800e2015-08-10 02:11:48 +0200274 case PIPE_CAP_DEPTH_BOUNDS_TEST:
Ilia Mirkinf46a53f2015-09-11 17:29:49 -0400275 case PIPE_CAP_TGSI_TXQS:
Rob Clarke04db872016-04-25 09:07:04 -0400276 /* TODO if we need this, do it in nir/ir3 backend to avoid breaking precompile: */
Marek Olšákf3b37e32015-09-27 19:32:07 +0200277 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
Marek Olšákce9db162015-08-24 01:19:35 +0200278 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
Ilia Mirkin3695b252015-11-09 13:27:07 -0500279 case PIPE_CAP_CLEAR_TEXTURE:
Ilia Mirkin87b4e4e2015-12-29 16:49:32 -0500280 case PIPE_CAP_DRAW_PARAMETERS:
Ilia Mirkine9f43d62016-01-02 18:55:48 -0500281 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
Marek Olšák34738a92016-01-02 20:45:00 +0100282 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
283 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
Ilia Mirkinebfb5442016-01-02 21:56:45 -0500284 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
Nicolai Hähnle654670b2016-01-11 17:38:08 -0500285 case PIPE_CAP_INVALIDATE_BUFFER:
Charmaine Lee3038e892016-01-14 10:22:17 -0700286 case PIPE_CAP_GENERATE_MIPMAP:
Nicolai Hähnle6af6d7b2016-01-26 10:27:58 -0500287 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
Edward O'Callaghan4bc91302016-02-17 20:59:52 +1100288 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
Bas Nieuwenhuizen70dcd842016-04-12 15:00:31 +0200289 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
Tobias Klausmann2be258e2016-05-08 22:44:07 +0200290 case PIPE_CAP_CULL_DISTANCE:
Kenneth Graunke70048eb2016-05-20 21:05:34 -0700291 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
Ilia Mirkinedfa7a42016-05-29 11:39:52 -0400292 case PIPE_CAP_TGSI_VOTE:
Ilia Mirkin07fcb062016-06-11 15:26:45 -0400293 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
Axel Davy59a69292016-06-13 22:28:32 +0200294 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
JĂłzef Kucia3cd28fe2016-07-19 13:07:24 +0200295 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
Nicolai Hähnle700a5712016-10-07 09:42:55 +0200296 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
Nicolai Hähnle611166b2016-11-18 20:49:54 +0100297 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
Marek Olšáke51baeb2016-12-31 13:34:11 +0100298 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
Rob Clark6173cc12012-10-27 11:07:34 -0500299 return 0;
300
Rob Clark546d6c82014-09-26 15:40:35 -0400301 case PIPE_CAP_MAX_VIEWPORTS:
302 return 1;
303
Rob Clarkc4ae0472016-03-01 17:51:36 -0500304 case PIPE_CAP_SHAREABLE_SHADERS:
Rob Clarke04db872016-04-25 09:07:04 -0400305 /* manage the variants for these ourself, to avoid breaking precompile: */
306 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
307 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
Rob Clarkc4ae0472016-03-01 17:51:36 -0500308 if (is_ir3(screen))
309 return 1;
310 return 0;
311
Rob Clark6173cc12012-10-27 11:07:34 -0500312 /* Stream output. */
313 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400314 if (is_ir3(screen))
Rob Clark98a4b112015-07-25 12:53:23 -0400315 return PIPE_MAX_SO_BUFFERS;
316 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500317 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
Ilia Mirkin3fdeb7c2016-10-14 00:03:12 -0400318 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400319 if (is_ir3(screen))
Rob Clark98a4b112015-07-25 12:53:23 -0400320 return 1;
321 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500322 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
323 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400324 if (is_ir3(screen))
Rob Clarkc7deea52015-07-31 10:54:23 -0400325 return 16 * 4; /* should only be shader out limit? */
Rob Clark6173cc12012-10-27 11:07:34 -0500326 return 0;
327
Grigori Goronzyd34d5fd2014-02-09 22:56:20 +0100328 /* Geometry shader output, unsupported. */
329 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
330 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
Ilia Mirkin746e5262014-06-26 20:01:50 -0400331 case PIPE_CAP_MAX_VERTEX_STREAMS:
Grigori Goronzyd34d5fd2014-02-09 22:56:20 +0100332 return 0;
333
Timothy Arceri89e68062014-08-19 21:09:58 -1000334 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
335 return 2048;
336
Rob Clark6173cc12012-10-27 11:07:34 -0500337 /* Texturing. */
338 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
Rob Clark6173cc12012-10-27 11:07:34 -0500339 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
Rob Clarkcb9e07a2013-08-31 09:14:27 -0400340 return MAX_MIP_LEVELS;
Rob Clark49b8fb92014-09-13 16:14:17 -0400341 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
342 return 11;
343
Rob Clark6173cc12012-10-27 11:07:34 -0500344 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
Rob Clarkc7684612016-12-07 17:15:43 -0500345 return (is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen)) ? 256 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500346
347 /* Render targets. */
348 case PIPE_CAP_MAX_RENDER_TARGETS:
Ilia Mirkin6f4c1972015-04-01 01:14:39 -0400349 return screen->max_rts;
Ilia Mirkinee6b95c2015-09-13 19:50:45 -0400350 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
351 return is_a3xx(screen) ? 1 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500352
Rob Clarkf999c132014-05-11 14:15:32 -0400353 /* Queries. */
Ilia Mirkinf9e6f462016-01-09 23:30:16 -0500354 case PIPE_CAP_QUERY_BUFFER_OBJECT:
Rob Clark6173cc12012-10-27 11:07:34 -0500355 return 0;
Rob Clarkf999c132014-05-11 14:15:32 -0400356 case PIPE_CAP_OCCLUSION_QUERY:
Rob Clarkc7684612016-12-07 17:15:43 -0500357 return is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen);
Rob Clark9253dcd2016-02-14 11:14:06 -0500358 case PIPE_CAP_QUERY_TIMESTAMP:
Rob Clark37d540b2016-02-10 14:40:24 -0500359 case PIPE_CAP_QUERY_TIME_ELAPSED:
360 /* only a4xx, requires new enough kernel so we know max_freq: */
361 return (screen->max_freq > 0) && is_a4xx(screen);
Rob Clark6173cc12012-10-27 11:07:34 -0500362
Ilia Mirkinc2f9ad52014-04-09 14:58:53 -0400363 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
Rob Clark6173cc12012-10-27 11:07:34 -0500364 case PIPE_CAP_MIN_TEXEL_OFFSET:
365 return -8;
366
Ilia Mirkinc2f9ad52014-04-09 14:58:53 -0400367 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
Rob Clark6173cc12012-10-27 11:07:34 -0500368 case PIPE_CAP_MAX_TEXEL_OFFSET:
369 return 7;
370
Tom Stellard4e90bc92013-07-09 21:21:39 -0700371 case PIPE_CAP_ENDIANNESS:
372 return PIPE_ENDIAN_LITTLE;
373
Rob Clarkf999c132014-05-11 14:15:32 -0400374 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
Ian Romanick25c14f42014-01-22 14:02:42 -0800375 return 64;
376
Emil Velikove9c43b12014-08-14 19:42:39 +0100377 case PIPE_CAP_VENDOR_ID:
378 return 0x5143;
379 case PIPE_CAP_DEVICE_ID:
380 return 0xFFFFFFFF;
381 case PIPE_CAP_ACCELERATED:
382 return 1;
383 case PIPE_CAP_VIDEO_MEMORY:
384 DBG("FINISHME: The value returned is incorrect\n");
385 return 10;
386 case PIPE_CAP_UMA:
387 return 1;
Rob Clark026a7222016-04-01 16:10:42 -0400388 case PIPE_CAP_NATIVE_FENCE_FD:
Rob Clark0b98e842016-08-15 14:27:10 -0400389 return fd_device_version(screen->dev) >= FD_VERSION_FENCE_FD;
Rob Clark6173cc12012-10-27 11:07:34 -0500390 }
Rob Clarkf7259942014-09-26 17:56:08 -0400391 debug_printf("unknown param %d\n", param);
392 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500393}
394
395static float
396fd_screen_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
397{
398 switch (param) {
399 case PIPE_CAPF_MAX_LINE_WIDTH:
400 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
Rob Clarka7eb12d2016-04-11 17:46:08 -0400401 /* NOTE: actual value is 127.0f, but this is working around a deqp
402 * bug.. dEQP-GLES3.functional.rasterization.primitives.lines_wide
403 * uses too small of a render target size, and gets confused when
404 * the lines start going offscreen.
405 *
406 * See: https://code.google.com/p/android/issues/detail?id=206513
407 */
408 if (fd_mesa_debug & FD_DBG_DEQP)
Rob Clarkedcc6ce2016-04-25 14:22:45 -0400409 return 48.0f;
Rob Clarka7eb12d2016-04-11 17:46:08 -0400410 return 127.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500411 case PIPE_CAPF_MAX_POINT_WIDTH:
412 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
Ilia Mirkin7fc5da82015-03-17 01:00:38 -0400413 return 4092.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500414 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
415 return 16.0f;
416 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
Rob Clark204dd73c2014-10-01 07:26:39 -0400417 return 15.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500418 case PIPE_CAPF_GUARD_BAND_LEFT:
419 case PIPE_CAPF_GUARD_BAND_TOP:
420 case PIPE_CAPF_GUARD_BAND_RIGHT:
421 case PIPE_CAPF_GUARD_BAND_BOTTOM:
422 return 0.0f;
Rob Clark6173cc12012-10-27 11:07:34 -0500423 }
Rob Clarkf7259942014-09-26 17:56:08 -0400424 debug_printf("unknown paramf %d\n", param);
425 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500426}
427
428static int
429fd_screen_get_shader_param(struct pipe_screen *pscreen, unsigned shader,
430 enum pipe_shader_cap param)
431{
Rob Clark4317c4e2013-10-24 17:45:27 -0400432 struct fd_screen *screen = fd_screen(pscreen);
433
Rob Clark6173cc12012-10-27 11:07:34 -0500434 switch(shader)
435 {
436 case PIPE_SHADER_FRAGMENT:
437 case PIPE_SHADER_VERTEX:
438 break;
439 case PIPE_SHADER_COMPUTE:
440 case PIPE_SHADER_GEOMETRY:
441 /* maye we could emulate.. */
442 return 0;
443 default:
444 DBG("unknown shader type %d", shader);
445 return 0;
446 }
447
448 /* this is probably not totally correct.. but it's a start: */
449 switch (param) {
450 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
451 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
452 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
453 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
454 return 16384;
455 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
456 return 8; /* XXX */
457 case PIPE_SHADER_CAP_MAX_INPUTS:
Rob Clark33193542014-10-22 13:27:35 -0400458 case PIPE_SHADER_CAP_MAX_OUTPUTS:
Rob Clark5dcf59e2014-05-14 11:15:26 -0400459 return 16;
Rob Clark6173cc12012-10-27 11:07:34 -0500460 case PIPE_SHADER_CAP_MAX_TEMPS:
Rob Clark4317c4e2013-10-24 17:45:27 -0400461 return 64; /* Max native temporaries. */
Marek Olšák04f2c882014-07-24 20:32:08 +0200462 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
Rob Clark652b8fb2014-10-15 13:08:00 -0400463 /* NOTE: seems to be limit for a3xx is actually 512 but
464 * split between VS and FS. Use lower limit of 256 to
465 * avoid getting into impossible situations:
466 */
Rob Clarkc7684612016-12-07 17:15:43 -0500467 return ((is_a3xx(screen) || is_a4xx(screen) || is_a5xx(screen)) ? 4096 : 64) * sizeof(float[4]);
Rob Clark6173cc12012-10-27 11:07:34 -0500468 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
Rob Clarkf72fead2015-08-10 20:41:45 -0400469 return is_ir3(screen) ? 16 : 1;
Rob Clark6173cc12012-10-27 11:07:34 -0500470 case PIPE_SHADER_CAP_MAX_PREDS:
471 return 0; /* nothing uses this */
472 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
473 return 1;
474 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
475 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
Rob Clarkfad158a2016-01-10 14:10:08 -0500476 /* Technically this should be the same as for TEMP/CONST, since
477 * everything is just normal registers. This is just temporary
478 * hack until load_input/store_output handle arrays in a similar
479 * way as load_var/store_var..
480 */
481 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500482 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
483 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
Rob Clarkfad158a2016-01-10 14:10:08 -0500484 /* a2xx compiler doesn't handle indirect: */
485 return is_ir3(screen) ? 1 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500486 case PIPE_SHADER_CAP_SUBROUTINES:
Rob Clarkf7259942014-09-26 17:56:08 -0400487 case PIPE_SHADER_CAP_DOUBLES:
Ilia Mirkinc85a6862015-02-19 23:30:36 -0500488 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
489 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Marek Olšák216543e2015-02-28 00:26:31 +0100490 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
Rob Clark784086f2016-03-28 10:28:29 -0400491 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Rob Clark6173cc12012-10-27 11:07:34 -0500492 return 0;
493 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
Rob Clark4ddd4e82013-10-25 11:48:24 -0400494 return 1;
Rob Clark6173cc12012-10-27 11:07:34 -0500495 case PIPE_SHADER_CAP_INTEGERS:
Rob Clarkfd17db62015-03-08 13:38:51 -0400496 if (glsl120)
497 return 0;
Rob Clarkf72fead2015-08-10 20:41:45 -0400498 return is_ir3(screen) ? 1 : 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500499 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
Roland Scheidegger2983c032013-11-26 02:30:41 +0100500 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
Rob Clark6173cc12012-10-27 11:07:34 -0500501 return 16;
502 case PIPE_SHADER_CAP_PREFERRED_IR:
Rob Clark784086f2016-03-28 10:28:29 -0400503 if ((fd_mesa_debug & FD_DBG_NIR) && is_ir3(screen))
504 return PIPE_SHADER_IR_NIR;
Rob Clark6173cc12012-10-27 11:07:34 -0500505 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100506 case PIPE_SHADER_CAP_SUPPORTED_IRS:
507 return 0;
Marek Olšák814f3142015-10-20 18:26:02 +0200508 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
509 return 32;
Ilia Mirkin266d0012015-09-26 20:27:42 -0400510 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500511 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200512 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400513 return 0;
Rob Clark6173cc12012-10-27 11:07:34 -0500514 }
Rob Clarkf7259942014-09-26 17:56:08 -0400515 debug_printf("unknown shader param %d\n", param);
Rob Clark6173cc12012-10-27 11:07:34 -0500516 return 0;
517}
518
Rob Clark784086f2016-03-28 10:28:29 -0400519static const void *
520fd_get_compiler_options(struct pipe_screen *pscreen,
521 enum pipe_shader_ir ir, unsigned shader)
522{
523 struct fd_screen *screen = fd_screen(pscreen);
524
525 if (is_ir3(screen))
526 return ir3_get_compiler_options();
527
528 return NULL;
529}
530
Rob Clark6173cc12012-10-27 11:07:34 -0500531boolean
532fd_screen_bo_get_handle(struct pipe_screen *pscreen,
533 struct fd_bo *bo,
534 unsigned stride,
535 struct winsys_handle *whandle)
536{
537 whandle->stride = stride;
538
539 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
540 return fd_bo_get_name(bo, &whandle->handle) == 0;
541 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
542 whandle->handle = fd_bo_handle(bo);
543 return TRUE;
Rob Clark18291ee2014-09-16 19:10:23 -0400544 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
545 whandle->handle = fd_bo_dmabuf(bo);
Rob Clarke4c678c2014-09-26 10:35:33 -0400546 return TRUE;
Rob Clark6173cc12012-10-27 11:07:34 -0500547 } else {
548 return FALSE;
549 }
550}
551
552struct fd_bo *
553fd_screen_bo_from_handle(struct pipe_screen *pscreen,
Rob Clark32c061b2016-09-03 12:57:50 -0400554 struct winsys_handle *whandle)
Rob Clark6173cc12012-10-27 11:07:34 -0500555{
556 struct fd_screen *screen = fd_screen(pscreen);
557 struct fd_bo *bo;
558
Rob Clark18291ee2014-09-16 19:10:23 -0400559 if (whandle->type == DRM_API_HANDLE_TYPE_SHARED) {
560 bo = fd_bo_from_name(screen->dev, whandle->handle);
561 } else if (whandle->type == DRM_API_HANDLE_TYPE_KMS) {
562 bo = fd_bo_from_handle(screen->dev, whandle->handle, 0);
563 } else if (whandle->type == DRM_API_HANDLE_TYPE_FD) {
564 bo = fd_bo_from_dmabuf(screen->dev, whandle->handle);
565 } else {
Christopher James Halse Rogersd5a3a2d2013-11-21 15:11:39 +1100566 DBG("Attempt to import unsupported handle type %d", whandle->type);
567 return NULL;
568 }
569
Rob Clark6173cc12012-10-27 11:07:34 -0500570 if (!bo) {
571 DBG("ref name 0x%08x failed", whandle->handle);
572 return NULL;
573 }
574
Rob Clark6173cc12012-10-27 11:07:34 -0500575 return bo;
576}
577
578struct pipe_screen *
579fd_screen_create(struct fd_device *dev)
580{
581 struct fd_screen *screen = CALLOC_STRUCT(fd_screen);
582 struct pipe_screen *pscreen;
583 uint64_t val;
584
Rob Clark634fb832013-03-25 14:57:24 -0400585 fd_mesa_debug = debug_get_option_fd_mesa_debug();
Rob Clark6173cc12012-10-27 11:07:34 -0500586
Rob Clark1b886072014-02-03 11:28:30 -0500587 if (fd_mesa_debug & FD_DBG_NOBIN)
Rob Clarkc0766522014-01-07 10:55:07 -0500588 fd_binning_enabled = false;
589
Rob Clarkfd17db62015-03-08 13:38:51 -0400590 glsl120 = !!(fd_mesa_debug & FD_DBG_GLSL120);
Rob Clarke1896942014-05-14 11:06:21 -0400591
Rob Clark6173cc12012-10-27 11:07:34 -0500592 if (!screen)
593 return NULL;
594
Rob Clark38d8b022013-04-22 13:42:55 -0400595 pscreen = &screen->base;
Rob Clark6173cc12012-10-27 11:07:34 -0500596
597 screen->dev = dev;
Rob Clark5bb41d92015-09-04 11:35:33 -0400598 screen->refcnt = 1;
Rob Clark6173cc12012-10-27 11:07:34 -0500599
600 // maybe this should be in context?
601 screen->pipe = fd_pipe_new(screen->dev, FD_PIPE_3D);
Rob Clark38d8b022013-04-22 13:42:55 -0400602 if (!screen->pipe) {
603 DBG("could not create 3d pipe");
604 goto fail;
605 }
Rob Clark6173cc12012-10-27 11:07:34 -0500606
Rob Clark38d8b022013-04-22 13:42:55 -0400607 if (fd_pipe_get_param(screen->pipe, FD_GMEM_SIZE, &val)) {
608 DBG("could not get GMEM size");
609 goto fail;
610 }
Rob Clark6173cc12012-10-27 11:07:34 -0500611 screen->gmemsize_bytes = val;
612
Rob Clark38d8b022013-04-22 13:42:55 -0400613 if (fd_pipe_get_param(screen->pipe, FD_DEVICE_ID, &val)) {
614 DBG("could not get device-id");
615 goto fail;
616 }
Rob Clark6173cc12012-10-27 11:07:34 -0500617 screen->device_id = val;
618
Rob Clark45ab5b12016-02-10 13:25:32 -0500619 if (fd_pipe_get_param(screen->pipe, FD_MAX_FREQ, &val)) {
620 DBG("could not get gpu freq");
621 /* this limits what performance related queries are
622 * supported but is not fatal
623 */
624 screen->max_freq = 0;
625 } else {
626 screen->max_freq = val;
Rob Clarkb888d8e2016-02-23 12:03:43 -0500627 if (fd_pipe_get_param(screen->pipe, FD_TIMESTAMP, &val) == 0)
628 screen->has_timestamp = true;
Rob Clark45ab5b12016-02-10 13:25:32 -0500629 }
630
Rob Clark18c317b2013-05-26 17:13:27 -0400631 if (fd_pipe_get_param(screen->pipe, FD_GPU_ID, &val)) {
632 DBG("could not get gpu-id");
633 goto fail;
634 }
635 screen->gpu_id = val;
636
Rob Clarkd48faad2014-06-18 10:24:04 -0400637 if (fd_pipe_get_param(screen->pipe, FD_CHIP_ID, &val)) {
638 DBG("could not get chip-id");
639 /* older kernels may not have this property: */
640 unsigned core = screen->gpu_id / 100;
641 unsigned major = (screen->gpu_id % 100) / 10;
642 unsigned minor = screen->gpu_id % 10;
643 unsigned patch = 0; /* assume the worst */
644 val = (patch & 0xff) | ((minor & 0xff) << 8) |
645 ((major & 0xff) << 16) | ((core & 0xff) << 24);
646 }
647 screen->chip_id = val;
648
649 DBG("Pipe Info:");
650 DBG(" GPU-id: %d", screen->gpu_id);
651 DBG(" Chip-id: 0x%08x", screen->chip_id);
652 DBG(" GMEM size: 0x%08x", screen->gmemsize_bytes);
653
Rob Clark18c317b2013-05-26 17:13:27 -0400654 /* explicitly checking for GPU revisions that are known to work. This
655 * may be overly conservative for a3xx, where spoofing the gpu_id with
656 * the blob driver seems to generate identical cmdstream dumps. But
657 * on a2xx, there seem to be small differences between the GPU revs
658 * so it is probably better to actually test first on real hardware
659 * before enabling:
660 *
661 * If you have a different adreno version, feel free to add it to one
Rob Clark61c68b62014-07-31 15:42:55 -0400662 * of the cases below and see what happens. And if it works, please
Rob Clark18c317b2013-05-26 17:13:27 -0400663 * send a patch ;-)
664 */
665 switch (screen->gpu_id) {
666 case 220:
667 fd2_screen_init(pscreen);
668 break;
Guillaume Charifi6f5e0c02015-11-06 11:17:25 -0500669 case 305:
Rob Clarkfcc7d632015-05-12 14:46:50 -0400670 case 307:
Rob Clark2855f3f2013-05-26 17:13:44 -0400671 case 320:
Rob Clarka1d80862013-12-07 08:47:10 -0500672 case 330:
Rob Clark2855f3f2013-05-26 17:13:44 -0400673 fd3_screen_init(pscreen);
674 break;
Rob Clark61c68b62014-07-31 15:42:55 -0400675 case 420:
cstout13b87e02015-12-11 16:58:45 -0800676 case 430:
Rob Clark61c68b62014-07-31 15:42:55 -0400677 fd4_screen_init(pscreen);
678 break;
Rob Clark946cf4e2016-11-08 10:50:03 -0500679 case 530:
680 fd5_screen_init(pscreen);
681 break;
Rob Clark18c317b2013-05-26 17:13:27 -0400682 default:
683 debug_printf("unsupported GPU: a%03d\n", screen->gpu_id);
684 goto fail;
685 }
Rob Clark6173cc12012-10-27 11:07:34 -0500686
Rob Clark8c567892016-11-23 09:53:44 -0500687 if (screen->gpu_id >= 500) {
Rob Clarkc1e9cca2016-12-03 12:34:10 -0500688 screen->gmem_alignw = 64;
689 screen->gmem_alignh = 32;
Rob Clark8c567892016-11-23 09:53:44 -0500690 } else {
Rob Clarkc1e9cca2016-12-03 12:34:10 -0500691 screen->gmem_alignw = 32;
692 screen->gmem_alignh = 32;
Rob Clark8c567892016-11-23 09:53:44 -0500693 }
694
Rob Clark9f219c72016-06-27 09:44:15 -0400695 /* NOTE: don't enable reordering on a2xx, since completely untested.
696 * Also, don't enable if we have too old of a kernel to support
697 * growable cmdstream buffers, since memory requirement for cmdstream
698 * buffers would be too much otherwise.
699 */
700 if ((screen->gpu_id >= 300) && (fd_device_version(dev) >= FD_VERSION_UNLIMITED_CMDS))
701 screen->reorder = !!(fd_mesa_debug & FD_DBG_REORDER);
702
703 fd_bc_init(&screen->batch_cache);
704
Rob Clarke684c322016-07-19 18:24:57 -0400705 pipe_mutex_init(screen->lock);
706
Rob Clark6173cc12012-10-27 11:07:34 -0500707 pscreen->destroy = fd_screen_destroy;
708 pscreen->get_param = fd_screen_get_param;
709 pscreen->get_paramf = fd_screen_get_paramf;
710 pscreen->get_shader_param = fd_screen_get_shader_param;
Rob Clark784086f2016-03-28 10:28:29 -0400711 pscreen->get_compiler_options = fd_get_compiler_options;
Rob Clark6173cc12012-10-27 11:07:34 -0500712
713 fd_resource_screen_init(pscreen);
Rob Clark646c16a2014-01-07 21:39:13 -0500714 fd_query_screen_init(pscreen);
Rob Clark6173cc12012-10-27 11:07:34 -0500715
716 pscreen->get_name = fd_screen_get_name;
717 pscreen->get_vendor = fd_screen_get_vendor;
Giuseppe Bilotta76039b32015-03-22 07:21:01 +0100718 pscreen->get_device_vendor = fd_screen_get_device_vendor;
Rob Clark6173cc12012-10-27 11:07:34 -0500719
720 pscreen->get_timestamp = fd_screen_get_timestamp;
721
Rob Clark16f6cea2016-08-15 13:41:04 -0400722 pscreen->fence_reference = fd_fence_ref;
723 pscreen->fence_finish = fd_fence_finish;
Rob Clark0b98e842016-08-15 14:27:10 -0400724 pscreen->fence_get_fd = fd_fence_get_fd;
Rob Clark6173cc12012-10-27 11:07:34 -0500725
Nicolai Hähnle0334ba12016-09-27 19:06:13 +0200726 slab_create_parent(&screen->transfer_pool, sizeof(struct fd_transfer), 16);
727
Rob Clark6173cc12012-10-27 11:07:34 -0500728 util_format_s3tc_init();
729
730 return pscreen;
Rob Clark38d8b022013-04-22 13:42:55 -0400731
732fail:
733 fd_screen_destroy(pscreen);
734 return NULL;
Rob Clark6173cc12012-10-27 11:07:34 -0500735}