blob: b8afa74f62ca7b5ca0c1b1ee38c959dc1bb1e0af [file] [log] [blame]
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -05001/*
2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public
4 * License v2 as published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
9 * General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the
13 * Free Software Foundation, Inc., 59 Temple Place - Suite 330,
14 * Boston, MA 021110-1307, USA.
15 */
16
17#include <stdio.h>
18#include <stdlib.h>
19#include <string.h>
20#include <sys/ioctl.h>
21#include <sys/types.h>
22#include <dirent.h>
23#include <sys/stat.h>
24#include <unistd.h>
25#include <fcntl.h>
26#include <libgen.h>
27#include <limits.h>
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050028#include <ctype.h>
29
30#include "mmc.h"
31#include "mmc_cmds.h"
32
33int read_extcsd(int fd, __u8 *ext_csd)
34{
35 int ret = 0;
36 struct mmc_ioc_cmd idata;
37 memset(&idata, 0, sizeof(idata));
38 memset(ext_csd, 0, sizeof(__u8) * 512);
39 idata.write_flag = 0;
40 idata.opcode = MMC_SEND_EXT_CSD;
41 idata.arg = 0;
42 idata.flags = MMC_RSP_SPI_R1 | MMC_RSP_R1 | MMC_CMD_ADTC;
43 idata.blksz = 512;
44 idata.blocks = 1;
45 mmc_ioc_cmd_set_data(idata, ext_csd);
46
47 ret = ioctl(fd, MMC_IOC_CMD, &idata);
48 if (ret)
49 perror("ioctl");
50
51 return ret;
52}
53
54int write_extcsd_value(int fd, __u8 index, __u8 value)
55{
56 int ret = 0;
57 struct mmc_ioc_cmd idata;
58
59 memset(&idata, 0, sizeof(idata));
60 idata.write_flag = 1;
61 idata.opcode = MMC_SWITCH;
62 idata.arg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
63 (index << 16) |
64 (value << 8) |
65 EXT_CSD_CMD_SET_NORMAL;
66 idata.flags = MMC_RSP_SPI_R1B | MMC_RSP_R1B | MMC_CMD_AC;
67
68 ret = ioctl(fd, MMC_IOC_CMD, &idata);
69 if (ret)
70 perror("ioctl");
71
72 return ret;
73}
74
Ben Gardiner27c357d2013-05-30 17:12:47 -040075int send_status(int fd, __u32 *response)
76{
77 int ret = 0;
78 struct mmc_ioc_cmd idata;
79
80 memset(&idata, 0, sizeof(idata));
81 idata.opcode = MMC_SEND_STATUS;
82 idata.arg = (1 << 16);
83 idata.flags = MMC_RSP_R1 | MMC_CMD_AC;
84
85 ret = ioctl(fd, MMC_IOC_CMD, &idata);
86 if (ret)
87 perror("ioctl");
88
89 *response = idata.response[0];
90
91 return ret;
92}
93
Chris Ballb9c7a172012-02-20 12:34:25 -050094void print_writeprotect_status(__u8 *ext_csd)
95{
96 __u8 reg;
97 __u8 ext_csd_rev = ext_csd[192];
98
99 /* A43: reserved [174:0] */
100 if (ext_csd_rev >= 5) {
101 printf("Boot write protection status registers"
102 " [BOOT_WP_STATUS]: 0x%02x\n", ext_csd[174]);
103
104 reg = ext_csd[EXT_CSD_BOOT_WP];
105 printf("Boot Area Write protection [BOOT_WP]: 0x%02x\n", reg);
106 printf(" Power ro locking: ");
107 if (reg & EXT_CSD_BOOT_WP_B_PWR_WP_DIS)
108 printf("not possible\n");
109 else
110 printf("possible\n");
111
112 printf(" Permanent ro locking: ");
113 if (reg & EXT_CSD_BOOT_WP_B_PERM_WP_DIS)
114 printf("not possible\n");
115 else
116 printf("possible\n");
117
118 printf(" ro lock status: ");
119 if (reg & EXT_CSD_BOOT_WP_B_PWR_WP_EN)
120 printf("locked until next power on\n");
121 else if (reg & EXT_CSD_BOOT_WP_B_PERM_WP_EN)
122 printf("locked permanently\n");
123 else
124 printf("not locked\n");
125 }
126}
127
128int do_writeprotect_get(int nargs, char **argv)
129{
130 __u8 ext_csd[512];
131 int fd, ret;
132 char *device;
133
Chris Ball8ba44662012-04-19 13:22:54 -0400134 CHECK(nargs != 2, "Usage: mmc writeprotect get </path/to/mmcblkX>\n",
135 exit(1));
Chris Ballb9c7a172012-02-20 12:34:25 -0500136
137 device = argv[1];
138
139 fd = open(device, O_RDWR);
140 if (fd < 0) {
141 perror("open");
142 exit(1);
143 }
144
145 ret = read_extcsd(fd, ext_csd);
146 if (ret) {
147 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
148 exit(1);
149 }
150
151 print_writeprotect_status(ext_csd);
152
153 return ret;
154}
155
156int do_writeprotect_set(int nargs, char **argv)
157{
158 __u8 ext_csd[512], value;
159 int fd, ret;
160 char *device;
161
Chris Ball8ba44662012-04-19 13:22:54 -0400162 CHECK(nargs != 2, "Usage: mmc writeprotect set </path/to/mmcblkX>\n",
163 exit(1));
Chris Ballb9c7a172012-02-20 12:34:25 -0500164
165 device = argv[1];
166
167 fd = open(device, O_RDWR);
168 if (fd < 0) {
169 perror("open");
170 exit(1);
171 }
172
173 ret = read_extcsd(fd, ext_csd);
174 if (ret) {
175 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
176 exit(1);
177 }
178
179 value = ext_csd[EXT_CSD_BOOT_WP] |
180 EXT_CSD_BOOT_WP_B_PWR_WP_EN;
181 ret = write_extcsd_value(fd, EXT_CSD_BOOT_WP, value);
182 if (ret) {
183 fprintf(stderr, "Could not write 0x%02x to "
184 "EXT_CSD[%d] in %s\n",
185 value, EXT_CSD_BOOT_WP, device);
186 exit(1);
187 }
188
189 return ret;
190}
191
Saugata Dasb7e25992012-05-17 09:26:34 -0400192int do_disable_512B_emulation(int nargs, char **argv)
193{
194 __u8 ext_csd[512], native_sector_size, data_sector_size, wr_rel_param;
195 int fd, ret;
196 char *device;
197
198 CHECK(nargs != 2, "Usage: mmc disable 512B emulation </path/to/mmcblkX>\n", exit(1));
199 device = argv[1];
200
201 fd = open(device, O_RDWR);
202 if (fd < 0) {
203 perror("open");
204 exit(1);
205 }
206
207 ret = read_extcsd(fd, ext_csd);
208 if (ret) {
209 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
210 exit(1);
211 }
212
213 wr_rel_param = ext_csd[EXT_CSD_WR_REL_PARAM];
214 native_sector_size = ext_csd[EXT_CSD_NATIVE_SECTOR_SIZE];
215 data_sector_size = ext_csd[EXT_CSD_DATA_SECTOR_SIZE];
216
217 if (native_sector_size && !data_sector_size &&
218 (wr_rel_param & EN_REL_WR)) {
219 ret = write_extcsd_value(fd, EXT_CSD_USE_NATIVE_SECTOR, 1);
220
221 if (ret) {
222 fprintf(stderr, "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
223 1, EXT_CSD_BOOT_WP, device);
224 exit(1);
225 }
226 printf("MMC disable 512B emulation successful. Now reset the device to switch to 4KB native sector mode.\n");
227 } else if (native_sector_size && data_sector_size) {
228 printf("MMC 512B emulation mode is already disabled; doing nothing.\n");
229 } else {
230 printf("MMC does not support disabling 512B emulation mode.\n");
231 }
232
233 return ret;
234}
235
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +0200236int do_write_boot_en(int nargs, char **argv)
237{
238 __u8 ext_csd[512];
239 __u8 value = 0;
240 int fd, ret;
241 char *device;
242 int boot_area, send_ack;
243
244 CHECK(nargs != 4, "Usage: mmc bootpart enable <partition_number> "
245 "<send_ack> </path/to/mmcblkX>\n", exit(1));
246
247 /*
248 * If <send_ack> is 1, the device will send acknowledgment
249 * pattern "010" to the host when boot operation begins.
250 * If <send_ack> is 0, it won't.
251 */
252 boot_area = strtol(argv[1], NULL, 10);
253 send_ack = strtol(argv[2], NULL, 10);
254 device = argv[3];
255
256 fd = open(device, O_RDWR);
257 if (fd < 0) {
258 perror("open");
259 exit(1);
260 }
261
262 ret = read_extcsd(fd, ext_csd);
263 if (ret) {
264 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
265 exit(1);
266 }
267
268 value = ext_csd[EXT_CSD_PART_CONFIG];
269
270 switch (boot_area) {
271 case EXT_CSD_PART_CONFIG_ACC_BOOT0:
272 value |= (1 << 3);
273 value &= ~(3 << 4);
274 break;
275 case EXT_CSD_PART_CONFIG_ACC_BOOT1:
276 value |= (1 << 4);
277 value &= ~(1 << 3);
278 value &= ~(1 << 5);
279 break;
280 case EXT_CSD_PART_CONFIG_ACC_USER_AREA:
281 value |= (boot_area << 3);
282 break;
283 default:
284 fprintf(stderr, "Cannot enable the boot area\n");
285 exit(1);
286 }
287 if (send_ack)
288 value |= EXT_CSD_PART_CONFIG_ACC_ACK;
289 else
290 value &= ~EXT_CSD_PART_CONFIG_ACC_ACK;
291
292 ret = write_extcsd_value(fd, EXT_CSD_PART_CONFIG, value);
293 if (ret) {
294 fprintf(stderr, "Could not write 0x%02x to "
295 "EXT_CSD[%d] in %s\n",
296 value, EXT_CSD_PART_CONFIG, device);
297 exit(1);
298 }
299 return ret;
300}
301
Chris Ballf74dfe22012-10-19 16:49:55 -0400302int do_hwreset(int value, int nargs, char **argv)
303{
304 __u8 ext_csd[512];
305 int fd, ret;
306 char *device;
307
308 CHECK(nargs != 2, "Usage: mmc hwreset enable </path/to/mmcblkX>\n",
309 exit(1));
310
311 device = argv[1];
312
313 fd = open(device, O_RDWR);
314 if (fd < 0) {
315 perror("open");
316 exit(1);
317 }
318
319 ret = read_extcsd(fd, ext_csd);
320 if (ret) {
321 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
322 exit(1);
323 }
324
325 if ((ext_csd[EXT_CSD_RST_N_FUNCTION] & EXT_CSD_RST_N_EN_MASK) ==
326 EXT_CSD_HW_RESET_EN) {
327 fprintf(stderr,
328 "H/W Reset is already permanently enabled on %s\n",
329 device);
330 exit(1);
331 }
332 if ((ext_csd[EXT_CSD_RST_N_FUNCTION] & EXT_CSD_RST_N_EN_MASK) ==
333 EXT_CSD_HW_RESET_DIS) {
334 fprintf(stderr,
335 "H/W Reset is already permanently disabled on %s\n",
336 device);
337 exit(1);
338 }
339
340 ret = write_extcsd_value(fd, EXT_CSD_RST_N_FUNCTION, value);
341 if (ret) {
342 fprintf(stderr,
343 "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
344 value, EXT_CSD_RST_N_FUNCTION, device);
345 exit(1);
346 }
347
348 return ret;
349}
350
351int do_hwreset_en(int nargs, char **argv)
352{
353 return do_hwreset(EXT_CSD_HW_RESET_EN, nargs, argv);
354}
355
356int do_hwreset_dis(int nargs, char **argv)
357{
358 return do_hwreset(EXT_CSD_HW_RESET_DIS, nargs, argv);
359}
360
Jaehoon Chung86496512012-09-21 10:08:05 +0000361int do_write_bkops_en(int nargs, char **argv)
362{
363 __u8 ext_csd[512], value = 0;
364 int fd, ret;
365 char *device;
366
367 CHECK(nargs != 2, "Usage: mmc bkops enable </path/to/mmcblkX>\n",
368 exit(1));
369
370 device = argv[1];
371
372 fd = open(device, O_RDWR);
373 if (fd < 0) {
374 perror("open");
375 exit(1);
376 }
377
378 ret = read_extcsd(fd, ext_csd);
379 if (ret) {
380 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
381 exit(1);
382 }
383
384 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
385 fprintf(stderr, "%s doesn't support BKOPS\n", device);
386 exit(1);
387 }
388
389 ret = write_extcsd_value(fd, EXT_CSD_BKOPS_EN, BKOPS_ENABLE);
390 if (ret) {
391 fprintf(stderr, "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
392 value, EXT_CSD_BKOPS_EN, device);
393 exit(1);
394 }
395
396 return ret;
397}
398
Ben Gardiner27c357d2013-05-30 17:12:47 -0400399int do_status_get(int nargs, char **argv)
400{
401 __u32 response;
402 int fd, ret;
403 char *device;
404
405 CHECK(nargs != 2, "Usage: mmc status get </path/to/mmcblkX>\n",
406 exit(1));
407
408 device = argv[1];
409
410 fd = open(device, O_RDWR);
411 if (fd < 0) {
412 perror("open");
413 exit(1);
414 }
415
416 ret = send_status(fd, &response);
417 if (ret) {
418 fprintf(stderr, "Could not read response to SEND_STATUS from %s\n", device);
419 exit(1);
420 }
421
422 printf("SEND_STATUS response: 0x%08x\n", response);
423
424 return ret;
425}
426
Ben Gardiner4e850232013-05-30 17:12:49 -0400427unsigned int get_sector_count(__u8 *ext_csd)
428{
429 return (ext_csd[EXT_CSD_SEC_COUNT_3] << 24) |
430 (ext_csd[EXT_CSD_SEC_COUNT_2] << 16) |
431 (ext_csd[EXT_CSD_SEC_COUNT_1] << 8) |
432 ext_csd[EXT_CSD_SEC_COUNT_0];
433}
434
435int is_blockaddresed(__u8 *ext_csd)
436{
437 unsigned int sectors = get_sector_count(ext_csd);
438
439 return (sectors > (2u * 1024 * 1024 * 1024) / 512);
440}
441
Ben Gardinerf82e27a2013-05-30 17:12:50 -0400442unsigned int get_hc_wp_grp_size(__u8 *ext_csd)
443{
444 return ext_csd[221];
445}
446
447unsigned int get_hc_erase_grp_size(__u8 *ext_csd)
448{
449 return ext_csd[224];
450}
451
Ben Gardinere6e84e92013-09-19 11:14:27 -0400452int set_partitioning_setting_completed(int dry_run, const char * const device,
453 int fd)
454{
455 int ret;
456
457 if (dry_run) {
458 fprintf(stderr, "NOT setting PARTITION_SETTING_COMPLETED\n");
459 fprintf(stderr, "These changes will not take effect neither "
460 "now nor after a power cycle\n");
461 return 1;
462 }
463
464 fprintf(stderr, "setting OTP PARTITION_SETTING_COMPLETED!\n");
465 ret = write_extcsd_value(fd, EXT_CSD_PARTITION_SETTING_COMPLETED, 0x1);
466 if (ret) {
467 fprintf(stderr, "Could not write 0x1 to "
468 "EXT_CSD[%d] in %s\n",
469 EXT_CSD_PARTITION_SETTING_COMPLETED, device);
470 return 1;
471 }
472
473 __u32 response;
474 ret = send_status(fd, &response);
475 if (ret) {
476 fprintf(stderr, "Could not get response to SEND_STATUS "
477 "from %s\n", device);
478 return 1;
479 }
480
481 if (response & R1_SWITCH_ERROR) {
482 fprintf(stderr, "Setting OTP PARTITION_SETTING_COMPLETED "
483 "failed on %s\n", device);
484 return 1;
485 }
486
487 fprintf(stderr, "Setting OTP PARTITION_SETTING_COMPLETED on "
488 "%s SUCCESS\n", device);
489 fprintf(stderr, "Device power cycle needed for settings to "
490 "take effect.\n"
491 "Confirm that PARTITION_SETTING_COMPLETED bit is set "
492 "using 'extcsd read' after power cycle\n");
493
494 return 0;
495}
496
Ben Gardinerd91d3692013-05-30 17:12:51 -0400497int do_enh_area_set(int nargs, char **argv)
498{
499 __u8 value;
500 __u8 ext_csd[512];
501 int fd, ret;
502 char *device;
503 int dry_run = 1;
504 unsigned int start_kib, length_kib, enh_start_addr, enh_size_mult;
505 unsigned long align;
506
507 CHECK(nargs != 5, "Usage: mmc enh_area set <-y|-n> <start KiB> <length KiB> "
508 "</path/to/mmcblkX>\n", exit(1));
509
510 if (!strcmp("-y", argv[1]))
511 dry_run = 0;
512
513 start_kib = strtol(argv[2], NULL, 10);
514 length_kib = strtol(argv[3], NULL, 10);
515 device = argv[4];
516
517 fd = open(device, O_RDWR);
518 if (fd < 0) {
519 perror("open");
520 exit(1);
521 }
522
523 ret = read_extcsd(fd, ext_csd);
524 if (ret) {
525 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
526 exit(1);
527 }
528
529 /* assert ENH_ATTRIBUTE_EN */
530 if (!(ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & EXT_CSD_ENH_ATTRIBUTE_EN))
531 {
532 printf(" Device cannot have enhanced tech.\n");
533 exit(1);
534 }
535
536 /* assert not PARTITION_SETTING_COMPLETED */
537 if (ext_csd[EXT_CSD_PARTITION_SETTING_COMPLETED])
538 {
539 printf(" Device is already partitioned\n");
540 exit(1);
541 }
542
543 align = 512l * get_hc_wp_grp_size(ext_csd) * get_hc_erase_grp_size(ext_csd);
544
545 enh_size_mult = (length_kib + align/2l) / align;
546
547 enh_start_addr = start_kib * 1024 / (is_blockaddresed(ext_csd) ? 512 : 1);
548 enh_start_addr /= align;
549 enh_start_addr *= align;
550
551 /* set EXT_CSD_ERASE_GROUP_DEF bit 0 */
552 ret = write_extcsd_value(fd, EXT_CSD_ERASE_GROUP_DEF, 0x1);
553 if (ret) {
554 fprintf(stderr, "Could not write 0x1 to "
555 "EXT_CSD[%d] in %s\n",
556 EXT_CSD_ERASE_GROUP_DEF, device);
557 exit(1);
558 }
559
560 /* write to ENH_START_ADDR and ENH_SIZE_MULT and PARTITIONS_ATTRIBUTE's ENH_USR bit */
561 value = (enh_start_addr >> 24) & 0xff;
562 ret = write_extcsd_value(fd, EXT_CSD_ENH_START_ADDR_3, value);
563 if (ret) {
564 fprintf(stderr, "Could not write 0x%02x to "
565 "EXT_CSD[%d] in %s\n", value,
566 EXT_CSD_ENH_START_ADDR_3, device);
567 exit(1);
568 }
569 value = (enh_start_addr >> 16) & 0xff;
570 ret = write_extcsd_value(fd, EXT_CSD_ENH_START_ADDR_2, value);
571 if (ret) {
572 fprintf(stderr, "Could not write 0x%02x to "
573 "EXT_CSD[%d] in %s\n", value,
574 EXT_CSD_ENH_START_ADDR_2, device);
575 exit(1);
576 }
577 value = (enh_start_addr >> 8) & 0xff;
578 ret = write_extcsd_value(fd, EXT_CSD_ENH_START_ADDR_1, value);
579 if (ret) {
580 fprintf(stderr, "Could not write 0x%02x to "
581 "EXT_CSD[%d] in %s\n", value,
582 EXT_CSD_ENH_START_ADDR_1, device);
583 exit(1);
584 }
585 value = enh_start_addr & 0xff;
586 ret = write_extcsd_value(fd, EXT_CSD_ENH_START_ADDR_0, value);
587 if (ret) {
588 fprintf(stderr, "Could not write 0x%02x to "
589 "EXT_CSD[%d] in %s\n", value,
590 EXT_CSD_ENH_START_ADDR_0, device);
591 exit(1);
592 }
593
594 value = (enh_size_mult >> 16) & 0xff;
595 ret = write_extcsd_value(fd, EXT_CSD_ENH_SIZE_MULT_2, value);
596 if (ret) {
597 fprintf(stderr, "Could not write 0x%02x to "
598 "EXT_CSD[%d] in %s\n", value,
599 EXT_CSD_ENH_SIZE_MULT_2, device);
600 exit(1);
601 }
602 value = (enh_size_mult >> 8) & 0xff;
603 ret = write_extcsd_value(fd, EXT_CSD_ENH_SIZE_MULT_1, value);
604 if (ret) {
605 fprintf(stderr, "Could not write 0x%02x to "
606 "EXT_CSD[%d] in %s\n", value,
607 EXT_CSD_ENH_SIZE_MULT_1, device);
608 exit(1);
609 }
610 value = enh_size_mult & 0xff;
611 ret = write_extcsd_value(fd, EXT_CSD_ENH_SIZE_MULT_0, value);
612 if (ret) {
613 fprintf(stderr, "Could not write 0x%02x to "
614 "EXT_CSD[%d] in %s\n", value,
615 EXT_CSD_ENH_SIZE_MULT_0, device);
616 exit(1);
617 }
618
619 ret = write_extcsd_value(fd, EXT_CSD_PARTITIONS_ATTRIBUTE, EXT_CSD_ENH_USR);
620 if (ret) {
621 fprintf(stderr, "Could not write EXT_CSD_ENH_USR to "
622 "EXT_CSD[%d] in %s\n",
623 EXT_CSD_PARTITIONS_ATTRIBUTE, device);
624 exit(1);
625 }
626
Ben Gardinere6e84e92013-09-19 11:14:27 -0400627 printf("Done setting ENH_USR area on %s\n", device);
Ben Gardinerd91d3692013-05-30 17:12:51 -0400628
Ben Gardinere6e84e92013-09-19 11:14:27 -0400629 if (!set_partitioning_setting_completed(dry_run, device, fd))
Ben Gardinerd91d3692013-05-30 17:12:51 -0400630 exit(1);
Ben Gardinerd91d3692013-05-30 17:12:51 -0400631
632 return 0;
633}
634
Ben Gardiner196d0d22013-09-19 11:14:29 -0400635int do_write_reliability_set(int nargs, char **argv)
636{
637 __u8 value;
638 __u8 ext_csd[512];
639 int fd, ret;
640
641 int dry_run = 1;
642 int partition;
643 char *device;
644
645 CHECK(nargs != 4, "Usage: mmc write_reliability set <-y|-n> "
646 "<partition> </path/to/mmcblkX>\n", exit(1));
647
648 if (!strcmp("-y", argv[1]))
649 dry_run = 0;
650
651 partition = strtol(argv[2], NULL, 10);
652 device = argv[3];
653
654 fd = open(device, O_RDWR);
655 if (fd < 0) {
656 perror("open");
657 exit(1);
658 }
659
660 ret = read_extcsd(fd, ext_csd);
661 if (ret) {
662 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
663 exit(1);
664 }
665
666 /* assert not PARTITION_SETTING_COMPLETED */
667 if (ext_csd[EXT_CSD_PARTITION_SETTING_COMPLETED])
668 {
669 printf(" Device is already partitioned\n");
670 exit(1);
671 }
672
673 /* assert HS_CTRL_REL */
674 if (!(ext_csd[EXT_CSD_WR_REL_PARAM] & HS_CTRL_REL)) {
675 printf("Cannot set write reliability parameters, WR_REL_SET is "
676 "read-only\n");
677 exit(1);
678 }
679
680 value = ext_csd[EXT_CSD_WR_REL_SET] | (1<<partition);
681 ret = write_extcsd_value(fd, EXT_CSD_WR_REL_SET, value);
682 if (ret) {
683 fprintf(stderr, "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
684 value, EXT_CSD_WR_REL_SET, device);
685 exit(1);
686 }
687
688 printf("Done setting EXT_CSD_WR_REL_SET to 0x%02x on %s\n",
689 value, device);
690
691 if (!set_partitioning_setting_completed(dry_run, device, fd))
692 exit(1);
693
694 return 0;
695}
696
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500697int do_read_extcsd(int nargs, char **argv)
698{
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100699 __u8 ext_csd[512], ext_csd_rev, reg;
Oliver Metz11f2cea2013-09-23 08:40:52 +0200700 __u32 regl;
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500701 int fd, ret;
702 char *device;
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100703 const char *str;
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500704
Chris Ball8ba44662012-04-19 13:22:54 -0400705 CHECK(nargs != 2, "Usage: mmc extcsd read </path/to/mmcblkX>\n",
706 exit(1));
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500707
708 device = argv[1];
709
710 fd = open(device, O_RDWR);
711 if (fd < 0) {
712 perror("open");
713 exit(1);
714 }
715
716 ret = read_extcsd(fd, ext_csd);
717 if (ret) {
718 fprintf(stderr, "Could not read EXT_CSD from %s\n", device);
719 exit(1);
720 }
721
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100722 ext_csd_rev = ext_csd[192];
723
724 switch (ext_csd_rev) {
725 case 6:
726 str = "4.5";
727 break;
728 case 5:
729 str = "4.41";
730 break;
731 case 3:
732 str = "4.3";
733 break;
734 case 2:
735 str = "4.2";
736 break;
737 case 1:
738 str = "4.1";
739 break;
740 case 0:
741 str = "4.0";
742 break;
743 default:
744 goto out_free;
745 }
746 printf("=============================================\n");
747 printf(" Extended CSD rev 1.%d (MMC %s)\n", ext_csd_rev, str);
748 printf("=============================================\n\n");
749
750 if (ext_csd_rev < 3)
751 goto out_free; /* No ext_csd */
752
753 /* Parse the Extended CSD registers.
754 * Reserved bit should be read as "0" in case of spec older
755 * than A441.
756 */
757 reg = ext_csd[EXT_CSD_S_CMD_SET];
758 printf("Card Supported Command sets [S_CMD_SET: 0x%02x]\n", reg);
759 if (!reg)
Chris Ballb9c7a172012-02-20 12:34:25 -0500760 printf(" - Standard MMC command sets\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100761
762 reg = ext_csd[EXT_CSD_HPI_FEATURE];
763 printf("HPI Features [HPI_FEATURE: 0x%02x]: ", reg);
764 if (reg & EXT_CSD_HPI_SUPP) {
765 if (reg & EXT_CSD_HPI_IMPL)
Chris Ballb9c7a172012-02-20 12:34:25 -0500766 printf("implementation based on CMD12\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100767 else
768 printf("implementation based on CMD13\n");
769 }
770
771 printf("Background operations support [BKOPS_SUPPORT: 0x%02x]\n",
772 ext_csd[502]);
773
774 if (ext_csd_rev >= 6) {
775 printf("Max Packet Read Cmd [MAX_PACKED_READS: 0x%02x]\n",
776 ext_csd[501]);
777 printf("Max Packet Write Cmd [MAX_PACKED_WRITES: 0x%02x]\n",
778 ext_csd[500]);
779 printf("Data TAG support [DATA_TAG_SUPPORT: 0x%02x]\n",
780 ext_csd[499]);
781
782 printf("Data TAG Unit Size [TAG_UNIT_SIZE: 0x%02x]\n",
783 ext_csd[498]);
784 printf("Tag Resources Size [TAG_RES_SIZE: 0x%02x]\n",
785 ext_csd[497]);
786 printf("Context Management Capabilities"
787 " [CONTEXT_CAPABILITIES: 0x%02x]\n", ext_csd[496]);
788 printf("Large Unit Size [LARGE_UNIT_SIZE_M1: 0x%02x]\n",
789 ext_csd[495]);
790 printf("Extended partition attribute support"
791 " [EXT_SUPPORT: 0x%02x]\n", ext_csd[494]);
792 printf("Generic CMD6 Timer [GENERIC_CMD6_TIME: 0x%02x]\n",
793 ext_csd[248]);
794 printf("Power off notification [POWER_OFF_LONG_TIME: 0x%02x]\n",
795 ext_csd[247]);
796 printf("Cache Size [CACHE_SIZE] is %d KiB\n",
797 ext_csd[249] << 0 | (ext_csd[250] << 8) |
798 (ext_csd[251] << 16) | (ext_csd[252] << 24));
799 }
800
801 /* A441: Reserved [501:247]
802 A43: reserved [246:229] */
803 if (ext_csd_rev >= 5) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100804 printf("Background operations status"
Chris Ballb9c7a172012-02-20 12:34:25 -0500805 " [BKOPS_STATUS: 0x%02x]\n", ext_csd[246]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100806
807 /* CORRECTLY_PRG_SECTORS_NUM [245:242] TODO */
808
809 printf("1st Initialisation Time after programmed sector"
810 " [INI_TIMEOUT_AP: 0x%02x]\n", ext_csd[241]);
811
812 /* A441: reserved [240] */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100813 printf("Power class for 52MHz, DDR at 3.6V"
814 " [PWR_CL_DDR_52_360: 0x%02x]\n", ext_csd[239]);
815 printf("Power class for 52MHz, DDR at 1.95V"
816 " [PWR_CL_DDR_52_195: 0x%02x]\n", ext_csd[238]);
817
818 /* A441: reserved [237-236] */
819
820 if (ext_csd_rev >= 6) {
821 printf("Power class for 200MHz at 3.6V"
822 " [PWR_CL_200_360: 0x%02x]\n", ext_csd[237]);
823 printf("Power class for 200MHz, at 1.95V"
824 " [PWR_CL_200_195: 0x%02x]\n", ext_csd[236]);
825 }
Chris Ballb9c7a172012-02-20 12:34:25 -0500826 printf("Minimum Performance for 8bit at 52MHz in DDR mode:\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100827 printf(" [MIN_PERF_DDR_W_8_52: 0x%02x]\n", ext_csd[235]);
828 printf(" [MIN_PERF_DDR_R_8_52: 0x%02x]\n", ext_csd[234]);
829 /* A441: reserved [233] */
830 printf("TRIM Multiplier [TRIM_MULT: 0x%02x]\n", ext_csd[232]);
831 printf("Secure Feature support [SEC_FEATURE_SUPPORT: 0x%02x]\n",
832 ext_csd[231]);
833 }
834 if (ext_csd_rev == 5) { /* Obsolete in 4.5 */
835 printf("Secure Erase Multiplier [SEC_ERASE_MULT: 0x%02x]\n",
836 ext_csd[230]);
837 printf("Secure TRIM Multiplier [SEC_TRIM_MULT: 0x%02x]\n",
838 ext_csd[229]);
839 }
840 reg = ext_csd[EXT_CSD_BOOT_INFO];
841 printf("Boot Information [BOOT_INFO: 0x%02x]\n", reg);
842 if (reg & EXT_CSD_BOOT_INFO_ALT)
843 printf(" Device supports alternative boot method\n");
844 if (reg & EXT_CSD_BOOT_INFO_DDR_DDR)
845 printf(" Device supports dual data rate during boot\n");
846 if (reg & EXT_CSD_BOOT_INFO_HS_MODE)
847 printf(" Device supports high speed timing during boot\n");
848
849 /* A441/A43: reserved [227] */
850 printf("Boot partition size [BOOT_SIZE_MULTI: 0x%02x]\n", ext_csd[226]);
851 printf("Access size [ACC_SIZE: 0x%02x]\n", ext_csd[225]);
Ben Gardinerf82e27a2013-05-30 17:12:50 -0400852
853 reg = get_hc_erase_grp_size(ext_csd);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100854 printf("High-capacity erase unit size [HC_ERASE_GRP_SIZE: 0x%02x]\n",
Ben Gardinerf82e27a2013-05-30 17:12:50 -0400855 reg);
856 printf(" i.e. %u KiB\n", 512 * reg);
857
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100858 printf("High-capacity erase timeout [ERASE_TIMEOUT_MULT: 0x%02x]\n",
859 ext_csd[223]);
860 printf("Reliable write sector count [REL_WR_SEC_C: 0x%02x]\n",
861 ext_csd[222]);
Ben Gardinerf82e27a2013-05-30 17:12:50 -0400862
863 reg = get_hc_wp_grp_size(ext_csd);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100864 printf("High-capacity W protect group size [HC_WP_GRP_SIZE: 0x%02x]\n",
Ben Gardinerf82e27a2013-05-30 17:12:50 -0400865 reg);
866 printf(" i.e. %lu KiB\n", 512l * get_hc_erase_grp_size(ext_csd) * reg);
867
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100868 printf("Sleep current (VCC) [S_C_VCC: 0x%02x]\n", ext_csd[220]);
869 printf("Sleep current (VCCQ) [S_C_VCCQ: 0x%02x]\n", ext_csd[219]);
870 /* A441/A43: reserved [218] */
871 printf("Sleep/awake timeout [S_A_TIMEOUT: 0x%02x]\n", ext_csd[217]);
872 /* A441/A43: reserved [216] */
Ben Gardiner4e850232013-05-30 17:12:49 -0400873
874 unsigned int sectors = get_sector_count(ext_csd);
875 printf("Sector Count [SEC_COUNT: 0x%08x]\n", sectors);
876 if (is_blockaddresed(ext_csd))
877 printf(" Device is block-addressed\n");
878 else
879 printf(" Device is NOT block-addressed\n");
880
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100881 /* A441/A43: reserved [211] */
882 printf("Minimum Write Performance for 8bit:\n");
883 printf(" [MIN_PERF_W_8_52: 0x%02x]\n", ext_csd[210]);
884 printf(" [MIN_PERF_R_8_52: 0x%02x]\n", ext_csd[209]);
885 printf(" [MIN_PERF_W_8_26_4_52: 0x%02x]\n", ext_csd[208]);
886 printf(" [MIN_PERF_R_8_26_4_52: 0x%02x]\n", ext_csd[207]);
887 printf("Minimum Write Performance for 4bit:\n");
888 printf(" [MIN_PERF_W_4_26: 0x%02x]\n", ext_csd[206]);
889 printf(" [MIN_PERF_R_4_26: 0x%02x]\n", ext_csd[205]);
890 /* A441/A43: reserved [204] */
891 printf("Power classes registers:\n");
892 printf(" [PWR_CL_26_360: 0x%02x]\n", ext_csd[203]);
893 printf(" [PWR_CL_52_360: 0x%02x]\n", ext_csd[202]);
894 printf(" [PWR_CL_26_195: 0x%02x]\n", ext_csd[201]);
895 printf(" [PWR_CL_52_195: 0x%02x]\n", ext_csd[200]);
896
897 /* A43: reserved [199:198] */
898 if (ext_csd_rev >= 5) {
899 printf("Partition switching timing "
900 "[PARTITION_SWITCH_TIME: 0x%02x]\n", ext_csd[199]);
901 printf("Out-of-interrupt busy timing"
902 " [OUT_OF_INTERRUPT_TIME: 0x%02x]\n", ext_csd[198]);
903 }
904
905 /* A441/A43: reserved [197] [195] [193] [190] [188]
906 * [186] [184] [182] [180] [176] */
907
908 if (ext_csd_rev >= 6)
909 printf("I/O Driver Strength [DRIVER_STRENGTH: 0x%02x]\n",
910 ext_csd[197]);
911
Oleg Matcovschi64f63a32013-05-23 17:11:07 -0700912 /* DEVICE_TYPE in A45, CARD_TYPE in A441 */
913 reg = ext_csd[196];
914 printf("Card Type [CARD_TYPE: 0x%02x]\n", reg);
915 if (reg & 0x20) printf(" HS200 Single Data Rate eMMC @200MHz 1.2VI/O\n");
916 if (reg & 0x10) printf(" HS200 Single Data Rate eMMC @200MHz 1.8VI/O\n");
917 if (reg & 0x08) printf(" HS Dual Data Rate eMMC @52MHz 1.2VI/O\n");
918 if (reg & 0x04) printf(" HS Dual Data Rate eMMC @52MHz 1.8V or 3VI/O\n");
919 if (reg & 0x02) printf(" HS eMMC @52MHz - at rated device voltage(s)\n");
920 if (reg & 0x01) printf(" HS eMMC @26MHz - at rated device voltage(s)\n");
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100921
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100922 printf("CSD structure version [CSD_STRUCTURE: 0x%02x]\n", ext_csd[194]);
923 /* ext_csd_rev = ext_csd[192] (already done!!!) */
924 printf("Command set [CMD_SET: 0x%02x]\n", ext_csd[191]);
925 printf("Command set revision [CMD_SET_REV: 0x%02x]\n", ext_csd[189]);
926 printf("Power class [POWER_CLASS: 0x%02x]\n", ext_csd[187]);
927 printf("High-speed interface timing [HS_TIMING: 0x%02x]\n",
928 ext_csd[185]);
929 /* bus_width: ext_csd[183] not readable */
930 printf("Erased memory content [ERASED_MEM_CONT: 0x%02x]\n",
931 ext_csd[181]);
932 reg = ext_csd[EXT_CSD_BOOT_CFG];
933 printf("Boot configuration bytes [PARTITION_CONFIG: 0x%02x]\n", reg);
Mario Schuknecht8c0c40d2013-05-15 08:28:04 +0200934 switch ((reg & EXT_CSD_BOOT_CFG_EN)>>3) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100935 case 0x0:
936 printf(" Not boot enable\n");
937 break;
938 case 0x1:
939 printf(" Boot Partition 1 enabled\n");
940 break;
941 case 0x2:
942 printf(" Boot Partition 2 enabled\n");
943 break;
944 case 0x7:
945 printf(" User Area Enabled for boot\n");
946 break;
947 }
948 switch (reg & EXT_CSD_BOOT_CFG_ACC) {
949 case 0x0:
950 printf(" No access to boot partition\n");
951 break;
952 case 0x1:
953 printf(" R/W Boot Partition 1\n");
954 break;
955 case 0x2:
956 printf(" R/W Boot Partition 2\n");
957 break;
Mario Schuknecht8c0c40d2013-05-15 08:28:04 +0200958 case 0x3:
959 printf(" R/W Replay Protected Memory Block (RPMB)\n");
960 break;
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100961 default:
Mario Schuknecht8c0c40d2013-05-15 08:28:04 +0200962 printf(" Access to General Purpose partition %d\n",
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100963 (reg & EXT_CSD_BOOT_CFG_ACC) - 3);
964 break;
965 }
966
967 printf("Boot config protection [BOOT_CONFIG_PROT: 0x%02x]\n",
968 ext_csd[178]);
969 printf("Boot bus Conditions [BOOT_BUS_CONDITIONS: 0x%02x]\n",
970 ext_csd[177]);
971 printf("High-density erase group definition"
Ben Gardinerd91d3692013-05-30 17:12:51 -0400972 " [ERASE_GROUP_DEF: 0x%02x]\n", ext_csd[EXT_CSD_ERASE_GROUP_DEF]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100973
Chris Ballb9c7a172012-02-20 12:34:25 -0500974 print_writeprotect_status(ext_csd);
975
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100976 if (ext_csd_rev >= 5) {
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100977 /* A441]: reserved [172] */
978 printf("User area write protection register"
979 " [USER_WP]: 0x%02x\n", ext_csd[171]);
980 /* A441]: reserved [170] */
981 printf("FW configuration [FW_CONFIG]: 0x%02x\n", ext_csd[169]);
982 printf("RPMB Size [RPMB_SIZE_MULT]: 0x%02x\n", ext_csd[168]);
Ben Gardiner4da1c0d2013-09-19 11:14:28 -0400983
984 reg = ext_csd[EXT_CSD_WR_REL_SET];
985 const char * const fast = "existing data is at risk if a power "
986 "failure occurs during a write operation";
987 const char * const reliable = "the device protects existing "
988 "data if a power failure occurs during a write "
989 "operation";
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100990 printf("Write reliability setting register"
Ben Gardiner4da1c0d2013-09-19 11:14:28 -0400991 " [WR_REL_SET]: 0x%02x\n", reg);
992
993 printf(" user area: %s\n", reg & (1<<0) ? reliable : fast);
994 int i;
995 for (i = 1; i <= 4; i++) {
996 printf(" partition %d: %s\n", i,
997 reg & (1<<i) ? reliable : fast);
998 }
999
1000 reg = ext_csd[EXT_CSD_WR_REL_PARAM];
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001001 printf("Write reliability parameter register"
Ben Gardiner4da1c0d2013-09-19 11:14:28 -04001002 " [WR_REL_PARAM]: 0x%02x\n", reg);
1003 if (reg & 0x01)
1004 printf(" Device supports writing EXT_CSD_WR_REL_SET\n");
1005 if (reg & 0x04)
1006 printf(" Device supports the enhanced def. of reliable "
1007 "write\n");
1008
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001009 /* sanitize_start ext_csd[165]]: not readable
1010 * bkops_start ext_csd[164]]: only writable */
1011 printf("Enable background operations handshake"
1012 " [BKOPS_EN]: 0x%02x\n", ext_csd[163]);
1013 printf("H/W reset function"
1014 " [RST_N_FUNCTION]: 0x%02x\n", ext_csd[162]);
1015 printf("HPI management [HPI_MGMT]: 0x%02x\n", ext_csd[161]);
Ben Gardiner82bd9502013-06-27 11:04:10 -04001016 reg = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001017 printf("Partitioning Support [PARTITIONING_SUPPORT]: 0x%02x\n",
1018 reg);
Ben Gardiner82bd9502013-06-27 11:04:10 -04001019 if (reg & EXT_CSD_PARTITIONING_EN)
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001020 printf(" Device support partitioning feature\n");
1021 else
1022 printf(" Device NOT support partitioning feature\n");
Ben Gardiner82bd9502013-06-27 11:04:10 -04001023 if (reg & EXT_CSD_ENH_ATTRIBUTE_EN)
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001024 printf(" Device can have enhanced tech.\n");
1025 else
1026 printf(" Device cannot have enhanced tech.\n");
1027
Oliver Metz11f2cea2013-09-23 08:40:52 +02001028 regl = (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT_2] << 16) |
Oliver Metz22f26412013-09-23 08:40:51 +02001029 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT_1] << 8) |
1030 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT_0];
1031
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001032 printf("Max Enhanced Area Size [MAX_ENH_SIZE_MULT]: 0x%06x\n",
Oliver Metz11f2cea2013-09-23 08:40:52 +02001033 regl);
Ben Gardinerf82e27a2013-05-30 17:12:50 -04001034 unsigned int wp_sz = get_hc_wp_grp_size(ext_csd);
1035 unsigned int erase_sz = get_hc_erase_grp_size(ext_csd);
Oliver Metz11f2cea2013-09-23 08:40:52 +02001036 printf(" i.e. %lu KiB\n", 512l * regl * wp_sz * erase_sz);
Ben Gardinerf82e27a2013-05-30 17:12:50 -04001037
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001038 printf("Partitions attribute [PARTITIONS_ATTRIBUTE]: 0x%02x\n",
Ben Gardinerd91d3692013-05-30 17:12:51 -04001039 ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE]);
Ben Gardinera6cd98d2013-05-30 17:12:46 -04001040 reg = ext_csd[EXT_CSD_PARTITION_SETTING_COMPLETED];
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001041 printf("Partitioning Setting"
1042 " [PARTITION_SETTING_COMPLETED]: 0x%02x\n",
Ben Gardinera6cd98d2013-05-30 17:12:46 -04001043 reg);
1044 if (reg)
1045 printf(" Device partition setting complete\n");
1046 else
1047 printf(" Device partition setting NOT complete\n");
1048
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001049 printf("General Purpose Partition Size\n"
1050 " [GP_SIZE_MULT_4]: 0x%06x\n", (ext_csd[154] << 16) |
1051 (ext_csd[153] << 8) | ext_csd[152]);
1052 printf(" [GP_SIZE_MULT_3]: 0x%06x\n", (ext_csd[151] << 16) |
1053 (ext_csd[150] << 8) | ext_csd[149]);
1054 printf(" [GP_SIZE_MULT_2]: 0x%06x\n", (ext_csd[148] << 16) |
1055 (ext_csd[147] << 8) | ext_csd[146]);
1056 printf(" [GP_SIZE_MULT_1]: 0x%06x\n", (ext_csd[145] << 16) |
1057 (ext_csd[144] << 8) | ext_csd[143]);
1058
Oliver Metz11f2cea2013-09-23 08:40:52 +02001059 regl = (ext_csd[EXT_CSD_ENH_SIZE_MULT_2] << 16) |
Ben Gardinerf82e27a2013-05-30 17:12:50 -04001060 (ext_csd[EXT_CSD_ENH_SIZE_MULT_1] << 8) |
1061 ext_csd[EXT_CSD_ENH_SIZE_MULT_0];
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001062 printf("Enhanced User Data Area Size"
Oliver Metz11f2cea2013-09-23 08:40:52 +02001063 " [ENH_SIZE_MULT]: 0x%06x\n", regl);
1064 printf(" i.e. %lu KiB\n", 512l * regl *
Ben Gardinerf82e27a2013-05-30 17:12:50 -04001065 get_hc_erase_grp_size(ext_csd) *
1066 get_hc_wp_grp_size(ext_csd));
Ben Gardiner68f490b2013-05-30 17:12:48 -04001067
Oliver Metz11f2cea2013-09-23 08:40:52 +02001068 regl = (ext_csd[EXT_CSD_ENH_START_ADDR_3] << 24) |
Ben Gardiner68f490b2013-05-30 17:12:48 -04001069 (ext_csd[EXT_CSD_ENH_START_ADDR_2] << 16) |
1070 (ext_csd[EXT_CSD_ENH_START_ADDR_1] << 8) |
1071 ext_csd[EXT_CSD_ENH_START_ADDR_0];
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001072 printf("Enhanced User Data Start Address"
Oliver Metz11f2cea2013-09-23 08:40:52 +02001073 " [ENH_START_ADDR]: 0x%06x\n", regl);
Ben Gardiner4e850232013-05-30 17:12:49 -04001074 printf(" i.e. %lu bytes offset\n", (is_blockaddresed(ext_csd) ?
Oliver Metz11f2cea2013-09-23 08:40:52 +02001075 1l : 512l) * regl);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001076
1077 /* A441]: reserved [135] */
1078 printf("Bad Block Management mode"
1079 " [SEC_BAD_BLK_MGMNT]: 0x%02x\n", ext_csd[134]);
1080 /* A441: reserved [133:0] */
1081 }
1082 /* B45 */
1083 if (ext_csd_rev >= 6) {
1084 int j;
1085 /* tcase_support ext_csd[132] not readable */
1086 printf("Periodic Wake-up [PERIODIC_WAKEUP]: 0x%02x\n",
1087 ext_csd[131]);
1088 printf("Program CID/CSD in DDR mode support"
1089 " [PROGRAM_CID_CSD_DDR_SUPPORT]: 0x%02x\n",
1090 ext_csd[130]);
1091
1092 for (j = 127; j >= 64; j--)
1093 printf("Vendor Specific Fields"
1094 " [VENDOR_SPECIFIC_FIELD[%d]]: 0x%02x\n",
1095 j, ext_csd[j]);
1096
1097 printf("Native sector size [NATIVE_SECTOR_SIZE]: 0x%02x\n",
1098 ext_csd[63]);
1099 printf("Sector size emulation [USE_NATIVE_SECTOR]: 0x%02x\n",
1100 ext_csd[62]);
1101 printf("Sector size [DATA_SECTOR_SIZE]: 0x%02x\n", ext_csd[61]);
1102 printf("1st initialization after disabling sector"
1103 " size emulation [INI_TIMEOUT_EMU]: 0x%02x\n",
1104 ext_csd[60]);
1105 printf("Class 6 commands control [CLASS_6_CTRL]: 0x%02x\n",
1106 ext_csd[59]);
1107 printf("Number of addressed group to be Released"
1108 "[DYNCAP_NEEDED]: 0x%02x\n", ext_csd[58]);
1109 printf("Exception events control"
1110 " [EXCEPTION_EVENTS_CTRL]: 0x%04x\n",
1111 (ext_csd[57] << 8) | ext_csd[56]);
1112 printf("Exception events status"
1113 "[EXCEPTION_EVENTS_STATUS]: 0x%04x\n",
1114 (ext_csd[55] << 8) | ext_csd[54]);
1115 printf("Extended Partitions Attribute"
1116 " [EXT_PARTITIONS_ATTRIBUTE]: 0x%04x\n",
1117 (ext_csd[53] << 8) | ext_csd[52]);
1118
1119 for (j = 51; j >= 37; j--)
1120 printf("Context configuration"
1121 " [CONTEXT_CONF[%d]]: 0x%02x\n", j, ext_csd[j]);
1122
1123 printf("Packed command status"
1124 " [PACKED_COMMAND_STATUS]: 0x%02x\n", ext_csd[36]);
1125 printf("Packed command failure index"
1126 " [PACKED_FAILURE_INDEX]: 0x%02x\n", ext_csd[35]);
1127 printf("Power Off Notification"
1128 " [POWER_OFF_NOTIFICATION]: 0x%02x\n", ext_csd[34]);
Oleg Matcovschi64f63a32013-05-23 17:11:07 -07001129 printf("Control to turn the Cache ON/OFF"
1130 " [CACHE_CTRL]: 0x%02x\n", ext_csd[33]);
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +01001131 /* flush_cache ext_csd[32] not readable */
1132 /*Reserved [31:0] */
1133 }
1134
1135out_free:
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -05001136 return ret;
1137}
Yaniv Gardi21bb4732013-05-26 13:25:33 -04001138
1139int do_sanitize(int nargs, char **argv)
1140{
1141 int fd, ret;
1142 char *device;
1143
1144 CHECK(nargs != 2, "Usage: mmc sanitize </path/to/mmcblkX>\n",
1145 exit(1));
1146
1147 device = argv[1];
1148
1149 fd = open(device, O_RDWR);
1150 if (fd < 0) {
1151 perror("open");
1152 exit(1);
1153 }
1154
1155 ret = write_extcsd_value(fd, EXT_CSD_SANITIZE_START, 1);
1156 if (ret) {
1157 fprintf(stderr, "Could not write 0x%02x to EXT_CSD[%d] in %s\n",
1158 1, EXT_CSD_SANITIZE_START, device);
1159 exit(1);
1160 }
1161
1162 return ret;
1163
1164}
1165