blob: 203f53d60032946b1960cf2881f3cb2c139a8665 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <ppc_asm.tmpl>
Haiying Wanga52d2f82011-02-11 01:25:30 -060031#include <linux/compiler.h>
wdenk42d1f032003-10-15 23:53:47 +000032#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080033#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000034
Wolfgang Denkd87080b2006-03-31 18:32:53 +020035DECLARE_GLOBAL_DATA_PTR;
36
wdenk42d1f032003-10-15 23:53:47 +000037/* --------------------------------------------------------------- */
38
wdenk42d1f032003-10-15 23:53:47 +000039void get_sys_info (sys_info_t * sysInfo)
40{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala800c73c2012-10-08 07:44:06 +000042#ifdef CONFIG_FSL_IFC
43 struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
44 u32 ccr;
45#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050046#ifdef CONFIG_FSL_CORENET
47 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
Timur Tabifbb9ecf2011-08-05 16:15:24 -050048 unsigned int cpu;
Kumar Gala39aaca12009-03-19 02:46:19 -050049
50 const u8 core_cplx_PLL[16] = {
51 [ 0] = 0, /* CC1 PPL / 1 */
52 [ 1] = 0, /* CC1 PPL / 2 */
53 [ 2] = 0, /* CC1 PPL / 4 */
54 [ 4] = 1, /* CC2 PPL / 1 */
55 [ 5] = 1, /* CC2 PPL / 2 */
56 [ 6] = 1, /* CC2 PPL / 4 */
57 [ 8] = 2, /* CC3 PPL / 1 */
58 [ 9] = 2, /* CC3 PPL / 2 */
59 [10] = 2, /* CC3 PPL / 4 */
60 [12] = 3, /* CC4 PPL / 1 */
61 [13] = 3, /* CC4 PPL / 2 */
62 [14] = 3, /* CC4 PPL / 4 */
63 };
64
65 const u8 core_cplx_PLL_div[16] = {
66 [ 0] = 1, /* CC1 PPL / 1 */
67 [ 1] = 2, /* CC1 PPL / 2 */
68 [ 2] = 4, /* CC1 PPL / 4 */
69 [ 4] = 1, /* CC2 PPL / 1 */
70 [ 5] = 2, /* CC2 PPL / 2 */
71 [ 6] = 4, /* CC2 PPL / 4 */
72 [ 8] = 1, /* CC3 PPL / 1 */
73 [ 9] = 2, /* CC3 PPL / 2 */
74 [10] = 4, /* CC3 PPL / 4 */
75 [12] = 1, /* CC4 PPL / 1 */
76 [13] = 2, /* CC4 PPL / 2 */
77 [14] = 4, /* CC4 PPL / 4 */
78 };
79 uint lcrr_div, i, freqCC_PLL[4], rcw_tmp;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080080 uint ratio[4];
Kumar Gala39aaca12009-03-19 02:46:19 -050081 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080082 uint mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050083
84 sysInfo->freqSystemBus = sysclk;
85 sysInfo->freqDDRBus = sysclk;
Kumar Gala39aaca12009-03-19 02:46:19 -050086
James Yang93cedc72010-01-12 15:50:18 -060087 sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080088 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >> 17) & 0x1f;
89 if (mem_pll_rat > 2)
90 sysInfo->freqDDRBus *= mem_pll_rat;
91 else
92 sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050093
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080094 ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
95 ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
96 ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
97 ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
98 for (i = 0; i < 4; i++) {
99 if (ratio[i] > 4)
100 freqCC_PLL[i] = sysclk * ratio[i];
101 else
102 freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
103 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500104 rcw_tmp = in_be32(&gur->rcwsr[3]);
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500105 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
106 u32 c_pll_sel = (in_be32(&clk->clkc0csr + cpu*8) >> 27) & 0xf;
Kumar Gala39aaca12009-03-19 02:46:19 -0500107 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
108
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500109 sysInfo->freqProcessor[cpu] =
Kumar Gala39aaca12009-03-19 02:46:19 -0500110 freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
111 }
112
113#define PME_CLK_SEL 0x80000000
114#define FM1_CLK_SEL 0x40000000
115#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600116#define HWA_ASYNC_DIV 0x04000000
117#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
118#define HWA_CC_PLL 1
Timur Tabi49054432012-10-05 11:09:19 +0000119#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
120#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600121#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
Wolfgang Denkcd6881b2011-05-19 22:21:41 +0200122#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600123#else
124#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
125#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500126 rcw_tmp = in_be32(&gur->rcwsr[7]);
127
128#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600129 if (rcw_tmp & PME_CLK_SEL) {
130 if (rcw_tmp & HWA_ASYNC_DIV)
131 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
132 else
133 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
134 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600135 sysInfo->freqPME = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600136 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500137#endif
138
139#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600140 if (rcw_tmp & FM1_CLK_SEL) {
141 if (rcw_tmp & HWA_ASYNC_DIV)
142 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
143 else
144 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
145 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600146 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600147 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500148#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600149 if (rcw_tmp & FM2_CLK_SEL) {
150 if (rcw_tmp & HWA_ASYNC_DIV)
151 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
152 else
153 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
154 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600155 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600156 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500157#endif
158#endif
159
160#else
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500161 uint plat_ratio,e500_ratio,half_freqSystemBus;
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530162#if defined(CONFIG_FSL_LBC)
Trent Piephoada591d2008-12-03 15:16:37 -0800163 uint lcrr_div;
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530164#endif
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500165 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400166#ifdef CONFIG_QE
Haiying Wanga52d2f82011-02-11 01:25:30 -0600167 __maybe_unused u32 qe_ratio;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400168#endif
wdenk42d1f032003-10-15 23:53:47 +0000169
170 plat_ratio = (gur->porpllsr) & 0x0000003e;
171 plat_ratio >>= 1;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500172 sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500173
174 /* Divide before multiply to avoid integer
175 * overflow for processor speeds above 2GHz */
176 half_freqSystemBus = sysInfo->freqSystemBus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530177 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500178 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
179 sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
180 }
James Yanga3e77fa2008-02-08 18:05:08 -0600181
182 /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
Kumar Galad4357932007-12-07 04:59:26 -0600183 sysInfo->freqDDRBus = sysInfo->freqSystemBus;
184
185#ifdef CONFIG_DDR_CLK_FREQ
186 {
Jason Jinc0391112008-09-27 14:40:57 +0800187 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
188 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600189 if (ddr_ratio != 0x7)
190 sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
191 }
192#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800193
Haiying Wangb3d7f202009-05-20 12:30:29 -0400194#ifdef CONFIG_QE
York Sunbe7bebe2012-08-10 11:07:26 +0000195#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
Haiying Wanga52d2f82011-02-11 01:25:30 -0600196 sysInfo->freqQE = sysInfo->freqSystemBus;
197#else
Haiying Wangb3d7f202009-05-20 12:30:29 -0400198 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
199 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
200 sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
201#endif
Haiying Wanga52d2f82011-02-11 01:25:30 -0600202#endif
Haiying Wangb3d7f202009-05-20 12:30:29 -0400203
Haiying Wang24995d82011-01-20 22:26:31 +0000204#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala939cdcd2011-03-10 06:09:20 -0600205 sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
Haiying Wang24995d82011-01-20 22:26:31 +0000206#endif
207
208#endif /* CONFIG_FSL_CORENET */
209
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530210#if defined(CONFIG_FSL_LBC)
Trent Piephoada591d2008-12-03 15:16:37 -0800211#if defined(CONFIG_SYS_LBC_LCRR)
212 /* We will program LCRR to this value later */
213 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
214#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500215 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800216#endif
217 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800218#if defined(CONFIG_FSL_CORENET)
219 /* If this is corenet based SoC, bit-representation
220 * for four times the clock divider values.
221 */
222 lcrr_div *= 4;
223#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800224 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
225 /*
226 * Yes, the entire PQ38 family use the same
227 * bit-representation for twice the clock divider values.
228 */
229 lcrr_div *= 2;
230#endif
231 sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
232 } else {
233 /* In case anyone cares what the unknown value is */
234 sysInfo->freqLocalBus = lcrr_div;
235 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530236#endif
Kumar Gala800c73c2012-10-08 07:44:06 +0000237
238#if defined(CONFIG_FSL_IFC)
239 ccr = in_be32(&ifc_regs->ifc_ccr);
240 ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
241
242 sysInfo->freqLocalBus = sysInfo->freqSystemBus / ccr;
243#endif
wdenk42d1f032003-10-15 23:53:47 +0000244}
245
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500246
wdenk42d1f032003-10-15 23:53:47 +0000247int get_clocks (void)
248{
wdenk42d1f032003-10-15 23:53:47 +0000249 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500250#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500252#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500253#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000255 uint sccr, dfbrg;
256
257 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600258 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
259 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000260 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
261#endif
262 get_sys_info (&sys_info);
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500263 gd->cpu_clk = sys_info.freqProcessor[0];
wdenk42d1f032003-10-15 23:53:47 +0000264 gd->bus_clk = sys_info.freqSystemBus;
James Yanga3e77fa2008-02-08 18:05:08 -0600265 gd->mem_clk = sys_info.freqDDRBus;
Trent Piephoada591d2008-12-03 15:16:37 -0800266 gd->lbc_clk = sys_info.freqLocalBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500267
Haiying Wangb3d7f202009-05-20 12:30:29 -0400268#ifdef CONFIG_QE
269 gd->qe_clk = sys_info.freqQE;
270 gd->brg_clk = gd->qe_clk / 2;
271#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500272 /*
273 * The base clock for I2C depends on the actual SOC. Unfortunately,
274 * there is no pattern that can be used to determine the frequency, so
275 * the only choice is to look up the actual SOC number and use the value
276 * for that SOC. This information is taken from application note
277 * AN2919.
278 */
279#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
280 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
Timur Tabi943afa22008-01-09 14:35:26 -0600281 gd->i2c1_clk = sys_info.freqSystemBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500282#elif defined(CONFIG_MPC8544)
283 /*
284 * On the 8544, the I2C clock is the same as the SEC clock. This can be
285 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
286 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
287 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
288 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
289 */
290 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Wolfgang Grandeggerdffd2442008-09-30 10:55:57 +0200291 gd->i2c1_clk = sys_info.freqSystemBus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500292 else
293 gd->i2c1_clk = sys_info.freqSystemBus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500294#else
295 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
296 gd->i2c1_clk = sys_info.freqSystemBus / 2;
297#endif
298 gd->i2c2_clk = gd->i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600299
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530300#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530301#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
302 defined(CONFIG_P1014)
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400303 gd->sdhc_clk = gd->bus_clk;
304#else
Kumar Galaef50d6c2008-08-12 11:14:19 -0500305 gd->sdhc_clk = gd->bus_clk / 2;
306#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400307#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500308
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500309#if defined(CONFIG_CPM2)
wdenk42d1f032003-10-15 23:53:47 +0000310 gd->vco_out = 2*sys_info.freqSystemBus;
311 gd->cpm_clk = gd->vco_out / 2;
312 gd->scc_clk = gd->vco_out / 4;
313 gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
314#endif
315
316 if(gd->cpu_clk != 0) return (0);
317 else return (1);
318}
319
320
321/********************************************
322 * get_bus_freq
323 * return system bus freq in Hz
324 *********************************************/
325ulong get_bus_freq (ulong dummy)
326{
James Yanga3e77fa2008-02-08 18:05:08 -0600327 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000328}
Kumar Galad4357932007-12-07 04:59:26 -0600329
330/********************************************
331 * get_ddr_freq
332 * return ddr bus freq in Hz
333 *********************************************/
334ulong get_ddr_freq (ulong dummy)
335{
James Yanga3e77fa2008-02-08 18:05:08 -0600336 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600337}