sewardj | 07133bf | 2002-06-13 10:25:56 +0000 | [diff] [blame] | 1 | |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 2 | /*--------------------------------------------------------------------*/ |
njn | 101e572 | 2005-04-21 02:37:54 +0000 | [diff] [blame] | 3 | /*--- Cachegrind: everything but the simulation itself. ---*/ |
njn25 | cac76cb | 2002-09-23 11:21:57 +0000 | [diff] [blame] | 4 | /*--- cg_main.c ---*/ |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 5 | /*--------------------------------------------------------------------*/ |
| 6 | |
| 7 | /* |
nethercote | 137bc55 | 2003-11-14 17:47:54 +0000 | [diff] [blame] | 8 | This file is part of Cachegrind, a Valgrind tool for cache |
njn | c953984 | 2002-10-02 13:26:35 +0000 | [diff] [blame] | 9 | profiling programs. |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 10 | |
sewardj | 9eecbbb | 2010-05-03 21:37:12 +0000 | [diff] [blame] | 11 | Copyright (C) 2002-2010 Nicholas Nethercote |
njn | 2bc1012 | 2005-05-08 02:10:27 +0000 | [diff] [blame] | 12 | njn@valgrind.org |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 13 | |
| 14 | This program is free software; you can redistribute it and/or |
| 15 | modify it under the terms of the GNU General Public License as |
| 16 | published by the Free Software Foundation; either version 2 of the |
| 17 | License, or (at your option) any later version. |
| 18 | |
| 19 | This program is distributed in the hope that it will be useful, but |
| 20 | WITHOUT ANY WARRANTY; without even the implied warranty of |
| 21 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 22 | General Public License for more details. |
| 23 | |
| 24 | You should have received a copy of the GNU General Public License |
| 25 | along with this program; if not, write to the Free Software |
| 26 | Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA |
| 27 | 02111-1307, USA. |
| 28 | |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 29 | The GNU General Public License is contained in the file COPYING. |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 30 | */ |
| 31 | |
njn | c7561b9 | 2005-06-19 01:24:32 +0000 | [diff] [blame] | 32 | #include "pub_tool_basics.h" |
sewardj | 4cfea4f | 2006-10-14 19:26:10 +0000 | [diff] [blame] | 33 | #include "pub_tool_vki.h" |
njn | ea27e46 | 2005-05-31 02:38:09 +0000 | [diff] [blame] | 34 | #include "pub_tool_debuginfo.h" |
njn | 97405b2 | 2005-06-02 03:39:33 +0000 | [diff] [blame] | 35 | #include "pub_tool_libcbase.h" |
njn | 132bfcc | 2005-06-04 19:16:06 +0000 | [diff] [blame] | 36 | #include "pub_tool_libcassert.h" |
njn | eb8896b | 2005-06-04 20:03:55 +0000 | [diff] [blame] | 37 | #include "pub_tool_libcfile.h" |
njn | 36a20fa | 2005-06-03 03:08:39 +0000 | [diff] [blame] | 38 | #include "pub_tool_libcprint.h" |
njn | f39e9a3 | 2005-06-12 02:43:17 +0000 | [diff] [blame] | 39 | #include "pub_tool_libcproc.h" |
njn | f536bbb | 2005-06-13 04:21:38 +0000 | [diff] [blame] | 40 | #include "pub_tool_machine.h" |
njn | 717cde5 | 2005-05-10 02:47:21 +0000 | [diff] [blame] | 41 | #include "pub_tool_mallocfree.h" |
njn | 2024234 | 2005-05-16 23:31:24 +0000 | [diff] [blame] | 42 | #include "pub_tool_options.h" |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 43 | #include "pub_tool_oset.h" |
njn | 43b9a8a | 2005-05-10 04:37:01 +0000 | [diff] [blame] | 44 | #include "pub_tool_tooliface.h" |
sewardj | 14c7cc5 | 2007-02-25 15:08:24 +0000 | [diff] [blame] | 45 | #include "pub_tool_xarray.h" |
sewardj | 45f4e7c | 2005-09-27 19:20:21 +0000 | [diff] [blame] | 46 | #include "pub_tool_clientstate.h" |
sewardj | 5bb8682 | 2005-12-23 12:47:42 +0000 | [diff] [blame] | 47 | #include "pub_tool_machine.h" // VG_(fnptr_to_fnentry) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 48 | |
nethercote | b35a8b9 | 2004-09-11 16:45:27 +0000 | [diff] [blame] | 49 | #include "cg_arch.h" |
nethercote | 27fc1da | 2004-01-04 16:56:57 +0000 | [diff] [blame] | 50 | #include "cg_sim.c" |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 51 | #include "cg_branchpred.c" |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 52 | |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 53 | /*------------------------------------------------------------*/ |
| 54 | /*--- Constants ---*/ |
| 55 | /*------------------------------------------------------------*/ |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 56 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 57 | /* Set to 1 for very verbose debugging */ |
| 58 | #define DEBUG_CG 0 |
| 59 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 60 | #define MIN_LINE_SIZE 16 |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 61 | #define FILE_LEN VKI_PATH_MAX |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 62 | #define FN_LEN 256 |
njn | 7cf0bd3 | 2002-06-08 13:36:03 +0000 | [diff] [blame] | 63 | |
| 64 | /*------------------------------------------------------------*/ |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 65 | /*--- Options ---*/ |
| 66 | /*------------------------------------------------------------*/ |
| 67 | |
njn | 374a36d | 2007-11-23 01:41:32 +0000 | [diff] [blame] | 68 | static Bool clo_cache_sim = True; /* do cache simulation? */ |
| 69 | static Bool clo_branch_sim = False; /* do branch simulation? */ |
| 70 | static Char* clo_cachegrind_out_file = "cachegrind.out.%p"; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 71 | |
| 72 | /*------------------------------------------------------------*/ |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 73 | /*--- Types and Data Structures ---*/ |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 74 | /*------------------------------------------------------------*/ |
| 75 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 76 | typedef |
| 77 | struct { |
| 78 | ULong a; /* total # memory accesses of this kind */ |
| 79 | ULong m1; /* misses in the first level cache */ |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 80 | ULong mL; /* misses in the second level cache */ |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 81 | } |
| 82 | CacheCC; |
| 83 | |
| 84 | typedef |
| 85 | struct { |
| 86 | ULong b; /* total # branches of this kind */ |
| 87 | ULong mp; /* number of branches mispredicted */ |
| 88 | } |
| 89 | BranchCC; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 90 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 91 | //------------------------------------------------------------ |
| 92 | // Primary data structure #1: CC table |
| 93 | // - Holds the per-source-line hit/miss stats, grouped by file/function/line. |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 94 | // - an ordered set of CCs. CC indexing done by file/function/line (as |
| 95 | // determined from the instrAddr). |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 96 | // - Traversed for dumping stats at end in file/func/line hierarchy. |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 97 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 98 | typedef struct { |
| 99 | Char* file; |
| 100 | Char* fn; |
| 101 | Int line; |
| 102 | } |
| 103 | CodeLoc; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 104 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 105 | typedef struct { |
| 106 | CodeLoc loc; /* Source location that these counts pertain to */ |
| 107 | CacheCC Ir; /* Insn read counts */ |
| 108 | CacheCC Dr; /* Data read counts */ |
| 109 | CacheCC Dw; /* Data write/modify counts */ |
| 110 | BranchCC Bc; /* Conditional branch counts */ |
| 111 | BranchCC Bi; /* Indirect branch counts */ |
| 112 | } LineCC; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 113 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 114 | // First compare file, then fn, then line. |
tom | 5a835d5 | 2007-12-30 12:28:26 +0000 | [diff] [blame] | 115 | static Word cmp_CodeLoc_LineCC(const void *vloc, const void *vcc) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 116 | { |
njn | afa1226 | 2005-12-24 03:10:56 +0000 | [diff] [blame] | 117 | Word res; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 118 | CodeLoc* a = (CodeLoc*)vloc; |
| 119 | CodeLoc* b = &(((LineCC*)vcc)->loc); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 120 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 121 | res = VG_(strcmp)(a->file, b->file); |
| 122 | if (0 != res) |
| 123 | return res; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 124 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 125 | res = VG_(strcmp)(a->fn, b->fn); |
| 126 | if (0 != res) |
| 127 | return res; |
| 128 | |
| 129 | return a->line - b->line; |
| 130 | } |
| 131 | |
| 132 | static OSet* CC_table; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 133 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 134 | //------------------------------------------------------------ |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 135 | // Primary data structure #2: InstrInfo table |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 136 | // - Holds the cached info about each instr that is used for simulation. |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 137 | // - table(SB_start_addr, list(InstrInfo)) |
| 138 | // - For each SB, each InstrInfo in the list holds info about the |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 139 | // instruction (instrLen, instrAddr, etc), plus a pointer to its line |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 140 | // CC. This node is what's passed to the simulation function. |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 141 | // - When SBs are discarded the relevant list(instr_details) is freed. |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 142 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 143 | typedef struct _InstrInfo InstrInfo; |
| 144 | struct _InstrInfo { |
nethercote | ca1f2dc | 2004-07-21 08:49:02 +0000 | [diff] [blame] | 145 | Addr instr_addr; |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 146 | UChar instr_len; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 147 | LineCC* parent; // parent line-CC |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 148 | }; |
| 149 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 150 | typedef struct _SB_info SB_info; |
| 151 | struct _SB_info { |
| 152 | Addr SB_addr; // key; MUST BE FIRST |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 153 | Int n_instrs; |
| 154 | InstrInfo instrs[0]; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 155 | }; |
| 156 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 157 | static OSet* instrInfoTable; |
| 158 | |
| 159 | //------------------------------------------------------------ |
| 160 | // Secondary data structure: string table |
| 161 | // - holds strings, avoiding dups |
| 162 | // - used for filenames and function names, each of which will be |
| 163 | // pointed to by one or more CCs. |
| 164 | // - it also allows equality checks just by pointer comparison, which |
| 165 | // is good when printing the output file at the end. |
| 166 | |
| 167 | static OSet* stringTable; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 168 | |
| 169 | //------------------------------------------------------------ |
| 170 | // Stats |
sewardj | 4f29ddf | 2002-05-03 22:29:04 +0000 | [diff] [blame] | 171 | static Int distinct_files = 0; |
| 172 | static Int distinct_fns = 0; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 173 | static Int distinct_lines = 0; |
sewardj | 4f29ddf | 2002-05-03 22:29:04 +0000 | [diff] [blame] | 174 | static Int distinct_instrs = 0; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 175 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 176 | static Int full_debugs = 0; |
| 177 | static Int file_line_debugs = 0; |
| 178 | static Int fn_debugs = 0; |
| 179 | static Int no_debugs = 0; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 180 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 181 | /*------------------------------------------------------------*/ |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 182 | /*--- String table operations ---*/ |
| 183 | /*------------------------------------------------------------*/ |
| 184 | |
tom | 5a835d5 | 2007-12-30 12:28:26 +0000 | [diff] [blame] | 185 | static Word stringCmp( const void* key, const void* elem ) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 186 | { |
| 187 | return VG_(strcmp)(*(Char**)key, *(Char**)elem); |
| 188 | } |
| 189 | |
| 190 | // Get a permanent string; either pull it out of the string table if it's |
| 191 | // been encountered before, or dup it and put it into the string table. |
| 192 | static Char* get_perm_string(Char* s) |
| 193 | { |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 194 | Char** s_ptr = VG_(OSetGen_Lookup)(stringTable, &s); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 195 | if (s_ptr) { |
| 196 | return *s_ptr; |
| 197 | } else { |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 198 | Char** s_node = VG_(OSetGen_AllocNode)(stringTable, sizeof(Char*)); |
sewardj | 9c606bd | 2008-09-18 18:12:50 +0000 | [diff] [blame] | 199 | *s_node = VG_(strdup)("cg.main.gps.1", s); |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 200 | VG_(OSetGen_Insert)(stringTable, s_node); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 201 | return *s_node; |
| 202 | } |
| 203 | } |
| 204 | |
| 205 | /*------------------------------------------------------------*/ |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 206 | /*--- CC table operations ---*/ |
| 207 | /*------------------------------------------------------------*/ |
njn | 4294fd4 | 2002-06-05 14:41:10 +0000 | [diff] [blame] | 208 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 209 | static void get_debug_info(Addr instr_addr, Char file[FILE_LEN], |
| 210 | Char fn[FN_LEN], Int* line) |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 211 | { |
njn | f3b61d6 | 2007-09-17 00:41:07 +0000 | [diff] [blame] | 212 | Char dir[FILE_LEN]; |
| 213 | Bool found_dirname; |
sewardj | 7cee6f9 | 2005-06-13 17:39:06 +0000 | [diff] [blame] | 214 | Bool found_file_line = VG_(get_filename_linenum)( |
| 215 | instr_addr, |
| 216 | file, FILE_LEN, |
njn | f3b61d6 | 2007-09-17 00:41:07 +0000 | [diff] [blame] | 217 | dir, FILE_LEN, &found_dirname, |
sewardj | 7cee6f9 | 2005-06-13 17:39:06 +0000 | [diff] [blame] | 218 | line |
| 219 | ); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 220 | Bool found_fn = VG_(get_fnname)(instr_addr, fn, FN_LEN); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 221 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 222 | if (!found_file_line) { |
| 223 | VG_(strcpy)(file, "???"); |
| 224 | *line = 0; |
| 225 | } |
| 226 | if (!found_fn) { |
| 227 | VG_(strcpy)(fn, "???"); |
| 228 | } |
njn | f3b61d6 | 2007-09-17 00:41:07 +0000 | [diff] [blame] | 229 | |
| 230 | if (found_dirname) { |
| 231 | // +1 for the '/'. |
| 232 | tl_assert(VG_(strlen)(dir) + VG_(strlen)(file) + 1 < FILE_LEN); |
| 233 | VG_(strcat)(dir, "/"); // Append '/' |
| 234 | VG_(strcat)(dir, file); // Append file to dir |
| 235 | VG_(strcpy)(file, dir); // Move dir+file to file |
| 236 | } |
| 237 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 238 | if (found_file_line) { |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 239 | if (found_fn) full_debugs++; |
| 240 | else file_line_debugs++; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 241 | } else { |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 242 | if (found_fn) fn_debugs++; |
| 243 | else no_debugs++; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 244 | } |
| 245 | } |
| 246 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 247 | // Do a three step traversal: by file, then fn, then line. |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 248 | // Returns a pointer to the line CC, creates a new one if necessary. |
| 249 | static LineCC* get_lineCC(Addr origAddr) |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 250 | { |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 251 | Char file[FILE_LEN], fn[FN_LEN]; |
| 252 | Int line; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 253 | CodeLoc loc; |
| 254 | LineCC* lineCC; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 255 | |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 256 | get_debug_info(origAddr, file, fn, &line); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 257 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 258 | loc.file = file; |
| 259 | loc.fn = fn; |
| 260 | loc.line = line; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 261 | |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 262 | lineCC = VG_(OSetGen_Lookup)(CC_table, &loc); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 263 | if (!lineCC) { |
| 264 | // Allocate and zero a new node. |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 265 | lineCC = VG_(OSetGen_AllocNode)(CC_table, sizeof(LineCC)); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 266 | lineCC->loc.file = get_perm_string(loc.file); |
| 267 | lineCC->loc.fn = get_perm_string(loc.fn); |
| 268 | lineCC->loc.line = loc.line; |
njn | 0a8db5c | 2007-04-02 03:11:41 +0000 | [diff] [blame] | 269 | lineCC->Ir.a = 0; |
| 270 | lineCC->Ir.m1 = 0; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 271 | lineCC->Ir.mL = 0; |
njn | 0a8db5c | 2007-04-02 03:11:41 +0000 | [diff] [blame] | 272 | lineCC->Dr.a = 0; |
| 273 | lineCC->Dr.m1 = 0; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 274 | lineCC->Dr.mL = 0; |
njn | 0a8db5c | 2007-04-02 03:11:41 +0000 | [diff] [blame] | 275 | lineCC->Dw.a = 0; |
| 276 | lineCC->Dw.m1 = 0; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 277 | lineCC->Dw.mL = 0; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 278 | lineCC->Bc.b = 0; |
| 279 | lineCC->Bc.mp = 0; |
| 280 | lineCC->Bi.b = 0; |
| 281 | lineCC->Bi.mp = 0; |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 282 | VG_(OSetGen_Insert)(CC_table, lineCC); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 283 | } |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 284 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 285 | return lineCC; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 286 | } |
| 287 | |
| 288 | /*------------------------------------------------------------*/ |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 289 | /*--- Cache simulation functions ---*/ |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 290 | /*------------------------------------------------------------*/ |
| 291 | |
njn | c52b932 | 2010-09-27 02:20:38 +0000 | [diff] [blame] | 292 | // Only used with --cache-sim=no. |
| 293 | static VG_REGPARM(1) |
| 294 | void log_1I(InstrInfo* n) |
| 295 | { |
| 296 | n->parent->Ir.a++; |
| 297 | } |
| 298 | |
| 299 | // Only used with --cache-sim=no. |
| 300 | static VG_REGPARM(2) |
| 301 | void log_2I(InstrInfo* n, InstrInfo* n2) |
| 302 | { |
| 303 | n->parent->Ir.a++; |
| 304 | n2->parent->Ir.a++; |
| 305 | } |
| 306 | |
| 307 | // Only used with --cache-sim=no. |
| 308 | static VG_REGPARM(3) |
| 309 | void log_3I(InstrInfo* n, InstrInfo* n2, InstrInfo* n3) |
| 310 | { |
| 311 | n->parent->Ir.a++; |
| 312 | n2->parent->Ir.a++; |
| 313 | n3->parent->Ir.a++; |
| 314 | } |
| 315 | |
njn | af839f5 | 2005-06-23 03:27:57 +0000 | [diff] [blame] | 316 | static VG_REGPARM(1) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 317 | void log_1I_0D_cache_access(InstrInfo* n) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 318 | { |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 319 | //VG_(printf)("1I_0D : CCaddr=0x%010lx, iaddr=0x%010lx, isize=%lu\n", |
| 320 | // n, n->instr_addr, n->instr_len); |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 321 | cachesim_I1_doref(n->instr_addr, n->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 322 | &n->parent->Ir.m1, &n->parent->Ir.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 323 | n->parent->Ir.a++; |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 324 | } |
| 325 | |
njn | af839f5 | 2005-06-23 03:27:57 +0000 | [diff] [blame] | 326 | static VG_REGPARM(2) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 327 | void log_2I_0D_cache_access(InstrInfo* n, InstrInfo* n2) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 328 | { |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 329 | //VG_(printf)("2I_0D : CC1addr=0x%010lx, i1addr=0x%010lx, i1size=%lu\n" |
| 330 | // " CC2addr=0x%010lx, i2addr=0x%010lx, i2size=%lu\n", |
| 331 | // n, n->instr_addr, n->instr_len, |
| 332 | // n2, n2->instr_addr, n2->instr_len); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 333 | cachesim_I1_doref(n->instr_addr, n->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 334 | &n->parent->Ir.m1, &n->parent->Ir.mL); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 335 | n->parent->Ir.a++; |
| 336 | cachesim_I1_doref(n2->instr_addr, n2->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 337 | &n2->parent->Ir.m1, &n2->parent->Ir.mL); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 338 | n2->parent->Ir.a++; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | static VG_REGPARM(3) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 342 | void log_3I_0D_cache_access(InstrInfo* n, InstrInfo* n2, InstrInfo* n3) |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 343 | { |
| 344 | //VG_(printf)("3I_0D : CC1addr=0x%010lx, i1addr=0x%010lx, i1size=%lu\n" |
| 345 | // " CC2addr=0x%010lx, i2addr=0x%010lx, i2size=%lu\n" |
| 346 | // " CC3addr=0x%010lx, i3addr=0x%010lx, i3size=%lu\n", |
| 347 | // n, n->instr_addr, n->instr_len, |
| 348 | // n2, n2->instr_addr, n2->instr_len, |
| 349 | // n3, n3->instr_addr, n3->instr_len); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 350 | cachesim_I1_doref(n->instr_addr, n->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 351 | &n->parent->Ir.m1, &n->parent->Ir.mL); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 352 | n->parent->Ir.a++; |
| 353 | cachesim_I1_doref(n2->instr_addr, n2->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 354 | &n2->parent->Ir.m1, &n2->parent->Ir.mL); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 355 | n2->parent->Ir.a++; |
| 356 | cachesim_I1_doref(n3->instr_addr, n3->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 357 | &n3->parent->Ir.m1, &n3->parent->Ir.mL); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 358 | n3->parent->Ir.a++; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | static VG_REGPARM(3) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 362 | void log_1I_1Dr_cache_access(InstrInfo* n, Addr data_addr, Word data_size) |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 363 | { |
| 364 | //VG_(printf)("1I_1Dr: CCaddr=0x%010lx, iaddr=0x%010lx, isize=%lu\n" |
| 365 | // " daddr=0x%010lx, dsize=%lu\n", |
| 366 | // n, n->instr_addr, n->instr_len, data_addr, data_size); |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 367 | cachesim_I1_doref(n->instr_addr, n->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 368 | &n->parent->Ir.m1, &n->parent->Ir.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 369 | n->parent->Ir.a++; |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 370 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 371 | cachesim_D1_doref(data_addr, data_size, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 372 | &n->parent->Dr.m1, &n->parent->Dr.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 373 | n->parent->Dr.a++; |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 374 | } |
| 375 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 376 | static VG_REGPARM(3) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 377 | void log_1I_1Dw_cache_access(InstrInfo* n, Addr data_addr, Word data_size) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 378 | { |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 379 | //VG_(printf)("1I_1Dw: CCaddr=0x%010lx, iaddr=0x%010lx, isize=%lu\n" |
| 380 | // " daddr=0x%010lx, dsize=%lu\n", |
| 381 | // n, n->instr_addr, n->instr_len, data_addr, data_size); |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 382 | cachesim_I1_doref(n->instr_addr, n->instr_len, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 383 | &n->parent->Ir.m1, &n->parent->Ir.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 384 | n->parent->Ir.a++; |
| 385 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 386 | cachesim_D1_doref(data_addr, data_size, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 387 | &n->parent->Dw.m1, &n->parent->Dw.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 388 | n->parent->Dw.a++; |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 389 | } |
| 390 | |
njn | af839f5 | 2005-06-23 03:27:57 +0000 | [diff] [blame] | 391 | static VG_REGPARM(3) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 392 | void log_0I_1Dr_cache_access(InstrInfo* n, Addr data_addr, Word data_size) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 393 | { |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 394 | //VG_(printf)("0I_1Dr: CCaddr=0x%010lx, daddr=0x%010lx, dsize=%lu\n", |
| 395 | // n, data_addr, data_size); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 396 | cachesim_D1_doref(data_addr, data_size, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 397 | &n->parent->Dr.m1, &n->parent->Dr.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 398 | n->parent->Dr.a++; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 399 | } |
| 400 | |
| 401 | static VG_REGPARM(3) |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 402 | void log_0I_1Dw_cache_access(InstrInfo* n, Addr data_addr, Word data_size) |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 403 | { |
| 404 | //VG_(printf)("0I_1Dw: CCaddr=0x%010lx, daddr=0x%010lx, dsize=%lu\n", |
| 405 | // n, data_addr, data_size); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 406 | cachesim_D1_doref(data_addr, data_size, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 407 | &n->parent->Dw.m1, &n->parent->Dw.mL); |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 408 | n->parent->Dw.a++; |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 409 | } |
| 410 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 411 | /* For branches, we consult two different predictors, one which |
| 412 | predicts taken/untaken for conditional branches, and the other |
| 413 | which predicts the branch target address for indirect branches |
| 414 | (jump-to-register style ones). */ |
| 415 | |
| 416 | static VG_REGPARM(2) |
| 417 | void log_cond_branch(InstrInfo* n, Word taken) |
| 418 | { |
| 419 | //VG_(printf)("cbrnch: CCaddr=0x%010lx, taken=0x%010lx\n", |
| 420 | // n, taken); |
| 421 | n->parent->Bc.b++; |
| 422 | n->parent->Bc.mp |
| 423 | += (1 & do_cond_branch_predict(n->instr_addr, taken)); |
| 424 | } |
| 425 | |
| 426 | static VG_REGPARM(2) |
| 427 | void log_ind_branch(InstrInfo* n, UWord actual_dst) |
| 428 | { |
| 429 | //VG_(printf)("ibrnch: CCaddr=0x%010lx, dst=0x%010lx\n", |
| 430 | // n, actual_dst); |
| 431 | n->parent->Bi.b++; |
| 432 | n->parent->Bi.mp |
| 433 | += (1 & do_ind_branch_predict(n->instr_addr, actual_dst)); |
| 434 | } |
| 435 | |
| 436 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 437 | /*------------------------------------------------------------*/ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 438 | /*--- Instrumentation types and structures ---*/ |
| 439 | /*------------------------------------------------------------*/ |
| 440 | |
| 441 | /* Maintain an ordered list of memory events which are outstanding, in |
| 442 | the sense that no IR has yet been generated to do the relevant |
| 443 | helper calls. The BB is scanned top to bottom and memory events |
| 444 | are added to the end of the list, merging with the most recent |
| 445 | notified event where possible (Dw immediately following Dr and |
| 446 | having the same size and EA can be merged). |
| 447 | |
| 448 | This merging is done so that for architectures which have |
| 449 | load-op-store instructions (x86, amd64), the insn is treated as if |
| 450 | it makes just one memory reference (a modify), rather than two (a |
| 451 | read followed by a write at the same address). |
| 452 | |
| 453 | At various points the list will need to be flushed, that is, IR |
| 454 | generated from it. That must happen before any possible exit from |
| 455 | the block (the end, or an IRStmt_Exit). Flushing also takes place |
| 456 | when there is no space to add a new event. |
| 457 | |
| 458 | If we require the simulation statistics to be up to date with |
| 459 | respect to possible memory exceptions, then the list would have to |
| 460 | be flushed before each memory reference. That would however lose |
| 461 | performance by inhibiting event-merging during flushing. |
| 462 | |
| 463 | Flushing the list consists of walking it start to end and emitting |
| 464 | instrumentation IR for each event, in the order in which they |
| 465 | appear. It may be possible to emit a single call for two adjacent |
| 466 | events in order to reduce the number of helper function calls made. |
| 467 | For example, it could well be profitable to handle two adjacent Ir |
| 468 | events with a single helper call. */ |
| 469 | |
| 470 | typedef |
| 471 | IRExpr |
| 472 | IRAtom; |
| 473 | |
| 474 | typedef |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 475 | enum { |
| 476 | Ev_Ir, // Instruction read |
| 477 | Ev_Dr, // Data read |
| 478 | Ev_Dw, // Data write |
| 479 | Ev_Dm, // Data modify (read then write) |
| 480 | Ev_Bc, // branch conditional |
| 481 | Ev_Bi // branch indirect (to unknown destination) |
| 482 | } |
| 483 | EventTag; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 484 | |
| 485 | typedef |
| 486 | struct { |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 487 | EventTag tag; |
| 488 | InstrInfo* inode; |
| 489 | union { |
| 490 | struct { |
| 491 | } Ir; |
| 492 | struct { |
| 493 | IRAtom* ea; |
| 494 | Int szB; |
| 495 | } Dr; |
| 496 | struct { |
| 497 | IRAtom* ea; |
| 498 | Int szB; |
| 499 | } Dw; |
| 500 | struct { |
| 501 | IRAtom* ea; |
| 502 | Int szB; |
| 503 | } Dm; |
| 504 | struct { |
| 505 | IRAtom* taken; /* :: Ity_I1 */ |
| 506 | } Bc; |
| 507 | struct { |
| 508 | IRAtom* dst; |
| 509 | } Bi; |
| 510 | } Ev; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 511 | } |
| 512 | Event; |
| 513 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 514 | static void init_Event ( Event* ev ) { |
| 515 | VG_(memset)(ev, 0, sizeof(Event)); |
| 516 | } |
| 517 | |
| 518 | static IRAtom* get_Event_dea ( Event* ev ) { |
| 519 | switch (ev->tag) { |
| 520 | case Ev_Dr: return ev->Ev.Dr.ea; |
| 521 | case Ev_Dw: return ev->Ev.Dw.ea; |
| 522 | case Ev_Dm: return ev->Ev.Dm.ea; |
| 523 | default: tl_assert(0); |
| 524 | } |
| 525 | } |
| 526 | |
| 527 | static Int get_Event_dszB ( Event* ev ) { |
| 528 | switch (ev->tag) { |
| 529 | case Ev_Dr: return ev->Ev.Dr.szB; |
| 530 | case Ev_Dw: return ev->Ev.Dw.szB; |
| 531 | case Ev_Dm: return ev->Ev.Dm.szB; |
| 532 | default: tl_assert(0); |
| 533 | } |
| 534 | } |
| 535 | |
| 536 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 537 | /* Up to this many unnotified events are allowed. Number is |
| 538 | arbitrary. Larger numbers allow more event merging to occur, but |
| 539 | potentially induce more spilling due to extending live ranges of |
| 540 | address temporaries. */ |
| 541 | #define N_EVENTS 16 |
| 542 | |
| 543 | |
| 544 | /* A struct which holds all the running state during instrumentation. |
| 545 | Mostly to avoid passing loads of parameters everywhere. */ |
| 546 | typedef |
| 547 | struct { |
| 548 | /* The current outstanding-memory-event list. */ |
| 549 | Event events[N_EVENTS]; |
| 550 | Int events_used; |
| 551 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 552 | /* The array of InstrInfo bins for the BB. */ |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 553 | SB_info* sbInfo; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 554 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 555 | /* Number InstrInfo bins 'used' so far. */ |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 556 | Int sbInfo_i; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 557 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 558 | /* The output SB being constructed. */ |
| 559 | IRSB* sbOut; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 560 | } |
| 561 | CgState; |
| 562 | |
| 563 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 564 | /*------------------------------------------------------------*/ |
| 565 | /*--- Instrumentation main ---*/ |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 566 | /*------------------------------------------------------------*/ |
| 567 | |
sewardj | 4ba057c | 2005-10-18 12:04:18 +0000 | [diff] [blame] | 568 | // Note that origAddr is the real origAddr, not the address of the first |
| 569 | // instruction in the block (they can be different due to redirection). |
nethercote | 564b2b0 | 2004-08-07 15:54:53 +0000 | [diff] [blame] | 570 | static |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 571 | SB_info* get_SB_info(IRSB* sbIn, Addr origAddr) |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 572 | { |
njn | 4bd67b5 | 2005-08-11 00:47:10 +0000 | [diff] [blame] | 573 | Int i, n_instrs; |
| 574 | IRStmt* st; |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 575 | SB_info* sbInfo; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 576 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 577 | // Count number of original instrs in SB |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 578 | n_instrs = 0; |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 579 | for (i = 0; i < sbIn->stmts_used; i++) { |
| 580 | st = sbIn->stmts[i]; |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 581 | if (Ist_IMark == st->tag) n_instrs++; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 582 | } |
| 583 | |
njn | f7d2609 | 2005-10-12 16:45:17 +0000 | [diff] [blame] | 584 | // Check that we don't have an entry for this BB in the instr-info table. |
| 585 | // If this assertion fails, there has been some screwup: some |
| 586 | // translations must have been discarded but Cachegrind hasn't discarded |
| 587 | // the corresponding entries in the instr-info table. |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 588 | sbInfo = VG_(OSetGen_Lookup)(instrInfoTable, &origAddr); |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 589 | tl_assert(NULL == sbInfo); |
sewardj | a3a29a5 | 2005-10-12 16:16:03 +0000 | [diff] [blame] | 590 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 591 | // BB never translated before (at this address, at least; could have |
| 592 | // been unloaded and then reloaded elsewhere in memory) |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 593 | sbInfo = VG_(OSetGen_AllocNode)(instrInfoTable, |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 594 | sizeof(SB_info) + n_instrs*sizeof(InstrInfo)); |
| 595 | sbInfo->SB_addr = origAddr; |
| 596 | sbInfo->n_instrs = n_instrs; |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 597 | VG_(OSetGen_Insert)( instrInfoTable, sbInfo ); |
sewardj | a3a29a5 | 2005-10-12 16:16:03 +0000 | [diff] [blame] | 598 | distinct_instrs++; |
| 599 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 600 | return sbInfo; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 601 | } |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 602 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 603 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 604 | static void showEvent ( Event* ev ) |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 605 | { |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 606 | switch (ev->tag) { |
| 607 | case Ev_Ir: |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 608 | VG_(printf)("Ir %p\n", ev->inode); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 609 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 610 | case Ev_Dr: |
| 611 | VG_(printf)("Dr %p %d EA=", ev->inode, ev->Ev.Dr.szB); |
| 612 | ppIRExpr(ev->Ev.Dr.ea); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 613 | VG_(printf)("\n"); |
| 614 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 615 | case Ev_Dw: |
| 616 | VG_(printf)("Dw %p %d EA=", ev->inode, ev->Ev.Dw.szB); |
| 617 | ppIRExpr(ev->Ev.Dw.ea); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 618 | VG_(printf)("\n"); |
| 619 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 620 | case Ev_Dm: |
| 621 | VG_(printf)("Dm %p %d EA=", ev->inode, ev->Ev.Dm.szB); |
| 622 | ppIRExpr(ev->Ev.Dm.ea); |
| 623 | VG_(printf)("\n"); |
| 624 | break; |
| 625 | case Ev_Bc: |
| 626 | VG_(printf)("Bc %p GA=", ev->inode); |
| 627 | ppIRExpr(ev->Ev.Bc.taken); |
| 628 | VG_(printf)("\n"); |
| 629 | break; |
| 630 | case Ev_Bi: |
| 631 | VG_(printf)("Bi %p DST=", ev->inode); |
| 632 | ppIRExpr(ev->Ev.Bi.dst); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 633 | VG_(printf)("\n"); |
| 634 | break; |
| 635 | default: |
| 636 | tl_assert(0); |
| 637 | break; |
| 638 | } |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 639 | } |
| 640 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 641 | // Reserve and initialise an InstrInfo for the first mention of a new insn. |
| 642 | static |
| 643 | InstrInfo* setup_InstrInfo ( CgState* cgs, Addr instr_addr, UInt instr_len ) |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 644 | { |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 645 | InstrInfo* i_node; |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 646 | tl_assert(cgs->sbInfo_i >= 0); |
| 647 | tl_assert(cgs->sbInfo_i < cgs->sbInfo->n_instrs); |
| 648 | i_node = &cgs->sbInfo->instrs[ cgs->sbInfo_i ]; |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 649 | i_node->instr_addr = instr_addr; |
| 650 | i_node->instr_len = instr_len; |
| 651 | i_node->parent = get_lineCC(instr_addr); |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 652 | cgs->sbInfo_i++; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 653 | return i_node; |
| 654 | } |
sewardj | 17a56bf | 2005-03-21 01:35:02 +0000 | [diff] [blame] | 655 | |
sewardj | 17a56bf | 2005-03-21 01:35:02 +0000 | [diff] [blame] | 656 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 657 | /* Generate code for all outstanding memory events, and mark the queue |
| 658 | empty. Code is generated into cgs->bbOut, and this activity |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 659 | 'consumes' slots in cgs->sbInfo. */ |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 660 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 661 | static void flushEvents ( CgState* cgs ) |
| 662 | { |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 663 | Int i, regparms; |
| 664 | Char* helperName; |
| 665 | void* helperAddr; |
| 666 | IRExpr** argv; |
| 667 | IRExpr* i_node_expr; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 668 | IRDirty* di; |
njn | c285dca | 2005-10-15 22:07:28 +0000 | [diff] [blame] | 669 | Event* ev; |
| 670 | Event* ev2; |
| 671 | Event* ev3; |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 672 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 673 | i = 0; |
| 674 | while (i < cgs->events_used) { |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 675 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 676 | helperName = NULL; |
| 677 | helperAddr = NULL; |
| 678 | argv = NULL; |
| 679 | regparms = 0; |
| 680 | |
| 681 | /* generate IR to notify event i and possibly the ones |
| 682 | immediately following it. */ |
| 683 | tl_assert(i >= 0 && i < cgs->events_used); |
njn | c285dca | 2005-10-15 22:07:28 +0000 | [diff] [blame] | 684 | |
| 685 | ev = &cgs->events[i]; |
| 686 | ev2 = ( i < cgs->events_used-1 ? &cgs->events[i+1] : NULL ); |
| 687 | ev3 = ( i < cgs->events_used-2 ? &cgs->events[i+2] : NULL ); |
| 688 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 689 | if (DEBUG_CG) { |
| 690 | VG_(printf)(" flush "); |
njn | c285dca | 2005-10-15 22:07:28 +0000 | [diff] [blame] | 691 | showEvent( ev ); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 692 | } |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 693 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 694 | i_node_expr = mkIRExpr_HWord( (HWord)ev->inode ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 695 | |
| 696 | /* Decide on helper fn to call and args to pass it, and advance |
| 697 | i appropriately. */ |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 698 | switch (ev->tag) { |
| 699 | case Ev_Ir: |
| 700 | /* Merge an Ir with a following Dr/Dm. */ |
| 701 | if (ev2 && (ev2->tag == Ev_Dr || ev2->tag == Ev_Dm)) { |
| 702 | /* Why is this true? It's because we're merging an Ir |
| 703 | with a following Dr or Dm. The Ir derives from the |
| 704 | instruction's IMark and the Dr/Dm from data |
| 705 | references which follow it. In short it holds |
| 706 | because each insn starts with an IMark, hence an |
| 707 | Ev_Ir, and so these Dr/Dm must pertain to the |
| 708 | immediately preceding Ir. Same applies to analogous |
| 709 | assertions in the subsequent cases. */ |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 710 | tl_assert(ev2->inode == ev->inode); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 711 | helperName = "log_1I_1Dr_cache_access"; |
| 712 | helperAddr = &log_1I_1Dr_cache_access; |
| 713 | argv = mkIRExprVec_3( i_node_expr, |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 714 | get_Event_dea(ev2), |
| 715 | mkIRExpr_HWord( get_Event_dszB(ev2) ) ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 716 | regparms = 3; |
| 717 | i += 2; |
| 718 | } |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 719 | /* Merge an Ir with a following Dw. */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 720 | else |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 721 | if (ev2 && ev2->tag == Ev_Dw) { |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 722 | tl_assert(ev2->inode == ev->inode); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 723 | helperName = "log_1I_1Dw_cache_access"; |
| 724 | helperAddr = &log_1I_1Dw_cache_access; |
| 725 | argv = mkIRExprVec_3( i_node_expr, |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 726 | get_Event_dea(ev2), |
| 727 | mkIRExpr_HWord( get_Event_dszB(ev2) ) ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 728 | regparms = 3; |
| 729 | i += 2; |
| 730 | } |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 731 | /* Merge an Ir with two following Irs. */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 732 | else |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 733 | if (ev2 && ev3 && ev2->tag == Ev_Ir && ev3->tag == Ev_Ir) |
njn | c285dca | 2005-10-15 22:07:28 +0000 | [diff] [blame] | 734 | { |
njn | c52b932 | 2010-09-27 02:20:38 +0000 | [diff] [blame] | 735 | if (clo_cache_sim) { |
| 736 | helperName = "log_3I_0D_cache_access"; |
| 737 | helperAddr = &log_3I_0D_cache_access; |
| 738 | } else { |
| 739 | helperName = "log_3I"; |
| 740 | helperAddr = &log_3I; |
| 741 | } |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 742 | argv = mkIRExprVec_3( i_node_expr, |
| 743 | mkIRExpr_HWord( (HWord)ev2->inode ), |
| 744 | mkIRExpr_HWord( (HWord)ev3->inode ) ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 745 | regparms = 3; |
| 746 | i += 3; |
| 747 | } |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 748 | /* Merge an Ir with one following Ir. */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 749 | else |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 750 | if (ev2 && ev2->tag == Ev_Ir) { |
njn | c52b932 | 2010-09-27 02:20:38 +0000 | [diff] [blame] | 751 | if (clo_cache_sim) { |
| 752 | helperName = "log_2I_0D_cache_access"; |
| 753 | helperAddr = &log_2I_0D_cache_access; |
| 754 | } else { |
| 755 | helperName = "log_2I"; |
| 756 | helperAddr = &log_2I; |
| 757 | } |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 758 | argv = mkIRExprVec_2( i_node_expr, |
| 759 | mkIRExpr_HWord( (HWord)ev2->inode ) ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 760 | regparms = 2; |
| 761 | i += 2; |
| 762 | } |
| 763 | /* No merging possible; emit as-is. */ |
| 764 | else { |
njn | c52b932 | 2010-09-27 02:20:38 +0000 | [diff] [blame] | 765 | if (clo_cache_sim) { |
| 766 | helperName = "log_1I_0D_cache_access"; |
| 767 | helperAddr = &log_1I_0D_cache_access; |
| 768 | } else { |
| 769 | helperName = "log_1I"; |
| 770 | helperAddr = &log_1I; |
| 771 | } |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 772 | argv = mkIRExprVec_1( i_node_expr ); |
| 773 | regparms = 1; |
| 774 | i++; |
| 775 | } |
| 776 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 777 | case Ev_Dr: |
| 778 | case Ev_Dm: |
| 779 | /* Data read or modify */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 780 | helperName = "log_0I_1Dr_cache_access"; |
| 781 | helperAddr = &log_0I_1Dr_cache_access; |
| 782 | argv = mkIRExprVec_3( i_node_expr, |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 783 | get_Event_dea(ev), |
| 784 | mkIRExpr_HWord( get_Event_dszB(ev) ) ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 785 | regparms = 3; |
| 786 | i++; |
| 787 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 788 | case Ev_Dw: |
| 789 | /* Data write */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 790 | helperName = "log_0I_1Dw_cache_access"; |
| 791 | helperAddr = &log_0I_1Dw_cache_access; |
| 792 | argv = mkIRExprVec_3( i_node_expr, |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 793 | get_Event_dea(ev), |
| 794 | mkIRExpr_HWord( get_Event_dszB(ev) ) ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 795 | regparms = 3; |
| 796 | i++; |
| 797 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 798 | case Ev_Bc: |
| 799 | /* Conditional branch */ |
| 800 | helperName = "log_cond_branch"; |
| 801 | helperAddr = &log_cond_branch; |
| 802 | argv = mkIRExprVec_2( i_node_expr, ev->Ev.Bc.taken ); |
| 803 | regparms = 2; |
| 804 | i++; |
| 805 | break; |
| 806 | case Ev_Bi: |
| 807 | /* Branch to an unknown destination */ |
| 808 | helperName = "log_ind_branch"; |
| 809 | helperAddr = &log_ind_branch; |
| 810 | argv = mkIRExprVec_2( i_node_expr, ev->Ev.Bi.dst ); |
| 811 | regparms = 2; |
| 812 | i++; |
| 813 | break; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 814 | default: |
| 815 | tl_assert(0); |
| 816 | } |
| 817 | |
| 818 | /* Add the helper. */ |
| 819 | tl_assert(helperName); |
| 820 | tl_assert(helperAddr); |
| 821 | tl_assert(argv); |
sewardj | 5bb8682 | 2005-12-23 12:47:42 +0000 | [diff] [blame] | 822 | di = unsafeIRDirty_0_N( regparms, |
| 823 | helperName, VG_(fnptr_to_fnentry)( helperAddr ), |
| 824 | argv ); |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 825 | addStmtToIRSB( cgs->sbOut, IRStmt_Dirty(di) ); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 826 | } |
| 827 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 828 | cgs->events_used = 0; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 829 | } |
njn | 14d01ce | 2004-11-26 11:30:14 +0000 | [diff] [blame] | 830 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 831 | static void addEvent_Ir ( CgState* cgs, InstrInfo* inode ) |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 832 | { |
| 833 | Event* evt; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 834 | if (cgs->events_used == N_EVENTS) |
| 835 | flushEvents(cgs); |
| 836 | tl_assert(cgs->events_used >= 0 && cgs->events_used < N_EVENTS); |
| 837 | evt = &cgs->events[cgs->events_used]; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 838 | init_Event(evt); |
| 839 | evt->tag = Ev_Ir; |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 840 | evt->inode = inode; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 841 | cgs->events_used++; |
| 842 | } |
| 843 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 844 | static |
| 845 | void addEvent_Dr ( CgState* cgs, InstrInfo* inode, Int datasize, IRAtom* ea ) |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 846 | { |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 847 | Event* evt; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 848 | tl_assert(isIRAtom(ea)); |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 849 | tl_assert(datasize >= 1 && datasize <= MIN_LINE_SIZE); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 850 | if (!clo_cache_sim) |
| 851 | return; |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 852 | if (cgs->events_used == N_EVENTS) |
| 853 | flushEvents(cgs); |
| 854 | tl_assert(cgs->events_used >= 0 && cgs->events_used < N_EVENTS); |
| 855 | evt = &cgs->events[cgs->events_used]; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 856 | init_Event(evt); |
| 857 | evt->tag = Ev_Dr; |
| 858 | evt->inode = inode; |
| 859 | evt->Ev.Dr.szB = datasize; |
| 860 | evt->Ev.Dr.ea = ea; |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 861 | cgs->events_used++; |
| 862 | } |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 863 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 864 | static |
| 865 | void addEvent_Dw ( CgState* cgs, InstrInfo* inode, Int datasize, IRAtom* ea ) |
| 866 | { |
| 867 | Event* lastEvt; |
| 868 | Event* evt; |
| 869 | |
| 870 | tl_assert(isIRAtom(ea)); |
| 871 | tl_assert(datasize >= 1 && datasize <= MIN_LINE_SIZE); |
| 872 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 873 | if (!clo_cache_sim) |
| 874 | return; |
| 875 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 876 | /* Is it possible to merge this write with the preceding read? */ |
| 877 | lastEvt = &cgs->events[cgs->events_used-1]; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 878 | if (cgs->events_used > 0 |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 879 | && lastEvt->tag == Ev_Dr |
| 880 | && lastEvt->Ev.Dr.szB == datasize |
| 881 | && lastEvt->inode == inode |
| 882 | && eqIRAtom(lastEvt->Ev.Dr.ea, ea)) |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 883 | { |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 884 | lastEvt->tag = Ev_Dm; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 885 | return; |
| 886 | } |
| 887 | |
| 888 | /* No. Add as normal. */ |
| 889 | if (cgs->events_used == N_EVENTS) |
| 890 | flushEvents(cgs); |
| 891 | tl_assert(cgs->events_used >= 0 && cgs->events_used < N_EVENTS); |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 892 | evt = &cgs->events[cgs->events_used]; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 893 | init_Event(evt); |
| 894 | evt->tag = Ev_Dw; |
| 895 | evt->inode = inode; |
| 896 | evt->Ev.Dw.szB = datasize; |
| 897 | evt->Ev.Dw.ea = ea; |
| 898 | cgs->events_used++; |
| 899 | } |
| 900 | |
| 901 | static |
| 902 | void addEvent_Bc ( CgState* cgs, InstrInfo* inode, IRAtom* guard ) |
| 903 | { |
| 904 | Event* evt; |
| 905 | tl_assert(isIRAtom(guard)); |
| 906 | tl_assert(typeOfIRExpr(cgs->sbOut->tyenv, guard) |
| 907 | == (sizeof(HWord)==4 ? Ity_I32 : Ity_I64)); |
| 908 | if (!clo_branch_sim) |
| 909 | return; |
| 910 | if (cgs->events_used == N_EVENTS) |
| 911 | flushEvents(cgs); |
| 912 | tl_assert(cgs->events_used >= 0 && cgs->events_used < N_EVENTS); |
| 913 | evt = &cgs->events[cgs->events_used]; |
| 914 | init_Event(evt); |
| 915 | evt->tag = Ev_Bc; |
| 916 | evt->inode = inode; |
| 917 | evt->Ev.Bc.taken = guard; |
| 918 | cgs->events_used++; |
| 919 | } |
| 920 | |
| 921 | static |
| 922 | void addEvent_Bi ( CgState* cgs, InstrInfo* inode, IRAtom* whereTo ) |
| 923 | { |
| 924 | Event* evt; |
| 925 | tl_assert(isIRAtom(whereTo)); |
| 926 | tl_assert(typeOfIRExpr(cgs->sbOut->tyenv, whereTo) |
| 927 | == (sizeof(HWord)==4 ? Ity_I32 : Ity_I64)); |
| 928 | if (!clo_branch_sim) |
| 929 | return; |
| 930 | if (cgs->events_used == N_EVENTS) |
| 931 | flushEvents(cgs); |
| 932 | tl_assert(cgs->events_used >= 0 && cgs->events_used < N_EVENTS); |
| 933 | evt = &cgs->events[cgs->events_used]; |
| 934 | init_Event(evt); |
| 935 | evt->tag = Ev_Bi; |
| 936 | evt->inode = inode; |
| 937 | evt->Ev.Bi.dst = whereTo; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 938 | cgs->events_used++; |
| 939 | } |
| 940 | |
| 941 | //////////////////////////////////////////////////////////// |
| 942 | |
| 943 | |
sewardj | 4ba057c | 2005-10-18 12:04:18 +0000 | [diff] [blame] | 944 | static |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 945 | IRSB* cg_instrument ( VgCallbackClosure* closure, |
| 946 | IRSB* sbIn, |
sewardj | 461df9c | 2006-01-17 02:06:39 +0000 | [diff] [blame] | 947 | VexGuestLayout* layout, |
| 948 | VexGuestExtents* vge, |
sewardj | 4ba057c | 2005-10-18 12:04:18 +0000 | [diff] [blame] | 949 | IRType gWordTy, IRType hWordTy ) |
njn | 14d01ce | 2004-11-26 11:30:14 +0000 | [diff] [blame] | 950 | { |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 951 | Int i, isize; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 952 | IRStmt* st; |
| 953 | Addr64 cia; /* address of current insn */ |
| 954 | CgState cgs; |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 955 | IRTypeEnv* tyenv = sbIn->tyenv; |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 956 | InstrInfo* curr_inode = NULL; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 957 | |
sewardj | d54babf | 2005-03-21 00:55:49 +0000 | [diff] [blame] | 958 | if (gWordTy != hWordTy) { |
| 959 | /* We don't currently support this case. */ |
| 960 | VG_(tool_panic)("host/guest word size mismatch"); |
| 961 | } |
| 962 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 963 | // Set up new SB |
| 964 | cgs.sbOut = deepCopyIRSBExceptStmts(sbIn); |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 965 | |
sewardj | a9f538c | 2005-10-23 12:06:55 +0000 | [diff] [blame] | 966 | // Copy verbatim any IR preamble preceding the first IMark |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 967 | i = 0; |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 968 | while (i < sbIn->stmts_used && sbIn->stmts[i]->tag != Ist_IMark) { |
| 969 | addStmtToIRSB( cgs.sbOut, sbIn->stmts[i] ); |
sewardj | a9f538c | 2005-10-23 12:06:55 +0000 | [diff] [blame] | 970 | i++; |
| 971 | } |
| 972 | |
| 973 | // Get the first statement, and initial cia from it |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 974 | tl_assert(sbIn->stmts_used > 0); |
| 975 | tl_assert(i < sbIn->stmts_used); |
| 976 | st = sbIn->stmts[i]; |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 977 | tl_assert(Ist_IMark == st->tag); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 978 | |
| 979 | cia = st->Ist.IMark.addr; |
| 980 | isize = st->Ist.IMark.len; |
| 981 | // If Vex fails to decode an instruction, the size will be zero. |
| 982 | // Pretend otherwise. |
| 983 | if (isize == 0) isize = VG_MIN_INSTR_SZB; |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 984 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 985 | // Set up running state and get block info |
sewardj | 3a384b3 | 2006-01-22 01:12:51 +0000 | [diff] [blame] | 986 | tl_assert(closure->readdr == vge->base[0]); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 987 | cgs.events_used = 0; |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 988 | cgs.sbInfo = get_SB_info(sbIn, (Addr)closure->readdr); |
| 989 | cgs.sbInfo_i = 0; |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 990 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 991 | if (DEBUG_CG) |
| 992 | VG_(printf)("\n\n---------- cg_instrument ----------\n"); |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 993 | |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 994 | // Traverse the block, initialising inodes, adding events and flushing as |
| 995 | // necessary. |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 996 | for (/*use current i*/; i < sbIn->stmts_used; i++) { |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 997 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 998 | st = sbIn->stmts[i]; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 999 | tl_assert(isFlatIRStmt(st)); |
njn | b3507ea | 2005-08-02 23:07:02 +0000 | [diff] [blame] | 1000 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1001 | switch (st->tag) { |
| 1002 | case Ist_NoOp: |
| 1003 | case Ist_AbiHint: |
| 1004 | case Ist_Put: |
| 1005 | case Ist_PutI: |
sewardj | 72d7513 | 2007-11-09 23:06:35 +0000 | [diff] [blame] | 1006 | case Ist_MBE: |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1007 | break; |
njn | 20677cc | 2005-08-12 23:47:51 +0000 | [diff] [blame] | 1008 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1009 | case Ist_IMark: |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1010 | cia = st->Ist.IMark.addr; |
| 1011 | isize = st->Ist.IMark.len; |
| 1012 | |
| 1013 | // If Vex fails to decode an instruction, the size will be zero. |
| 1014 | // Pretend otherwise. |
| 1015 | if (isize == 0) isize = VG_MIN_INSTR_SZB; |
| 1016 | |
njn | a5ad9ba | 2005-11-10 15:20:37 +0000 | [diff] [blame] | 1017 | // Sanity-check size. |
| 1018 | tl_assert( (VG_MIN_INSTR_SZB <= isize && isize <= VG_MAX_INSTR_SZB) |
| 1019 | || VG_CLREQ_SZB == isize ); |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1020 | |
| 1021 | // Get space for and init the inode, record it as the current one. |
| 1022 | // Subsequent Dr/Dw/Dm events from the same instruction will |
| 1023 | // also use it. |
| 1024 | curr_inode = setup_InstrInfo(&cgs, cia, isize); |
| 1025 | |
| 1026 | addEvent_Ir( &cgs, curr_inode ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1027 | break; |
| 1028 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1029 | case Ist_WrTmp: { |
| 1030 | IRExpr* data = st->Ist.WrTmp.data; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1031 | if (data->tag == Iex_Load) { |
| 1032 | IRExpr* aexpr = data->Iex.Load.addr; |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1033 | // Note also, endianness info is ignored. I guess |
| 1034 | // that's not interesting. |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1035 | addEvent_Dr( &cgs, curr_inode, sizeofIRType(data->Iex.Load.ty), |
| 1036 | aexpr ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1037 | } |
| 1038 | break; |
njn | b3507ea | 2005-08-02 23:07:02 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1041 | case Ist_Store: { |
| 1042 | IRExpr* data = st->Ist.Store.data; |
| 1043 | IRExpr* aexpr = st->Ist.Store.addr; |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1044 | addEvent_Dw( &cgs, curr_inode, |
| 1045 | sizeofIRType(typeOfIRExpr(tyenv, data)), aexpr ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1046 | break; |
| 1047 | } |
njn | b3507ea | 2005-08-02 23:07:02 +0000 | [diff] [blame] | 1048 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1049 | case Ist_Dirty: { |
| 1050 | Int dataSize; |
| 1051 | IRDirty* d = st->Ist.Dirty.details; |
| 1052 | if (d->mFx != Ifx_None) { |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1053 | /* This dirty helper accesses memory. Collect the details. */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1054 | tl_assert(d->mAddr != NULL); |
| 1055 | tl_assert(d->mSize != 0); |
| 1056 | dataSize = d->mSize; |
| 1057 | // Large (eg. 28B, 108B, 512B on x86) data-sized |
| 1058 | // instructions will be done inaccurately, but they're |
| 1059 | // very rare and this avoids errors from hitting more |
| 1060 | // than two cache lines in the simulation. |
| 1061 | if (dataSize > MIN_LINE_SIZE) |
| 1062 | dataSize = MIN_LINE_SIZE; |
| 1063 | if (d->mFx == Ifx_Read || d->mFx == Ifx_Modify) |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1064 | addEvent_Dr( &cgs, curr_inode, dataSize, d->mAddr ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1065 | if (d->mFx == Ifx_Write || d->mFx == Ifx_Modify) |
njn | fd9f622 | 2005-10-16 00:17:37 +0000 | [diff] [blame] | 1066 | addEvent_Dw( &cgs, curr_inode, dataSize, d->mAddr ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1067 | } else { |
| 1068 | tl_assert(d->mAddr == NULL); |
| 1069 | tl_assert(d->mSize == 0); |
| 1070 | } |
| 1071 | break; |
| 1072 | } |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 1073 | |
sewardj | 1c0ce7a | 2009-07-01 08:10:49 +0000 | [diff] [blame] | 1074 | case Ist_CAS: { |
| 1075 | /* We treat it as a read and a write of the location. I |
| 1076 | think that is the same behaviour as it was before IRCAS |
| 1077 | was introduced, since prior to that point, the Vex |
| 1078 | front ends would translate a lock-prefixed instruction |
| 1079 | into a (normal) read followed by a (normal) write. */ |
| 1080 | Int dataSize; |
| 1081 | IRCAS* cas = st->Ist.CAS.details; |
| 1082 | tl_assert(cas->addr != NULL); |
| 1083 | tl_assert(cas->dataLo != NULL); |
| 1084 | dataSize = sizeofIRType(typeOfIRExpr(tyenv, cas->dataLo)); |
| 1085 | if (cas->dataHi != NULL) |
| 1086 | dataSize *= 2; /* since it's a doubleword-CAS */ |
| 1087 | /* I don't think this can ever happen, but play safe. */ |
| 1088 | if (dataSize > MIN_LINE_SIZE) |
| 1089 | dataSize = MIN_LINE_SIZE; |
| 1090 | addEvent_Dr( &cgs, curr_inode, dataSize, cas->addr ); |
| 1091 | addEvent_Dw( &cgs, curr_inode, dataSize, cas->addr ); |
| 1092 | break; |
| 1093 | } |
| 1094 | |
sewardj | db5907d | 2009-11-26 17:20:21 +0000 | [diff] [blame] | 1095 | case Ist_LLSC: { |
| 1096 | IRType dataTy; |
| 1097 | if (st->Ist.LLSC.storedata == NULL) { |
| 1098 | /* LL */ |
| 1099 | dataTy = typeOfIRTemp(tyenv, st->Ist.LLSC.result); |
| 1100 | addEvent_Dr( &cgs, curr_inode, |
| 1101 | sizeofIRType(dataTy), st->Ist.LLSC.addr ); |
| 1102 | } else { |
| 1103 | /* SC */ |
| 1104 | dataTy = typeOfIRExpr(tyenv, st->Ist.LLSC.storedata); |
| 1105 | addEvent_Dw( &cgs, curr_inode, |
| 1106 | sizeofIRType(dataTy), st->Ist.LLSC.addr ); |
| 1107 | } |
| 1108 | break; |
| 1109 | } |
| 1110 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1111 | case Ist_Exit: { |
weidendo | 374a48f | 2010-09-02 17:06:49 +0000 | [diff] [blame] | 1112 | // call branch predictor only if this is a branch in guest code |
| 1113 | if ( (st->Ist.Exit.jk == Ijk_Boring) || |
| 1114 | (st->Ist.Exit.jk == Ijk_Call) || |
| 1115 | (st->Ist.Exit.jk == Ijk_Ret) ) |
| 1116 | { |
| 1117 | /* Stuff to widen the guard expression to a host word, so |
| 1118 | we can pass it to the branch predictor simulation |
| 1119 | functions easily. */ |
| 1120 | Bool inverted; |
| 1121 | Addr64 nia, sea; |
| 1122 | IRConst* dst; |
| 1123 | IRType tyW = hWordTy; |
| 1124 | IROp widen = tyW==Ity_I32 ? Iop_1Uto32 : Iop_1Uto64; |
| 1125 | IROp opXOR = tyW==Ity_I32 ? Iop_Xor32 : Iop_Xor64; |
| 1126 | IRTemp guard1 = newIRTemp(cgs.sbOut->tyenv, Ity_I1); |
| 1127 | IRTemp guardW = newIRTemp(cgs.sbOut->tyenv, tyW); |
| 1128 | IRTemp guard = newIRTemp(cgs.sbOut->tyenv, tyW); |
| 1129 | IRExpr* one = tyW==Ity_I32 ? IRExpr_Const(IRConst_U32(1)) |
| 1130 | : IRExpr_Const(IRConst_U64(1)); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1131 | |
weidendo | 374a48f | 2010-09-02 17:06:49 +0000 | [diff] [blame] | 1132 | /* First we need to figure out whether the side exit got |
| 1133 | inverted by the ir optimiser. To do that, figure out |
| 1134 | the next (fallthrough) instruction's address and the |
| 1135 | side exit address and see if they are the same. */ |
| 1136 | nia = cia + (Addr64)isize; |
| 1137 | if (tyW == Ity_I32) |
| 1138 | nia &= 0xFFFFFFFFULL; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1139 | |
weidendo | 374a48f | 2010-09-02 17:06:49 +0000 | [diff] [blame] | 1140 | /* Side exit address */ |
| 1141 | dst = st->Ist.Exit.dst; |
| 1142 | if (tyW == Ity_I32) { |
| 1143 | tl_assert(dst->tag == Ico_U32); |
| 1144 | sea = (Addr64)(UInt)dst->Ico.U32; |
| 1145 | } else { |
| 1146 | tl_assert(tyW == Ity_I64); |
| 1147 | tl_assert(dst->tag == Ico_U64); |
| 1148 | sea = dst->Ico.U64; |
| 1149 | } |
| 1150 | |
| 1151 | inverted = nia == sea; |
| 1152 | |
| 1153 | /* Widen the guard expression. */ |
| 1154 | addStmtToIRSB( cgs.sbOut, |
| 1155 | IRStmt_WrTmp( guard1, st->Ist.Exit.guard )); |
| 1156 | addStmtToIRSB( cgs.sbOut, |
| 1157 | IRStmt_WrTmp( guardW, |
| 1158 | IRExpr_Unop(widen, |
| 1159 | IRExpr_RdTmp(guard1))) ); |
| 1160 | /* If the exit is inverted, invert the sense of the guard. */ |
| 1161 | addStmtToIRSB( |
| 1162 | cgs.sbOut, |
| 1163 | IRStmt_WrTmp( |
| 1164 | guard, |
| 1165 | inverted ? IRExpr_Binop(opXOR, IRExpr_RdTmp(guardW), one) |
| 1166 | : IRExpr_RdTmp(guardW) |
| 1167 | )); |
| 1168 | /* And post the event. */ |
| 1169 | addEvent_Bc( &cgs, curr_inode, IRExpr_RdTmp(guard) ); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1170 | } |
| 1171 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1172 | /* We may never reach the next statement, so need to flush |
| 1173 | all outstanding transactions now. */ |
| 1174 | flushEvents( &cgs ); |
| 1175 | break; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1176 | } |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1177 | |
| 1178 | default: |
| 1179 | tl_assert(0); |
| 1180 | break; |
njn | b3507ea | 2005-08-02 23:07:02 +0000 | [diff] [blame] | 1181 | } |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 1182 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1183 | /* Copy the original statement */ |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1184 | addStmtToIRSB( cgs.sbOut, st ); |
njn | 6a3009b | 2005-03-20 00:20:06 +0000 | [diff] [blame] | 1185 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1186 | if (DEBUG_CG) { |
| 1187 | ppIRStmt(st); |
| 1188 | VG_(printf)("\n"); |
| 1189 | } |
| 1190 | } |
| 1191 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1192 | /* Deal with branches to unknown destinations. Except ignore ones |
| 1193 | which are function returns as we assume the return stack |
| 1194 | predictor never mispredicts. */ |
weidendo | 374a48f | 2010-09-02 17:06:49 +0000 | [diff] [blame] | 1195 | if ((sbIn->jumpkind == Ijk_Boring) || (sbIn->jumpkind == Ijk_Call)) { |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1196 | if (0) { ppIRExpr( sbIn->next ); VG_(printf)("\n"); } |
| 1197 | switch (sbIn->next->tag) { |
| 1198 | case Iex_Const: |
| 1199 | break; /* boring - branch to known address */ |
| 1200 | case Iex_RdTmp: |
| 1201 | /* looks like an indirect branch (branch to unknown) */ |
| 1202 | addEvent_Bi( &cgs, curr_inode, sbIn->next ); |
| 1203 | break; |
| 1204 | default: |
| 1205 | /* shouldn't happen - if the incoming IR is properly |
| 1206 | flattened, should only have tmp and const cases to |
| 1207 | consider. */ |
| 1208 | tl_assert(0); |
| 1209 | } |
| 1210 | } |
| 1211 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1212 | /* At the end of the bb. Flush outstandings. */ |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1213 | flushEvents( &cgs ); |
| 1214 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1215 | /* done. stay sane ... */ |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1216 | tl_assert(cgs.sbInfo_i == cgs.sbInfo->n_instrs); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1217 | |
| 1218 | if (DEBUG_CG) { |
| 1219 | VG_(printf)( "goto {"); |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1220 | ppIRJumpKind(sbIn->jumpkind); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1221 | VG_(printf)( "} "); |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1222 | ppIRExpr( sbIn->next ); |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1223 | VG_(printf)( "}\n"); |
| 1224 | } |
| 1225 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1226 | return cgs.sbOut; |
njn | 14d01ce | 2004-11-26 11:30:14 +0000 | [diff] [blame] | 1227 | } |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1228 | |
| 1229 | /*------------------------------------------------------------*/ |
nethercote | b35a8b9 | 2004-09-11 16:45:27 +0000 | [diff] [blame] | 1230 | /*--- Cache configuration ---*/ |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1231 | /*------------------------------------------------------------*/ |
| 1232 | |
sewardj | b5f6f51 | 2005-03-10 23:59:00 +0000 | [diff] [blame] | 1233 | #define UNDEFINED_CACHE { -1, -1, -1 } |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1234 | |
| 1235 | static cache_t clo_I1_cache = UNDEFINED_CACHE; |
| 1236 | static cache_t clo_D1_cache = UNDEFINED_CACHE; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1237 | static cache_t clo_LL_cache = UNDEFINED_CACHE; |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1238 | |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1239 | /*------------------------------------------------------------*/ |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1240 | /*--- cg_fini() and related function ---*/ |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1241 | /*------------------------------------------------------------*/ |
| 1242 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1243 | // Total reads/writes/misses. Calculated during CC traversal at the end. |
| 1244 | // All auto-zeroed. |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1245 | static CacheCC Ir_total; |
| 1246 | static CacheCC Dr_total; |
| 1247 | static CacheCC Dw_total; |
| 1248 | static BranchCC Bc_total; |
| 1249 | static BranchCC Bi_total; |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1250 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1251 | static void fprint_CC_table_and_calc_totals(void) |
| 1252 | { |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1253 | Int i, fd; |
sewardj | 9264559 | 2005-07-23 09:18:34 +0000 | [diff] [blame] | 1254 | SysRes sres; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1255 | Char buf[512], *currFile = NULL, *currFn = NULL; |
| 1256 | LineCC* lineCC; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1257 | |
njn | 7064fb2 | 2008-05-29 23:09:52 +0000 | [diff] [blame] | 1258 | // Setup output filename. Nb: it's important to do this now, ie. as late |
| 1259 | // as possible. If we do it at start-up and the program forks and the |
| 1260 | // output file format string contains a %p (pid) specifier, both the |
| 1261 | // parent and child will incorrectly write to the same file; this |
| 1262 | // happened in 3.3.0. |
| 1263 | Char* cachegrind_out_file = |
| 1264 | VG_(expand_file_name)("--cachegrind-out-file", clo_cachegrind_out_file); |
| 1265 | |
sewardj | 9264559 | 2005-07-23 09:18:34 +0000 | [diff] [blame] | 1266 | sres = VG_(open)(cachegrind_out_file, VKI_O_CREAT|VKI_O_TRUNC|VKI_O_WRONLY, |
| 1267 | VKI_S_IRUSR|VKI_S_IWUSR); |
njn | cda2f0f | 2009-05-18 02:12:08 +0000 | [diff] [blame] | 1268 | if (sr_isError(sres)) { |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1269 | // If the file can't be opened for whatever reason (conflict |
| 1270 | // between multiple cachegrinded processes?), give up now. |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1271 | VG_(umsg)("error: can't open cache simulation output file '%s'\n", |
| 1272 | cachegrind_out_file ); |
| 1273 | VG_(umsg)(" ... so simulation results will be missing.\n"); |
njn | 7064fb2 | 2008-05-29 23:09:52 +0000 | [diff] [blame] | 1274 | VG_(free)(cachegrind_out_file); |
sewardj | 0744b6c | 2002-12-11 00:45:42 +0000 | [diff] [blame] | 1275 | return; |
sewardj | 9264559 | 2005-07-23 09:18:34 +0000 | [diff] [blame] | 1276 | } else { |
njn | cda2f0f | 2009-05-18 02:12:08 +0000 | [diff] [blame] | 1277 | fd = sr_Res(sres); |
njn | 7064fb2 | 2008-05-29 23:09:52 +0000 | [diff] [blame] | 1278 | VG_(free)(cachegrind_out_file); |
sewardj | 0744b6c | 2002-12-11 00:45:42 +0000 | [diff] [blame] | 1279 | } |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1280 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1281 | // "desc:" lines (giving I1/D1/LL cache configuration). The spaces after |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1282 | // the 2nd colon makes cg_annotate's output look nicer. |
| 1283 | VG_(sprintf)(buf, "desc: I1 cache: %s\n" |
| 1284 | "desc: D1 cache: %s\n" |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1285 | "desc: LL cache: %s\n", |
| 1286 | I1.desc_line, D1.desc_line, LL.desc_line); |
njn | 7cf0bd3 | 2002-06-08 13:36:03 +0000 | [diff] [blame] | 1287 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1288 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1289 | // "cmd:" line |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1290 | VG_(strcpy)(buf, "cmd:"); |
| 1291 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
sewardj | 45f4e7c | 2005-09-27 19:20:21 +0000 | [diff] [blame] | 1292 | if (VG_(args_the_exename)) { |
| 1293 | VG_(write)(fd, " ", 1); |
| 1294 | VG_(write)(fd, VG_(args_the_exename), |
| 1295 | VG_(strlen)( VG_(args_the_exename) )); |
| 1296 | } |
sewardj | 14c7cc5 | 2007-02-25 15:08:24 +0000 | [diff] [blame] | 1297 | for (i = 0; i < VG_(sizeXA)( VG_(args_for_client) ); i++) { |
| 1298 | HChar* arg = * (HChar**) VG_(indexXA)( VG_(args_for_client), i ); |
| 1299 | if (arg) { |
sewardj | 45f4e7c | 2005-09-27 19:20:21 +0000 | [diff] [blame] | 1300 | VG_(write)(fd, " ", 1); |
sewardj | 14c7cc5 | 2007-02-25 15:08:24 +0000 | [diff] [blame] | 1301 | VG_(write)(fd, arg, VG_(strlen)( arg )); |
sewardj | 45f4e7c | 2005-09-27 19:20:21 +0000 | [diff] [blame] | 1302 | } |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1303 | } |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1304 | // "events:" line |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1305 | if (clo_cache_sim && clo_branch_sim) { |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1306 | VG_(sprintf)(buf, "\nevents: Ir I1mr ILmr Dr D1mr DLmr Dw D1mw DLmw " |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1307 | "Bc Bcm Bi Bim\n"); |
| 1308 | } |
| 1309 | else if (clo_cache_sim && !clo_branch_sim) { |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1310 | VG_(sprintf)(buf, "\nevents: Ir I1mr ILmr Dr D1mr DLmr Dw D1mw DLmw " |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1311 | "\n"); |
| 1312 | } |
| 1313 | else if (!clo_cache_sim && clo_branch_sim) { |
| 1314 | VG_(sprintf)(buf, "\nevents: Ir " |
| 1315 | "Bc Bcm Bi Bim\n"); |
| 1316 | } |
njn | e90711c | 2010-09-27 01:04:20 +0000 | [diff] [blame] | 1317 | else { |
| 1318 | VG_(sprintf)(buf, "\nevents: Ir\n"); |
| 1319 | } |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1320 | |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1321 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
| 1322 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1323 | // Traverse every lineCC |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 1324 | VG_(OSetGen_ResetIter)(CC_table); |
| 1325 | while ( (lineCC = VG_(OSetGen_Next)(CC_table)) ) { |
njn | 4311fe6 | 2005-12-08 23:18:50 +0000 | [diff] [blame] | 1326 | Bool just_hit_a_new_file = False; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1327 | // If we've hit a new file, print a "fl=" line. Note that because |
| 1328 | // each string is stored exactly once in the string table, we can use |
| 1329 | // pointer comparison rather than strcmp() to test for equality, which |
| 1330 | // is good because most of the time the comparisons are equal and so |
njn | 4311fe6 | 2005-12-08 23:18:50 +0000 | [diff] [blame] | 1331 | // the whole strings would have to be checked. |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1332 | if ( lineCC->loc.file != currFile ) { |
| 1333 | currFile = lineCC->loc.file; |
| 1334 | VG_(sprintf)(buf, "fl=%s\n", currFile); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1335 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1336 | distinct_files++; |
njn | 4311fe6 | 2005-12-08 23:18:50 +0000 | [diff] [blame] | 1337 | just_hit_a_new_file = True; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1338 | } |
njn | 4311fe6 | 2005-12-08 23:18:50 +0000 | [diff] [blame] | 1339 | // If we've hit a new function, print a "fn=" line. We know to do |
| 1340 | // this when the function name changes, and also every time we hit a |
| 1341 | // new file (in which case the new function name might be the same as |
| 1342 | // in the old file, hence the just_hit_a_new_file test). |
| 1343 | if ( just_hit_a_new_file || lineCC->loc.fn != currFn ) { |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1344 | currFn = lineCC->loc.fn; |
| 1345 | VG_(sprintf)(buf, "fn=%s\n", currFn); |
| 1346 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
| 1347 | distinct_fns++; |
| 1348 | } |
| 1349 | |
| 1350 | // Print the LineCC |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1351 | if (clo_cache_sim && clo_branch_sim) { |
| 1352 | VG_(sprintf)(buf, "%u %llu %llu %llu" |
| 1353 | " %llu %llu %llu" |
| 1354 | " %llu %llu %llu" |
| 1355 | " %llu %llu %llu %llu\n", |
| 1356 | lineCC->loc.line, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1357 | lineCC->Ir.a, lineCC->Ir.m1, lineCC->Ir.mL, |
| 1358 | lineCC->Dr.a, lineCC->Dr.m1, lineCC->Dr.mL, |
| 1359 | lineCC->Dw.a, lineCC->Dw.m1, lineCC->Dw.mL, |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1360 | lineCC->Bc.b, lineCC->Bc.mp, |
| 1361 | lineCC->Bi.b, lineCC->Bi.mp); |
| 1362 | } |
| 1363 | else if (clo_cache_sim && !clo_branch_sim) { |
| 1364 | VG_(sprintf)(buf, "%u %llu %llu %llu" |
| 1365 | " %llu %llu %llu" |
| 1366 | " %llu %llu %llu\n", |
| 1367 | lineCC->loc.line, |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1368 | lineCC->Ir.a, lineCC->Ir.m1, lineCC->Ir.mL, |
| 1369 | lineCC->Dr.a, lineCC->Dr.m1, lineCC->Dr.mL, |
| 1370 | lineCC->Dw.a, lineCC->Dw.m1, lineCC->Dw.mL); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1371 | } |
| 1372 | else if (!clo_cache_sim && clo_branch_sim) { |
| 1373 | VG_(sprintf)(buf, "%u %llu" |
| 1374 | " %llu %llu %llu %llu\n", |
| 1375 | lineCC->loc.line, |
| 1376 | lineCC->Ir.a, |
| 1377 | lineCC->Bc.b, lineCC->Bc.mp, |
| 1378 | lineCC->Bi.b, lineCC->Bi.mp); |
| 1379 | } |
njn | e90711c | 2010-09-27 01:04:20 +0000 | [diff] [blame] | 1380 | else { |
| 1381 | VG_(sprintf)(buf, "%u %llu\n", |
| 1382 | lineCC->loc.line, |
| 1383 | lineCC->Ir.a); |
| 1384 | } |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1385 | |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1386 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
| 1387 | |
| 1388 | // Update summary stats |
| 1389 | Ir_total.a += lineCC->Ir.a; |
| 1390 | Ir_total.m1 += lineCC->Ir.m1; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1391 | Ir_total.mL += lineCC->Ir.mL; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1392 | Dr_total.a += lineCC->Dr.a; |
| 1393 | Dr_total.m1 += lineCC->Dr.m1; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1394 | Dr_total.mL += lineCC->Dr.mL; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1395 | Dw_total.a += lineCC->Dw.a; |
| 1396 | Dw_total.m1 += lineCC->Dw.m1; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1397 | Dw_total.mL += lineCC->Dw.mL; |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1398 | Bc_total.b += lineCC->Bc.b; |
| 1399 | Bc_total.mp += lineCC->Bc.mp; |
| 1400 | Bi_total.b += lineCC->Bi.b; |
| 1401 | Bi_total.mp += lineCC->Bi.mp; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1402 | |
| 1403 | distinct_lines++; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1404 | } |
| 1405 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1406 | // Summary stats must come after rest of table, since we calculate them |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1407 | // during traversal. */ |
| 1408 | if (clo_cache_sim && clo_branch_sim) { |
| 1409 | VG_(sprintf)(buf, "summary:" |
| 1410 | " %llu %llu %llu" |
| 1411 | " %llu %llu %llu" |
| 1412 | " %llu %llu %llu" |
| 1413 | " %llu %llu %llu %llu\n", |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1414 | Ir_total.a, Ir_total.m1, Ir_total.mL, |
| 1415 | Dr_total.a, Dr_total.m1, Dr_total.mL, |
| 1416 | Dw_total.a, Dw_total.m1, Dw_total.mL, |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1417 | Bc_total.b, Bc_total.mp, |
| 1418 | Bi_total.b, Bi_total.mp); |
| 1419 | } |
| 1420 | else if (clo_cache_sim && !clo_branch_sim) { |
| 1421 | VG_(sprintf)(buf, "summary:" |
| 1422 | " %llu %llu %llu" |
| 1423 | " %llu %llu %llu" |
| 1424 | " %llu %llu %llu\n", |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1425 | Ir_total.a, Ir_total.m1, Ir_total.mL, |
| 1426 | Dr_total.a, Dr_total.m1, Dr_total.mL, |
| 1427 | Dw_total.a, Dw_total.m1, Dw_total.mL); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1428 | } |
| 1429 | else if (!clo_cache_sim && clo_branch_sim) { |
| 1430 | VG_(sprintf)(buf, "summary:" |
| 1431 | " %llu" |
| 1432 | " %llu %llu %llu %llu\n", |
| 1433 | Ir_total.a, |
| 1434 | Bc_total.b, Bc_total.mp, |
| 1435 | Bi_total.b, Bi_total.mp); |
| 1436 | } |
njn | e90711c | 2010-09-27 01:04:20 +0000 | [diff] [blame] | 1437 | else { |
| 1438 | VG_(sprintf)(buf, "summary:" |
| 1439 | " %llu\n", |
| 1440 | Ir_total.a); |
| 1441 | } |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1442 | |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1443 | VG_(write)(fd, (void*)buf, VG_(strlen)(buf)); |
| 1444 | VG_(close)(fd); |
| 1445 | } |
| 1446 | |
njn | 607adfc | 2003-09-30 14:15:44 +0000 | [diff] [blame] | 1447 | static UInt ULong_width(ULong n) |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1448 | { |
njn | 607adfc | 2003-09-30 14:15:44 +0000 | [diff] [blame] | 1449 | UInt w = 0; |
| 1450 | while (n > 0) { |
| 1451 | n = n / 10; |
| 1452 | w++; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1453 | } |
sewardj | 46c59b1 | 2005-11-01 02:20:19 +0000 | [diff] [blame] | 1454 | if (w == 0) w = 1; |
njn | 607adfc | 2003-09-30 14:15:44 +0000 | [diff] [blame] | 1455 | return w + (w-1)/3; // add space for commas |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1456 | } |
| 1457 | |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1458 | static void cg_fini(Int exitcode) |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1459 | { |
njn | 1baf7db | 2006-04-18 22:34:48 +0000 | [diff] [blame] | 1460 | static Char buf1[128], buf2[128], buf3[128], buf4[123], fmt[128]; |
njn | 607adfc | 2003-09-30 14:15:44 +0000 | [diff] [blame] | 1461 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1462 | CacheCC D_total; |
| 1463 | BranchCC B_total; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1464 | ULong LL_total_m, LL_total_mr, LL_total_mw, |
| 1465 | LL_total, LL_total_r, LL_total_w; |
njn | 4c245e5 | 2009-03-15 23:25:38 +0000 | [diff] [blame] | 1466 | Int l1, l2, l3; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1467 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1468 | fprint_CC_table_and_calc_totals(); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1469 | |
njn | 7cf0bd3 | 2002-06-08 13:36:03 +0000 | [diff] [blame] | 1470 | if (VG_(clo_verbosity) == 0) |
| 1471 | return; |
| 1472 | |
njn | f76d27a | 2009-05-28 01:53:07 +0000 | [diff] [blame] | 1473 | // Nb: this isn't called "MAX" because that overshadows a global on Darwin. |
| 1474 | #define CG_MAX(a, b) ((a) >= (b) ? (a) : (b)) |
njn | 4c245e5 | 2009-03-15 23:25:38 +0000 | [diff] [blame] | 1475 | |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1476 | /* I cache results. Use the I_refs value to determine the first column |
| 1477 | * width. */ |
njn | 607adfc | 2003-09-30 14:15:44 +0000 | [diff] [blame] | 1478 | l1 = ULong_width(Ir_total.a); |
njn | f76d27a | 2009-05-28 01:53:07 +0000 | [diff] [blame] | 1479 | l2 = ULong_width(CG_MAX(Dr_total.a, Bc_total.b)); |
| 1480 | l3 = ULong_width(CG_MAX(Dw_total.a, Bi_total.b)); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1481 | |
njn | 607adfc | 2003-09-30 14:15:44 +0000 | [diff] [blame] | 1482 | /* Make format string, getting width right for numbers */ |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1483 | VG_(sprintf)(fmt, "%%s %%,%dllu\n", l1); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1484 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1485 | /* Always print this */ |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1486 | VG_(umsg)(fmt, "I refs: ", Ir_total.a); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1487 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1488 | /* If cache profiling is enabled, show D access numbers and all |
| 1489 | miss numbers */ |
| 1490 | if (clo_cache_sim) { |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1491 | VG_(umsg)(fmt, "I1 misses: ", Ir_total.m1); |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1492 | VG_(umsg)(fmt, "LLi misses: ", Ir_total.mL); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1493 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1494 | if (0 == Ir_total.a) Ir_total.a = 1; |
| 1495 | VG_(percentify)(Ir_total.m1, Ir_total.a, 2, l1+1, buf1); |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1496 | VG_(umsg)("I1 miss rate: %s\n", buf1); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1497 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1498 | VG_(percentify)(Ir_total.mL, Ir_total.a, 2, l1+1, buf1); |
| 1499 | VG_(umsg)("LLi miss rate: %s\n", buf1); |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1500 | VG_(umsg)("\n"); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1501 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1502 | /* D cache results. Use the D_refs.rd and D_refs.wr values to |
| 1503 | * determine the width of columns 2 & 3. */ |
| 1504 | D_total.a = Dr_total.a + Dw_total.a; |
| 1505 | D_total.m1 = Dr_total.m1 + Dw_total.m1; |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1506 | D_total.mL = Dr_total.mL + Dw_total.mL; |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1507 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1508 | /* Make format string, getting width right for numbers */ |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1509 | VG_(sprintf)(fmt, "%%s %%,%dllu (%%,%dllu rd + %%,%dllu wr)\n", |
| 1510 | l1, l2, l3); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1511 | |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1512 | VG_(umsg)(fmt, "D refs: ", |
| 1513 | D_total.a, Dr_total.a, Dw_total.a); |
| 1514 | VG_(umsg)(fmt, "D1 misses: ", |
| 1515 | D_total.m1, Dr_total.m1, Dw_total.m1); |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1516 | VG_(umsg)(fmt, "LLd misses: ", |
| 1517 | D_total.mL, Dr_total.mL, Dw_total.mL); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1518 | |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1519 | if (0 == D_total.a) D_total.a = 1; |
| 1520 | if (0 == Dr_total.a) Dr_total.a = 1; |
| 1521 | if (0 == Dw_total.a) Dw_total.a = 1; |
| 1522 | VG_(percentify)( D_total.m1, D_total.a, 1, l1+1, buf1); |
| 1523 | VG_(percentify)(Dr_total.m1, Dr_total.a, 1, l2+1, buf2); |
| 1524 | VG_(percentify)(Dw_total.m1, Dw_total.a, 1, l3+1, buf3); |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1525 | VG_(umsg)("D1 miss rate: %s (%s + %s )\n", buf1, buf2,buf3); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1526 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1527 | VG_(percentify)( D_total.mL, D_total.a, 1, l1+1, buf1); |
| 1528 | VG_(percentify)(Dr_total.mL, Dr_total.a, 1, l2+1, buf2); |
| 1529 | VG_(percentify)(Dw_total.mL, Dw_total.a, 1, l3+1, buf3); |
| 1530 | VG_(umsg)("LLd miss rate: %s (%s + %s )\n", buf1, buf2,buf3); |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1531 | VG_(umsg)("\n"); |
njn | 1d021fa | 2002-05-02 13:56:34 +0000 | [diff] [blame] | 1532 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1533 | /* LL overall results */ |
njn | 1d021fa | 2002-05-02 13:56:34 +0000 | [diff] [blame] | 1534 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1535 | LL_total = Dr_total.m1 + Dw_total.m1 + Ir_total.m1; |
| 1536 | LL_total_r = Dr_total.m1 + Ir_total.m1; |
| 1537 | LL_total_w = Dw_total.m1; |
| 1538 | VG_(umsg)(fmt, "LL refs: ", |
| 1539 | LL_total, LL_total_r, LL_total_w); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1540 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1541 | LL_total_m = Dr_total.mL + Dw_total.mL + Ir_total.mL; |
| 1542 | LL_total_mr = Dr_total.mL + Ir_total.mL; |
| 1543 | LL_total_mw = Dw_total.mL; |
| 1544 | VG_(umsg)(fmt, "LL misses: ", |
| 1545 | LL_total_m, LL_total_mr, LL_total_mw); |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1546 | |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1547 | VG_(percentify)(LL_total_m, (Ir_total.a + D_total.a), 1, l1+1, buf1); |
| 1548 | VG_(percentify)(LL_total_mr, (Ir_total.a + Dr_total.a), 1, l2+1, buf2); |
| 1549 | VG_(percentify)(LL_total_mw, Dw_total.a, 1, l3+1, buf3); |
| 1550 | VG_(umsg)("LL miss rate: %s (%s + %s )\n", buf1, buf2,buf3); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1551 | } |
| 1552 | |
| 1553 | /* If branch profiling is enabled, show branch overall results. */ |
| 1554 | if (clo_branch_sim) { |
| 1555 | /* Make format string, getting width right for numbers */ |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1556 | VG_(sprintf)(fmt, "%%s %%,%dllu (%%,%dllu cond + %%,%dllu ind)\n", |
| 1557 | l1, l2, l3); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1558 | |
| 1559 | if (0 == Bc_total.b) Bc_total.b = 1; |
| 1560 | if (0 == Bi_total.b) Bi_total.b = 1; |
| 1561 | B_total.b = Bc_total.b + Bi_total.b; |
| 1562 | B_total.mp = Bc_total.mp + Bi_total.mp; |
| 1563 | |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1564 | VG_(umsg)("\n"); |
| 1565 | VG_(umsg)(fmt, "Branches: ", |
| 1566 | B_total.b, Bc_total.b, Bi_total.b); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1567 | |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1568 | VG_(umsg)(fmt, "Mispredicts: ", |
| 1569 | B_total.mp, Bc_total.mp, Bi_total.mp); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1570 | |
| 1571 | VG_(percentify)(B_total.mp, B_total.b, 1, l1+1, buf1); |
| 1572 | VG_(percentify)(Bc_total.mp, Bc_total.b, 1, l2+1, buf2); |
| 1573 | VG_(percentify)(Bi_total.mp, Bi_total.b, 1, l3+1, buf3); |
| 1574 | |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1575 | VG_(umsg)("Mispred rate: %s (%s + %s )\n", buf1, buf2,buf3); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1576 | } |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1577 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1578 | // Various stats |
sewardj | 2d9e874 | 2009-08-07 15:46:56 +0000 | [diff] [blame] | 1579 | if (VG_(clo_stats)) { |
njn | 1baf7db | 2006-04-18 22:34:48 +0000 | [diff] [blame] | 1580 | Int debug_lookups = full_debugs + fn_debugs + |
| 1581 | file_line_debugs + no_debugs; |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1582 | |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1583 | VG_(dmsg)("\n"); |
| 1584 | VG_(dmsg)("cachegrind: distinct files: %d\n", distinct_files); |
| 1585 | VG_(dmsg)("cachegrind: distinct fns: %d\n", distinct_fns); |
| 1586 | VG_(dmsg)("cachegrind: distinct lines: %d\n", distinct_lines); |
| 1587 | VG_(dmsg)("cachegrind: distinct instrs:%d\n", distinct_instrs); |
| 1588 | VG_(dmsg)("cachegrind: debug lookups : %d\n", debug_lookups); |
njn | 1baf7db | 2006-04-18 22:34:48 +0000 | [diff] [blame] | 1589 | |
| 1590 | VG_(percentify)(full_debugs, debug_lookups, 1, 6, buf1); |
| 1591 | VG_(percentify)(file_line_debugs, debug_lookups, 1, 6, buf2); |
| 1592 | VG_(percentify)(fn_debugs, debug_lookups, 1, 6, buf3); |
| 1593 | VG_(percentify)(no_debugs, debug_lookups, 1, 6, buf4); |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1594 | VG_(dmsg)("cachegrind: with full info:%s (%d)\n", |
| 1595 | buf1, full_debugs); |
| 1596 | VG_(dmsg)("cachegrind: with file/line info:%s (%d)\n", |
| 1597 | buf2, file_line_debugs); |
| 1598 | VG_(dmsg)("cachegrind: with fn name info:%s (%d)\n", |
| 1599 | buf3, fn_debugs); |
| 1600 | VG_(dmsg)("cachegrind: with zero info:%s (%d)\n", |
| 1601 | buf4, no_debugs); |
njn | 1baf7db | 2006-04-18 22:34:48 +0000 | [diff] [blame] | 1602 | |
sewardj | b2c985b | 2009-07-15 14:51:17 +0000 | [diff] [blame] | 1603 | VG_(dmsg)("cachegrind: string table size: %lu\n", |
| 1604 | VG_(OSetGen_Size)(stringTable)); |
| 1605 | VG_(dmsg)("cachegrind: CC table size: %lu\n", |
| 1606 | VG_(OSetGen_Size)(CC_table)); |
| 1607 | VG_(dmsg)("cachegrind: InstrInfo table size: %lu\n", |
| 1608 | VG_(OSetGen_Size)(instrInfoTable)); |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1609 | } |
njn | 4f9c934 | 2002-04-29 16:03:24 +0000 | [diff] [blame] | 1610 | } |
| 1611 | |
nethercote | 9313ac4 | 2004-07-06 21:54:20 +0000 | [diff] [blame] | 1612 | /*--------------------------------------------------------------------*/ |
| 1613 | /*--- Discarding BB info ---*/ |
| 1614 | /*--------------------------------------------------------------------*/ |
sewardj | 18d7513 | 2002-05-16 11:06:21 +0000 | [diff] [blame] | 1615 | |
sewardj | a3a29a5 | 2005-10-12 16:16:03 +0000 | [diff] [blame] | 1616 | // Called when a translation is removed from the translation cache for |
| 1617 | // any reason at all: to free up space, because the guest code was |
| 1618 | // unmapped or modified, or for any arbitrary reason. |
sewardj | 4ba057c | 2005-10-18 12:04:18 +0000 | [diff] [blame] | 1619 | static |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1620 | void cg_discard_superblock_info ( Addr64 orig_addr64, VexGuestExtents vge ) |
sewardj | 18d7513 | 2002-05-16 11:06:21 +0000 | [diff] [blame] | 1621 | { |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1622 | SB_info* sbInfo; |
sewardj | 3a384b3 | 2006-01-22 01:12:51 +0000 | [diff] [blame] | 1623 | Addr orig_addr = (Addr)vge.base[0]; |
njn | 4294fd4 | 2002-06-05 14:41:10 +0000 | [diff] [blame] | 1624 | |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1625 | tl_assert(vge.n_used > 0); |
| 1626 | |
| 1627 | if (DEBUG_CG) |
sewardj | 4ba057c | 2005-10-18 12:04:18 +0000 | [diff] [blame] | 1628 | VG_(printf)( "discard_basic_block_info: %p, %p, %llu\n", |
| 1629 | (void*)(Addr)orig_addr, |
sewardj | 5155dec | 2005-10-12 10:09:23 +0000 | [diff] [blame] | 1630 | (void*)(Addr)vge.base[0], (ULong)vge.len[0]); |
njn | 4294fd4 | 2002-06-05 14:41:10 +0000 | [diff] [blame] | 1631 | |
sewardj | 4ba057c | 2005-10-18 12:04:18 +0000 | [diff] [blame] | 1632 | // Get BB info, remove from table, free BB info. Simple! Note that we |
| 1633 | // use orig_addr, not the first instruction address in vge. |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 1634 | sbInfo = VG_(OSetGen_Remove)(instrInfoTable, &orig_addr); |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1635 | tl_assert(NULL != sbInfo); |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 1636 | VG_(OSetGen_FreeNode)(instrInfoTable, sbInfo); |
sewardj | 18d7513 | 2002-05-16 11:06:21 +0000 | [diff] [blame] | 1637 | } |
| 1638 | |
| 1639 | /*--------------------------------------------------------------------*/ |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1640 | /*--- Command line processing ---*/ |
| 1641 | /*--------------------------------------------------------------------*/ |
| 1642 | |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1643 | static Bool cg_process_cmd_line_option(Char* arg) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1644 | { |
weidendo | 2364227 | 2011-09-06 19:08:31 +0000 | [diff] [blame^] | 1645 | if (VG_(str_clo_cache_opt)(arg, |
| 1646 | &clo_I1_cache, |
| 1647 | &clo_D1_cache, |
| 1648 | &clo_LL_cache)) {} |
njn | 83df0b6 | 2009-02-25 01:01:05 +0000 | [diff] [blame] | 1649 | |
| 1650 | else if VG_STR_CLO( arg, "--cachegrind-out-file", clo_cachegrind_out_file) {} |
| 1651 | else if VG_BOOL_CLO(arg, "--cache-sim", clo_cache_sim) {} |
| 1652 | else if VG_BOOL_CLO(arg, "--branch-sim", clo_branch_sim) {} |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1653 | else |
| 1654 | return False; |
| 1655 | |
| 1656 | return True; |
| 1657 | } |
| 1658 | |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1659 | static void cg_print_usage(void) |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1660 | { |
weidendo | 2364227 | 2011-09-06 19:08:31 +0000 | [diff] [blame^] | 1661 | VG_(print_cache_clo_opts)(); |
njn | 3e88418 | 2003-04-15 13:03:23 +0000 | [diff] [blame] | 1662 | VG_(printf)( |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1663 | " --cache-sim=yes|no [yes] collect cache stats?\n" |
| 1664 | " --branch-sim=yes|no [no] collect branch prediction stats?\n" |
njn | 374a36d | 2007-11-23 01:41:32 +0000 | [diff] [blame] | 1665 | " --cachegrind-out-file=<file> output file name [cachegrind.out.%%p]\n" |
njn | 3e88418 | 2003-04-15 13:03:23 +0000 | [diff] [blame] | 1666 | ); |
| 1667 | } |
| 1668 | |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1669 | static void cg_print_debug_usage(void) |
njn | 3e88418 | 2003-04-15 13:03:23 +0000 | [diff] [blame] | 1670 | { |
| 1671 | VG_(printf)( |
| 1672 | " (none)\n" |
| 1673 | ); |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1674 | } |
| 1675 | |
| 1676 | /*--------------------------------------------------------------------*/ |
| 1677 | /*--- Setup ---*/ |
| 1678 | /*--------------------------------------------------------------------*/ |
| 1679 | |
sewardj | e1216cb | 2007-02-07 19:55:30 +0000 | [diff] [blame] | 1680 | static void cg_post_clo_init(void); /* just below */ |
| 1681 | |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1682 | static void cg_pre_clo_init(void) |
| 1683 | { |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1684 | VG_(details_name) ("Cachegrind"); |
| 1685 | VG_(details_version) (NULL); |
sewardj | 8badbaa | 2007-05-08 09:20:25 +0000 | [diff] [blame] | 1686 | VG_(details_description) ("a cache and branch-prediction profiler"); |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1687 | VG_(details_copyright_author)( |
sewardj | 9eecbbb | 2010-05-03 21:37:12 +0000 | [diff] [blame] | 1688 | "Copyright (C) 2002-2010, and GNU GPL'd, by Nicholas Nethercote et al."); |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1689 | VG_(details_bug_reports_to) (VG_BUGS_TO); |
sewardj | e808930 | 2006-10-17 02:15:17 +0000 | [diff] [blame] | 1690 | VG_(details_avg_translation_sizeB) ( 500 ); |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1691 | |
| 1692 | VG_(basic_tool_funcs) (cg_post_clo_init, |
| 1693 | cg_instrument, |
| 1694 | cg_fini); |
| 1695 | |
sewardj | 0b9d74a | 2006-12-24 02:24:11 +0000 | [diff] [blame] | 1696 | VG_(needs_superblock_discards)(cg_discard_superblock_info); |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1697 | VG_(needs_command_line_options)(cg_process_cmd_line_option, |
| 1698 | cg_print_usage, |
| 1699 | cg_print_debug_usage); |
sewardj | e1216cb | 2007-02-07 19:55:30 +0000 | [diff] [blame] | 1700 | } |
| 1701 | |
| 1702 | static void cg_post_clo_init(void) |
| 1703 | { |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1704 | cache_t I1c, D1c, LLc; |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1705 | |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 1706 | CC_table = |
| 1707 | VG_(OSetGen_Create)(offsetof(LineCC, loc), |
| 1708 | cmp_CodeLoc_LineCC, |
sewardj | 9c606bd | 2008-09-18 18:12:50 +0000 | [diff] [blame] | 1709 | VG_(malloc), "cg.main.cpci.1", |
| 1710 | VG_(free)); |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 1711 | instrInfoTable = |
| 1712 | VG_(OSetGen_Create)(/*keyOff*/0, |
| 1713 | NULL, |
sewardj | 9c606bd | 2008-09-18 18:12:50 +0000 | [diff] [blame] | 1714 | VG_(malloc), "cg.main.cpci.2", |
| 1715 | VG_(free)); |
njn | e2a9ad3 | 2007-09-17 05:30:48 +0000 | [diff] [blame] | 1716 | stringTable = |
| 1717 | VG_(OSetGen_Create)(/*keyOff*/0, |
| 1718 | stringCmp, |
sewardj | 9c606bd | 2008-09-18 18:12:50 +0000 | [diff] [blame] | 1719 | VG_(malloc), "cg.main.cpci.3", |
| 1720 | VG_(free)); |
sewardj | e1216cb | 2007-02-07 19:55:30 +0000 | [diff] [blame] | 1721 | |
weidendo | 2364227 | 2011-09-06 19:08:31 +0000 | [diff] [blame^] | 1722 | VG_(post_clo_init_configure_caches)(&I1c, &D1c, &LLc, |
| 1723 | &clo_I1_cache, |
| 1724 | &clo_D1_cache, |
| 1725 | &clo_LL_cache); |
sewardj | e1216cb | 2007-02-07 19:55:30 +0000 | [diff] [blame] | 1726 | |
| 1727 | cachesim_I1_initcache(I1c); |
| 1728 | cachesim_D1_initcache(D1c); |
njn | 2d853a1 | 2010-10-06 22:46:31 +0000 | [diff] [blame] | 1729 | cachesim_LL_initcache(LLc); |
njn | 51d827b | 2005-05-09 01:02:08 +0000 | [diff] [blame] | 1730 | } |
| 1731 | |
sewardj | 45f4e7c | 2005-09-27 19:20:21 +0000 | [diff] [blame] | 1732 | VG_DETERMINE_INTERFACE_VERSION(cg_pre_clo_init) |
fitzhardinge | 98abfc7 | 2003-12-16 02:05:15 +0000 | [diff] [blame] | 1733 | |
njn25 | e49d8e7 | 2002-09-23 09:36:25 +0000 | [diff] [blame] | 1734 | /*--------------------------------------------------------------------*/ |
njn | f69f945 | 2005-07-03 17:53:11 +0000 | [diff] [blame] | 1735 | /*--- end ---*/ |
sewardj | 18d7513 | 2002-05-16 11:06:21 +0000 | [diff] [blame] | 1736 | /*--------------------------------------------------------------------*/ |
njn | d3bef4f | 2005-10-15 17:46:18 +0000 | [diff] [blame] | 1737 | |