blob: a790a42cd87aa38714a13a615c67e1889572dd66 [file] [log] [blame]
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001/*
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06002 * Vulkan
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06003 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Courtney Goeltzenleuchter <courtney@lunarg.com>
26 * Chia-I Wu <olv@lunarg.com>
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060027 */
28
Chia-I Wu8370b402014-08-29 12:28:37 +080029#include "genhw/genhw.h"
Chia-I Wu3f239832014-12-11 22:57:18 +080030#include "compiler/pipeline/pipeline_compiler_interface.h"
Chia-I Wu8370b402014-08-29 12:28:37 +080031#include "cmd.h"
Chia-I Wu1d125092014-10-08 08:49:38 +080032#include "format.h"
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -060033#include "shader.h"
Chia-I Wu3f239832014-12-11 22:57:18 +080034#include "pipeline.h"
Tony Barbour2094dc72015-07-09 15:26:32 -060035#include "mem.h"
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060036
Tony Barbour8205d902015-04-16 15:59:00 -060037static int translate_blend_func(VkBlendOp func)
Tony Barbourfa6cac72015-01-16 14:27:35 -070038{
39 switch (func) {
Tony Barbour8205d902015-04-16 15:59:00 -060040 case VK_BLEND_OP_ADD: return GEN6_BLENDFUNCTION_ADD;
41 case VK_BLEND_OP_SUBTRACT: return GEN6_BLENDFUNCTION_SUBTRACT;
42 case VK_BLEND_OP_REVERSE_SUBTRACT: return GEN6_BLENDFUNCTION_REVERSE_SUBTRACT;
43 case VK_BLEND_OP_MIN: return GEN6_BLENDFUNCTION_MIN;
44 case VK_BLEND_OP_MAX: return GEN6_BLENDFUNCTION_MAX;
Tony Barbourfa6cac72015-01-16 14:27:35 -070045 default:
46 assert(!"unknown blend func");
47 return GEN6_BLENDFUNCTION_ADD;
48 };
49}
50
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060051static int translate_blend(VkBlend blend)
Tony Barbourfa6cac72015-01-16 14:27:35 -070052{
53 switch (blend) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -060054 case VK_BLEND_ZERO: return GEN6_BLENDFACTOR_ZERO;
55 case VK_BLEND_ONE: return GEN6_BLENDFACTOR_ONE;
56 case VK_BLEND_SRC_COLOR: return GEN6_BLENDFACTOR_SRC_COLOR;
57 case VK_BLEND_ONE_MINUS_SRC_COLOR: return GEN6_BLENDFACTOR_INV_SRC_COLOR;
58 case VK_BLEND_DEST_COLOR: return GEN6_BLENDFACTOR_DST_COLOR;
59 case VK_BLEND_ONE_MINUS_DEST_COLOR: return GEN6_BLENDFACTOR_INV_DST_COLOR;
60 case VK_BLEND_SRC_ALPHA: return GEN6_BLENDFACTOR_SRC_ALPHA;
61 case VK_BLEND_ONE_MINUS_SRC_ALPHA: return GEN6_BLENDFACTOR_INV_SRC_ALPHA;
62 case VK_BLEND_DEST_ALPHA: return GEN6_BLENDFACTOR_DST_ALPHA;
63 case VK_BLEND_ONE_MINUS_DEST_ALPHA: return GEN6_BLENDFACTOR_INV_DST_ALPHA;
64 case VK_BLEND_CONSTANT_COLOR: return GEN6_BLENDFACTOR_CONST_COLOR;
65 case VK_BLEND_ONE_MINUS_CONSTANT_COLOR: return GEN6_BLENDFACTOR_INV_CONST_COLOR;
66 case VK_BLEND_CONSTANT_ALPHA: return GEN6_BLENDFACTOR_CONST_ALPHA;
67 case VK_BLEND_ONE_MINUS_CONSTANT_ALPHA: return GEN6_BLENDFACTOR_INV_CONST_ALPHA;
68 case VK_BLEND_SRC_ALPHA_SATURATE: return GEN6_BLENDFACTOR_SRC_ALPHA_SATURATE;
69 case VK_BLEND_SRC1_COLOR: return GEN6_BLENDFACTOR_SRC1_COLOR;
70 case VK_BLEND_ONE_MINUS_SRC1_COLOR: return GEN6_BLENDFACTOR_INV_SRC1_COLOR;
71 case VK_BLEND_SRC1_ALPHA: return GEN6_BLENDFACTOR_SRC1_ALPHA;
72 case VK_BLEND_ONE_MINUS_SRC1_ALPHA: return GEN6_BLENDFACTOR_INV_SRC1_ALPHA;
Tony Barbourfa6cac72015-01-16 14:27:35 -070073 default:
74 assert(!"unknown blend factor");
75 return GEN6_BLENDFACTOR_ONE;
76 };
77}
78
Tony Barbour8205d902015-04-16 15:59:00 -060079static int translate_compare_func(VkCompareOp func)
Tony Barbourfa6cac72015-01-16 14:27:35 -070080{
81 switch (func) {
Tony Barbour8205d902015-04-16 15:59:00 -060082 case VK_COMPARE_OP_NEVER: return GEN6_COMPAREFUNCTION_NEVER;
83 case VK_COMPARE_OP_LESS: return GEN6_COMPAREFUNCTION_LESS;
84 case VK_COMPARE_OP_EQUAL: return GEN6_COMPAREFUNCTION_EQUAL;
85 case VK_COMPARE_OP_LESS_EQUAL: return GEN6_COMPAREFUNCTION_LEQUAL;
86 case VK_COMPARE_OP_GREATER: return GEN6_COMPAREFUNCTION_GREATER;
87 case VK_COMPARE_OP_NOT_EQUAL: return GEN6_COMPAREFUNCTION_NOTEQUAL;
88 case VK_COMPARE_OP_GREATER_EQUAL: return GEN6_COMPAREFUNCTION_GEQUAL;
89 case VK_COMPARE_OP_ALWAYS: return GEN6_COMPAREFUNCTION_ALWAYS;
Tony Barbourfa6cac72015-01-16 14:27:35 -070090 default:
91 assert(!"unknown compare_func");
92 return GEN6_COMPAREFUNCTION_NEVER;
93 }
94}
95
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060096static int translate_stencil_op(VkStencilOp op)
Tony Barbourfa6cac72015-01-16 14:27:35 -070097{
98 switch (op) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -060099 case VK_STENCIL_OP_KEEP: return GEN6_STENCILOP_KEEP;
100 case VK_STENCIL_OP_ZERO: return GEN6_STENCILOP_ZERO;
101 case VK_STENCIL_OP_REPLACE: return GEN6_STENCILOP_REPLACE;
102 case VK_STENCIL_OP_INC_CLAMP: return GEN6_STENCILOP_INCRSAT;
103 case VK_STENCIL_OP_DEC_CLAMP: return GEN6_STENCILOP_DECRSAT;
104 case VK_STENCIL_OP_INVERT: return GEN6_STENCILOP_INVERT;
105 case VK_STENCIL_OP_INC_WRAP: return GEN6_STENCILOP_INCR;
106 case VK_STENCIL_OP_DEC_WRAP: return GEN6_STENCILOP_DECR;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700107 default:
108 assert(!"unknown stencil op");
109 return GEN6_STENCILOP_KEEP;
110 }
111}
112
Chia-I Wu3f239832014-12-11 22:57:18 +0800113struct intel_pipeline_create_info {
Tony Barboure307f582015-07-10 15:29:03 -0600114 VkGraphicsPipelineCreateInfo graphics;
115 VkPipelineVertexInputStateCreateInfo vi;
116 VkPipelineInputAssemblyStateCreateInfo ia;
117 VkPipelineDepthStencilStateCreateInfo db;
118 VkPipelineColorBlendStateCreateInfo cb;
119 VkPipelineRasterStateCreateInfo rs;
120 VkPipelineTessellationStateCreateInfo tess;
121 VkPipelineMultisampleStateCreateInfo ms;
122 VkPipelineViewportStateCreateInfo vp;
Chia-I Wu3f239832014-12-11 22:57:18 +0800123
Tony Barboure307f582015-07-10 15:29:03 -0600124 VkComputePipelineCreateInfo compute;
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -0600125
Tony Barboure307f582015-07-10 15:29:03 -0600126 VkPipelineShaderStageCreateInfo vs;
127 VkPipelineShaderStageCreateInfo tcs;
128 VkPipelineShaderStageCreateInfo tes;
129 VkPipelineShaderStageCreateInfo gs;
130 VkPipelineShaderStageCreateInfo fs;
Chia-I Wu3f239832014-12-11 22:57:18 +0800131};
Chia-I Wu38d1ddf2015-03-02 10:51:39 -0700132
133/* in S1.3 */
134struct intel_pipeline_sample_position {
135 int8_t x, y;
136};
137
138static uint8_t pack_sample_position(const struct intel_dev *dev,
139 const struct intel_pipeline_sample_position *pos)
140{
141 return (pos->x + 8) << 4 | (pos->y + 8);
142}
143
144void intel_pipeline_init_default_sample_patterns(const struct intel_dev *dev,
145 uint8_t *pat_1x, uint8_t *pat_2x,
146 uint8_t *pat_4x, uint8_t *pat_8x,
147 uint8_t *pat_16x)
148{
149 static const struct intel_pipeline_sample_position default_1x[1] = {
150 { 0, 0 },
151 };
152 static const struct intel_pipeline_sample_position default_2x[2] = {
153 { -4, -4 },
154 { 4, 4 },
155 };
156 static const struct intel_pipeline_sample_position default_4x[4] = {
157 { -2, -6 },
158 { 6, -2 },
159 { -6, 2 },
160 { 2, 6 },
161 };
162 static const struct intel_pipeline_sample_position default_8x[8] = {
163 { -1, 1 },
164 { 1, 5 },
165 { 3, -5 },
166 { 5, 3 },
167 { -7, -1 },
168 { -3, -7 },
169 { 7, -3 },
170 { -5, 7 },
171 };
172 static const struct intel_pipeline_sample_position default_16x[16] = {
173 { 0, 2 },
174 { 3, 0 },
175 { -3, -2 },
176 { -2, -4 },
177 { 4, 3 },
178 { 5, 1 },
179 { 6, -1 },
180 { 2, -6 },
181 { -4, 5 },
182 { -5, -5 },
183 { -1, -7 },
184 { 7, -3 },
185 { -7, 4 },
186 { 1, -8 },
187 { -6, 6 },
188 { -8, 7 },
189 };
190 int i;
191
192 pat_1x[0] = pack_sample_position(dev, default_1x);
193 for (i = 0; i < 2; i++)
194 pat_2x[i] = pack_sample_position(dev, &default_2x[i]);
195 for (i = 0; i < 4; i++)
196 pat_4x[i] = pack_sample_position(dev, &default_4x[i]);
197 for (i = 0; i < 8; i++)
198 pat_8x[i] = pack_sample_position(dev, &default_8x[i]);
199 for (i = 0; i < 16; i++)
200 pat_16x[i] = pack_sample_position(dev, &default_16x[i]);
201}
202
Chia-I Wu3f239832014-12-11 22:57:18 +0800203struct intel_pipeline_shader *intel_pipeline_shader_create_meta(struct intel_dev *dev,
204 enum intel_dev_meta_shader id)
205{
206 struct intel_pipeline_shader *sh;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600207 VkResult ret;
Chia-I Wu3f239832014-12-11 22:57:18 +0800208
Tony Barbour8205d902015-04-16 15:59:00 -0600209 sh = intel_alloc(dev, sizeof(*sh), 0, VK_SYSTEM_ALLOC_TYPE_INTERNAL);
Chia-I Wu3f239832014-12-11 22:57:18 +0800210 if (!sh)
211 return NULL;
212 memset(sh, 0, sizeof(*sh));
213
214 ret = intel_pipeline_shader_compile_meta(sh, dev->gpu, id);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600215 if (ret != VK_SUCCESS) {
Chia-I Wuf9c81ef2015-02-22 13:49:15 +0800216 intel_free(dev, sh);
Chia-I Wu3f239832014-12-11 22:57:18 +0800217 return NULL;
218 }
219
220 switch (id) {
221 case INTEL_DEV_META_VS_FILL_MEM:
222 case INTEL_DEV_META_VS_COPY_MEM:
223 case INTEL_DEV_META_VS_COPY_MEM_UNALIGNED:
224 sh->max_threads = intel_gpu_get_max_threads(dev->gpu,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600225 VK_SHADER_STAGE_VERTEX);
Chia-I Wu3f239832014-12-11 22:57:18 +0800226 break;
227 default:
228 sh->max_threads = intel_gpu_get_max_threads(dev->gpu,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600229 VK_SHADER_STAGE_FRAGMENT);
Chia-I Wu3f239832014-12-11 22:57:18 +0800230 break;
231 }
232
233 return sh;
234}
235
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800236void intel_pipeline_shader_destroy(struct intel_dev *dev,
237 struct intel_pipeline_shader *sh)
Chia-I Wu3f239832014-12-11 22:57:18 +0800238{
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800239 intel_pipeline_shader_cleanup(sh, dev->gpu);
240 intel_free(dev, sh);
Chia-I Wu3f239832014-12-11 22:57:18 +0800241}
242
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600243static VkResult pipeline_build_shader(struct intel_pipeline *pipeline,
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -0600244 const VkPipelineShaderStageCreateInfo *sh_info,
Chia-I Wuf8385062015-01-04 16:27:24 +0800245 struct intel_pipeline_shader *sh)
Chia-I Wu3f239832014-12-11 22:57:18 +0800246{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600247 VkResult ret;
Chia-I Wu3f239832014-12-11 22:57:18 +0800248
Cody Northropbc12f872015-04-29 13:22:07 -0600249 const struct intel_ir* ir = intel_shader(sh_info->shader)->ir;
250
Chia-I Wuf8385062015-01-04 16:27:24 +0800251 ret = intel_pipeline_shader_compile(sh,
Cody Northropbc12f872015-04-29 13:22:07 -0600252 pipeline->dev->gpu, pipeline->pipeline_layout, sh_info, ir);
253
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600254 if (ret != VK_SUCCESS)
Chia-I Wu3f239832014-12-11 22:57:18 +0800255 return ret;
256
257 sh->max_threads =
258 intel_gpu_get_max_threads(pipeline->dev->gpu, sh_info->stage);
259
260 /* 1KB aligned */
261 sh->scratch_offset = u_align(pipeline->scratch_size, 1024);
262 pipeline->scratch_size = sh->scratch_offset +
263 sh->per_thread_scratch_size * sh->max_threads;
264
265 pipeline->active_shaders |= 1 << sh_info->stage;
266
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600267 return VK_SUCCESS;
Chia-I Wu3f239832014-12-11 22:57:18 +0800268}
269
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600270static VkResult pipeline_build_shaders(struct intel_pipeline *pipeline,
Chia-I Wu3f239832014-12-11 22:57:18 +0800271 const struct intel_pipeline_create_info *info)
272{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600273 VkResult ret = VK_SUCCESS;
Chia-I Wu3f239832014-12-11 22:57:18 +0800274
Tony Barbourde4124d2015-07-03 10:33:54 -0600275 if (ret == VK_SUCCESS && info->vs.shader.handle)
Chia-I Wudf601c42015-04-17 01:58:07 +0800276 ret = pipeline_build_shader(pipeline, &info->vs, &pipeline->vs);
Tony Barbourde4124d2015-07-03 10:33:54 -0600277 if (ret == VK_SUCCESS && info->tcs.shader.handle)
Chia-I Wudf601c42015-04-17 01:58:07 +0800278 ret = pipeline_build_shader(pipeline, &info->tcs,&pipeline->tcs);
Tony Barbourde4124d2015-07-03 10:33:54 -0600279 if (ret == VK_SUCCESS && info->tes.shader.handle)
Chia-I Wudf601c42015-04-17 01:58:07 +0800280 ret = pipeline_build_shader(pipeline, &info->tes,&pipeline->tes);
Tony Barbourde4124d2015-07-03 10:33:54 -0600281 if (ret == VK_SUCCESS && info->gs.shader.handle)
Chia-I Wudf601c42015-04-17 01:58:07 +0800282 ret = pipeline_build_shader(pipeline, &info->gs, &pipeline->gs);
Tony Barbourde4124d2015-07-03 10:33:54 -0600283 if (ret == VK_SUCCESS && info->fs.shader.handle)
Chia-I Wudf601c42015-04-17 01:58:07 +0800284 ret = pipeline_build_shader(pipeline, &info->fs, &pipeline->fs);
Chia-I Wu3f239832014-12-11 22:57:18 +0800285
Tony Barbourde4124d2015-07-03 10:33:54 -0600286 if (ret == VK_SUCCESS && info->compute.cs.shader.handle) {
Chia-I Wudf601c42015-04-17 01:58:07 +0800287 ret = pipeline_build_shader(pipeline,
Chia-I Wuf8385062015-01-04 16:27:24 +0800288 &info->compute.cs, &pipeline->cs);
289 }
Chia-I Wu3f239832014-12-11 22:57:18 +0800290
291 return ret;
292}
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600293static uint32_t *pipeline_cmd_ptr(struct intel_pipeline *pipeline, int cmd_len)
294{
295 uint32_t *ptr;
296
297 assert(pipeline->cmd_len + cmd_len < INTEL_PSO_CMD_ENTRIES);
298 ptr = &pipeline->cmds[pipeline->cmd_len];
299 pipeline->cmd_len += cmd_len;
300 return ptr;
301}
302
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600303static VkResult pipeline_build_ia(struct intel_pipeline *pipeline,
Chia-I Wube0a3d92014-09-02 13:20:59 +0800304 const struct intel_pipeline_create_info* info)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600305{
Chia-I Wube0a3d92014-09-02 13:20:59 +0800306 pipeline->topology = info->ia.topology;
Courtney Goeltzenleuchter99349ec2015-07-12 15:35:40 -0600307 pipeline->disable_vs_cache = false;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600308
Chia-I Wube0a3d92014-09-02 13:20:59 +0800309 switch (info->ia.topology) {
Tony Barbour8205d902015-04-16 15:59:00 -0600310 case VK_PRIMITIVE_TOPOLOGY_POINT_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600311 pipeline->prim_type = GEN6_3DPRIM_POINTLIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600312 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600313 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600314 pipeline->prim_type = GEN6_3DPRIM_LINELIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600315 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600316 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600317 pipeline->prim_type = GEN6_3DPRIM_LINESTRIP;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600318 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600319 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600320 pipeline->prim_type = GEN6_3DPRIM_TRILIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600321 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600322 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600323 pipeline->prim_type = GEN6_3DPRIM_TRISTRIP;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600324 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600325 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_FAN:
Courtney Goeltzenleuchter528781d2015-03-03 11:38:12 -0700326 pipeline->prim_type = GEN6_3DPRIM_TRIFAN;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600327 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600328 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600329 pipeline->prim_type = GEN6_3DPRIM_LINELIST_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600330 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600331 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600332 pipeline->prim_type = GEN6_3DPRIM_LINESTRIP_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600333 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600334 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600335 pipeline->prim_type = GEN6_3DPRIM_TRILIST_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600336 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600337 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600338 pipeline->prim_type = GEN6_3DPRIM_TRISTRIP_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600339 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600340 case VK_PRIMITIVE_TOPOLOGY_PATCH:
Chia-I Wube0a3d92014-09-02 13:20:59 +0800341 if (!info->tess.patchControlPoints ||
342 info->tess.patchControlPoints > 32)
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600343 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800344 pipeline->prim_type = GEN7_3DPRIM_PATCHLIST_1 +
345 info->tess.patchControlPoints - 1;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600346 break;
347 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600348 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600349 }
350
Chia-I Wube0a3d92014-09-02 13:20:59 +0800351 if (info->ia.primitiveRestartEnable) {
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600352 pipeline->primitive_restart = true;
Courtney Goeltzenleuchtera7281c22015-07-12 15:42:02 -0600353 pipeline->primitive_restart_index = 0;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600354 } else {
355 pipeline->primitive_restart = false;
356 }
357
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600358 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600359}
360
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600361static VkResult pipeline_build_rs_state(struct intel_pipeline *pipeline,
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800362 const struct intel_pipeline_create_info* info)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600363{
Tony Barboure307f582015-07-10 15:29:03 -0600364 const VkPipelineRasterStateCreateInfo *rs_state = &info->rs;
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800365 bool ccw;
366
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600367 pipeline->depthClipEnable = rs_state->depthClipEnable;
368 pipeline->rasterizerDiscardEnable = rs_state->rasterizerDiscardEnable;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700369
Tony Barbourfa6cac72015-01-16 14:27:35 -0700370 switch (rs_state->fillMode) {
Tony Barbour8205d902015-04-16 15:59:00 -0600371 case VK_FILL_MODE_POINTS:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700372 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_POINT |
373 GEN7_SF_DW1_BACKFACE_POINT;
374 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600375 case VK_FILL_MODE_WIREFRAME:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700376 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_WIREFRAME |
377 GEN7_SF_DW1_BACKFACE_WIREFRAME;
378 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600379 case VK_FILL_MODE_SOLID:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700380 default:
381 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_SOLID |
382 GEN7_SF_DW1_BACKFACE_SOLID;
383 break;
384 }
385
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600386 ccw = (rs_state->frontFace == VK_FRONT_FACE_CCW);
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800387 /* flip the winding order */
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800388
389 if (ccw) {
Tony Barbourfa6cac72015-01-16 14:27:35 -0700390 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTWINDING_CCW;
391 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_FRONTWINDING_CCW;
392 }
393
394 switch (rs_state->cullMode) {
Tony Barbour8205d902015-04-16 15:59:00 -0600395 case VK_CULL_MODE_NONE:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700396 default:
397 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_NONE;
398 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_NONE;
399 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600400 case VK_CULL_MODE_FRONT:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700401 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_FRONT;
402 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_FRONT;
403 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600404 case VK_CULL_MODE_BACK:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700405 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_BACK;
406 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_BACK;
407 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600408 case VK_CULL_MODE_FRONT_AND_BACK:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700409 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_BOTH;
410 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_BOTH;
411 break;
412 }
413
414 /* only GEN7+ needs cull mode in 3DSTATE_CLIP */
415 if (intel_gpu_gen(pipeline->dev->gpu) == INTEL_GEN(6))
416 pipeline->cmd_clip_cull = 0;
417
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600418 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600419}
420
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600421static void pipeline_destroy(struct intel_obj *obj)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600422{
423 struct intel_pipeline *pipeline = intel_pipeline_from_obj(obj);
424
Chia-I Wu3f239832014-12-11 22:57:18 +0800425 if (pipeline->active_shaders & SHADER_VERTEX_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800426 intel_pipeline_shader_cleanup(&pipeline->vs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800427 }
428
429 if (pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800430 intel_pipeline_shader_cleanup(&pipeline->tcs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800431 }
432
433 if (pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800434 intel_pipeline_shader_cleanup(&pipeline->tes, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800435 }
436
437 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800438 intel_pipeline_shader_cleanup(&pipeline->gs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800439 }
440
441 if (pipeline->active_shaders & SHADER_FRAGMENT_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800442 intel_pipeline_shader_cleanup(&pipeline->fs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800443 }
444
445 if (pipeline->active_shaders & SHADER_COMPUTE_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800446 intel_pipeline_shader_cleanup(&pipeline->cs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800447 }
Chia-I Wued833872014-08-23 17:00:35 +0800448
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600449 intel_base_destroy(&pipeline->obj.base);
450}
451
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600452static VkResult pipeline_validate(struct intel_pipeline *pipeline)
Chia-I Wu3efef432014-08-28 15:00:16 +0800453{
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600454 /*
455 * Validate required elements
456 */
457 if (!(pipeline->active_shaders & SHADER_VERTEX_FLAG)) {
458 // TODO: Log debug message: Vertex Shader required.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600459 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600460 }
461
462 /*
463 * Tessalation control and evaluation have to both have a shader defined or
464 * neither should have a shader defined.
465 */
466 if (((pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) == 0) !=
467 ((pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) == 0) ) {
468 // TODO: Log debug message: Both Tess control and Tess eval are required to use tessalation
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600469 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600470 }
471
472 if ((pipeline->active_shaders & SHADER_COMPUTE_FLAG) &&
473 (pipeline->active_shaders & (SHADER_VERTEX_FLAG | SHADER_TESS_CONTROL_FLAG |
474 SHADER_TESS_EVAL_FLAG | SHADER_GEOMETRY_FLAG |
475 SHADER_FRAGMENT_FLAG))) {
476 // TODO: Log debug message: Can only specify compute shader when doing compute
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600477 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600478 }
479
480 /*
Tony Barbour8205d902015-04-16 15:59:00 -0600481 * VK_PRIMITIVE_TOPOLOGY_PATCH primitive topology is only valid for tessellation pipelines.
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600482 * Mismatching primitive topology and tessellation fails graphics pipeline creation.
483 */
484 if (pipeline->active_shaders & (SHADER_TESS_CONTROL_FLAG | SHADER_TESS_EVAL_FLAG) &&
Tony Barbour8205d902015-04-16 15:59:00 -0600485 (pipeline->topology != VK_PRIMITIVE_TOPOLOGY_PATCH)) {
Tobin Ehlis43c973b2015-06-22 11:31:09 -0600486 // TODO: Log debug message: Invalid topology used with tessellation shader.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600487 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600488 }
489
Tony Barbour8205d902015-04-16 15:59:00 -0600490 if ((pipeline->topology == VK_PRIMITIVE_TOPOLOGY_PATCH) &&
Tobin Ehlis43c973b2015-06-22 11:31:09 -0600491 (~pipeline->active_shaders & (SHADER_TESS_CONTROL_FLAG | SHADER_TESS_EVAL_FLAG))) {
492 // TODO: Log debug message: Cannot use TOPOLOGY_PATCH on non-tessellation shader.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600493 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600494 }
495
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600496 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +0800497}
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600498
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800499static void pipeline_build_urb_alloc_gen6(struct intel_pipeline *pipeline,
500 const struct intel_pipeline_create_info *info)
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800501{
Chia-I Wu509b3f22014-09-02 10:24:05 +0800502 const struct intel_gpu *gpu = pipeline->dev->gpu;
503 const int urb_size = ((gpu->gt == 2) ? 64 : 32) * 1024;
Chia-I Wua4d1b392014-10-10 13:57:29 +0800504 const struct intel_pipeline_shader *vs = &pipeline->vs;
505 const struct intel_pipeline_shader *gs = &pipeline->gs;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800506 int vs_entry_size, gs_entry_size;
507 int vs_size, gs_size;
508
Chia-I Wu509b3f22014-09-02 10:24:05 +0800509 INTEL_GPU_ASSERT(gpu, 6, 6);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800510
511 vs_entry_size = ((vs->in_count >= vs->out_count) ?
512 vs->in_count : vs->out_count);
513 gs_entry_size = (gs) ? gs->out_count : 0;
514
515 /* in bytes */
516 vs_entry_size *= sizeof(float) * 4;
517 gs_entry_size *= sizeof(float) * 4;
518
Chia-I Wua4d1b392014-10-10 13:57:29 +0800519 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800520 vs_size = urb_size / 2;
521 gs_size = vs_size;
522 } else {
523 vs_size = urb_size;
524 gs_size = 0;
525 }
526
527 /* 3DSTATE_URB */
528 {
529 const uint8_t cmd_len = 3;
530 const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_URB) |
531 (cmd_len - 2);
532 int vs_alloc_size, gs_alloc_size;
533 int vs_entry_count, gs_entry_count;
534 uint32_t *dw;
535
536 /* in 1024-bit rows */
537 vs_alloc_size = (vs_entry_size + 128 - 1) / 128;
538 gs_alloc_size = (gs_entry_size + 128 - 1) / 128;
539
540 /* valid range is [1, 5] */
541 if (!vs_alloc_size)
542 vs_alloc_size = 1;
543 if (!gs_alloc_size)
544 gs_alloc_size = 1;
545 assert(vs_alloc_size <= 5 && gs_alloc_size <= 5);
546
547 /* valid range is [24, 256], multiples of 4 */
548 vs_entry_count = (vs_size / 128 / vs_alloc_size) & ~3;
549 if (vs_entry_count > 256)
550 vs_entry_count = 256;
551 assert(vs_entry_count >= 24);
552
553 /* valid range is [0, 256], multiples of 4 */
554 gs_entry_count = (gs_size / 128 / gs_alloc_size) & ~3;
555 if (gs_entry_count > 256)
556 gs_entry_count = 256;
557
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600558 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800559
560 dw[0] = dw0;
561 dw[1] = (vs_alloc_size - 1) << GEN6_URB_DW1_VS_ENTRY_SIZE__SHIFT |
562 vs_entry_count << GEN6_URB_DW1_VS_ENTRY_COUNT__SHIFT;
563 dw[2] = gs_entry_count << GEN6_URB_DW2_GS_ENTRY_COUNT__SHIFT |
564 (gs_alloc_size - 1) << GEN6_URB_DW2_GS_ENTRY_SIZE__SHIFT;
565 }
566}
567
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800568static void pipeline_build_urb_alloc_gen7(struct intel_pipeline *pipeline,
569 const struct intel_pipeline_create_info *info)
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800570{
Chia-I Wu509b3f22014-09-02 10:24:05 +0800571 const struct intel_gpu *gpu = pipeline->dev->gpu;
572 const int urb_size = ((gpu->gt == 3) ? 512 :
573 (gpu->gt == 2) ? 256 : 128) * 1024;
Cody Northrop306ec352014-10-06 15:11:45 -0600574 const struct intel_pipeline_shader *vs = &pipeline->vs;
575 const struct intel_pipeline_shader *gs = &pipeline->gs;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800576 /* some space is reserved for PCBs */
Chia-I Wu509b3f22014-09-02 10:24:05 +0800577 int urb_offset = ((gpu->gt == 3) ? 32 : 16) * 1024;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800578 int vs_entry_size, gs_entry_size;
579 int vs_size, gs_size;
580
Chia-I Wu509b3f22014-09-02 10:24:05 +0800581 INTEL_GPU_ASSERT(gpu, 7, 7.5);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800582
583 vs_entry_size = ((vs->in_count >= vs->out_count) ?
584 vs->in_count : vs->out_count);
585 gs_entry_size = (gs) ? gs->out_count : 0;
586
587 /* in bytes */
588 vs_entry_size *= sizeof(float) * 4;
589 gs_entry_size *= sizeof(float) * 4;
590
Chia-I Wua4d1b392014-10-10 13:57:29 +0800591 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800592 vs_size = (urb_size - urb_offset) / 2;
593 gs_size = vs_size;
594 } else {
595 vs_size = urb_size - urb_offset;
596 gs_size = 0;
597 }
598
599 /* 3DSTATE_URB_* */
600 {
601 const uint8_t cmd_len = 2;
602 int vs_alloc_size, gs_alloc_size;
603 int vs_entry_count, gs_entry_count;
604 uint32_t *dw;
605
606 /* in 512-bit rows */
607 vs_alloc_size = (vs_entry_size + 64 - 1) / 64;
608 gs_alloc_size = (gs_entry_size + 64 - 1) / 64;
609
610 if (!vs_alloc_size)
611 vs_alloc_size = 1;
612 if (!gs_alloc_size)
613 gs_alloc_size = 1;
614
615 /* avoid performance decrease due to banking */
616 if (vs_alloc_size == 5)
617 vs_alloc_size = 6;
618
619 /* in multiples of 8 */
620 vs_entry_count = (vs_size / 64 / vs_alloc_size) & ~7;
621 assert(vs_entry_count >= 32);
622
623 gs_entry_count = (gs_size / 64 / gs_alloc_size) & ~7;
624
Chia-I Wu509b3f22014-09-02 10:24:05 +0800625 if (intel_gpu_gen(gpu) >= INTEL_GEN(7.5)) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800626 const int max_vs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800627 (gpu->gt >= 2) ? 1664 : 640;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800628 const int max_gs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800629 (gpu->gt >= 2) ? 640 : 256;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800630 if (vs_entry_count >= max_vs_entry_count)
631 vs_entry_count = max_vs_entry_count;
632 if (gs_entry_count >= max_gs_entry_count)
633 gs_entry_count = max_gs_entry_count;
634 } else {
635 const int max_vs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800636 (gpu->gt == 2) ? 704 : 512;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800637 const int max_gs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800638 (gpu->gt == 2) ? 320 : 192;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800639 if (vs_entry_count >= max_vs_entry_count)
640 vs_entry_count = max_vs_entry_count;
641 if (gs_entry_count >= max_gs_entry_count)
642 gs_entry_count = max_gs_entry_count;
643 }
644
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600645 dw = pipeline_cmd_ptr(pipeline, cmd_len*4);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800646 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_VS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700647 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT |
648 (vs_alloc_size - 1) << GEN7_URB_DW1_ENTRY_SIZE__SHIFT |
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800649 vs_entry_count;
650
651 dw += 2;
652 if (gs_size)
653 urb_offset += vs_size;
654 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_GS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700655 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT |
656 (gs_alloc_size - 1) << GEN7_URB_DW1_ENTRY_SIZE__SHIFT |
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800657 gs_entry_count;
658
659 dw += 2;
660 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_HS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700661 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800662
663 dw += 2;
664 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_DS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700665 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800666 }
667}
668
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800669static void pipeline_build_vertex_elements(struct intel_pipeline *pipeline,
670 const struct intel_pipeline_create_info *info)
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800671{
Cody Northrop306ec352014-10-06 15:11:45 -0600672 const struct intel_pipeline_shader *vs = &pipeline->vs;
Chia-I Wu1d125092014-10-08 08:49:38 +0800673 uint8_t cmd_len;
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800674 uint32_t *dw;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600675 uint32_t i, j;
676 uint32_t attr_count;
677 uint32_t attrs_processed;
Chia-I Wu1d125092014-10-08 08:49:38 +0800678 int comps[4];
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800679
Chia-I Wu509b3f22014-09-02 10:24:05 +0800680 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800681
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600682 attr_count = u_popcountll(vs->inputs_read);
683 cmd_len = 1 + 2 * attr_count;
Chia-I Wu1d125092014-10-08 08:49:38 +0800684 if (vs->uses & (INTEL_SHADER_USE_VID | INTEL_SHADER_USE_IID))
685 cmd_len += 2;
686
687 if (cmd_len == 1)
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800688 return;
689
690 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Chia-I Wu1d125092014-10-08 08:49:38 +0800691
692 dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_ELEMENTS) |
693 (cmd_len - 2);
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800694 dw++;
695
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800696 /* VERTEX_ELEMENT_STATE */
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600697 for (i = 0, attrs_processed = 0; attrs_processed < attr_count; i++) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600698 VkVertexInputAttributeDescription *attr = NULL;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600699
700 /*
701 * The compiler will pack the shader references and then
702 * indicate which locations are used via the bitmask in
703 * vs->inputs_read.
704 */
705 if (!(vs->inputs_read & (1L << i))) {
GregF2dc40212014-10-31 17:31:47 -0600706 continue;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600707 }
708
709 /*
710 * For each bit set in the vs->inputs_read we'll need
711 * to find the corresponding attribute record and then
712 * set up the next HW vertex element based on that attribute.
713 */
714 for (j = 0; j < info->vi.attributeCount; j++) {
715 if (info->vi.pVertexAttributeDescriptions[j].location == i) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600716 attr = (VkVertexInputAttributeDescription *) &info->vi.pVertexAttributeDescriptions[j];
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600717 attrs_processed++;
718 break;
719 }
720 }
721 assert(attr != NULL);
722
Chia-I Wu1d125092014-10-08 08:49:38 +0800723 const int format =
724 intel_format_translate_color(pipeline->dev->gpu, attr->format);
725
726 comps[0] = GEN6_VFCOMP_STORE_0;
727 comps[1] = GEN6_VFCOMP_STORE_0;
728 comps[2] = GEN6_VFCOMP_STORE_0;
729 comps[3] = icd_format_is_int(attr->format) ?
730 GEN6_VFCOMP_STORE_1_INT : GEN6_VFCOMP_STORE_1_FP;
731
732 switch (icd_format_get_channel_count(attr->format)) {
733 case 4: comps[3] = GEN6_VFCOMP_STORE_SRC; /* fall through */
734 case 3: comps[2] = GEN6_VFCOMP_STORE_SRC; /* fall through */
735 case 2: comps[1] = GEN6_VFCOMP_STORE_SRC; /* fall through */
736 case 1: comps[0] = GEN6_VFCOMP_STORE_SRC; break;
737 default:
738 break;
739 }
740
741 assert(attr->offsetInBytes <= 2047);
742
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700743 dw[0] = attr->binding << GEN6_VE_DW0_VB_INDEX__SHIFT |
744 GEN6_VE_DW0_VALID |
745 format << GEN6_VE_DW0_FORMAT__SHIFT |
Chia-I Wu1d125092014-10-08 08:49:38 +0800746 attr->offsetInBytes;
747
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700748 dw[1] = comps[0] << GEN6_VE_DW1_COMP0__SHIFT |
749 comps[1] << GEN6_VE_DW1_COMP1__SHIFT |
750 comps[2] << GEN6_VE_DW1_COMP2__SHIFT |
751 comps[3] << GEN6_VE_DW1_COMP3__SHIFT;
Chia-I Wu1d125092014-10-08 08:49:38 +0800752
753 dw += 2;
754 }
GregF932fcf52014-10-29 17:02:11 -0600755
756 if (vs->uses & (INTEL_SHADER_USE_VID | INTEL_SHADER_USE_IID)) {
757 comps[0] = (vs->uses & INTEL_SHADER_USE_VID) ?
758 GEN6_VFCOMP_STORE_VID : GEN6_VFCOMP_STORE_0;
759 comps[1] = (vs->uses & INTEL_SHADER_USE_IID) ?
760 GEN6_VFCOMP_STORE_IID : GEN6_VFCOMP_NOSTORE;
761 comps[2] = GEN6_VFCOMP_NOSTORE;
762 comps[3] = GEN6_VFCOMP_NOSTORE;
763
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700764 dw[0] = GEN6_VE_DW0_VALID;
765 dw[1] = comps[0] << GEN6_VE_DW1_COMP0__SHIFT |
766 comps[1] << GEN6_VE_DW1_COMP1__SHIFT |
767 comps[2] << GEN6_VE_DW1_COMP2__SHIFT |
768 comps[3] << GEN6_VE_DW1_COMP3__SHIFT;
GregF932fcf52014-10-29 17:02:11 -0600769
770 dw += 2;
771 }
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800772}
773
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800774static void pipeline_build_fragment_SBE(struct intel_pipeline *pipeline,
775 const struct intel_pipeline_create_info *info)
GregF8cd81832014-11-18 18:01:01 -0700776{
777 const struct intel_pipeline_shader *fs = &pipeline->fs;
GregF8cd81832014-11-18 18:01:01 -0700778 uint8_t cmd_len;
779 uint32_t *body;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600780 uint32_t attr_skip, attr_count;
781 uint32_t vue_offset, vue_len;
782 uint32_t i;
GregF8cd81832014-11-18 18:01:01 -0700783
Cody Northrop293d4502015-05-05 09:38:03 -0600784 // If GS is active, use its outputs
785 const struct intel_pipeline_shader *src =
786 (pipeline->active_shaders & SHADER_GEOMETRY_FLAG)
787 ? &pipeline->gs
788 : &pipeline->vs;
789
GregF8cd81832014-11-18 18:01:01 -0700790 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
791
792 cmd_len = 14;
793
Chia-I Wuf85def42015-01-29 00:34:24 +0800794 if (intel_gpu_gen(pipeline->dev->gpu) >= INTEL_GEN(7))
795 body = pipeline_cmd_ptr(pipeline, cmd_len);
796 else
797 body = pipeline->cmd_3dstate_sbe;
GregF8cd81832014-11-18 18:01:01 -0700798
Cody Northrop293d4502015-05-05 09:38:03 -0600799 assert(!fs->reads_user_clip || src->enable_user_clip);
800 attr_skip = src->outputs_offset;
801 if (src->enable_user_clip != fs->reads_user_clip) {
GregF8cd81832014-11-18 18:01:01 -0700802 attr_skip += 2;
803 }
Cody Northrop293d4502015-05-05 09:38:03 -0600804 assert(src->out_count >= attr_skip);
805 attr_count = src->out_count - attr_skip;
GregF8cd81832014-11-18 18:01:01 -0700806
807 // LUNARG TODO: We currently are only handling 16 attrs;
808 // ultimately, we need to handle 32
809 assert(fs->in_count <= 16);
810 assert(attr_count <= 16);
811
812 vue_offset = attr_skip / 2;
813 vue_len = (attr_count + 1) / 2;
814 if (!vue_len)
815 vue_len = 1;
816
817 body[0] = GEN7_RENDER_CMD(3D, 3DSTATE_SBE) |
818 (cmd_len - 2);
819
820 // LUNARG TODO: If the attrs needed by the FS are exactly
821 // what is written by the VS, we don't need to enable
822 // swizzling, improving performance. Even if we swizzle,
823 // we can improve performance by reducing vue_len to
824 // just include the values needed by the FS:
825 // vue_len = ceiling((max_vs_out + 1)/2)
826
827 body[1] = GEN7_SBE_DW1_ATTR_SWIZZLE_ENABLE |
828 fs->in_count << GEN7_SBE_DW1_ATTR_COUNT__SHIFT |
829 vue_len << GEN7_SBE_DW1_URB_READ_LEN__SHIFT |
830 vue_offset << GEN7_SBE_DW1_URB_READ_OFFSET__SHIFT;
831
Courtney Goeltzenleuchter9c057f52015-07-12 14:53:14 -0600832 /* Vulkan default is point origin upper left */
833 body[1] |= GEN7_SBE_DW1_POINT_SPRITE_TEXCOORD_UPPERLEFT;
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800834
Cody Northrop293d4502015-05-05 09:38:03 -0600835 uint16_t src_slot[fs->in_count];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600836 int32_t fs_in = 0;
Cody Northrop293d4502015-05-05 09:38:03 -0600837 int32_t src_out = - (vue_offset * 2 - src->outputs_offset);
GregF8cd81832014-11-18 18:01:01 -0700838 for (i=0; i < 64; i++) {
Cody Northrop293d4502015-05-05 09:38:03 -0600839 bool srcWrites = src->outputs_written & (1L << i);
840 bool fsReads = fs->inputs_read & (1L << i);
Cody Northropd75c13e2015-01-02 14:07:20 -0700841
842 if (fsReads) {
Cody Northrop293d4502015-05-05 09:38:03 -0600843 assert(src_out >= 0);
GregF8cd81832014-11-18 18:01:01 -0700844 assert(fs_in < fs->in_count);
Cody Northrop293d4502015-05-05 09:38:03 -0600845 src_slot[fs_in] = src_out;
Cody Northropd75c13e2015-01-02 14:07:20 -0700846
Cody Northrop293d4502015-05-05 09:38:03 -0600847 if (!srcWrites) {
Cody Northropd75c13e2015-01-02 14:07:20 -0700848 // If the vertex shader did not write this input, we cannot
849 // program the SBE to read it. Our choices are to allow it to
850 // read junk from a GRF, or get zero. We're choosing zero.
851 if (i >= fs->generic_input_start) {
Cody Northrop293d4502015-05-05 09:38:03 -0600852 src_slot[fs_in] = GEN8_SBE_SWIZ_CONST_0000 |
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700853 GEN8_SBE_SWIZ_OVERRIDE_X |
854 GEN8_SBE_SWIZ_OVERRIDE_Y |
855 GEN8_SBE_SWIZ_OVERRIDE_Z |
856 GEN8_SBE_SWIZ_OVERRIDE_W;
Cody Northropd75c13e2015-01-02 14:07:20 -0700857 }
858 }
859
GregF8cd81832014-11-18 18:01:01 -0700860 fs_in += 1;
861 }
Cody Northrop293d4502015-05-05 09:38:03 -0600862 if (srcWrites) {
863 src_out += 1;
GregF8cd81832014-11-18 18:01:01 -0700864 }
865 }
866
867 for (i = 0; i < 8; i++) {
868 uint16_t hi, lo;
869
870 /* no attr swizzles */
871 if (i * 2 + 1 < fs->in_count) {
Cody Northrop293d4502015-05-05 09:38:03 -0600872 lo = src_slot[i * 2];
873 hi = src_slot[i * 2 + 1];
GregF8cd81832014-11-18 18:01:01 -0700874 } else if (i * 2 < fs->in_count) {
Cody Northrop293d4502015-05-05 09:38:03 -0600875 lo = src_slot[i * 2];
GregF8cd81832014-11-18 18:01:01 -0700876 hi = 0;
877 } else {
878 hi = 0;
879 lo = 0;
880 }
881
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700882 body[2 + i] = hi << GEN8_SBE_SWIZ_HIGH__SHIFT | lo;
GregF8cd81832014-11-18 18:01:01 -0700883 }
884
Tony Barbour8205d902015-04-16 15:59:00 -0600885 if (info->ia.topology == VK_PRIMITIVE_TOPOLOGY_POINT_LIST)
Chia-I Wu7f390562015-03-25 08:47:18 +0800886 body[10] = fs->point_sprite_enables;
887 else
888 body[10] = 0;
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800889
GregF8cd81832014-11-18 18:01:01 -0700890 body[11] = 0; /* constant interpolation enables */
891 body[12] = 0; /* WrapShortest enables */
892 body[13] = 0;
893}
894
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800895static void pipeline_build_gs(struct intel_pipeline *pipeline,
896 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600897{
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600898 // gen7_emit_3DSTATE_GS done by cmd_pipeline
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600899}
900
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800901static void pipeline_build_hs(struct intel_pipeline *pipeline,
902 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600903{
904 const uint8_t cmd_len = 7;
905 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_HS) | (cmd_len - 2);
906 uint32_t *dw;
907
Chia-I Wu509b3f22014-09-02 10:24:05 +0800908 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600909
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800910 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600911 dw[0] = dw0;
912 dw[1] = 0;
913 dw[2] = 0;
914 dw[3] = 0;
915 dw[4] = 0;
916 dw[5] = 0;
917 dw[6] = 0;
918}
919
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800920static void pipeline_build_te(struct intel_pipeline *pipeline,
921 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600922{
923 const uint8_t cmd_len = 4;
924 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_TE) | (cmd_len - 2);
925 uint32_t *dw;
926
Chia-I Wu509b3f22014-09-02 10:24:05 +0800927 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600928
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800929 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600930 dw[0] = dw0;
931 dw[1] = 0;
932 dw[2] = 0;
933 dw[3] = 0;
934}
935
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800936static void pipeline_build_ds(struct intel_pipeline *pipeline,
937 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600938{
939 const uint8_t cmd_len = 6;
940 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_DS) | (cmd_len - 2);
941 uint32_t *dw;
942
Chia-I Wu509b3f22014-09-02 10:24:05 +0800943 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600944
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800945 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600946 dw[0] = dw0;
947 dw[1] = 0;
948 dw[2] = 0;
949 dw[3] = 0;
950 dw[4] = 0;
951 dw[5] = 0;
952}
953
Tony Barbourfa6cac72015-01-16 14:27:35 -0700954static void pipeline_build_depth_stencil(struct intel_pipeline *pipeline,
955 const struct intel_pipeline_create_info *info)
956{
957 pipeline->cmd_depth_stencil = 0;
958
959 if (info->db.stencilTestEnable) {
960 pipeline->cmd_depth_stencil = 1 << 31 |
Tony Barbour8205d902015-04-16 15:59:00 -0600961 translate_compare_func(info->db.front.stencilCompareOp) << 28 |
Tony Barbourfa6cac72015-01-16 14:27:35 -0700962 translate_stencil_op(info->db.front.stencilFailOp) << 25 |
963 translate_stencil_op(info->db.front.stencilDepthFailOp) << 22 |
964 translate_stencil_op(info->db.front.stencilPassOp) << 19 |
965 1 << 15 |
Tony Barbour8205d902015-04-16 15:59:00 -0600966 translate_compare_func(info->db.back.stencilCompareOp) << 12 |
Tony Barbourfa6cac72015-01-16 14:27:35 -0700967 translate_stencil_op(info->db.back.stencilFailOp) << 9 |
968 translate_stencil_op(info->db.back.stencilDepthFailOp) << 6 |
969 translate_stencil_op(info->db.back.stencilPassOp) << 3;
970 }
971
972 pipeline->stencilTestEnable = info->db.stencilTestEnable;
973
974 /*
975 * From the Sandy Bridge PRM, volume 2 part 1, page 360:
976 *
977 * "Enabling the Depth Test function without defining a Depth Buffer is
978 * UNDEFINED."
979 *
980 * From the Sandy Bridge PRM, volume 2 part 1, page 375:
981 *
982 * "A Depth Buffer must be defined before enabling writes to it, or
983 * operation is UNDEFINED."
984 *
985 * TODO We do not check these yet.
986 */
987 if (info->db.depthTestEnable) {
988 pipeline->cmd_depth_test = GEN6_ZS_DW2_DEPTH_TEST_ENABLE |
Tony Barbour8205d902015-04-16 15:59:00 -0600989 translate_compare_func(info->db.depthCompareOp) << 27;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700990 } else {
991 pipeline->cmd_depth_test = GEN6_COMPAREFUNCTION_ALWAYS << 27;
992 }
993
994 if (info->db.depthWriteEnable)
995 pipeline->cmd_depth_test |= GEN6_ZS_DW2_DEPTH_WRITE_ENABLE;
996}
997
Tony Barbourfa6cac72015-01-16 14:27:35 -0700998static void pipeline_build_msaa(struct intel_pipeline *pipeline,
999 const struct intel_pipeline_create_info *info)
1000{
1001 uint32_t cmd, cmd_len;
1002 uint32_t *dw;
1003
1004 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
1005
Tony Barboure094edf2015-06-26 10:18:34 -06001006 pipeline->sample_count = (info->ms.rasterSamples <= 1) ? 1 : info->ms.rasterSamples;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001007
1008 /* 3DSTATE_SAMPLE_MASK */
1009 cmd = GEN6_RENDER_CMD(3D, 3DSTATE_SAMPLE_MASK);
1010 cmd_len = 2;
1011
Chia-I Wu8ada4242015-03-02 11:19:33 -07001012 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001013 dw[0] = cmd | (cmd_len - 2);
1014 dw[1] = info->ms.sampleMask & ((1 << pipeline->sample_count) - 1);
1015 pipeline->cmd_sample_mask = dw[1];
1016}
1017
1018static void pipeline_build_cb(struct intel_pipeline *pipeline,
1019 const struct intel_pipeline_create_info *info)
1020{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001021 uint32_t i;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001022
1023 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
1024 STATIC_ASSERT(ARRAY_SIZE(pipeline->cmd_cb) >= INTEL_MAX_RENDER_TARGETS*2);
1025 assert(info->cb.attachmentCount <= INTEL_MAX_RENDER_TARGETS);
1026
1027 uint32_t *dw = pipeline->cmd_cb;
1028
1029 for (i = 0; i < info->cb.attachmentCount; i++) {
Tony Barboure307f582015-07-10 15:29:03 -06001030 const VkPipelineColorBlendAttachmentState *att = &info->cb.pAttachments[i];
Tony Barbourfa6cac72015-01-16 14:27:35 -07001031 uint32_t dw0, dw1;
1032
1033
1034 dw0 = 0;
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001035 dw1 = GEN6_RT_DW1_COLORCLAMP_RTFORMAT |
1036 GEN6_RT_DW1_PRE_BLEND_CLAMP |
1037 GEN6_RT_DW1_POST_BLEND_CLAMP;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001038
1039 if (att->blendEnable) {
1040 dw0 = 1 << 31 |
Tony Barbour8205d902015-04-16 15:59:00 -06001041 translate_blend_func(att->blendOpAlpha) << 26 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001042 translate_blend(att->srcBlendAlpha) << 20 |
1043 translate_blend(att->destBlendAlpha) << 15 |
Tony Barbour8205d902015-04-16 15:59:00 -06001044 translate_blend_func(att->blendOpColor) << 11 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001045 translate_blend(att->srcBlendColor) << 5 |
1046 translate_blend(att->destBlendColor);
1047
Tony Barbour8205d902015-04-16 15:59:00 -06001048 if (att->blendOpAlpha != att->blendOpColor ||
Tony Barbourfa6cac72015-01-16 14:27:35 -07001049 att->srcBlendAlpha != att->srcBlendColor ||
1050 att->destBlendAlpha != att->destBlendColor)
1051 dw0 |= 1 << 30;
Courtney Goeltzenleuchterdf13a4d2015-02-11 14:14:45 -07001052
1053 pipeline->dual_source_blend_enable = icd_pipeline_cb_att_needs_dual_source_blending(att);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001054 }
1055
Courtney Goeltzenleuchter72af13a2015-06-26 17:45:23 -06001056 if (info->cb.logicOpEnable && info->cb.logicOp != VK_LOGIC_OP_COPY) {
Tony Barbourfa6cac72015-01-16 14:27:35 -07001057 int logicop;
1058
1059 switch (info->cb.logicOp) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001060 case VK_LOGIC_OP_CLEAR: logicop = GEN6_LOGICOP_CLEAR; break;
1061 case VK_LOGIC_OP_AND: logicop = GEN6_LOGICOP_AND; break;
1062 case VK_LOGIC_OP_AND_REVERSE: logicop = GEN6_LOGICOP_AND_REVERSE; break;
1063 case VK_LOGIC_OP_AND_INVERTED: logicop = GEN6_LOGICOP_AND_INVERTED; break;
1064 case VK_LOGIC_OP_NOOP: logicop = GEN6_LOGICOP_NOOP; break;
1065 case VK_LOGIC_OP_XOR: logicop = GEN6_LOGICOP_XOR; break;
1066 case VK_LOGIC_OP_OR: logicop = GEN6_LOGICOP_OR; break;
1067 case VK_LOGIC_OP_NOR: logicop = GEN6_LOGICOP_NOR; break;
1068 case VK_LOGIC_OP_EQUIV: logicop = GEN6_LOGICOP_EQUIV; break;
1069 case VK_LOGIC_OP_INVERT: logicop = GEN6_LOGICOP_INVERT; break;
1070 case VK_LOGIC_OP_OR_REVERSE: logicop = GEN6_LOGICOP_OR_REVERSE; break;
1071 case VK_LOGIC_OP_COPY_INVERTED: logicop = GEN6_LOGICOP_COPY_INVERTED; break;
1072 case VK_LOGIC_OP_OR_INVERTED: logicop = GEN6_LOGICOP_OR_INVERTED; break;
1073 case VK_LOGIC_OP_NAND: logicop = GEN6_LOGICOP_NAND; break;
1074 case VK_LOGIC_OP_SET: logicop = GEN6_LOGICOP_SET; break;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001075 default:
1076 assert(!"unknown logic op");
1077 logicop = GEN6_LOGICOP_CLEAR;
1078 break;
1079 }
1080
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001081 dw1 |= GEN6_RT_DW1_LOGICOP_ENABLE |
1082 logicop << GEN6_RT_DW1_LOGICOP_FUNC__SHIFT;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001083 }
1084
1085 if (!(att->channelWriteMask & 0x1))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001086 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_R;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001087 if (!(att->channelWriteMask & 0x2))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001088 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_G;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001089 if (!(att->channelWriteMask & 0x4))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001090 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_B;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001091 if (!(att->channelWriteMask & 0x8))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001092 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_A;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001093
1094 dw[2 * i] = dw0;
1095 dw[2 * i + 1] = dw1;
1096 }
1097
1098 for (i=info->cb.attachmentCount; i < INTEL_MAX_RENDER_TARGETS; i++)
1099 {
1100 dw[2 * i] = 0;
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001101 dw[2 * i + 1] = GEN6_RT_DW1_COLORCLAMP_RTFORMAT |
1102 GEN6_RT_DW1_PRE_BLEND_CLAMP |
1103 GEN6_RT_DW1_POST_BLEND_CLAMP |
1104 GEN6_RT_DW1_WRITE_DISABLE_R |
1105 GEN6_RT_DW1_WRITE_DISABLE_G |
1106 GEN6_RT_DW1_WRITE_DISABLE_B |
1107 GEN6_RT_DW1_WRITE_DISABLE_A;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001108 }
1109
1110}
1111
1112
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001113static VkResult pipeline_build_all(struct intel_pipeline *pipeline,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001114 const struct intel_pipeline_create_info *info)
Chia-I Wu3efef432014-08-28 15:00:16 +08001115{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001116 VkResult ret;
Chia-I Wu3efef432014-08-28 15:00:16 +08001117
Chia-I Wu98824592014-09-02 09:42:46 +08001118 ret = pipeline_build_shaders(pipeline, info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001119 if (ret != VK_SUCCESS)
Chia-I Wu98824592014-09-02 09:42:46 +08001120 return ret;
1121
Chia-I Wu1d125092014-10-08 08:49:38 +08001122 if (info->vi.bindingCount > ARRAY_SIZE(pipeline->vb) ||
1123 info->vi.attributeCount > ARRAY_SIZE(pipeline->vb))
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001124 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu1d125092014-10-08 08:49:38 +08001125
1126 pipeline->vb_count = info->vi.bindingCount;
1127 memcpy(pipeline->vb, info->vi.pVertexBindingDescriptions,
1128 sizeof(pipeline->vb[0]) * pipeline->vb_count);
1129
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001130 pipeline_build_vertex_elements(pipeline, info);
Chia-I Wu86a5e0c2015-03-24 11:01:50 +08001131 pipeline_build_fragment_SBE(pipeline, info);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001132 pipeline_build_msaa(pipeline, info);
Chia-I Wu5bdb0962015-01-24 12:49:28 +08001133 pipeline_build_depth_stencil(pipeline, info);
Chia-I Wu4d9ad912014-08-29 14:20:36 +08001134
Chia-I Wu509b3f22014-09-02 10:24:05 +08001135 if (intel_gpu_gen(pipeline->dev->gpu) >= INTEL_GEN(7)) {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001136 pipeline_build_urb_alloc_gen7(pipeline, info);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001137 pipeline_build_gs(pipeline, info);
1138 pipeline_build_hs(pipeline, info);
1139 pipeline_build_te(pipeline, info);
1140 pipeline_build_ds(pipeline, info);
Chia-I Wu8370b402014-08-29 12:28:37 +08001141
1142 pipeline->wa_flags = INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE |
1143 INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL |
1144 INTEL_CMD_WA_GEN7_PRE_VS_DEPTH_STALL_WRITE |
1145 INTEL_CMD_WA_GEN7_POST_COMMAND_CS_STALL |
1146 INTEL_CMD_WA_GEN7_POST_COMMAND_DEPTH_STALL;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +08001147 } else {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001148 pipeline_build_urb_alloc_gen6(pipeline, info);
Chia-I Wu8370b402014-08-29 12:28:37 +08001149
1150 pipeline->wa_flags = INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE |
1151 INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +08001152 }
1153
Chia-I Wube0a3d92014-09-02 13:20:59 +08001154 ret = pipeline_build_ia(pipeline, info);
Chia-I Wu3efef432014-08-28 15:00:16 +08001155
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001156 if (ret == VK_SUCCESS)
Chia-I Wu6abcb0e2015-03-24 14:38:14 +08001157 ret = pipeline_build_rs_state(pipeline, info);
Chia-I Wu3efef432014-08-28 15:00:16 +08001158
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001159 if (ret == VK_SUCCESS) {
Tony Barbourfa6cac72015-01-16 14:27:35 -07001160 pipeline_build_cb(pipeline, info);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001161 pipeline->cb_state = info->cb;
1162 pipeline->tess_state = info->tess;
Chia-I Wu3efef432014-08-28 15:00:16 +08001163 }
1164
1165 return ret;
1166}
1167
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001168static VkResult pipeline_create_info_init(struct intel_pipeline_create_info *info,
1169 const VkGraphicsPipelineCreateInfo *vkinfo)
Chia-I Wu3efef432014-08-28 15:00:16 +08001170{
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001171 memset(info, 0, sizeof(*info));
Chia-I Wu3efef432014-08-28 15:00:16 +08001172
Tony Barbourfa6cac72015-01-16 14:27:35 -07001173 /*
1174 * Do we need to set safe defaults in case the app doesn't provide all of
1175 * the necessary create infos?
1176 */
Tony Barboure094edf2015-06-26 10:18:34 -06001177 info->ms.rasterSamples = 1;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001178 info->ms.sampleMask = 1;
1179
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001180 memcpy(&info->graphics, vkinfo, sizeof (info->graphics));
Chia-I Wu3efef432014-08-28 15:00:16 +08001181
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001182 void *dst;
1183 for (uint32_t i = 0; i < vkinfo->stageCount; i++) {
1184 const VkPipelineShaderStageCreateInfo *thisStage = &vkinfo->pStages[i];
1185 switch (thisStage->stage) {
1186 case VK_SHADER_STAGE_VERTEX:
1187 dst = &info->vs;
1188 break;
1189 case VK_SHADER_STAGE_TESS_CONTROL:
1190 dst = &info->tcs;
1191 break;
1192 case VK_SHADER_STAGE_TESS_EVALUATION:
1193 dst = &info->tes;
1194 break;
1195 case VK_SHADER_STAGE_GEOMETRY:
1196 dst = &info->gs;
1197 break;
1198 case VK_SHADER_STAGE_FRAGMENT:
1199 dst = &info->fs;
1200 break;
1201 case VK_SHADER_STAGE_COMPUTE:
1202 dst = &info->compute;
1203 break;
1204 default:
1205 return VK_ERROR_BAD_PIPELINE_DATA;
1206 break;
Chia-I Wu3efef432014-08-28 15:00:16 +08001207 }
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001208 memcpy(dst, thisStage, sizeof(VkPipelineShaderStageCreateInfo));
1209 }
Chia-I Wu3efef432014-08-28 15:00:16 +08001210
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001211 if (vkinfo->pVertexInputState != NULL) {
1212 memcpy(&info->vi, vkinfo->pVertexInputState, sizeof (info->vi));
1213 }
Tony Barboure307f582015-07-10 15:29:03 -06001214 if (vkinfo->pInputAssemblyState != NULL) {
1215 memcpy(&info->ia, vkinfo->pInputAssemblyState, sizeof (info->ia));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001216 }
Tony Barboure307f582015-07-10 15:29:03 -06001217 if (vkinfo->pDepthStencilState != NULL) {
1218 memcpy(&info->db, vkinfo->pDepthStencilState, sizeof (info->db));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001219 }
Tony Barboure307f582015-07-10 15:29:03 -06001220 if (vkinfo->pColorBlendState != NULL) {
1221 memcpy(&info->cb, vkinfo->pColorBlendState, sizeof (info->cb));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001222 }
Tony Barboure307f582015-07-10 15:29:03 -06001223 if (vkinfo->pRasterState != NULL) {
1224 memcpy(&info->rs, vkinfo->pRasterState, sizeof (info->rs));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001225 }
Tony Barboure307f582015-07-10 15:29:03 -06001226 if (vkinfo->pTessellationState != NULL) {
1227 memcpy(&info->tess, vkinfo->pTessellationState, sizeof (info->tess));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001228 }
Tony Barboure307f582015-07-10 15:29:03 -06001229 if (vkinfo->pMultisampleState != NULL) {
1230 memcpy(&info->ms, vkinfo->pMultisampleState, sizeof (info->ms));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001231 }
Tony Barboure307f582015-07-10 15:29:03 -06001232 if (vkinfo->pViewportState != NULL) {
1233 memcpy(&info->vp, vkinfo->pViewportState, sizeof (info->vp));
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001234 }
Tony Barboure307f582015-07-10 15:29:03 -06001235 if (vkinfo->pViewportState != NULL) {
1236 memcpy(&info->vp, vkinfo->pViewportState, sizeof (info->vp));
Chia-I Wu3efef432014-08-28 15:00:16 +08001237 }
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001238
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001239 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +08001240}
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001241
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001242static VkResult graphics_pipeline_create(struct intel_dev *dev,
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001243 const VkGraphicsPipelineCreateInfo *info_,
1244 struct intel_pipeline **pipeline_ret)
Chia-I Wu3efef432014-08-28 15:00:16 +08001245{
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001246 struct intel_pipeline_create_info info;
Chia-I Wu3efef432014-08-28 15:00:16 +08001247 struct intel_pipeline *pipeline;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001248 VkResult ret;
Chia-I Wu3efef432014-08-28 15:00:16 +08001249
Mark Lobodzinski0e0fb5c2015-06-23 15:11:57 -06001250 ret = pipeline_create_info_init(&info, info_);
1251
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001252 if (ret != VK_SUCCESS)
Chia-I Wu3efef432014-08-28 15:00:16 +08001253 return ret;
1254
Chia-I Wu545c2e12015-02-22 13:19:54 +08001255 pipeline = (struct intel_pipeline *) intel_base_create(&dev->base.handle,
Jon Ashburn0d60d272015-07-09 15:02:25 -06001256 sizeof (*pipeline), dev->base.dbg,
1257 VK_OBJECT_TYPE_PIPELINE, info_, 0);
Chia-I Wu3efef432014-08-28 15:00:16 +08001258 if (!pipeline)
Tony Barbour8205d902015-04-16 15:59:00 -06001259 return VK_ERROR_OUT_OF_HOST_MEMORY;
Chia-I Wu3efef432014-08-28 15:00:16 +08001260
1261 pipeline->dev = dev;
Jon Ashburn0d60d272015-07-09 15:02:25 -06001262 pipeline->pipeline_layout = intel_pipeline_layout(info.graphics.layout);
Chia-I Wudf601c42015-04-17 01:58:07 +08001263
Chia-I Wu3efef432014-08-28 15:00:16 +08001264 pipeline->obj.destroy = pipeline_destroy;
Chia-I Wu3efef432014-08-28 15:00:16 +08001265
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001266 ret = pipeline_build_all(pipeline, &info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001267 if (ret == VK_SUCCESS)
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001268 ret = pipeline_validate(pipeline);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001269 if (ret != VK_SUCCESS) {
Chia-I Wu3efef432014-08-28 15:00:16 +08001270 pipeline_destroy(&pipeline->obj);
1271 return ret;
1272 }
1273
Tony Barbour2094dc72015-07-09 15:26:32 -06001274 VkMemoryAllocInfo mem_reqs;
1275 mem_reqs.sType = VK_STRUCTURE_TYPE_MEMORY_ALLOC_INFO;
1276 mem_reqs.allocationSize = pipeline->scratch_size;
1277 mem_reqs.pNext = NULL;
1278 mem_reqs.memoryTypeIndex = 0;
1279 intel_mem_alloc(dev, &mem_reqs, &pipeline->obj.mem);
1280
Chia-I Wu3efef432014-08-28 15:00:16 +08001281 *pipeline_ret = pipeline;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001282 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +08001283}
1284
Jon Ashburn0d60d272015-07-09 15:02:25 -06001285ICD_EXPORT VkResult VKAPI vkCreatePipelineCache(
1286 VkDevice device,
1287 const VkPipelineCacheCreateInfo* pCreateInfo,
1288 VkPipelineCache* pPipelineCache)
Chia-I Wu3efef432014-08-28 15:00:16 +08001289{
Chia-I Wu3efef432014-08-28 15:00:16 +08001290
Jon Ashburn0d60d272015-07-09 15:02:25 -06001291 // non-dispatchable objects only need to be 64 bits currently
1292 *((uint64_t *)pPipelineCache) = 1;
1293 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001294}
1295
Jon Ashburn0d60d272015-07-09 15:02:25 -06001296VkResult VKAPI vkDestroyPipelineCache(
1297 VkDevice device,
1298 VkPipelineCache pipelineCache)
Courtney Goeltzenleuchter32876a12015-03-25 15:37:49 -06001299{
Jon Ashburn0d60d272015-07-09 15:02:25 -06001300 return VK_SUCCESS;
Courtney Goeltzenleuchter32876a12015-03-25 15:37:49 -06001301}
1302
Jon Ashburn0d60d272015-07-09 15:02:25 -06001303ICD_EXPORT size_t VKAPI vkGetPipelineCacheSize(
1304 VkDevice device,
1305 VkPipelineCache pipelineCache)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001306{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001307 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001308}
1309
Jon Ashburn0d60d272015-07-09 15:02:25 -06001310ICD_EXPORT VkResult VKAPI vkGetPipelineCacheData(
1311 VkDevice device,
1312 VkPipelineCache pipelineCache,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001313 void* pData)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001314{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001315 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001316}
1317
Jon Ashburn0d60d272015-07-09 15:02:25 -06001318ICD_EXPORT VkResult VKAPI vkMergePipelineCaches(
1319 VkDevice device,
1320 VkPipelineCache destCache,
1321 uint32_t srcCacheCount,
1322 const VkPipelineCache* pSrcCaches)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001323{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001324 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001325}
1326
Jon Ashburn0d60d272015-07-09 15:02:25 -06001327ICD_EXPORT VkResult VKAPI vkCreateGraphicsPipelines(
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001328 VkDevice device,
Jon Ashburn0d60d272015-07-09 15:02:25 -06001329 VkPipelineCache pipelineCache,
1330 uint32_t count,
1331 const VkGraphicsPipelineCreateInfo* pCreateInfos,
1332 VkPipeline* pPipelines)
1333{
1334 struct intel_dev *dev = intel_dev(device);
1335 uint32_t i;
Tony Barbour9687cb12015-07-14 13:34:05 -06001336 VkResult res = VK_SUCCESS;
Jon Ashburn0d60d272015-07-09 15:02:25 -06001337 bool one_succeeded = false;
1338
1339 for (i = 0; i < count; i++) {
1340 res = graphics_pipeline_create(dev, &(pCreateInfos[i]),
1341 (struct intel_pipeline **) &(pPipelines[i]));
1342 //return NULL handle for unsuccessful creates
1343 if (res != VK_SUCCESS)
Tony Barbourde4124d2015-07-03 10:33:54 -06001344 pPipelines[i].handle = 0;
Jon Ashburn0d60d272015-07-09 15:02:25 -06001345 else
1346 one_succeeded = true;
1347 }
1348 //return VK_SUCCESS if any of count creates succeeded
1349 if (one_succeeded)
1350 return VK_SUCCESS;
1351 else
1352 return res;
1353}
1354
1355ICD_EXPORT VkResult VKAPI vkCreateComputePipelines(
1356 VkDevice device,
1357 VkPipelineCache pipelineCache,
1358 uint32_t count,
1359 const VkComputePipelineCreateInfo* pCreateInfos,
1360 VkPipeline* pPipelines)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001361{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001362 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001363}
Tony Barbourde4124d2015-07-03 10:33:54 -06001364
1365ICD_EXPORT VkResult VKAPI vkDestroyPipeline(
1366 VkDevice device,
1367 VkPipeline pipeline)
1368
1369 {
1370 struct intel_obj *obj = intel_obj(pipeline.handle);
1371
Tony Barbour2094dc72015-07-09 15:26:32 -06001372 intel_mem_free(obj->mem);
Tony Barbourde4124d2015-07-03 10:33:54 -06001373 obj->destroy(obj);
1374 return VK_SUCCESS;
1375 }