blob: 32b85a94e865432fff505b3e9fbd48d151693a58 [file] [log] [blame]
Meng Wang43bbb872018-12-10 12:32:05 +08001// SPDX-License-Identifier: GPL-2.0-only
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05302/* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
Laxminath Kasam989fccf2018-06-15 16:53:31 +05303 */
4
5#include <linux/module.h>
6#include <linux/init.h>
7#include <linux/clk.h>
8#include <linux/io.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
11#include <sound/soc.h>
12#include <sound/soc-dapm.h>
13#include <sound/tlv.h>
Sudheer Papothia3e969d2018-10-27 06:22:10 +053014#include <soc/swr-common.h>
Laxminath Kasamfb0d6832018-09-22 01:49:52 +053015#include <soc/swr-wcd.h>
Meng Wang11a25cf2018-10-31 14:11:26 +080016#include <asoc/msm-cdc-pinctrl.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053017#include "bolero-cdc.h"
18#include "bolero-cdc-registers.h"
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -070019#include "bolero-clk-rsc.h"
Laxminath Kasam989fccf2018-06-15 16:53:31 +053020
21#define TX_MACRO_MAX_OFFSET 0x1000
22
23#define NUM_DECIMATORS 8
24
25#define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
26 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
27 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
28#define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
29 SNDRV_PCM_FMTBIT_S24_LE |\
30 SNDRV_PCM_FMTBIT_S24_3LE)
31
32#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
33#define CF_MIN_3DB_4HZ 0x0
34#define CF_MIN_3DB_75HZ 0x1
35#define CF_MIN_3DB_150HZ 0x2
36
37#define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
38#define TX_MACRO_MCLK_FREQ 9600000
39#define TX_MACRO_TX_PATH_OFFSET 0x80
Laxminath Kasam497a6512018-09-17 16:11:52 +053040#define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
41#define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
Laxminath Kasam989fccf2018-06-15 16:53:31 +053042
43#define TX_MACRO_TX_UNMUTE_DELAY_MS 40
44
45static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
46module_param(tx_unmute_delay, int, 0664);
47MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
48
49static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
50
51static int tx_macro_hw_params(struct snd_pcm_substream *substream,
52 struct snd_pcm_hw_params *params,
53 struct snd_soc_dai *dai);
54static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
55 unsigned int *tx_num, unsigned int *tx_slot,
56 unsigned int *rx_num, unsigned int *rx_slot);
57
58#define TX_MACRO_SWR_STRING_LEN 80
59#define TX_MACRO_CHILD_DEVICES_MAX 3
60
61/* Hold instance to soundwire platform device */
62struct tx_macro_swr_ctrl_data {
63 struct platform_device *tx_swr_pdev;
64};
65
66struct tx_macro_swr_ctrl_platform_data {
67 void *handle; /* holds codec private data */
68 int (*read)(void *handle, int reg);
69 int (*write)(void *handle, int reg, int val);
70 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
71 int (*clk)(void *handle, bool enable);
72 int (*handle_irq)(void *handle,
73 irqreturn_t (*swrm_irq_handler)(int irq,
74 void *data),
75 void *swrm_handle,
76 int action);
77};
78
79enum {
Laxminath Kasam59c7a1d2018-08-09 16:11:17 +053080 TX_MACRO_AIF_INVALID = 0,
81 TX_MACRO_AIF1_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053082 TX_MACRO_AIF2_CAP,
83 TX_MACRO_MAX_DAIS
84};
85
86enum {
87 TX_MACRO_DEC0,
88 TX_MACRO_DEC1,
89 TX_MACRO_DEC2,
90 TX_MACRO_DEC3,
91 TX_MACRO_DEC4,
92 TX_MACRO_DEC5,
93 TX_MACRO_DEC6,
94 TX_MACRO_DEC7,
95 TX_MACRO_DEC_MAX,
96};
97
98enum {
99 TX_MACRO_CLK_DIV_2,
100 TX_MACRO_CLK_DIV_3,
101 TX_MACRO_CLK_DIV_4,
102 TX_MACRO_CLK_DIV_6,
103 TX_MACRO_CLK_DIV_8,
104 TX_MACRO_CLK_DIV_16,
105};
106
Laxminath Kasam497a6512018-09-17 16:11:52 +0530107enum {
108 MSM_DMIC,
109 SWR_MIC,
110 ANC_FB_TUNE1
111};
112
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530113struct tx_mute_work {
114 struct tx_macro_priv *tx_priv;
115 u32 decimator;
116 struct delayed_work dwork;
117};
118
119struct hpf_work {
120 struct tx_macro_priv *tx_priv;
121 u8 decimator;
122 u8 hpf_cut_off_freq;
123 struct delayed_work dwork;
124};
125
126struct tx_macro_priv {
127 struct device *dev;
128 bool dec_active[NUM_DECIMATORS];
129 int tx_mclk_users;
130 int swr_clk_users;
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530131 bool dapm_mclk_enable;
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530132 bool reset_swr;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530133 struct mutex mclk_lock;
134 struct mutex swr_clk_lock;
Meng Wang15c825d2018-09-06 10:49:18 +0800135 struct snd_soc_component *component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530136 struct device_node *tx_swr_gpio_p;
137 struct tx_macro_swr_ctrl_data *swr_ctrl_data;
138 struct tx_macro_swr_ctrl_platform_data swr_plat_data;
139 struct work_struct tx_macro_add_child_devices_work;
140 struct hpf_work tx_hpf_work[NUM_DECIMATORS];
141 struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
142 s32 dmic_0_1_clk_cnt;
143 s32 dmic_2_3_clk_cnt;
144 s32 dmic_4_5_clk_cnt;
145 s32 dmic_6_7_clk_cnt;
146 u16 dmic_clk_div;
147 unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
148 unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
149 char __iomem *tx_io_base;
150 struct platform_device *pdev_child_devices
151 [TX_MACRO_CHILD_DEVICES_MAX];
152 int child_count;
153};
154
Meng Wang15c825d2018-09-06 10:49:18 +0800155static bool tx_macro_get_data(struct snd_soc_component *component,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530156 struct device **tx_dev,
157 struct tx_macro_priv **tx_priv,
158 const char *func_name)
159{
Meng Wang15c825d2018-09-06 10:49:18 +0800160 *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530161 if (!(*tx_dev)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800162 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530163 "%s: null device for macro!\n", func_name);
164 return false;
165 }
166
167 *tx_priv = dev_get_drvdata((*tx_dev));
168 if (!(*tx_priv)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800169 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530170 "%s: priv is null for macro!\n", func_name);
171 return false;
172 }
173
Meng Wang15c825d2018-09-06 10:49:18 +0800174 if (!(*tx_priv)->component) {
175 dev_err(component->dev,
176 "%s: tx_priv->component not initialized!\n", func_name);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530177 return false;
178 }
179
180 return true;
181}
182
183static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
184 bool mclk_enable)
185{
186 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
187 int ret = 0;
188
Tanya Dixit8530fb92018-09-14 16:01:25 +0530189 if (regmap == NULL) {
190 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
191 return -EINVAL;
192 }
193
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530194 dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
195 __func__, mclk_enable, tx_priv->tx_mclk_users);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530196
197 mutex_lock(&tx_priv->mclk_lock);
198 if (mclk_enable) {
199 if (tx_priv->tx_mclk_users == 0) {
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700200 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
201 TX_CORE_CLK,
202 TX_CORE_CLK,
203 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530204 if (ret < 0) {
205 dev_err(tx_priv->dev,
206 "%s: request clock enable failed\n",
207 __func__);
208 goto exit;
209 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700210 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
211 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530212 regcache_mark_dirty(regmap);
213 regcache_sync_region(regmap,
214 TX_START_OFFSET,
215 TX_MAX_OFFSET);
216 /* 9.6MHz MCLK, set value 0x00 if other frequency */
217 regmap_update_bits(regmap,
218 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
219 regmap_update_bits(regmap,
220 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
221 0x01, 0x01);
222 regmap_update_bits(regmap,
223 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
224 0x01, 0x01);
225 }
226 tx_priv->tx_mclk_users++;
227 } else {
228 if (tx_priv->tx_mclk_users <= 0) {
229 dev_err(tx_priv->dev, "%s: clock already disabled\n",
230 __func__);
231 tx_priv->tx_mclk_users = 0;
232 goto exit;
233 }
234 tx_priv->tx_mclk_users--;
235 if (tx_priv->tx_mclk_users == 0) {
236 regmap_update_bits(regmap,
237 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
238 0x01, 0x00);
239 regmap_update_bits(regmap,
240 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
241 0x01, 0x00);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700242 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
243 false);
244
245 bolero_clk_rsc_request_clock(tx_priv->dev,
246 TX_CORE_CLK,
247 TX_CORE_CLK,
248 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530249 }
250 }
251exit:
252 mutex_unlock(&tx_priv->mclk_lock);
253 return ret;
254}
255
256static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
257 struct snd_kcontrol *kcontrol, int event)
258{
Meng Wang15c825d2018-09-06 10:49:18 +0800259 struct snd_soc_component *component =
260 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530261 int ret = 0;
262 struct device *tx_dev = NULL;
263 struct tx_macro_priv *tx_priv = NULL;
264
Meng Wang15c825d2018-09-06 10:49:18 +0800265 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530266 return -EINVAL;
267
268 dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
269 switch (event) {
270 case SND_SOC_DAPM_PRE_PMU:
271 ret = tx_macro_mclk_enable(tx_priv, 1);
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530272 if (ret)
273 tx_priv->dapm_mclk_enable = false;
274 else
275 tx_priv->dapm_mclk_enable = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530276 break;
277 case SND_SOC_DAPM_POST_PMD:
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530278 if (tx_priv->dapm_mclk_enable)
279 ret = tx_macro_mclk_enable(tx_priv, 0);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530280 break;
281 default:
282 dev_err(tx_priv->dev,
283 "%s: invalid DAPM event %d\n", __func__, event);
284 ret = -EINVAL;
285 }
286 return ret;
287}
288
Meng Wang15c825d2018-09-06 10:49:18 +0800289static int tx_macro_event_handler(struct snd_soc_component *component,
290 u16 event, u32 data)
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530291{
292 struct device *tx_dev = NULL;
293 struct tx_macro_priv *tx_priv = NULL;
294
Meng Wang15c825d2018-09-06 10:49:18 +0800295 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530296 return -EINVAL;
297
298 switch (event) {
299 case BOLERO_MACRO_EVT_SSR_DOWN:
300 swrm_wcd_notify(
301 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
Ramprasad Katkam5ee54ae2018-12-19 18:56:00 +0530302 SWR_DEVICE_DOWN, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530303 swrm_wcd_notify(
304 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
Ramprasad Katkam5ee54ae2018-12-19 18:56:00 +0530305 SWR_DEVICE_SSR_DOWN, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530306 break;
307 case BOLERO_MACRO_EVT_SSR_UP:
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530308 /* reset swr after ssr/pdr */
309 tx_priv->reset_swr = true;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530310 swrm_wcd_notify(
311 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
312 SWR_DEVICE_SSR_UP, NULL);
313 break;
314 }
315 return 0;
316}
317
Meng Wang15c825d2018-09-06 10:49:18 +0800318static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530319 u32 data)
320{
321 struct device *tx_dev = NULL;
322 struct tx_macro_priv *tx_priv = NULL;
323 u32 ipc_wakeup = data;
324 int ret = 0;
325
Meng Wang15c825d2018-09-06 10:49:18 +0800326 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530327 return -EINVAL;
328
329 ret = swrm_wcd_notify(
330 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
331 SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
332
333 return ret;
334}
335
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530336static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
337{
338 struct delayed_work *hpf_delayed_work = NULL;
339 struct hpf_work *hpf_work = NULL;
340 struct tx_macro_priv *tx_priv = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800341 struct snd_soc_component *component = NULL;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530342 u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530343 u8 hpf_cut_off_freq = 0;
Laxminath Kasam497a6512018-09-17 16:11:52 +0530344 u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530345
346 hpf_delayed_work = to_delayed_work(work);
347 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
348 tx_priv = hpf_work->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800349 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530350 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
351
352 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
353 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530354 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
355 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530356
Meng Wang15c825d2018-09-06 10:49:18 +0800357 dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530358 __func__, hpf_work->decimator, hpf_cut_off_freq);
359
Laxminath Kasam497a6512018-09-17 16:11:52 +0530360 adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
361 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800362 if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
Laxminath Kasam497a6512018-09-17 16:11:52 +0530363 adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
364 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800365 adc_n = snd_soc_component_read32(component, adc_reg) &
Laxminath Kasam497a6512018-09-17 16:11:52 +0530366 TX_MACRO_SWR_MIC_MUX_SEL_MASK;
367 if (adc_n >= BOLERO_ADC_MAX)
368 goto tx_hpf_set;
369 /* analog mic clear TX hold */
Meng Wang15c825d2018-09-06 10:49:18 +0800370 bolero_clear_amic_tx_hold(component->dev, adc_n);
Laxminath Kasam497a6512018-09-17 16:11:52 +0530371 }
372tx_hpf_set:
Meng Wang15c825d2018-09-06 10:49:18 +0800373 snd_soc_component_update_bits(component,
374 dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
375 hpf_cut_off_freq << 5);
376 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530377 /* Minimum 1 clk cycle delay is required as per HW spec */
378 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800379 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530380}
381
382static void tx_macro_mute_update_callback(struct work_struct *work)
383{
384 struct tx_mute_work *tx_mute_dwork = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800385 struct snd_soc_component *component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530386 struct tx_macro_priv *tx_priv = NULL;
387 struct delayed_work *delayed_work = NULL;
Xiaojun Sangd155fdc2018-10-11 15:11:59 +0800388 u16 tx_vol_ctl_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530389 u8 decimator = 0;
390
391 delayed_work = to_delayed_work(work);
392 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
393 tx_priv = tx_mute_dwork->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800394 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530395 decimator = tx_mute_dwork->decimator;
396
397 tx_vol_ctl_reg =
398 BOLERO_CDC_TX0_TX_PATH_CTL +
399 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800400 snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530401 dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
402 __func__, decimator);
403}
404
405static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
406 struct snd_ctl_elem_value *ucontrol)
407{
408 struct snd_soc_dapm_widget *widget =
409 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800410 struct snd_soc_component *component =
411 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530412 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
413 unsigned int val = 0;
414 u16 mic_sel_reg = 0;
415
416 val = ucontrol->value.enumerated.item[0];
417 if (val > e->items - 1)
418 return -EINVAL;
419
Meng Wang15c825d2018-09-06 10:49:18 +0800420 dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530421 widget->name, val);
422
423 switch (e->reg) {
424 case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
425 mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
426 break;
427 case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
428 mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
429 break;
430 case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
431 mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
432 break;
433 case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
434 mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
435 break;
436 case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
437 mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
438 break;
439 case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
440 mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
441 break;
442 case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
443 mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
444 break;
445 case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
446 mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
447 break;
448 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800449 dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530450 __func__, e->reg);
451 return -EINVAL;
452 }
Laxminath Kasam497a6512018-09-17 16:11:52 +0530453 if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530454 if (val != 0) {
455 if (val < 5)
Meng Wang15c825d2018-09-06 10:49:18 +0800456 snd_soc_component_update_bits(component,
457 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530458 1 << 7, 0x0 << 7);
459 else
Meng Wang15c825d2018-09-06 10:49:18 +0800460 snd_soc_component_update_bits(component,
461 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530462 1 << 7, 0x1 << 7);
463 }
464 } else {
465 /* DMIC selected */
466 if (val != 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800467 snd_soc_component_update_bits(component, mic_sel_reg,
468 1 << 7, 1 << 7);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530469 }
470
471 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
472}
473
474static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
475 struct snd_ctl_elem_value *ucontrol)
476{
477 struct snd_soc_dapm_widget *widget =
478 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800479 struct snd_soc_component *component =
480 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530481 struct soc_multi_mixer_control *mixer =
482 ((struct soc_multi_mixer_control *)kcontrol->private_value);
483 u32 dai_id = widget->shift;
484 u32 dec_id = mixer->shift;
485 struct device *tx_dev = NULL;
486 struct tx_macro_priv *tx_priv = NULL;
487
Meng Wang15c825d2018-09-06 10:49:18 +0800488 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530489 return -EINVAL;
490
491 if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
492 ucontrol->value.integer.value[0] = 1;
493 else
494 ucontrol->value.integer.value[0] = 0;
495 return 0;
496}
497
498static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
499 struct snd_ctl_elem_value *ucontrol)
500{
501 struct snd_soc_dapm_widget *widget =
502 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800503 struct snd_soc_component *component =
504 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530505 struct snd_soc_dapm_update *update = NULL;
506 struct soc_multi_mixer_control *mixer =
507 ((struct soc_multi_mixer_control *)kcontrol->private_value);
508 u32 dai_id = widget->shift;
509 u32 dec_id = mixer->shift;
510 u32 enable = ucontrol->value.integer.value[0];
511 struct device *tx_dev = NULL;
512 struct tx_macro_priv *tx_priv = NULL;
513
Meng Wang15c825d2018-09-06 10:49:18 +0800514 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530515 return -EINVAL;
516
517 if (enable) {
518 set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
519 tx_priv->active_ch_cnt[dai_id]++;
520 } else {
521 tx_priv->active_ch_cnt[dai_id]--;
522 clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
523 }
524 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
525
526 return 0;
527}
528
529static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
530 struct snd_kcontrol *kcontrol, int event)
531{
Meng Wang15c825d2018-09-06 10:49:18 +0800532 struct snd_soc_component *component =
533 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530534 u8 dmic_clk_en = 0x01;
535 u16 dmic_clk_reg = 0;
536 s32 *dmic_clk_cnt = NULL;
537 unsigned int dmic = 0;
538 int ret = 0;
539 char *wname = NULL;
540 struct device *tx_dev = NULL;
541 struct tx_macro_priv *tx_priv = NULL;
542
Meng Wang15c825d2018-09-06 10:49:18 +0800543 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530544 return -EINVAL;
545
546 wname = strpbrk(w->name, "01234567");
547 if (!wname) {
Meng Wang15c825d2018-09-06 10:49:18 +0800548 dev_err(component->dev, "%s: widget not found\n", __func__);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530549 return -EINVAL;
550 }
551
552 ret = kstrtouint(wname, 10, &dmic);
553 if (ret < 0) {
Meng Wang15c825d2018-09-06 10:49:18 +0800554 dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530555 __func__);
556 return -EINVAL;
557 }
558
559 switch (dmic) {
560 case 0:
561 case 1:
562 dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
563 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
564 break;
565 case 2:
566 case 3:
567 dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
568 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
569 break;
570 case 4:
571 case 5:
572 dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
573 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
574 break;
575 case 6:
576 case 7:
577 dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
578 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
579 break;
580 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800581 dev_err(component->dev, "%s: Invalid DMIC Selection\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530582 __func__);
583 return -EINVAL;
584 }
Meng Wang15c825d2018-09-06 10:49:18 +0800585 dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530586 __func__, event, dmic, *dmic_clk_cnt);
587
588 switch (event) {
589 case SND_SOC_DAPM_PRE_PMU:
590 (*dmic_clk_cnt)++;
591 if (*dmic_clk_cnt == 1) {
Meng Wang15c825d2018-09-06 10:49:18 +0800592 snd_soc_component_update_bits(component,
593 BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
Ramprasad Katkam9c2394a2018-08-23 13:13:48 +0530594 0x80, 0x00);
595
Meng Wang15c825d2018-09-06 10:49:18 +0800596 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530597 0x0E, tx_priv->dmic_clk_div << 0x1);
Meng Wang15c825d2018-09-06 10:49:18 +0800598 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530599 dmic_clk_en, dmic_clk_en);
600 }
601 break;
602 case SND_SOC_DAPM_POST_PMD:
603 (*dmic_clk_cnt)--;
604 if (*dmic_clk_cnt == 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800605 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530606 dmic_clk_en, 0);
607 break;
608 }
609
610 return 0;
611}
612
613static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
614 struct snd_kcontrol *kcontrol, int event)
615{
Meng Wang15c825d2018-09-06 10:49:18 +0800616 struct snd_soc_component *component =
617 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530618 unsigned int decimator = 0;
619 u16 tx_vol_ctl_reg = 0;
620 u16 dec_cfg_reg = 0;
621 u16 hpf_gate_reg = 0;
622 u16 tx_gain_ctl_reg = 0;
623 u8 hpf_cut_off_freq = 0;
624 struct device *tx_dev = NULL;
625 struct tx_macro_priv *tx_priv = NULL;
626
Meng Wang15c825d2018-09-06 10:49:18 +0800627 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530628 return -EINVAL;
629
630 decimator = w->shift;
631
Meng Wang15c825d2018-09-06 10:49:18 +0800632 dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530633 w->name, decimator);
634
635 tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
636 TX_MACRO_TX_PATH_OFFSET * decimator;
637 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
638 TX_MACRO_TX_PATH_OFFSET * decimator;
639 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
640 TX_MACRO_TX_PATH_OFFSET * decimator;
641 tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
642 TX_MACRO_TX_PATH_OFFSET * decimator;
643
644 switch (event) {
645 case SND_SOC_DAPM_PRE_PMU:
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530646 /* Enable TX PGA Mute */
Meng Wang15c825d2018-09-06 10:49:18 +0800647 snd_soc_component_update_bits(component,
648 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530649 break;
650 case SND_SOC_DAPM_POST_PMU:
Meng Wang15c825d2018-09-06 10:49:18 +0800651 snd_soc_component_update_bits(component,
652 tx_vol_ctl_reg, 0x20, 0x20);
653 snd_soc_component_update_bits(component,
654 hpf_gate_reg, 0x01, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530655
Meng Wang15c825d2018-09-06 10:49:18 +0800656 hpf_cut_off_freq = (
657 snd_soc_component_read32(component, dec_cfg_reg) &
658 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
659
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530660 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
Meng Wang15c825d2018-09-06 10:49:18 +0800661 hpf_cut_off_freq;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530662
663 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
Meng Wang15c825d2018-09-06 10:49:18 +0800664 snd_soc_component_update_bits(component, dec_cfg_reg,
665 TX_HPF_CUT_OFF_FREQ_MASK,
666 CF_MIN_3DB_150HZ << 5);
667
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530668 /* schedule work queue to Remove Mute */
669 schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
670 msecs_to_jiffies(tx_unmute_delay));
671 if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530672 CF_MIN_3DB_150HZ) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530673 schedule_delayed_work(
674 &tx_priv->tx_hpf_work[decimator].dwork,
Mangesh Kunchamwar3d4eec42019-03-05 15:06:48 +0530675 msecs_to_jiffies(50));
Meng Wang15c825d2018-09-06 10:49:18 +0800676 snd_soc_component_update_bits(component,
677 hpf_gate_reg, 0x02, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530678 /*
679 * Minimum 1 clk cycle delay is required as per HW spec
680 */
681 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800682 snd_soc_component_update_bits(component,
683 hpf_gate_reg, 0x02, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530684 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530685 /* apply gain after decimator is enabled */
Meng Wang15c825d2018-09-06 10:49:18 +0800686 snd_soc_component_write(component, tx_gain_ctl_reg,
687 snd_soc_component_read32(component,
688 tx_gain_ctl_reg));
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530689 break;
690 case SND_SOC_DAPM_PRE_PMD:
691 hpf_cut_off_freq =
692 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
Meng Wang15c825d2018-09-06 10:49:18 +0800693 snd_soc_component_update_bits(component,
694 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530695 if (cancel_delayed_work_sync(
696 &tx_priv->tx_hpf_work[decimator].dwork)) {
697 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
Meng Wang15c825d2018-09-06 10:49:18 +0800698 snd_soc_component_update_bits(
699 component, dec_cfg_reg,
700 TX_HPF_CUT_OFF_FREQ_MASK,
701 hpf_cut_off_freq << 5);
702 snd_soc_component_update_bits(component,
703 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530704 0x02, 0x02);
705 /*
706 * Minimum 1 clk cycle delay is required
707 * as per HW spec
708 */
709 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800710 snd_soc_component_update_bits(component,
711 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530712 0x02, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530713 }
714 }
715 cancel_delayed_work_sync(
716 &tx_priv->tx_mute_dwork[decimator].dwork);
717 break;
718 case SND_SOC_DAPM_POST_PMD:
Meng Wang15c825d2018-09-06 10:49:18 +0800719 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
720 0x20, 0x00);
721 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
722 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530723 break;
724 }
725 return 0;
726}
727
728static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
729 struct snd_kcontrol *kcontrol, int event)
730{
731 return 0;
732}
733
734static int tx_macro_hw_params(struct snd_pcm_substream *substream,
735 struct snd_pcm_hw_params *params,
736 struct snd_soc_dai *dai)
737{
738 int tx_fs_rate = -EINVAL;
Meng Wang15c825d2018-09-06 10:49:18 +0800739 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530740 u32 decimator = 0;
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530741 u32 sample_rate = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530742 u16 tx_fs_reg = 0;
743 struct device *tx_dev = NULL;
744 struct tx_macro_priv *tx_priv = NULL;
745
Meng Wang15c825d2018-09-06 10:49:18 +0800746 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530747 return -EINVAL;
748
749 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
750 dai->name, dai->id, params_rate(params),
751 params_channels(params));
752
753 sample_rate = params_rate(params);
754 switch (sample_rate) {
755 case 8000:
756 tx_fs_rate = 0;
757 break;
758 case 16000:
759 tx_fs_rate = 1;
760 break;
761 case 32000:
762 tx_fs_rate = 3;
763 break;
764 case 48000:
765 tx_fs_rate = 4;
766 break;
767 case 96000:
768 tx_fs_rate = 5;
769 break;
770 case 192000:
771 tx_fs_rate = 6;
772 break;
773 case 384000:
774 tx_fs_rate = 7;
775 break;
776 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800777 dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530778 __func__, params_rate(params));
779 return -EINVAL;
780 }
781 for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
782 TX_MACRO_DEC_MAX) {
783 if (decimator >= 0) {
784 tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
785 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800786 dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530787 __func__, decimator, sample_rate);
Meng Wang15c825d2018-09-06 10:49:18 +0800788 snd_soc_component_update_bits(component, tx_fs_reg,
789 0x0F, tx_fs_rate);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530790 } else {
Meng Wang15c825d2018-09-06 10:49:18 +0800791 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530792 "%s: ERROR: Invalid decimator: %d\n",
793 __func__, decimator);
794 return -EINVAL;
795 }
796 }
797 return 0;
798}
799
800static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
801 unsigned int *tx_num, unsigned int *tx_slot,
802 unsigned int *rx_num, unsigned int *rx_slot)
803{
Meng Wang15c825d2018-09-06 10:49:18 +0800804 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530805 struct device *tx_dev = NULL;
806 struct tx_macro_priv *tx_priv = NULL;
807
Meng Wang15c825d2018-09-06 10:49:18 +0800808 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530809 return -EINVAL;
810
811 switch (dai->id) {
812 case TX_MACRO_AIF1_CAP:
813 case TX_MACRO_AIF2_CAP:
814 *tx_slot = tx_priv->active_ch_mask[dai->id];
815 *tx_num = tx_priv->active_ch_cnt[dai->id];
816 break;
817 default:
818 dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
819 break;
820 }
821 return 0;
822}
823
824static struct snd_soc_dai_ops tx_macro_dai_ops = {
825 .hw_params = tx_macro_hw_params,
826 .get_channel_map = tx_macro_get_channel_map,
827};
828
829static struct snd_soc_dai_driver tx_macro_dai[] = {
830 {
831 .name = "tx_macro_tx1",
832 .id = TX_MACRO_AIF1_CAP,
833 .capture = {
834 .stream_name = "TX_AIF1 Capture",
835 .rates = TX_MACRO_RATES,
836 .formats = TX_MACRO_FORMATS,
837 .rate_max = 192000,
838 .rate_min = 8000,
839 .channels_min = 1,
840 .channels_max = 8,
841 },
842 .ops = &tx_macro_dai_ops,
843 },
844 {
845 .name = "tx_macro_tx2",
846 .id = TX_MACRO_AIF2_CAP,
847 .capture = {
848 .stream_name = "TX_AIF2 Capture",
849 .rates = TX_MACRO_RATES,
850 .formats = TX_MACRO_FORMATS,
851 .rate_max = 192000,
852 .rate_min = 8000,
853 .channels_min = 1,
854 .channels_max = 8,
855 },
856 .ops = &tx_macro_dai_ops,
857 },
858};
859
860#define STRING(name) #name
861#define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
862static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
863static const struct snd_kcontrol_new name##_mux = \
864 SOC_DAPM_ENUM(STRING(name), name##_enum)
865
866#define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
867static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
868static const struct snd_kcontrol_new name##_mux = \
869 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
870
871#define TX_MACRO_DAPM_MUX(name, shift, kctl) \
872 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
873
874static const char * const adc_mux_text[] = {
875 "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
876};
877
878TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
879 0, adc_mux_text);
880TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
881 0, adc_mux_text);
882TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
883 0, adc_mux_text);
884TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
885 0, adc_mux_text);
886TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
887 0, adc_mux_text);
888TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
889 0, adc_mux_text);
890TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
891 0, adc_mux_text);
892TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
893 0, adc_mux_text);
894
895
896static const char * const dmic_mux_text[] = {
897 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
898 "DMIC4", "DMIC5", "DMIC6", "DMIC7"
899};
900
901TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
902 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
903 tx_macro_put_dec_enum);
904
905TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
906 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
907 tx_macro_put_dec_enum);
908
909TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
910 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
911 tx_macro_put_dec_enum);
912
913TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
914 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
915 tx_macro_put_dec_enum);
916
917TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
918 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
919 tx_macro_put_dec_enum);
920
921TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
922 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
923 tx_macro_put_dec_enum);
924
925TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
926 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
927 tx_macro_put_dec_enum);
928
929TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
930 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
931 tx_macro_put_dec_enum);
932
933static const char * const smic_mux_text[] = {
Karthikeyan Mani1475b592019-02-12 21:27:58 -0800934 "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "ADC4",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530935 "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
936 "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
937};
938
939TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
940 0, smic_mux_text, snd_soc_dapm_get_enum_double,
941 tx_macro_put_dec_enum);
942
943TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
944 0, smic_mux_text, snd_soc_dapm_get_enum_double,
945 tx_macro_put_dec_enum);
946
947TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
948 0, smic_mux_text, snd_soc_dapm_get_enum_double,
949 tx_macro_put_dec_enum);
950
951TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
952 0, smic_mux_text, snd_soc_dapm_get_enum_double,
953 tx_macro_put_dec_enum);
954
955TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
956 0, smic_mux_text, snd_soc_dapm_get_enum_double,
957 tx_macro_put_dec_enum);
958
959TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
960 0, smic_mux_text, snd_soc_dapm_get_enum_double,
961 tx_macro_put_dec_enum);
962
963TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
964 0, smic_mux_text, snd_soc_dapm_get_enum_double,
965 tx_macro_put_dec_enum);
966
967TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
968 0, smic_mux_text, snd_soc_dapm_get_enum_double,
969 tx_macro_put_dec_enum);
970
971static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
972 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
973 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
974 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
975 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
976 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
977 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
978 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
979 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
980 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
981 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
982 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
983 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
984 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
985 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
986 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
987 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
988};
989
990static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
991 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
992 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
993 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
994 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
995 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
996 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
997 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
998 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
999 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1000 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1001 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1002 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1003 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1004 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1005 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1006 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1007};
1008
1009static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
1010 SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
1011 SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
1012
1013 SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
1014 SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
1015
1016 SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
1017 tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
1018
1019 SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
1020 tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
1021
1022
1023 TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
1024 TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
1025 TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
1026 TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
1027 TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
1028 TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
1029 TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
1030 TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
1031
1032 TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
1033 TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
1034 TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
1035 TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
1036 TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
1037 TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
1038 TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
1039 TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
1040
1041 SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
1042 tx_macro_enable_micbias,
1043 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1044 SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
1045 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1046 SND_SOC_DAPM_POST_PMD),
1047
1048 SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
1049 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1050 SND_SOC_DAPM_POST_PMD),
1051
1052 SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
1053 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1054 SND_SOC_DAPM_POST_PMD),
1055
1056 SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
1057 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1058 SND_SOC_DAPM_POST_PMD),
1059
1060 SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
1061 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1062 SND_SOC_DAPM_POST_PMD),
1063
1064 SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
1065 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1066 SND_SOC_DAPM_POST_PMD),
1067
1068 SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
1069 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1070 SND_SOC_DAPM_POST_PMD),
1071
1072 SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
1073 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1074 SND_SOC_DAPM_POST_PMD),
1075
1076 SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
1077 SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
1078 SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
1079 SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001080 SND_SOC_DAPM_INPUT("TX SWR_ADC4"),
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301081 SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
1082 SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
1083 SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
1084 SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
1085 SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
1086 SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
1087 SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
1088 SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
1089
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301090 SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301091 TX_MACRO_DEC0, 0,
1092 &tx_dec0_mux, tx_macro_enable_dec,
1093 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1094 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1095
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301096 SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301097 TX_MACRO_DEC1, 0,
1098 &tx_dec1_mux, tx_macro_enable_dec,
1099 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1100 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1101
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301102 SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301103 TX_MACRO_DEC2, 0,
1104 &tx_dec2_mux, tx_macro_enable_dec,
1105 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1106 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1107
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301108 SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301109 TX_MACRO_DEC3, 0,
1110 &tx_dec3_mux, tx_macro_enable_dec,
1111 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1112 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1113
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301114 SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301115 TX_MACRO_DEC4, 0,
1116 &tx_dec4_mux, tx_macro_enable_dec,
1117 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1118 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1119
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301120 SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301121 TX_MACRO_DEC5, 0,
1122 &tx_dec5_mux, tx_macro_enable_dec,
1123 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1124 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1125
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301126 SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301127 TX_MACRO_DEC6, 0,
1128 &tx_dec6_mux, tx_macro_enable_dec,
1129 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1130 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1131
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301132 SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301133 TX_MACRO_DEC7, 0,
1134 &tx_dec7_mux, tx_macro_enable_dec,
1135 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1136 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1137
1138 SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
1139 tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1140};
1141
1142static const struct snd_soc_dapm_route tx_audio_map[] = {
1143 {"TX_AIF1 CAP", NULL, "TX_MCLK"},
1144 {"TX_AIF2 CAP", NULL, "TX_MCLK"},
1145
1146 {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
1147 {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
1148
1149 {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1150 {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1151 {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1152 {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1153 {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1154 {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1155 {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1156 {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1157
1158 {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1159 {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1160 {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1161 {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1162 {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1163 {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1164 {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1165 {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1166
Laxminath Kasamfc281ad2018-08-06 20:19:40 +05301167 {"TX DEC0 MUX", NULL, "TX_MCLK"},
1168 {"TX DEC1 MUX", NULL, "TX_MCLK"},
1169 {"TX DEC2 MUX", NULL, "TX_MCLK"},
1170 {"TX DEC3 MUX", NULL, "TX_MCLK"},
1171 {"TX DEC4 MUX", NULL, "TX_MCLK"},
1172 {"TX DEC5 MUX", NULL, "TX_MCLK"},
1173 {"TX DEC6 MUX", NULL, "TX_MCLK"},
1174 {"TX DEC7 MUX", NULL, "TX_MCLK"},
1175
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301176 {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
1177 {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
1178 {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
1179 {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
1180 {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
1181 {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
1182 {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
1183 {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
1184 {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
1185
1186 {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
1187 {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
1188 {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
1189 {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
1190 {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001191 {"TX SMIC MUX0", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301192 {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
1193 {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
1194 {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
1195 {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
1196 {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
1197 {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
1198 {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
1199 {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
1200
1201 {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
1202 {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
1203 {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
1204 {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
1205 {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
1206 {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
1207 {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
1208 {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
1209 {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
1210
1211 {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
1212 {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
1213 {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
1214 {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
1215 {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001216 {"TX SMIC MUX1", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301217 {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
1218 {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
1219 {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
1220 {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
1221 {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
1222 {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
1223 {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
1224 {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
1225
1226 {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
1227 {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
1228 {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
1229 {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
1230 {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
1231 {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
1232 {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
1233 {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
1234 {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
1235
1236 {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
1237 {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
1238 {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
1239 {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
1240 {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001241 {"TX SMIC MUX2", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301242 {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
1243 {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
1244 {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
1245 {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
1246 {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
1247 {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
1248 {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
1249 {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
1250
1251 {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
1252 {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
1253 {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
1254 {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
1255 {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
1256 {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
1257 {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
1258 {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
1259 {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
1260
1261 {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
1262 {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
1263 {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
1264 {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
1265 {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001266 {"TX SMIC MUX3", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301267 {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
1268 {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
1269 {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
1270 {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
1271 {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
1272 {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
1273 {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
1274 {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
1275
1276 {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
1277 {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
1278 {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
1279 {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
1280 {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
1281 {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
1282 {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
1283 {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
1284 {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
1285
1286 {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
1287 {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
1288 {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
1289 {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
1290 {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001291 {"TX SMIC MUX4", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301292 {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
1293 {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
1294 {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
1295 {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
1296 {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
1297 {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
1298 {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
1299 {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
1300
1301 {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
1302 {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
1303 {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
1304 {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
1305 {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
1306 {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
1307 {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
1308 {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
1309 {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
1310
1311 {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
1312 {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
1313 {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
1314 {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
1315 {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001316 {"TX SMIC MUX5", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301317 {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
1318 {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
1319 {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
1320 {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
1321 {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
1322 {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
1323 {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
1324 {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
1325
1326 {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
1327 {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
1328 {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
1329 {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
1330 {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
1331 {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
1332 {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
1333 {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
1334 {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
1335
1336 {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
1337 {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
1338 {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
1339 {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
1340 {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001341 {"TX SMIC MUX6", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301342 {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
1343 {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
1344 {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
1345 {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
1346 {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
1347 {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
1348 {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
1349 {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
1350
1351 {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
1352 {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
1353 {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
1354 {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
1355 {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
1356 {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
1357 {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
1358 {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
1359 {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
1360
1361 {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
1362 {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
1363 {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
1364 {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
1365 {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001366 {"TX SMIC MUX7", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301367 {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
1368 {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
1369 {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
1370 {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
1371 {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
1372 {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
1373 {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
1374 {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
1375};
1376
1377static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
1378 SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
1379 BOLERO_CDC_TX0_TX_VOL_CTL,
1380 0, -84, 40, digital_gain),
1381 SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
1382 BOLERO_CDC_TX1_TX_VOL_CTL,
1383 0, -84, 40, digital_gain),
1384 SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
1385 BOLERO_CDC_TX2_TX_VOL_CTL,
1386 0, -84, 40, digital_gain),
1387 SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
1388 BOLERO_CDC_TX3_TX_VOL_CTL,
1389 0, -84, 40, digital_gain),
1390 SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
1391 BOLERO_CDC_TX4_TX_VOL_CTL,
1392 0, -84, 40, digital_gain),
1393 SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
1394 BOLERO_CDC_TX5_TX_VOL_CTL,
1395 0, -84, 40, digital_gain),
1396 SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
1397 BOLERO_CDC_TX6_TX_VOL_CTL,
1398 0, -84, 40, digital_gain),
1399 SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
1400 BOLERO_CDC_TX7_TX_VOL_CTL,
1401 0, -84, 40, digital_gain),
1402};
1403
1404static int tx_macro_swrm_clock(void *handle, bool enable)
1405{
1406 struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
1407 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
1408 int ret = 0;
1409
Tanya Dixit8530fb92018-09-14 16:01:25 +05301410 if (regmap == NULL) {
1411 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
1412 return -EINVAL;
1413 }
1414
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301415 mutex_lock(&tx_priv->swr_clk_lock);
1416
1417 dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
1418 __func__, (enable ? "enable" : "disable"));
1419 if (enable) {
1420 if (tx_priv->swr_clk_users == 0) {
Karthikeyan Mani01f1ba42019-02-26 18:48:15 -08001421 msm_cdc_pinctrl_select_active_state(
1422 tx_priv->tx_swr_gpio_p);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301423 ret = tx_macro_mclk_enable(tx_priv, 1);
1424 if (ret < 0) {
Karthikeyan Mani01f1ba42019-02-26 18:48:15 -08001425 msm_cdc_pinctrl_select_sleep_state(
1426 tx_priv->tx_swr_gpio_p);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301427 dev_err(tx_priv->dev,
1428 "%s: request clock enable failed\n",
1429 __func__);
1430 goto exit;
1431 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301432 if (tx_priv->reset_swr)
1433 regmap_update_bits(regmap,
1434 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1435 0x02, 0x02);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301436 regmap_update_bits(regmap,
1437 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1438 0x01, 0x01);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301439 if (tx_priv->reset_swr)
1440 regmap_update_bits(regmap,
1441 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1442 0x02, 0x00);
1443 tx_priv->reset_swr = false;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301444 }
1445 tx_priv->swr_clk_users++;
1446 } else {
1447 if (tx_priv->swr_clk_users <= 0) {
1448 dev_err(tx_priv->dev,
1449 "tx swrm clock users already 0\n");
1450 tx_priv->swr_clk_users = 0;
1451 goto exit;
1452 }
1453 tx_priv->swr_clk_users--;
1454 if (tx_priv->swr_clk_users == 0) {
1455 regmap_update_bits(regmap,
1456 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1457 0x01, 0x00);
Karthikeyan Mani01f1ba42019-02-26 18:48:15 -08001458 tx_macro_mclk_enable(tx_priv, 0);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301459 msm_cdc_pinctrl_select_sleep_state(
1460 tx_priv->tx_swr_gpio_p);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301461 }
1462 }
1463 dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
1464 __func__, tx_priv->swr_clk_users);
1465exit:
1466 mutex_unlock(&tx_priv->swr_clk_lock);
1467 return ret;
1468}
1469
1470static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
1471 struct tx_macro_priv *tx_priv)
1472{
1473 u32 div_factor = TX_MACRO_CLK_DIV_2;
1474 u32 mclk_rate = TX_MACRO_MCLK_FREQ;
1475
1476 if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
1477 mclk_rate % dmic_sample_rate != 0)
1478 goto undefined_rate;
1479
1480 div_factor = mclk_rate / dmic_sample_rate;
1481
1482 switch (div_factor) {
1483 case 2:
1484 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1485 break;
1486 case 3:
1487 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
1488 break;
1489 case 4:
1490 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
1491 break;
1492 case 6:
1493 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
1494 break;
1495 case 8:
1496 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
1497 break;
1498 case 16:
1499 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
1500 break;
1501 default:
1502 /* Any other DIV factor is invalid */
1503 goto undefined_rate;
1504 }
1505
1506 /* Valid dmic DIV factors */
1507 dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
1508 __func__, div_factor, mclk_rate);
1509
1510 return dmic_sample_rate;
1511
1512undefined_rate:
1513 dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
1514 __func__, dmic_sample_rate, mclk_rate);
1515 dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
1516
1517 return dmic_sample_rate;
1518}
1519
Meng Wang15c825d2018-09-06 10:49:18 +08001520static int tx_macro_init(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301521{
Meng Wang15c825d2018-09-06 10:49:18 +08001522 struct snd_soc_dapm_context *dapm =
1523 snd_soc_component_get_dapm(component);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301524 int ret = 0, i = 0;
1525 struct device *tx_dev = NULL;
1526 struct tx_macro_priv *tx_priv = NULL;
1527
Meng Wang15c825d2018-09-06 10:49:18 +08001528 tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301529 if (!tx_dev) {
Meng Wang15c825d2018-09-06 10:49:18 +08001530 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301531 "%s: null device for macro!\n", __func__);
1532 return -EINVAL;
1533 }
1534 tx_priv = dev_get_drvdata(tx_dev);
1535 if (!tx_priv) {
Meng Wang15c825d2018-09-06 10:49:18 +08001536 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301537 "%s: priv is null for macro!\n", __func__);
1538 return -EINVAL;
1539 }
1540 ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
1541 ARRAY_SIZE(tx_macro_dapm_widgets));
1542 if (ret < 0) {
1543 dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
1544 return ret;
1545 }
1546
1547 ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
1548 ARRAY_SIZE(tx_audio_map));
1549 if (ret < 0) {
1550 dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
1551 return ret;
1552 }
1553
1554 ret = snd_soc_dapm_new_widgets(dapm->card);
1555 if (ret < 0) {
1556 dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
1557 return ret;
1558 }
1559
Meng Wang15c825d2018-09-06 10:49:18 +08001560 ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301561 ARRAY_SIZE(tx_macro_snd_controls));
1562 if (ret < 0) {
1563 dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
1564 return ret;
1565 }
Laxminath Kasam638b5602018-09-24 13:19:52 +05301566
1567 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
1568 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
1569 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
1570 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
1571 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
1572 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001573 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC4");
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05301574 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
1575 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
1576 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
1577 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
1578 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
1579 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
1580 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
1581 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
Laxminath Kasam638b5602018-09-24 13:19:52 +05301582 snd_soc_dapm_sync(dapm);
1583
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301584 for (i = 0; i < NUM_DECIMATORS; i++) {
1585 tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
1586 tx_priv->tx_hpf_work[i].decimator = i;
1587 INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
1588 tx_macro_tx_hpf_corner_freq_callback);
1589 }
1590
1591 for (i = 0; i < NUM_DECIMATORS; i++) {
1592 tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
1593 tx_priv->tx_mute_dwork[i].decimator = i;
1594 INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
1595 tx_macro_mute_update_callback);
1596 }
Meng Wang15c825d2018-09-06 10:49:18 +08001597 tx_priv->component = component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301598
1599 return 0;
1600}
1601
Meng Wang15c825d2018-09-06 10:49:18 +08001602static int tx_macro_deinit(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301603{
1604 struct device *tx_dev = NULL;
1605 struct tx_macro_priv *tx_priv = NULL;
1606
Meng Wang15c825d2018-09-06 10:49:18 +08001607 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301608 return -EINVAL;
1609
Meng Wang15c825d2018-09-06 10:49:18 +08001610 tx_priv->component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301611 return 0;
1612}
1613
1614static void tx_macro_add_child_devices(struct work_struct *work)
1615{
1616 struct tx_macro_priv *tx_priv = NULL;
1617 struct platform_device *pdev = NULL;
1618 struct device_node *node = NULL;
1619 struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
1620 int ret = 0;
1621 u16 count = 0, ctrl_num = 0;
1622 struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
1623 char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
1624 bool tx_swr_master_node = false;
1625
1626 tx_priv = container_of(work, struct tx_macro_priv,
1627 tx_macro_add_child_devices_work);
1628 if (!tx_priv) {
1629 pr_err("%s: Memory for tx_priv does not exist\n",
1630 __func__);
1631 return;
1632 }
1633
1634 if (!tx_priv->dev) {
1635 pr_err("%s: tx dev does not exist\n", __func__);
1636 return;
1637 }
1638
1639 if (!tx_priv->dev->of_node) {
1640 dev_err(tx_priv->dev,
1641 "%s: DT node for tx_priv does not exist\n", __func__);
1642 return;
1643 }
1644
1645 platdata = &tx_priv->swr_plat_data;
1646 tx_priv->child_count = 0;
1647
1648 for_each_available_child_of_node(tx_priv->dev->of_node, node) {
1649 tx_swr_master_node = false;
1650 if (strnstr(node->name, "tx_swr_master",
1651 strlen("tx_swr_master")) != NULL)
1652 tx_swr_master_node = true;
1653
1654 if (tx_swr_master_node)
1655 strlcpy(plat_dev_name, "tx_swr_ctrl",
1656 (TX_MACRO_SWR_STRING_LEN - 1));
1657 else
1658 strlcpy(plat_dev_name, node->name,
1659 (TX_MACRO_SWR_STRING_LEN - 1));
1660
1661 pdev = platform_device_alloc(plat_dev_name, -1);
1662 if (!pdev) {
1663 dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
1664 __func__);
1665 ret = -ENOMEM;
1666 goto err;
1667 }
1668 pdev->dev.parent = tx_priv->dev;
1669 pdev->dev.of_node = node;
1670
1671 if (tx_swr_master_node) {
1672 ret = platform_device_add_data(pdev, platdata,
1673 sizeof(*platdata));
1674 if (ret) {
1675 dev_err(&pdev->dev,
1676 "%s: cannot add plat data ctrl:%d\n",
1677 __func__, ctrl_num);
1678 goto fail_pdev_add;
1679 }
1680 }
1681
1682 ret = platform_device_add(pdev);
1683 if (ret) {
1684 dev_err(&pdev->dev,
1685 "%s: Cannot add platform device\n",
1686 __func__);
1687 goto fail_pdev_add;
1688 }
1689
1690 if (tx_swr_master_node) {
1691 temp = krealloc(swr_ctrl_data,
1692 (ctrl_num + 1) * sizeof(
1693 struct tx_macro_swr_ctrl_data),
1694 GFP_KERNEL);
1695 if (!temp) {
1696 ret = -ENOMEM;
1697 goto fail_pdev_add;
1698 }
1699 swr_ctrl_data = temp;
1700 swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
1701 ctrl_num++;
1702 dev_dbg(&pdev->dev,
1703 "%s: Added soundwire ctrl device(s)\n",
1704 __func__);
1705 tx_priv->swr_ctrl_data = swr_ctrl_data;
1706 }
1707 if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
1708 tx_priv->pdev_child_devices[
1709 tx_priv->child_count++] = pdev;
1710 else
1711 goto err;
1712 }
1713 return;
1714fail_pdev_add:
1715 for (count = 0; count < tx_priv->child_count; count++)
1716 platform_device_put(tx_priv->pdev_child_devices[count]);
1717err:
1718 return;
1719}
1720
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301721static int tx_macro_set_port_map(struct snd_soc_component *component,
1722 u32 usecase, u32 size, void *data)
1723{
1724 struct device *tx_dev = NULL;
1725 struct tx_macro_priv *tx_priv = NULL;
1726 struct swrm_port_config port_cfg;
1727 int ret = 0;
1728
1729 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
1730 return -EINVAL;
1731
1732 memset(&port_cfg, 0, sizeof(port_cfg));
1733 port_cfg.uc = usecase;
1734 port_cfg.size = size;
1735 port_cfg.params = data;
1736
1737 ret = swrm_wcd_notify(
1738 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
1739 SWR_SET_PORT_MAP, &port_cfg);
1740
1741 return ret;
1742}
1743
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301744static void tx_macro_init_ops(struct macro_ops *ops,
1745 char __iomem *tx_io_base)
1746{
1747 memset(ops, 0, sizeof(struct macro_ops));
1748 ops->init = tx_macro_init;
1749 ops->exit = tx_macro_deinit;
1750 ops->io_base = tx_io_base;
1751 ops->dai_ptr = tx_macro_dai;
1752 ops->num_dais = ARRAY_SIZE(tx_macro_dai);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +05301753 ops->event_handler = tx_macro_event_handler;
Aditya Bavanaric4e96122018-11-14 14:46:38 +05301754 ops->reg_wake_irq = tx_macro_reg_wake_irq;
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301755 ops->set_port_map = tx_macro_set_port_map;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301756}
1757
1758static int tx_macro_probe(struct platform_device *pdev)
1759{
1760 struct macro_ops ops = {0};
1761 struct tx_macro_priv *tx_priv = NULL;
1762 u32 tx_base_addr = 0, sample_rate = 0;
1763 char __iomem *tx_io_base = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301764 int ret = 0;
1765 const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
1766
1767 tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
1768 GFP_KERNEL);
1769 if (!tx_priv)
1770 return -ENOMEM;
1771 platform_set_drvdata(pdev, tx_priv);
1772
1773 tx_priv->dev = &pdev->dev;
1774 ret = of_property_read_u32(pdev->dev.of_node, "reg",
1775 &tx_base_addr);
1776 if (ret) {
1777 dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
1778 __func__, "reg");
1779 return ret;
1780 }
1781 dev_set_drvdata(&pdev->dev, tx_priv);
1782 tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
1783 "qcom,tx-swr-gpios", 0);
1784 if (!tx_priv->tx_swr_gpio_p) {
1785 dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
1786 __func__);
1787 return -EINVAL;
1788 }
1789 tx_io_base = devm_ioremap(&pdev->dev,
1790 tx_base_addr, TX_MACRO_MAX_OFFSET);
1791 if (!tx_io_base) {
1792 dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
1793 return -ENOMEM;
1794 }
1795 tx_priv->tx_io_base = tx_io_base;
1796 ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
1797 &sample_rate);
1798 if (ret) {
1799 dev_err(&pdev->dev,
1800 "%s: could not find sample_rate entry in dt\n",
1801 __func__);
1802 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1803 } else {
1804 if (tx_macro_validate_dmic_sample_rate(
1805 sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
1806 return -EINVAL;
1807 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301808 tx_priv->reset_swr = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301809 INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
1810 tx_macro_add_child_devices);
1811 tx_priv->swr_plat_data.handle = (void *) tx_priv;
1812 tx_priv->swr_plat_data.read = NULL;
1813 tx_priv->swr_plat_data.write = NULL;
1814 tx_priv->swr_plat_data.bulk_write = NULL;
1815 tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
1816 tx_priv->swr_plat_data.handle_irq = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301817
1818 mutex_init(&tx_priv->mclk_lock);
1819 mutex_init(&tx_priv->swr_clk_lock);
1820 tx_macro_init_ops(&ops, tx_io_base);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07001821 ops.clk_id_req = TX_CORE_CLK;
1822 ops.default_clk_id = TX_CORE_CLK;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301823 ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
1824 if (ret) {
1825 dev_err(&pdev->dev,
1826 "%s: register macro failed\n", __func__);
1827 goto err_reg_macro;
1828 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07001829
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301830 schedule_work(&tx_priv->tx_macro_add_child_devices_work);
1831 return 0;
1832err_reg_macro:
1833 mutex_destroy(&tx_priv->mclk_lock);
1834 mutex_destroy(&tx_priv->swr_clk_lock);
1835 return ret;
1836}
1837
1838static int tx_macro_remove(struct platform_device *pdev)
1839{
1840 struct tx_macro_priv *tx_priv = NULL;
1841 u16 count = 0;
1842
1843 tx_priv = platform_get_drvdata(pdev);
1844
1845 if (!tx_priv)
1846 return -EINVAL;
1847
1848 kfree(tx_priv->swr_ctrl_data);
1849 for (count = 0; count < tx_priv->child_count &&
1850 count < TX_MACRO_CHILD_DEVICES_MAX; count++)
1851 platform_device_unregister(tx_priv->pdev_child_devices[count]);
1852
1853 mutex_destroy(&tx_priv->mclk_lock);
1854 mutex_destroy(&tx_priv->swr_clk_lock);
1855 bolero_unregister_macro(&pdev->dev, TX_MACRO);
1856 return 0;
1857}
1858
1859
1860static const struct of_device_id tx_macro_dt_match[] = {
1861 {.compatible = "qcom,tx-macro"},
1862 {}
1863};
1864
1865static struct platform_driver tx_macro_driver = {
1866 .driver = {
1867 .name = "tx_macro",
1868 .owner = THIS_MODULE,
1869 .of_match_table = tx_macro_dt_match,
1870 },
1871 .probe = tx_macro_probe,
1872 .remove = tx_macro_remove,
1873};
1874
1875module_platform_driver(tx_macro_driver);
1876
1877MODULE_DESCRIPTION("TX macro driver");
1878MODULE_LICENSE("GPL v2");