blob: bc0c53513630c93d3949aa68f8ff3976bdf25705 [file] [log] [blame]
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +00001//===-- X86InstComments.cpp - Generate verbose-asm comments for instrs ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This defines functionality used to emit comments about X86 instructions to
11// an output stream for -fverbose-asm.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86InstComments.h"
16#include "MCTargetDesc/X86MCTargetDesc.h"
17#include "Utils/X86ShuffleDecode.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/CodeGen/MachineValueType.h"
20#include "llvm/Support/raw_ostream.h"
21
22using namespace llvm;
23
Simon Pilgrim41c05c02016-05-11 11:55:12 +000024#define CASE_SSE_INS_COMMON(Inst, src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000025 case X86::Inst##src:
26
Simon Pilgrim41c05c02016-05-11 11:55:12 +000027#define CASE_AVX_INS_COMMON(Inst, Suffix, src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000028 case X86::V##Inst##Suffix##src:
29
Simon Pilgrim41c05c02016-05-11 11:55:12 +000030#define CASE_MASK_INS_COMMON(Inst, Suffix, src) \
31 case X86::V##Inst##Suffix##src##k:
32
33#define CASE_MASKZ_INS_COMMON(Inst, Suffix, src) \
34 case X86::V##Inst##Suffix##src##kz:
35
36#define CASE_AVX512_INS_COMMON(Inst, Suffix, src) \
37 CASE_AVX_INS_COMMON(Inst, Suffix, src) \
38 CASE_MASK_INS_COMMON(Inst, Suffix, src) \
39 CASE_MASKZ_INS_COMMON(Inst, Suffix, src)
40
41#define CASE_MOVDUP(Inst, src) \
42 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
43 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
44 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
45 CASE_AVX_INS_COMMON(Inst, , r##src) \
46 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000047 CASE_SSE_INS_COMMON(Inst, r##src)
48
Simon Pilgrim41c05c02016-05-11 11:55:12 +000049#define CASE_PMOVZX(Inst, src) \
50 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
51 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
52 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
53 CASE_AVX_INS_COMMON(Inst, , r##src) \
54 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrim0acc32a2016-02-06 19:51:21 +000055 CASE_SSE_INS_COMMON(Inst, r##src)
56
Simon Pilgrim41c05c02016-05-11 11:55:12 +000057#define CASE_UNPCK(Inst, src) \
58 CASE_AVX512_INS_COMMON(Inst, Z, r##src) \
59 CASE_AVX512_INS_COMMON(Inst, Z256, r##src) \
60 CASE_AVX512_INS_COMMON(Inst, Z128, r##src) \
61 CASE_AVX_INS_COMMON(Inst, , r##src) \
62 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000063 CASE_SSE_INS_COMMON(Inst, r##src)
64
Craig Topper01f53b12016-06-03 05:31:00 +000065#define CASE_SHUF(Inst, suf) \
66 CASE_AVX512_INS_COMMON(Inst, Z, suf) \
67 CASE_AVX512_INS_COMMON(Inst, Z256, suf) \
68 CASE_AVX512_INS_COMMON(Inst, Z128, suf) \
69 CASE_AVX_INS_COMMON(Inst, , suf) \
70 CASE_AVX_INS_COMMON(Inst, Y, suf) \
71 CASE_SSE_INS_COMMON(Inst, suf)
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000072
Simon Pilgrim41c05c02016-05-11 11:55:12 +000073#define CASE_VPERM(Inst, src) \
74 CASE_AVX512_INS_COMMON(Inst, Z, src##i) \
75 CASE_AVX512_INS_COMMON(Inst, Z256, src##i) \
76 CASE_AVX512_INS_COMMON(Inst, Z128, src##i) \
77 CASE_AVX_INS_COMMON(Inst, , src##i) \
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000078 CASE_AVX_INS_COMMON(Inst, Y, src##i)
79
80#define CASE_VSHUF(Inst, src) \
Simon Pilgrim41c05c02016-05-11 11:55:12 +000081 CASE_AVX512_INS_COMMON(SHUFF##Inst, Z, r##src##i) \
82 CASE_AVX512_INS_COMMON(SHUFI##Inst, Z, r##src##i) \
83 CASE_AVX512_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \
84 CASE_AVX512_INS_COMMON(SHUFI##Inst, Z256, r##src##i)
Simon Pilgrimbfa5f232016-02-06 17:02:15 +000085
Igor Breger24cab0f2015-11-16 07:22:00 +000086static unsigned getVectorRegSize(unsigned RegNo) {
Igor Breger24cab0f2015-11-16 07:22:00 +000087 if (X86::ZMM0 <= RegNo && RegNo <= X86::ZMM31)
88 return 512;
89 if (X86::YMM0 <= RegNo && RegNo <= X86::YMM31)
90 return 256;
91 if (X86::XMM0 <= RegNo && RegNo <= X86::XMM31)
92 return 128;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +000093 if (X86::MM0 <= RegNo && RegNo <= X86::MM7)
94 return 64;
Igor Breger24cab0f2015-11-16 07:22:00 +000095
96 llvm_unreachable("Unknown vector reg!");
Igor Breger24cab0f2015-11-16 07:22:00 +000097}
98
99static MVT getRegOperandVectorVT(const MCInst *MI, const MVT &ScalarVT,
100 unsigned OperandIndex) {
101 unsigned OpReg = MI->getOperand(OperandIndex).getReg();
102 return MVT::getVectorVT(ScalarVT,
103 getVectorRegSize(OpReg)/ScalarVT.getSizeInBits());
104}
105
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000106/// \brief Extracts the dst type for a given zero extension instruction.
107static MVT getZeroExtensionResultType(const MCInst *MI) {
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000108 switch (MI->getOpcode()) {
109 default:
110 llvm_unreachable("Unknown zero extension instruction");
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000111 // zero extension to i16
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000112 CASE_PMOVZX(PMOVZXBW, m)
113 CASE_PMOVZX(PMOVZXBW, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000114 return getRegOperandVectorVT(MI, MVT::i16, 0);
115 // zero extension to i32
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000116 CASE_PMOVZX(PMOVZXBD, m)
117 CASE_PMOVZX(PMOVZXBD, r)
118 CASE_PMOVZX(PMOVZXWD, m)
119 CASE_PMOVZX(PMOVZXWD, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000120 return getRegOperandVectorVT(MI, MVT::i32, 0);
121 // zero extension to i64
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000122 CASE_PMOVZX(PMOVZXBQ, m)
123 CASE_PMOVZX(PMOVZXBQ, r)
124 CASE_PMOVZX(PMOVZXWQ, m)
125 CASE_PMOVZX(PMOVZXWQ, r)
126 CASE_PMOVZX(PMOVZXDQ, m)
127 CASE_PMOVZX(PMOVZXDQ, r)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000128 return getRegOperandVectorVT(MI, MVT::i64, 0);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000129 }
130}
131
Igor Bregerd7bae452015-10-15 13:29:07 +0000132/// \brief Extracts the types and if it has memory operand for a given
133/// (SHUFF32x4/SHUFF64x2/SHUFI32x4/SHUFI64x2) instruction.
134static void getVSHUF64x2FamilyInfo(const MCInst *MI, MVT &VT, bool &HasMemOp) {
135 HasMemOp = false;
136 switch (MI->getOpcode()) {
137 default:
138 llvm_unreachable("Unknown VSHUF64x2 family instructions.");
139 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000140 CASE_VSHUF(64X2, m)
Igor Bregerd7bae452015-10-15 13:29:07 +0000141 HasMemOp = true; // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000142 CASE_VSHUF(64X2, r)
143 VT = getRegOperandVectorVT(MI, MVT::i64, 0);
Igor Bregerd7bae452015-10-15 13:29:07 +0000144 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000145 CASE_VSHUF(32X4, m)
Igor Bregerd7bae452015-10-15 13:29:07 +0000146 HasMemOp = true; // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000147 CASE_VSHUF(32X4, r)
148 VT = getRegOperandVectorVT(MI, MVT::i32, 0);
Igor Bregerd7bae452015-10-15 13:29:07 +0000149 break;
150 }
151}
152
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000153//===----------------------------------------------------------------------===//
154// Top Level Entrypoint
155//===----------------------------------------------------------------------===//
156
157/// EmitAnyX86InstComments - This function decodes x86 instructions and prints
158/// newline terminated strings to the specified string if desired. This
159/// information is shown in disassembly dumps when verbose assembly is enabled.
160bool llvm::EmitAnyX86InstComments(const MCInst *MI, raw_ostream &OS,
161 const char *(*getRegName)(unsigned)) {
162 // If this is a shuffle operation, the switch should fill in this state.
163 SmallVector<int, 8> ShuffleMask;
164 const char *DestName = nullptr, *Src1Name = nullptr, *Src2Name = nullptr;
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000165 unsigned NumOperands = MI->getNumOperands();
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000166
167 switch (MI->getOpcode()) {
168 default:
169 // Not an instruction for which we can decode comments.
170 return false;
171
172 case X86::BLENDPDrri:
173 case X86::VBLENDPDrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000174 case X86::VBLENDPDYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000175 Src2Name = getRegName(MI->getOperand(2).getReg());
176 // FALL THROUGH.
177 case X86::BLENDPDrmi:
178 case X86::VBLENDPDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000179 case X86::VBLENDPDYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000180 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000181 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f64, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000182 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000183 ShuffleMask);
184 Src1Name = getRegName(MI->getOperand(1).getReg());
185 DestName = getRegName(MI->getOperand(0).getReg());
186 break;
187
188 case X86::BLENDPSrri:
189 case X86::VBLENDPSrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000190 case X86::VBLENDPSYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000191 Src2Name = getRegName(MI->getOperand(2).getReg());
192 // FALL THROUGH.
193 case X86::BLENDPSrmi:
194 case X86::VBLENDPSrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000195 case X86::VBLENDPSYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000196 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000197 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000198 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000199 ShuffleMask);
200 Src1Name = getRegName(MI->getOperand(1).getReg());
201 DestName = getRegName(MI->getOperand(0).getReg());
202 break;
203
204 case X86::PBLENDWrri:
205 case X86::VPBLENDWrri:
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000206 case X86::VPBLENDWYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000207 Src2Name = getRegName(MI->getOperand(2).getReg());
208 // FALL THROUGH.
209 case X86::PBLENDWrmi:
210 case X86::VPBLENDWrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000211 case X86::VPBLENDWYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000212 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000213 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i16, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000214 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000215 ShuffleMask);
216 Src1Name = getRegName(MI->getOperand(1).getReg());
217 DestName = getRegName(MI->getOperand(0).getReg());
218 break;
219
220 case X86::VPBLENDDrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000221 case X86::VPBLENDDYrri:
222 Src2Name = getRegName(MI->getOperand(2).getReg());
223 // FALL THROUGH.
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000224 case X86::VPBLENDDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000225 case X86::VPBLENDDYrmi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000226 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim13d3a202015-11-16 23:03:18 +0000227 DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000228 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000229 ShuffleMask);
230 Src1Name = getRegName(MI->getOperand(1).getReg());
231 DestName = getRegName(MI->getOperand(0).getReg());
232 break;
233
234 case X86::INSERTPSrr:
235 case X86::VINSERTPSrr:
Simon Pilgrim025a3d852016-02-01 22:05:50 +0000236 case X86::VINSERTPSzrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000237 Src2Name = getRegName(MI->getOperand(2).getReg());
238 // FALL THROUGH.
239 case X86::INSERTPSrm:
240 case X86::VINSERTPSrm:
Simon Pilgrim025a3d852016-02-01 22:05:50 +0000241 case X86::VINSERTPSzrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000242 DestName = getRegName(MI->getOperand(0).getReg());
243 Src1Name = getRegName(MI->getOperand(1).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000244 if (MI->getOperand(NumOperands - 1).isImm())
245 DecodeINSERTPSMask(MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000246 ShuffleMask);
247 break;
248
249 case X86::MOVLHPSrr:
250 case X86::VMOVLHPSrr:
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000251 case X86::VMOVLHPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000252 Src2Name = getRegName(MI->getOperand(2).getReg());
253 Src1Name = getRegName(MI->getOperand(1).getReg());
254 DestName = getRegName(MI->getOperand(0).getReg());
255 DecodeMOVLHPSMask(2, ShuffleMask);
256 break;
257
258 case X86::MOVHLPSrr:
259 case X86::VMOVHLPSrr:
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000260 case X86::VMOVHLPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000261 Src2Name = getRegName(MI->getOperand(2).getReg());
262 Src1Name = getRegName(MI->getOperand(1).getReg());
263 DestName = getRegName(MI->getOperand(0).getReg());
264 DecodeMOVHLPSMask(2, ShuffleMask);
265 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000266
Simon Pilgrima3d67442016-02-07 15:39:22 +0000267 case X86::MOVHPDrm:
268 case X86::VMOVHPDrm:
269 case X86::VMOVHPDZ128rm:
270 Src1Name = getRegName(MI->getOperand(1).getReg());
271 DestName = getRegName(MI->getOperand(0).getReg());
272 DecodeInsertElementMask(MVT::v2f64, 1, 1, ShuffleMask);
273 break;
274
275 case X86::MOVHPSrm:
276 case X86::VMOVHPSrm:
277 case X86::VMOVHPSZ128rm:
278 Src1Name = getRegName(MI->getOperand(1).getReg());
279 DestName = getRegName(MI->getOperand(0).getReg());
280 DecodeInsertElementMask(MVT::v4f32, 2, 2, ShuffleMask);
281 break;
282
283 case X86::MOVLPDrm:
284 case X86::VMOVLPDrm:
285 case X86::VMOVLPDZ128rm:
286 Src1Name = getRegName(MI->getOperand(1).getReg());
287 DestName = getRegName(MI->getOperand(0).getReg());
288 DecodeInsertElementMask(MVT::v2f64, 0, 1, ShuffleMask);
289 break;
290
291 case X86::MOVLPSrm:
292 case X86::VMOVLPSrm:
293 case X86::VMOVLPSZ128rm:
294 Src1Name = getRegName(MI->getOperand(1).getReg());
295 DestName = getRegName(MI->getOperand(0).getReg());
296 DecodeInsertElementMask(MVT::v4f32, 0, 2, ShuffleMask);
297 break;
298
Igor Breger24cab0f2015-11-16 07:22:00 +0000299 CASE_MOVDUP(MOVSLDUP, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000300 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000301 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000302 CASE_MOVDUP(MOVSLDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000303 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000304 DecodeMOVSLDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000305 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000306
Igor Breger24cab0f2015-11-16 07:22:00 +0000307 CASE_MOVDUP(MOVSHDUP, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000308 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000309 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000310 CASE_MOVDUP(MOVSHDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000311 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000312 DecodeMOVSHDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000313 break;
314
Igor Breger1f782962015-11-19 08:26:56 +0000315 CASE_MOVDUP(MOVDDUP, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000316 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000317 // FALL THROUGH.
Igor Breger1f782962015-11-19 08:26:56 +0000318 CASE_MOVDUP(MOVDDUP, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000319 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger1f782962015-11-19 08:26:56 +0000320 DecodeMOVDDUPMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000321 break;
322
323 case X86::PSLLDQri:
324 case X86::VPSLLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000325 case X86::VPSLLDQYri:
326 Src1Name = getRegName(MI->getOperand(1).getReg());
327 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000328 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000329 DecodePSLLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000330 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000331 ShuffleMask);
332 break;
333
334 case X86::PSRLDQri:
335 case X86::VPSRLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000336 case X86::VPSRLDQYri:
337 Src1Name = getRegName(MI->getOperand(1).getReg());
338 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000339 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000340 DecodePSRLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000341 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000342 ShuffleMask);
343 break;
344
345 case X86::PALIGNR128rr:
346 case X86::VPALIGNR128rr:
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000347 case X86::VPALIGNR256rr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000348 Src1Name = getRegName(MI->getOperand(2).getReg());
349 // FALL THROUGH.
350 case X86::PALIGNR128rm:
351 case X86::VPALIGNR128rm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000352 case X86::VPALIGNR256rm:
353 Src2Name = getRegName(MI->getOperand(1).getReg());
354 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000355 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000356 DecodePALIGNRMask(getRegOperandVectorVT(MI, MVT::i8, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000357 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000358 ShuffleMask);
359 break;
360
Craig Topper01f53b12016-06-03 05:31:00 +0000361 CASE_SHUF(PSHUFD, ri)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000362 Src1Name = getRegName(MI->getOperand(1).getReg());
363 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000364 CASE_SHUF(PSHUFD, mi)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000365 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000366 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000367 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::i32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000368 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000369 ShuffleMask);
370 break;
371
Craig Topper01f53b12016-06-03 05:31:00 +0000372 CASE_SHUF(PSHUFHW, ri)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000373 Src1Name = getRegName(MI->getOperand(1).getReg());
374 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000375 CASE_SHUF(PSHUFHW, mi)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000376 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000377 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000378 DecodePSHUFHWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000379 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000380 ShuffleMask);
381 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000382
Craig Topper01f53b12016-06-03 05:31:00 +0000383 CASE_SHUF(PSHUFLW, ri)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000384 Src1Name = getRegName(MI->getOperand(1).getReg());
385 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000386 CASE_SHUF(PSHUFLW, mi)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000387 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000388 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000389 DecodePSHUFLWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000390 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000391 ShuffleMask);
392 break;
393
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000394 case X86::MMX_PSHUFWri:
395 Src1Name = getRegName(MI->getOperand(1).getReg());
396 // FALL THROUGH.
397 case X86::MMX_PSHUFWmi:
398 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000399 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000400 DecodePSHUFMask(MVT::v4i16,
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000401 MI->getOperand(NumOperands - 1).getImm(),
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000402 ShuffleMask);
403 break;
404
405 case X86::PSWAPDrr:
406 Src1Name = getRegName(MI->getOperand(1).getReg());
407 // FALL THROUGH.
408 case X86::PSWAPDrm:
409 DestName = getRegName(MI->getOperand(0).getReg());
410 DecodePSWAPMask(MVT::v2i32, ShuffleMask);
411 break;
412
Simon Pilgrim8483df62015-11-17 22:35:45 +0000413 CASE_UNPCK(PUNPCKHBW, r)
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000414 case X86::MMX_PUNPCKHBWirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000415 Src2Name = getRegName(MI->getOperand(2).getReg());
416 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000417 CASE_UNPCK(PUNPCKHBW, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000418 case X86::MMX_PUNPCKHBWirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000419 Src1Name = getRegName(MI->getOperand(1).getReg());
420 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000421 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000422 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000423
Simon Pilgrim8483df62015-11-17 22:35:45 +0000424 CASE_UNPCK(PUNPCKHWD, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000425 case X86::MMX_PUNPCKHWDirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000426 Src2Name = getRegName(MI->getOperand(2).getReg());
427 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000428 CASE_UNPCK(PUNPCKHWD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000429 case X86::MMX_PUNPCKHWDirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000430 Src1Name = getRegName(MI->getOperand(1).getReg());
431 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000432 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000433 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000434
Simon Pilgrim8483df62015-11-17 22:35:45 +0000435 CASE_UNPCK(PUNPCKHDQ, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000436 case X86::MMX_PUNPCKHDQirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000437 Src2Name = getRegName(MI->getOperand(2).getReg());
438 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000439 CASE_UNPCK(PUNPCKHDQ, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000440 case X86::MMX_PUNPCKHDQirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000441 Src1Name = getRegName(MI->getOperand(1).getReg());
442 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000443 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000444 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000445
Simon Pilgrim8483df62015-11-17 22:35:45 +0000446 CASE_UNPCK(PUNPCKHQDQ, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000447 Src2Name = getRegName(MI->getOperand(2).getReg());
448 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000449 CASE_UNPCK(PUNPCKHQDQ, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000450 Src1Name = getRegName(MI->getOperand(1).getReg());
451 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000452 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000453 break;
454
Simon Pilgrim8483df62015-11-17 22:35:45 +0000455 CASE_UNPCK(PUNPCKLBW, r)
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000456 case X86::MMX_PUNPCKLBWirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000457 Src2Name = getRegName(MI->getOperand(2).getReg());
458 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000459 CASE_UNPCK(PUNPCKLBW, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000460 case X86::MMX_PUNPCKLBWirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000461 Src1Name = getRegName(MI->getOperand(1).getReg());
462 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000463 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000464 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000465
Simon Pilgrim8483df62015-11-17 22:35:45 +0000466 CASE_UNPCK(PUNPCKLWD, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000467 case X86::MMX_PUNPCKLWDirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000468 Src2Name = getRegName(MI->getOperand(2).getReg());
469 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000470 CASE_UNPCK(PUNPCKLWD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000471 case X86::MMX_PUNPCKLWDirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000472 Src1Name = getRegName(MI->getOperand(1).getReg());
473 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000474 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000475 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000476
Simon Pilgrim8483df62015-11-17 22:35:45 +0000477 CASE_UNPCK(PUNPCKLDQ, r)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000478 case X86::MMX_PUNPCKLDQirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000479 Src2Name = getRegName(MI->getOperand(2).getReg());
480 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000481 CASE_UNPCK(PUNPCKLDQ, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000482 case X86::MMX_PUNPCKLDQirm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000483 Src1Name = getRegName(MI->getOperand(1).getReg());
484 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000485 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000486 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000487
Simon Pilgrim8483df62015-11-17 22:35:45 +0000488 CASE_UNPCK(PUNPCKLQDQ, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000489 Src2Name = getRegName(MI->getOperand(2).getReg());
490 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000491 CASE_UNPCK(PUNPCKLQDQ, m)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000492 Src1Name = getRegName(MI->getOperand(1).getReg());
493 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000494 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000495 break;
496
Craig Topper01f53b12016-06-03 05:31:00 +0000497 CASE_SHUF(SHUFPD, rri)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000498 Src2Name = getRegName(MI->getOperand(2).getReg());
499 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000500 CASE_SHUF(SHUFPD, rmi)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000501 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000502 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f64, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000503 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000504 ShuffleMask);
505 Src1Name = getRegName(MI->getOperand(1).getReg());
506 DestName = getRegName(MI->getOperand(0).getReg());
507 break;
508
Craig Topper01f53b12016-06-03 05:31:00 +0000509 CASE_SHUF(SHUFPS, rri)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000510 Src2Name = getRegName(MI->getOperand(2).getReg());
511 // FALL THROUGH.
Craig Topper01f53b12016-06-03 05:31:00 +0000512 CASE_SHUF(SHUFPS, rmi)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000513 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000514 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000515 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000516 ShuffleMask);
517 Src1Name = getRegName(MI->getOperand(1).getReg());
518 DestName = getRegName(MI->getOperand(0).getReg());
519 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000520
Igor Breger24cab0f2015-11-16 07:22:00 +0000521 CASE_VSHUF(64X2, r)
522 CASE_VSHUF(64X2, m)
523 CASE_VSHUF(32X4, r)
524 CASE_VSHUF(32X4, m) {
Igor Bregerd7bae452015-10-15 13:29:07 +0000525 MVT VT;
526 bool HasMemOp;
Igor Bregerd7bae452015-10-15 13:29:07 +0000527 getVSHUF64x2FamilyInfo(MI, VT, HasMemOp);
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000528 decodeVSHUF64x2FamilyMask(VT, MI->getOperand(NumOperands - 1).getImm(),
Igor Bregerd7bae452015-10-15 13:29:07 +0000529 ShuffleMask);
530 DestName = getRegName(MI->getOperand(0).getReg());
531 if (HasMemOp) {
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000532 assert((NumOperands >= 8) && "Expected at least 8 operands!");
533 Src1Name = getRegName(MI->getOperand(NumOperands - 7).getReg());
Igor Bregerd7bae452015-10-15 13:29:07 +0000534 } else {
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000535 assert((NumOperands >= 4) && "Expected at least 4 operands!");
536 Src2Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
537 Src1Name = getRegName(MI->getOperand(NumOperands - 3).getReg());
Igor Bregerd7bae452015-10-15 13:29:07 +0000538 }
539 break;
540 }
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000541
Simon Pilgrim8483df62015-11-17 22:35:45 +0000542 CASE_UNPCK(UNPCKLPD, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000543 Src2Name = getRegName(MI->getOperand(2).getReg());
544 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000545 CASE_UNPCK(UNPCKLPD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000546 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000547 Src1Name = getRegName(MI->getOperand(1).getReg());
548 DestName = getRegName(MI->getOperand(0).getReg());
549 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000550
Simon Pilgrim8483df62015-11-17 22:35:45 +0000551 CASE_UNPCK(UNPCKLPS, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000552 Src2Name = getRegName(MI->getOperand(2).getReg());
553 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000554 CASE_UNPCK(UNPCKLPS, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000555 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000556 Src1Name = getRegName(MI->getOperand(1).getReg());
557 DestName = getRegName(MI->getOperand(0).getReg());
558 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000559
Simon Pilgrim8483df62015-11-17 22:35:45 +0000560 CASE_UNPCK(UNPCKHPD, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000561 Src2Name = getRegName(MI->getOperand(2).getReg());
562 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000563 CASE_UNPCK(UNPCKHPD, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000564 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000565 Src1Name = getRegName(MI->getOperand(1).getReg());
566 DestName = getRegName(MI->getOperand(0).getReg());
567 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000568
Simon Pilgrim8483df62015-11-17 22:35:45 +0000569 CASE_UNPCK(UNPCKHPS, r)
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000570 Src2Name = getRegName(MI->getOperand(2).getReg());
571 // FALL THROUGH.
Simon Pilgrim8483df62015-11-17 22:35:45 +0000572 CASE_UNPCK(UNPCKHPS, m)
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000573 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000574 Src1Name = getRegName(MI->getOperand(1).getReg());
575 DestName = getRegName(MI->getOperand(0).getReg());
576 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000577
Simon Pilgrim2da41782015-11-17 23:29:49 +0000578 CASE_VPERM(PERMILPS, r)
Simon Pilgrim6ce35dd2016-05-11 18:53:44 +0000579 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000580 // FALL THROUGH.
Simon Pilgrim2da41782015-11-17 23:29:49 +0000581 CASE_VPERM(PERMILPS, m)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000582 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000583 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f32, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000584 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000585 ShuffleMask);
586 DestName = getRegName(MI->getOperand(0).getReg());
587 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000588
Simon Pilgrim2da41782015-11-17 23:29:49 +0000589 CASE_VPERM(PERMILPD, r)
Simon Pilgrim6ce35dd2016-05-11 18:53:44 +0000590 Src1Name = getRegName(MI->getOperand(NumOperands - 2).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000591 // FALL THROUGH.
Simon Pilgrim2da41782015-11-17 23:29:49 +0000592 CASE_VPERM(PERMILPD, m)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000593 if (MI->getOperand(NumOperands - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000594 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f64, 0),
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000595 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000596 ShuffleMask);
597 DestName = getRegName(MI->getOperand(0).getReg());
598 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000599
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000600 case X86::VPERM2F128rr:
601 case X86::VPERM2I128rr:
602 Src2Name = getRegName(MI->getOperand(2).getReg());
603 // FALL THROUGH.
604 case X86::VPERM2F128rm:
605 case X86::VPERM2I128rm:
606 // For instruction comments purpose, assume the 256-bit vector is v4i64.
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000607 if (MI->getOperand(NumOperands - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000608 DecodeVPERM2X128Mask(MVT::v4i64,
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000609 MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000610 ShuffleMask);
611 Src1Name = getRegName(MI->getOperand(1).getReg());
612 DestName = getRegName(MI->getOperand(0).getReg());
613 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000614
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000615 case X86::VPERMQYri:
Craig Topper22ae3532016-05-21 06:07:18 +0000616 case X86::VPERMQZ256ri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000617 case X86::VPERMPDYri:
Craig Topper22ae3532016-05-21 06:07:18 +0000618 case X86::VPERMPDZ256ri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000619 Src1Name = getRegName(MI->getOperand(1).getReg());
620 // FALL THROUGH.
621 case X86::VPERMQYmi:
Craig Topper22ae3532016-05-21 06:07:18 +0000622 case X86::VPERMQZ256mi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000623 case X86::VPERMPDYmi:
Craig Topper22ae3532016-05-21 06:07:18 +0000624 case X86::VPERMPDZ256mi:
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000625 if (MI->getOperand(NumOperands - 1).isImm())
626 DecodeVPERMMask(MI->getOperand(NumOperands - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000627 ShuffleMask);
628 DestName = getRegName(MI->getOperand(0).getReg());
629 break;
630
631 case X86::MOVSDrr:
632 case X86::VMOVSDrr:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000633 case X86::VMOVSDZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000634 Src2Name = getRegName(MI->getOperand(2).getReg());
635 Src1Name = getRegName(MI->getOperand(1).getReg());
636 // FALL THROUGH.
637 case X86::MOVSDrm:
638 case X86::VMOVSDrm:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000639 case X86::VMOVSDZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000640 DecodeScalarMoveMask(MVT::v2f64, nullptr == Src2Name, ShuffleMask);
641 DestName = getRegName(MI->getOperand(0).getReg());
642 break;
Simon Pilgrimd5a15442015-11-21 13:04:42 +0000643
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000644 case X86::MOVSSrr:
645 case X86::VMOVSSrr:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000646 case X86::VMOVSSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000647 Src2Name = getRegName(MI->getOperand(2).getReg());
648 Src1Name = getRegName(MI->getOperand(1).getReg());
649 // FALL THROUGH.
650 case X86::MOVSSrm:
651 case X86::VMOVSSrm:
Simon Pilgrimf5c23ad2016-02-01 22:26:28 +0000652 case X86::VMOVSSZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000653 DecodeScalarMoveMask(MVT::v4f32, nullptr == Src2Name, ShuffleMask);
654 DestName = getRegName(MI->getOperand(0).getReg());
655 break;
656
657 case X86::MOVPQI2QIrr:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000658 case X86::MOVZPQILo2PQIrr:
659 case X86::VMOVPQI2QIrr:
660 case X86::VMOVZPQILo2PQIrr:
661 case X86::VMOVZPQILo2PQIZrr:
662 Src1Name = getRegName(MI->getOperand(1).getReg());
663 // FALL THROUGH.
664 case X86::MOVQI2PQIrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000665 case X86::MOVZQI2PQIrm:
666 case X86::MOVZPQILo2PQIrm:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000667 case X86::VMOVQI2PQIrm:
Simon Pilgrim96fe4ef2016-02-02 13:32:56 +0000668 case X86::VMOVQI2PQIZrm:
Simon Pilgrim3e0c0222015-12-13 12:49:48 +0000669 case X86::VMOVZQI2PQIrm:
670 case X86::VMOVZPQILo2PQIrm:
671 case X86::VMOVZPQILo2PQIZrm:
672 DecodeZeroMoveLowMask(MVT::v2i64, ShuffleMask);
673 DestName = getRegName(MI->getOperand(0).getReg());
674 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000675
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000676 case X86::MOVDI2PDIrm:
677 case X86::VMOVDI2PDIrm:
Simon Pilgrim5be17b62016-02-01 23:04:05 +0000678 case X86::VMOVDI2PDIZrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000679 DecodeZeroMoveLowMask(MVT::v4i32, ShuffleMask);
680 DestName = getRegName(MI->getOperand(0).getReg());
681 break;
682
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000683 case X86::EXTRQI:
684 if (MI->getOperand(2).isImm() &&
685 MI->getOperand(3).isImm())
686 DecodeEXTRQIMask(MI->getOperand(2).getImm(),
687 MI->getOperand(3).getImm(),
688 ShuffleMask);
689
690 DestName = getRegName(MI->getOperand(0).getReg());
691 Src1Name = getRegName(MI->getOperand(1).getReg());
692 break;
693
694 case X86::INSERTQI:
695 if (MI->getOperand(3).isImm() &&
696 MI->getOperand(4).isImm())
697 DecodeINSERTQIMask(MI->getOperand(3).getImm(),
698 MI->getOperand(4).getImm(),
699 ShuffleMask);
700
701 DestName = getRegName(MI->getOperand(0).getReg());
702 Src1Name = getRegName(MI->getOperand(1).getReg());
703 Src2Name = getRegName(MI->getOperand(2).getReg());
704 break;
705
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000706 CASE_PMOVZX(PMOVZXBW, r)
707 CASE_PMOVZX(PMOVZXBD, r)
708 CASE_PMOVZX(PMOVZXBQ, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000709 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000710 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000711 CASE_PMOVZX(PMOVZXBW, m)
712 CASE_PMOVZX(PMOVZXBD, m)
713 CASE_PMOVZX(PMOVZXBQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000714 DecodeZeroExtendMask(MVT::i8, getZeroExtensionResultType(MI), ShuffleMask);
715 DestName = getRegName(MI->getOperand(0).getReg());
716 break;
717
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000718 CASE_PMOVZX(PMOVZXWD, r)
719 CASE_PMOVZX(PMOVZXWQ, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000720 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000721 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000722 CASE_PMOVZX(PMOVZXWD, m)
723 CASE_PMOVZX(PMOVZXWQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000724 DecodeZeroExtendMask(MVT::i16, getZeroExtensionResultType(MI), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000725 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000726 break;
727
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000728 CASE_PMOVZX(PMOVZXDQ, r)
Simon Pilgrim3016d9e2016-05-11 17:36:32 +0000729 Src1Name = getRegName(MI->getOperand(NumOperands - 1).getReg());
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000730 // FALL THROUGH.
Simon Pilgrim0acc32a2016-02-06 19:51:21 +0000731 CASE_PMOVZX(PMOVZXDQ, m)
Simon Pilgrime1b6db92016-02-06 16:33:42 +0000732 DecodeZeroExtendMask(MVT::i32, getZeroExtensionResultType(MI), ShuffleMask);
733 DestName = getRegName(MI->getOperand(0).getReg());
734 break;
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000735 }
736
737 // The only comments we decode are shuffles, so give up if we were unable to
738 // decode a shuffle mask.
739 if (ShuffleMask.empty())
740 return false;
741
Simon Pilgrimaf742d52016-05-09 13:30:16 +0000742 // TODO: Add support for specifying an AVX512 style mask register in the comment.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000743 if (!DestName) DestName = Src1Name;
744 OS << (DestName ? DestName : "mem") << " = ";
745
746 // If the two sources are the same, canonicalize the input elements to be
747 // from the first src so that we get larger element spans.
748 if (Src1Name == Src2Name) {
749 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
750 if ((int)ShuffleMask[i] >= 0 && // Not sentinel.
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000751 ShuffleMask[i] >= (int)e) // From second mask.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000752 ShuffleMask[i] -= e;
753 }
754 }
755
756 // The shuffle mask specifies which elements of the src1/src2 fill in the
757 // destination, with a few sentinel values. Loop through and print them
758 // out.
759 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
760 if (i != 0)
761 OS << ',';
762 if (ShuffleMask[i] == SM_SentinelZero) {
763 OS << "zero";
764 continue;
765 }
766
767 // Otherwise, it must come from src1 or src2. Print the span of elements
768 // that comes from this src.
769 bool isSrc1 = ShuffleMask[i] < (int)ShuffleMask.size();
770 const char *SrcName = isSrc1 ? Src1Name : Src2Name;
771 OS << (SrcName ? SrcName : "mem") << '[';
772 bool IsFirst = true;
773 while (i != e && (int)ShuffleMask[i] != SM_SentinelZero &&
774 (ShuffleMask[i] < (int)ShuffleMask.size()) == isSrc1) {
775 if (!IsFirst)
776 OS << ',';
777 else
778 IsFirst = false;
779 if (ShuffleMask[i] == SM_SentinelUndef)
780 OS << "u";
781 else
782 OS << ShuffleMask[i] % ShuffleMask.size();
783 ++i;
784 }
785 OS << ']';
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000786 --i; // For loop increments element #.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000787 }
788 //MI->print(OS, 0);
789 OS << "\n";
790
791 // We successfully added a comment to this instruction.
792 return true;
793}