blob: 8d73b2ed75e6686e73bfb489a18ceb9f36d6f9d8 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
16#define LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
Evan Cheng10043e22007-01-19 07:51:42 +000017
Craig Toppera9253262014-03-22 23:51:00 +000018#include "MCTargetDesc/ARMBaseInfo.h"
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +000019#include "llvm/ADT/SmallVector.h"
20#include "llvm/ADT/StringRef.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000021#include "llvm/CodeGen/CallingConvLower.h"
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +000022#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineValueType.h"
Evan Cheng10043e22007-01-19 07:51:42 +000024#include "llvm/CodeGen/SelectionDAG.h"
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +000025#include "llvm/CodeGen/SelectionDAGNodes.h"
26#include "llvm/CodeGen/ValueTypes.h"
27#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/IRBuilder.h"
29#include "llvm/IR/InlineAsm.h"
30#include "llvm/Support/CodeGen.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000031#include "llvm/Target/TargetLowering.h"
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +000032#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000033
34namespace llvm {
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +000035
36class ARMSubtarget;
37class InstrItineraryData;
Evan Cheng10043e22007-01-19 07:51:42 +000038
39 namespace ARMISD {
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +000040
Evan Cheng10043e22007-01-19 07:51:42 +000041 // ARM Specific DAG Nodes
Matthias Braund04893f2015-05-07 21:33:59 +000042 enum NodeType : unsigned {
Jim Grosbach91fa7812009-05-13 22:32:43 +000043 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000044 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Cheng10043e22007-01-19 07:51:42 +000045
46 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
47 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chengdfce83c2011-01-17 08:03:18 +000048 WrapperPIC, // WrapperPIC - A wrapper node for TargetGlobalAddress in
49 // PIC mode.
Evan Cheng10043e22007-01-19 07:51:42 +000050 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach91fa7812009-05-13 22:32:43 +000051
Manman Ren9f911162012-06-01 02:44:42 +000052 // Add pseudo op to model memcpy for struct byval.
53 COPY_STRUCT_BYVAL,
54
Evan Cheng10043e22007-01-19 07:51:42 +000055 CALL, // Function call.
Evan Chengc3c949b42007-06-19 21:05:09 +000056 CALL_PRED, // Function call that's predicable.
Evan Cheng10043e22007-01-19 07:51:42 +000057 CALL_NOLINK, // Function call with branch not branch-and-link.
Evan Cheng10043e22007-01-19 07:51:42 +000058 BRCOND, // Conditional branch.
59 BR_JT, // Jumptable branch.
Evan Chengc6d70ae2009-07-29 02:18:14 +000060 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Cheng10043e22007-01-19 07:51:42 +000061 RET_FLAG, // Return with a flag operand.
Tim Northoverd8407452013-10-01 14:33:28 +000062 INTRET_FLAG, // Interrupt return with an LR-offset and a flag operand.
Evan Cheng10043e22007-01-19 07:51:42 +000063
64 PIC_ADD, // Add with a PC operand and a PIC label.
65
66 CMP, // ARM compare instructions.
Bill Wendling4b796472012-06-11 08:07:26 +000067 CMN, // ARM CMN instructions.
David Goodwindbf11ba2009-06-29 15:33:01 +000068 CMPZ, // ARM compare that sets only Z flag.
Evan Cheng10043e22007-01-19 07:51:42 +000069 CMPFP, // ARM VFP compare instruction, sets FPSCR.
70 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
71 FMSTAT, // ARM fmstat instruction.
Evan Chenge87681c2012-02-23 01:19:06 +000072
Evan Cheng10043e22007-01-19 07:51:42 +000073 CMOV, // ARM conditional move instructions.
Jim Grosbach91fa7812009-05-13 22:32:43 +000074
Pablo Barrio7a643462016-06-23 16:53:49 +000075 SSAT, // Signed saturation
76
Evan Cheng0cc4ad92010-07-13 19:27:42 +000077 BCC_i64,
78
Evan Cheng10043e22007-01-19 07:51:42 +000079 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
80 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
81 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach91fa7812009-05-13 22:32:43 +000082
Evan Chenge8916542011-08-30 01:34:54 +000083 ADDC, // Add with carry
84 ADDE, // Add using carry
85 SUBC, // Sub with carry
86 SUBE, // Sub using carry
87
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000088 VMOVRRD, // double to two gprs.
89 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000090
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000091 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
92 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Matthias Braun3cd00c12015-07-16 22:34:16 +000093 EH_SJLJ_SETUP_DISPATCH, // SjLj exception handling setup_dispatch.
Jim Grosbachaeca45d2009-05-12 23:59:14 +000094
Dale Johannesend679ff72010-06-03 21:09:53 +000095 TC_RETURN, // Tail call return pseudo.
96
Bob Wilson2e076c42009-06-22 23:27:02 +000097 THREAD_POINTER,
98
Evan Chengb972e562009-08-07 00:34:42 +000099 DYN_ALLOC, // Dynamic allocation on the stack.
100
Bob Wilson7ed59712010-10-30 00:54:37 +0000101 MEMBARRIER_MCR, // Memory barrier (MCR)
Evan Cheng8740ee32010-11-03 06:34:55 +0000102
103 PRELOAD, // Preload
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000104
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000105 WIN__CHKSTK, // Windows' __chkstk call to do stack probing.
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +0000106 WIN__DBZCHK, // Windows' divide by zero check
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000107
Bob Wilson2e076c42009-06-22 23:27:02 +0000108 VCEQ, // Vector compare equal.
Owen Andersonc7baee32010-11-08 23:21:22 +0000109 VCEQZ, // Vector compare equal to zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000110 VCGE, // Vector compare greater than or equal.
Owen Andersonc7baee32010-11-08 23:21:22 +0000111 VCGEZ, // Vector compare greater than or equal to zero.
112 VCLEZ, // Vector compare less than or equal to zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000113 VCGEU, // Vector compare unsigned greater than or equal.
114 VCGT, // Vector compare greater than.
Owen Andersonc7baee32010-11-08 23:21:22 +0000115 VCGTZ, // Vector compare greater than zero.
116 VCLTZ, // Vector compare less than zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000117 VCGTU, // Vector compare unsigned greater than.
118 VTST, // Vector test bits.
119
120 // Vector shift by immediate:
121 VSHL, // ...left
122 VSHRs, // ...right (signed)
123 VSHRu, // ...right (unsigned)
Bob Wilson2e076c42009-06-22 23:27:02 +0000124
125 // Vector rounding shift by immediate:
126 VRSHRs, // ...right (signed)
127 VRSHRu, // ...right (unsigned)
128 VRSHRN, // ...right narrow
129
130 // Vector saturating shift by immediate:
131 VQSHLs, // ...left (signed)
132 VQSHLu, // ...left (unsigned)
133 VQSHLsu, // ...left (signed to unsigned)
134 VQSHRNs, // ...right narrow (signed)
135 VQSHRNu, // ...right narrow (unsigned)
136 VQSHRNsu, // ...right narrow (signed to unsigned)
137
138 // Vector saturating rounding shift by immediate:
139 VQRSHRNs, // ...right narrow (signed)
140 VQRSHRNu, // ...right narrow (unsigned)
141 VQRSHRNsu, // ...right narrow (signed to unsigned)
142
143 // Vector shift and insert:
144 VSLI, // ...left
145 VSRI, // ...right
146
147 // Vector get lane (VMOV scalar to ARM core register)
148 // (These are used for 8- and 16-bit element types only.)
149 VGETLANEu, // zero-extend vector extract element
150 VGETLANEs, // sign-extend vector extract element
151
Bob Wilsonbad47f62010-07-14 06:31:50 +0000152 // Vector move immediate and move negated immediate:
Bob Wilsona3f19012010-07-13 21:16:48 +0000153 VMOVIMM,
Bob Wilsonbad47f62010-07-14 06:31:50 +0000154 VMVNIMM,
155
Evan Cheng7ca4b6e2011-11-15 02:12:34 +0000156 // Vector move f32 immediate:
157 VMOVFPIMM,
158
Bob Wilsonbad47f62010-07-14 06:31:50 +0000159 // Vector duplicate:
Bob Wilsoneb54d512009-08-14 05:13:08 +0000160 VDUP,
Bob Wilsoncce31f62009-08-14 05:08:32 +0000161 VDUPLANE,
Bob Wilsonf45dee32009-08-04 00:36:16 +0000162
Bob Wilsonea3a4022009-08-12 22:31:50 +0000163 // Vector shuffles:
Bob Wilson32cd8552009-08-19 17:03:43 +0000164 VEXT, // extract
Bob Wilsonea3a4022009-08-12 22:31:50 +0000165 VREV64, // reverse elements within 64-bit doublewords
166 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov9a232f42009-08-21 12:41:24 +0000167 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsona7062312009-08-21 20:54:19 +0000168 VZIP, // zip (interleave)
169 VUZP, // unzip (deinterleave)
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000170 VTRN, // transpose
Bill Wendlinge1fd78f2011-03-14 23:02:38 +0000171 VTBL1, // 1-register shuffle with mask
172 VTBL2, // 2-register shuffle with mask
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000173
Bob Wilson38ab35a2010-09-01 23:50:19 +0000174 // Vector multiply long:
175 VMULLs, // ...signed
176 VMULLu, // ...unsigned
177
Sam Parker916b1ba2017-03-14 09:13:22 +0000178 SMULWB, // Signed multiply word by half word, bottom
179 SMULWT, // Signed multiply word by half word, top
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000180 UMLAL, // 64bit Unsigned Accumulate Multiply
181 SMLAL, // 64bit Signed Accumulate Multiply
Sam Parkerd616cf02016-06-20 16:47:09 +0000182 UMAAL, // 64-bit Unsigned Accumulate Accumulate Multiply
Sam Parker654cb822017-03-15 08:27:11 +0000183 SMLALBB, // 64-bit signed accumulate multiply bottom, bottom 16
184 SMLALBT, // 64-bit signed accumulate multiply bottom, top 16
185 SMLALTB, // 64-bit signed accumulate multiply top, bottom 16
186 SMLALTT, // 64-bit signed accumulate multiply top, top 16
Sam Parkerdf337702017-05-04 07:31:28 +0000187 SMLALD, // Signed multiply accumulate long dual
188 SMLALDX, // Signed multiply accumulate long dual exchange
189 SMLSLD, // Signed multiply subtract long dual
190 SMLSLDX, // Signed multiply subtract long dual exchange
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000191
Bob Wilsond8a9a042010-06-04 00:04:02 +0000192 // Operands of the standard BUILD_VECTOR node are not legalized, which
193 // is fine if BUILD_VECTORs are always lowered to shuffles or other
194 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
195 // operands need to be legalized. Define an ARM-specific version of
196 // BUILD_VECTOR for this purpose.
197 BUILD_VECTOR,
198
Jim Grosbach11013ed2010-07-16 23:05:05 +0000199 // Bit-field insert
Owen Anderson07473072010-11-03 22:44:51 +0000200 BFI,
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000201
Owen Anderson07473072010-11-03 22:44:51 +0000202 // Vector OR with immediate
Owen Anderson30c48922010-11-05 19:27:46 +0000203 VORRIMM,
204 // Vector AND with NOT of immediate
Bob Wilson2d790df2010-11-28 06:51:26 +0000205 VBICIMM,
206
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000207 // Vector bitwise select
208 VBSL,
209
Scott Douglass953f9082015-10-05 14:49:54 +0000210 // Pseudo-instruction representing a memory copy using ldm/stm
211 // instructions.
212 MEMCPY,
213
Bob Wilson2d790df2010-11-28 06:51:26 +0000214 // Vector load N-element structure to all lanes:
Eli Friedmanf624ec22016-12-16 18:44:08 +0000215 VLD1DUP = ISD::FIRST_TARGET_MEMORY_OPCODE,
216 VLD2DUP,
Bob Wilson2d790df2010-11-28 06:51:26 +0000217 VLD3DUP,
Bob Wilson06fce872011-02-07 17:43:21 +0000218 VLD4DUP,
219
220 // NEON loads with post-increment base updates:
221 VLD1_UPD,
222 VLD2_UPD,
223 VLD3_UPD,
224 VLD4_UPD,
225 VLD2LN_UPD,
226 VLD3LN_UPD,
227 VLD4LN_UPD,
Eli Friedmanf624ec22016-12-16 18:44:08 +0000228 VLD1DUP_UPD,
Bob Wilson06fce872011-02-07 17:43:21 +0000229 VLD2DUP_UPD,
230 VLD3DUP_UPD,
231 VLD4DUP_UPD,
232
233 // NEON stores with post-increment base updates:
234 VST1_UPD,
235 VST2_UPD,
236 VST3_UPD,
237 VST4_UPD,
238 VST2LN_UPD,
239 VST3LN_UPD,
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000240 VST4LN_UPD
Evan Cheng10043e22007-01-19 07:51:42 +0000241 };
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000242
243 } // end namespace ARMISD
Evan Cheng10043e22007-01-19 07:51:42 +0000244
Bob Wilson2e076c42009-06-22 23:27:02 +0000245 /// Define some predicates that are used for node matching.
246 namespace ARM {
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000247
Jim Grosbach11013ed2010-07-16 23:05:05 +0000248 bool isBitFieldInvertedMask(unsigned v);
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000249
250 } // end namespace ARM
Bob Wilson2e076c42009-06-22 23:27:02 +0000251
Bob Wilsondd0e2362009-05-20 16:30:25 +0000252 //===--------------------------------------------------------------------===//
Dale Johannesen8447d342007-03-20 00:30:56 +0000253 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach91fa7812009-05-13 22:32:43 +0000254
Evan Cheng10043e22007-01-19 07:51:42 +0000255 class ARMTargetLowering : public TargetLowering {
Evan Cheng10043e22007-01-19 07:51:42 +0000256 public:
Eric Christopher1889fdc2015-01-29 00:19:39 +0000257 explicit ARMTargetLowering(const TargetMachine &TM,
258 const ARMSubtarget &STI);
Evan Cheng10043e22007-01-19 07:51:42 +0000259
Craig Topper6bc27bf2014-03-10 02:09:33 +0000260 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000261 bool useSoftFloat() const override;
Jim Grosbach8d3ba732010-07-19 17:20:38 +0000262
Craig Topper6bc27bf2014-03-10 02:09:33 +0000263 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000264
265 /// ReplaceNodeResults - Replace the results of node with an illegal result
266 /// type with new values built out of custom code.
267 ///
Craig Topper6bc27bf2014-03-10 02:09:33 +0000268 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
269 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000270
Craig Topper6bc27bf2014-03-10 02:09:33 +0000271 const char *getTargetNodeName(unsigned Opcode) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000272
Craig Topper6bc27bf2014-03-10 02:09:33 +0000273 bool isSelectSupported(SelectSupportKind Kind) const override {
Nadav Rotem9d832022012-09-02 12:10:19 +0000274 // ARM does not support scalar condition selects on vectors.
275 return (Kind != ScalarCondVectorVal);
276 }
277
Duncan Sandsf2641e12011-09-06 19:07:46 +0000278 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
Mehdi Amini44ede332015-07-09 02:09:04 +0000279 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
280 EVT VT) const override;
Duncan Sandsf2641e12011-09-06 19:07:46 +0000281
Craig Topper6bc27bf2014-03-10 02:09:33 +0000282 MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000283 EmitInstrWithCustomInserter(MachineInstr &MI,
284 MachineBasicBlock *MBB) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000285
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000286 void AdjustInstrPostInstrSelection(MachineInstr &MI,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000287 SDNode *Node) const override;
Evan Chenge6fba772011-08-30 19:09:48 +0000288
Evan Chengf863e3f2011-07-13 00:42:17 +0000289 SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const;
Peter Collingbourne86b9fbe2016-03-21 18:00:02 +0000290 SDValue PerformBRCONDCombine(SDNode *N, SelectionDAG &DAG) const;
James Molloy9d55f192015-11-10 14:22:05 +0000291 SDValue PerformCMOVToBFICombine(SDNode *N, SelectionDAG &DAG) const;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000292 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Evan Chengd42641c2011-02-02 01:06:55 +0000293
Craig Topper6bc27bf2014-03-10 02:09:33 +0000294 bool isDesirableToTransformToIntegerOp(unsigned Opc, EVT VT) const override;
Evan Chengd42641c2011-02-02 01:06:55 +0000295
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000296 /// allowsMisalignedMemoryAccesses - Returns true if the target allows
Evan Cheng79e2ca92012-12-10 23:21:26 +0000297 /// unaligned memory accesses of the specified type. Returns whether it
298 /// is "fast" by reference in the second argument.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000299 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AddrSpace,
300 unsigned Align,
301 bool *Fast) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000302
Craig Topper6bc27bf2014-03-10 02:09:33 +0000303 EVT getOptimalMemOpType(uint64_t Size,
304 unsigned DstAlign, unsigned SrcAlign,
305 bool IsMemset, bool ZeroMemset,
306 bool MemcpyStrSrc,
307 MachineFunction &MF) const override;
Lang Hames9929c422011-11-02 22:52:45 +0000308
Matt Beaumont-Gay4a04c922012-12-06 23:15:36 +0000309 using TargetLowering::isZExtFree;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000310 bool isZExtFree(SDValue Val, EVT VT2) const override;
Evan Cheng9ec512d2012-12-06 19:13:27 +0000311
Ahmed Bougacha4200cc92015-03-05 19:37:53 +0000312 bool isVectorLoadExtDesirable(SDValue ExtVal) const override;
313
Craig Topper6bc27bf2014-03-10 02:09:33 +0000314 bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
Tim Northovercc2e9032013-08-06 13:58:03 +0000315
316
Chris Lattner1eb94d92007-03-30 23:15:24 +0000317 /// isLegalAddressingMode - Return true if the addressing mode represented
318 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000319 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000320 Type *Ty, unsigned AS,
321 Instruction *I = nullptr) const override;
Javed Absar85874a92016-10-13 14:57:43 +0000322
323 /// getScalingFactorCost - Return the cost of the scaling used in
324 /// addressing mode represented by AM.
325 /// If the AM is supported, the return value must be >= 0.
326 /// If the AM is not supported, the return value must be negative.
327 int getScalingFactorCost(const DataLayout &DL, const AddrMode &AM, Type *Ty,
328 unsigned AS) const override;
329
Evan Chengdc49a8d2009-08-14 20:09:37 +0000330 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach91fa7812009-05-13 22:32:43 +0000331
Evan Cheng3d3c24a2009-11-11 19:05:52 +0000332 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach84511e12010-06-02 21:53:11 +0000333 /// icmp immediate, that is the target has icmp instructions which can
334 /// compare a register against the immediate without having to materialize
335 /// the immediate into a register.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000336 bool isLegalICmpImmediate(int64_t Imm) const override;
Evan Cheng3d3c24a2009-11-11 19:05:52 +0000337
Dan Gohman6136e942011-05-03 00:46:49 +0000338 /// isLegalAddImmediate - Return true if the specified immediate is legal
339 /// add immediate, that is the target has add instructions which can
340 /// add a register and the immediate without having to materialize
341 /// the immediate into a register.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000342 bool isLegalAddImmediate(int64_t Imm) const override;
Dan Gohman6136e942011-05-03 00:46:49 +0000343
Evan Cheng10043e22007-01-19 07:51:42 +0000344 /// getPreIndexedAddressParts - returns true by value, base pointer and
345 /// offset pointer and addressing mode by reference if the node's address
346 /// can be legally represented as pre-indexed load / store address.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000347 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, SDValue &Offset,
348 ISD::MemIndexedMode &AM,
349 SelectionDAG &DAG) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000350
351 /// getPostIndexedAddressParts - returns true by value, base pointer and
352 /// offset pointer and addressing mode by reference if this node can be
353 /// combined with a load / store to form a post-indexed load / store.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000354 bool getPostIndexedAddressParts(SDNode *N, SDNode *Op, SDValue &Base,
355 SDValue &Offset, ISD::MemIndexedMode &AM,
356 SelectionDAG &DAG) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000357
Craig Topperd0af7e82017-04-28 05:31:46 +0000358 void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000359 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000360 const SelectionDAG &DAG,
361 unsigned Depth) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000362
363
Craig Topper6bc27bf2014-03-10 02:09:33 +0000364 bool ExpandInlineAsm(CallInst *CI) const override;
Evan Cheng078b0b02011-01-08 01:24:27 +0000365
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000366 ConstraintType getConstraintType(StringRef Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000367
368 /// Examine constraint string and operand type and determine a weight value.
369 /// The operand object must already have been set up with the operand type.
370 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper6bc27bf2014-03-10 02:09:33 +0000371 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000372
Eric Christopher11e4df72015-02-26 22:38:43 +0000373 std::pair<unsigned, const TargetRegisterClass *>
374 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000375 StringRef Constraint, MVT VT) const override;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000376
Silviu Baranga82d04262016-04-25 14:29:18 +0000377 const char *LowerXConstraint(EVT ConstraintVT) const override;
378
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +0000379 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
380 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
381 /// true it means one of the asm constraint of the inline asm instruction
382 /// being processed is 'm'.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000383 void LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
384 std::vector<SDValue> &Ops,
385 SelectionDAG &DAG) const override;
Jim Grosbach91fa7812009-05-13 22:32:43 +0000386
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000387 unsigned
388 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sanders1f58ef72015-06-03 12:33:56 +0000389 if (ConstraintCode == "Q")
390 return InlineAsm::Constraint_Q;
James Molloy72222f52015-10-26 10:04:52 +0000391 else if (ConstraintCode == "o")
392 return InlineAsm::Constraint_o;
Daniel Sanders1f58ef72015-06-03 12:33:56 +0000393 else if (ConstraintCode.size() == 2) {
394 if (ConstraintCode[0] == 'U') {
395 switch(ConstraintCode[1]) {
396 default:
397 break;
398 case 'm':
399 return InlineAsm::Constraint_Um;
400 case 'n':
401 return InlineAsm::Constraint_Un;
402 case 'q':
403 return InlineAsm::Constraint_Uq;
404 case 's':
405 return InlineAsm::Constraint_Us;
406 case 't':
407 return InlineAsm::Constraint_Ut;
408 case 'v':
409 return InlineAsm::Constraint_Uv;
410 case 'y':
411 return InlineAsm::Constraint_Uy;
412 }
413 }
414 }
415 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000416 }
417
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000418 const ARMSubtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000419 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000420 }
421
Evan Cheng4cad68e2010-05-15 02:18:07 +0000422 /// getRegClassFor - Return the register class that should be used for the
423 /// specified value type.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000424 const TargetRegisterClass *getRegClassFor(MVT VT) const override;
Evan Cheng4cad68e2010-05-15 02:18:07 +0000425
James Molloy8a259922013-12-03 11:23:11 +0000426 /// Returns true if a cast between SrcAS and DestAS is a noop.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000427 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override {
James Molloy8a259922013-12-03 11:23:11 +0000428 // Addrspacecasts are always noops.
429 return true;
430 }
431
John Brawn0dbcd652015-03-18 12:01:59 +0000432 bool shouldAlignPointerArgs(CallInst *CI, unsigned &MinSize,
433 unsigned &PrefAlign) const override;
434
Eric Christopher84bdfd82010-07-21 22:26:11 +0000435 /// createFastISel - This method returns a target specific FastISel object,
436 /// or null if the target does not support "fast" ISel.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000437 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
438 const TargetLibraryInfo *libInfo) const override;
Eric Christopher84bdfd82010-07-21 22:26:11 +0000439
Craig Topper6bc27bf2014-03-10 02:09:33 +0000440 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Evan Cheng4401f882010-05-20 23:26:43 +0000441
Craig Topper6bc27bf2014-03-10 02:09:33 +0000442 bool
443 isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const override;
444 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng4a609f3c2009-10-28 01:44:26 +0000445
446 /// isFPImmLegal - Returns true if the target can instruction select the
447 /// specified FP immediate natively. If false, the legalizer will
448 /// materialize the FP immediate as a load from a constant pool.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000449 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Evan Cheng4a609f3c2009-10-28 01:44:26 +0000450
Craig Topper6bc27bf2014-03-10 02:09:33 +0000451 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
452 const CallInst &I,
453 unsigned Intrinsic) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000454
455 /// \brief Returns true if it is beneficial to convert a load of a constant
456 /// to just the constant itself.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000457 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
458 Type *Ty) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000459
Eli Friedmand03df812016-12-20 20:05:07 +0000460 /// Return true if EXTRACT_SUBVECTOR is cheap for this result type
461 /// with this index.
462 bool isExtractSubvectorCheap(EVT ResVT, unsigned Index) const override;
463
Oliver Stannardc24f2172014-05-09 14:01:47 +0000464 /// \brief Returns true if an argument of type Ty needs to be passed in a
465 /// contiguous block of registers in calling convention CallConv.
466 bool functionArgumentNeedsConsecutiveRegisters(
467 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override;
468
Joseph Tremouletf748c892015-11-07 01:11:31 +0000469 /// If a physical register, this returns the register that receives the
470 /// exception address on entry to an EH pad.
471 unsigned
472 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
473
474 /// If a physical register, this returns the register that receives the
475 /// exception typeid on entry to a landing pad.
476 unsigned
477 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
478
Robin Morisset5349e8e2014-09-18 18:56:04 +0000479 Instruction *makeDMB(IRBuilder<> &Builder, ARM_MB::MemBOpt Domain) const;
Tim Northover037f26f22014-04-17 18:22:47 +0000480 Value *emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
481 AtomicOrdering Ord) const override;
482 Value *emitStoreConditional(IRBuilder<> &Builder, Value *Val,
483 Value *Addr, AtomicOrdering Ord) const override;
484
Ahmed Bougacha81616a72015-09-22 17:22:58 +0000485 void emitAtomicCmpXchgNoStoreLLBalance(IRBuilder<> &Builder) const override;
486
Tim Shen04de70d2017-05-09 15:27:17 +0000487 Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
488 AtomicOrdering Ord) const override;
489 Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
490 AtomicOrdering Ord) const override;
Robin Morisseta47cb412014-09-03 21:01:03 +0000491
Hao Liu2cd34bb2015-06-26 02:45:36 +0000492 unsigned getMaxSupportedInterleaveFactor() const override { return 4; }
493
494 bool lowerInterleavedLoad(LoadInst *LI,
495 ArrayRef<ShuffleVectorInst *> Shuffles,
496 ArrayRef<unsigned> Indices,
497 unsigned Factor) const override;
498 bool lowerInterleavedStore(StoreInst *SI, ShuffleVectorInst *SVI,
499 unsigned Factor) const override;
500
James Y Knightf44fc522016-03-16 22:12:04 +0000501 bool shouldInsertFencesForAtomic(const Instruction *I) const override;
Ahmed Bougacha52468672015-09-11 17:08:28 +0000502 TargetLoweringBase::AtomicExpansionKind
503 shouldExpandAtomicLoadInIR(LoadInst *LI) const override;
Robin Morisseted3d48f2014-09-03 21:29:59 +0000504 bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
Ahmed Bougacha9d677132015-09-11 17:08:17 +0000505 TargetLoweringBase::AtomicExpansionKind
JF Bastienf14889e2015-03-04 15:47:57 +0000506 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
Ahmed Bougacha52468672015-09-11 17:08:28 +0000507 bool shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *AI) const override;
Tim Northover037f26f22014-04-17 18:22:47 +0000508
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000509 bool useLoadStackGuardNode() const override;
510
Quentin Colombetc32615d2014-10-31 17:52:53 +0000511 bool canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
512 unsigned &Cost) const override;
513
Nirav Dave4dcad5d2017-07-10 20:25:54 +0000514 bool canMergeStoresTo(unsigned AddressSpace, EVT MemVT,
515 const SelectionDAG &DAG) const override {
Nirav Dave54e22f32017-03-14 00:34:14 +0000516 // Do not merge to larger than i32.
517 return (MemVT.getSizeInBits() <= 32);
518 }
519
Sanjay Patelaf1b48b2015-11-10 19:24:31 +0000520 bool isCheapToSpeculateCttz() const override;
521 bool isCheapToSpeculateCtlz() const override;
522
Sanjay Patelb2f16212017-04-05 14:09:39 +0000523 bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
524 return VT.isScalarInteger();
525 }
526
Manman Ren57518142016-04-11 21:08:06 +0000527 bool supportSwiftError() const override {
528 return true;
529 }
530
Diana Picus774d1572016-07-18 06:48:25 +0000531 bool hasStandaloneRem(EVT VT) const override {
532 return HasStandaloneRem;
533 }
534
Diana Picus2af9c382016-12-16 10:35:20 +0000535 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool isVarArg) const;
536 CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool isVarArg) const;
537
Matthew Simpson1468d3e2017-04-10 18:34:37 +0000538 /// Returns true if \p VecTy is a legal interleaved access type. This
539 /// function checks the vector element type and the overall width of the
540 /// vector.
541 bool isLegalInterleavedAccessType(VectorType *VecTy,
542 const DataLayout &DL) const;
543
544 /// Returns the number of interleaved accesses that will be generated when
545 /// lowering accesses of the given type.
546 unsigned getNumInterleavedAccesses(VectorType *VecTy,
547 const DataLayout &DL) const;
548
Matthias Braun4682ac62017-05-05 22:04:05 +0000549 void finalizeLowering(MachineFunction &MF) const override;
550
Evan Cheng10f99a32010-07-19 22:15:08 +0000551 protected:
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000552 std::pair<const TargetRegisterClass *, uint8_t>
553 findRepresentativeClass(const TargetRegisterInfo *TRI,
554 MVT VT) const override;
Evan Cheng10f99a32010-07-19 22:15:08 +0000555
Evan Cheng10043e22007-01-19 07:51:42 +0000556 private:
557 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
558 /// make the right decision when generating code for different targets.
559 const ARMSubtarget *Subtarget;
560
Evan Chengdf907f42010-07-23 22:39:59 +0000561 const TargetRegisterInfo *RegInfo;
562
Evan Chengbf407072010-09-10 01:29:16 +0000563 const InstrItineraryData *Itins;
564
Bob Wilson844d6c82009-07-13 18:11:36 +0000565 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Cheng10043e22007-01-19 07:51:42 +0000566 ///
567 unsigned ARMPCLabelIndex;
568
James Y Knightf44fc522016-03-16 22:12:04 +0000569 // TODO: remove this, and have shouldInsertFencesForAtomic do the proper
570 // check.
571 bool InsertFencesForAtomic;
572
Diana Picus774d1572016-07-18 06:48:25 +0000573 bool HasStandaloneRem = true;
574
Craig Topper4fa625f2012-08-12 03:16:37 +0000575 void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
576 void addDRTypeForNEON(MVT VT);
577 void addQRTypeForNEON(MVT VT);
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000578 std::pair<SDValue, SDValue> getARMXALUOOp(SDValue Op, SelectionDAG &DAG, SDValue &ARMcc) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000579
580 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000581
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000582 void PassF64ArgInRegs(const SDLoc &dl, SelectionDAG &DAG, SDValue Chain,
583 SDValue &Arg, RegsToPassVector &RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +0000584 CCValAssign &VA, CCValAssign &NextVA,
585 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +0000586 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000587 ISD::ArgFlagsTy Flags) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000588 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000589 SDValue &Root, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000590 const SDLoc &dl) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000591
Oliver Stannardc24f2172014-05-09 14:01:47 +0000592 CallingConv::ID getEffectiveCallingConv(CallingConv::ID CC,
593 bool isVarArg) const;
Jim Grosbach84511e12010-06-02 21:53:11 +0000594 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
595 bool isVarArg) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000596 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000597 const SDLoc &dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000598 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000599 ISD::ArgFlagsTy Flags) const;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000600 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000601 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Matthias Braun3cd00c12015-07-16 22:34:16 +0000602 SDValue LowerEH_SJLJ_SETUP_DISPATCH(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha570d052010-02-08 23:22:00 +0000603 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000604 const ARMSubtarget *Subtarget) const;
605 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Alexandros Lamprineas2b2b4202017-06-20 07:20:52 +0000606 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
607 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000608 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
609 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +0000610 SDValue LowerGlobalAddressWindows(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000611 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000612 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000613 SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000614 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +0000615 SelectionDAG &DAG,
616 TLSModel::Model model) const;
Tim Northoverbd41cf82016-01-07 09:03:03 +0000617 SDValue LowerGlobalTLSAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
Saleem Abdulrasoolf36005a2016-02-03 18:21:59 +0000618 SDValue LowerGlobalTLSAddressWindows(SDValue Op, SelectionDAG &DAG) const;
Tim Northoverbd41cf82016-01-07 09:03:03 +0000619 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000620 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000621 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling6a981312010-08-11 08:43:16 +0000622 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000623 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
624 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng25f93642010-07-08 02:08:50 +0000625 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng168ced92010-05-22 01:47:14 +0000626 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000627 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000628 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
629 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemanb69b1822010-08-03 21:31:55 +0000630 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000631 SDValue LowerConstantFP(SDValue Op, SelectionDAG &DAG,
632 const ARMSubtarget *ST) const;
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000633 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Bob Wilson6f2b8962011-01-07 21:37:30 +0000634 const ARMSubtarget *ST) const;
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000635 SDValue LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const;
Renato Golin87610692013-07-16 09:32:17 +0000636 SDValue LowerDivRem(SDValue Op, SelectionDAG &DAG) const;
Martell Maloned1229242015-11-26 15:34:03 +0000637 SDValue LowerDIV_Windows(SDValue Op, SelectionDAG &DAG, bool Signed) const;
638 void ExpandDIV_Windows(SDValue Op, SelectionDAG &DAG, bool Signed,
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +0000639 SmallVectorImpl<SDValue> &Results) const;
Martell Maloned1229242015-11-26 15:34:03 +0000640 SDValue LowerWindowsDIVLibCall(SDValue Op, SelectionDAG &DAG, bool Signed,
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +0000641 SDValue &Chain) const;
Scott Douglassbdef6042015-08-24 09:17:18 +0000642 SDValue LowerREM(SDNode *N, SelectionDAG &DAG) const;
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000643 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Oliver Stannard51b1d462014-08-21 12:50:31 +0000644 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
645 SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const;
646 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const;
647 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Bob Wilson6f2b8962011-01-07 21:37:30 +0000648
Pat Gavlina717f252015-07-09 17:40:29 +0000649 unsigned getRegisterByName(const char* RegName, EVT VT,
650 SelectionDAG &DAG) const override;
Renato Golinc7aea402014-05-06 16:51:25 +0000651
Stephen Lindd502022013-07-10 01:54:24 +0000652 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
653 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
654 /// expanded to FMAs when this method returns true, otherwise fmuladd is
655 /// expanded to fmul + fadd.
656 ///
657 /// ARM supports both fused and unfused multiply-add operations; we already
Stephen Lin2a644732013-07-10 01:57:39 +0000658 /// lower a pair of fmul and fadd to the latter so it's not clear that there
Stephen Lindd502022013-07-10 01:54:24 +0000659 /// would be a gain or that the gain would be worthwhile enough to risk
660 /// correctness bugs.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000661 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override { return false; }
Stephen Lindd502022013-07-10 01:54:24 +0000662
Bob Wilson6f2b8962011-01-07 21:37:30 +0000663 SDValue ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola18a831d2007-10-19 14:35:17 +0000664
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000665 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000666 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000667 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000668 const SDLoc &dl, SelectionDAG &DAG,
669 SmallVectorImpl<SDValue> &InVals, bool isThisReturn,
670 SDValue ThisVal) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000671
Manman Ren5e9e65e2016-01-12 00:47:18 +0000672 bool supportSplitCSR(MachineFunction *MF) const override {
673 return MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
674 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
675 }
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000676
Manman Ren5e9e65e2016-01-12 00:47:18 +0000677 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
678 void insertCopiesSplitCSR(
679 MachineBasicBlock *Entry,
680 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
681
Craig Topper6bc27bf2014-03-10 02:09:33 +0000682 SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000683 LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
684 const SmallVectorImpl<ISD::InputArg> &Ins,
685 const SDLoc &dl, SelectionDAG &DAG,
686 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000687
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000688 int StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG, const SDLoc &dl,
689 SDValue &Chain, const Value *OrigArg,
690 unsigned InRegsParamRecordIdx, int ArgOffset,
Tim Northover8cda34f2015-03-11 18:54:22 +0000691 unsigned ArgSize) const;
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000692
Stuart Hastings45fe3c32011-04-20 16:47:52 +0000693 void VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000694 const SDLoc &dl, SDValue &Chain,
695 unsigned ArgOffset, unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000696 bool ForceMutable = false) const;
Stuart Hastings45fe3c32011-04-20 16:47:52 +0000697
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000698 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
699 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000700
Stuart Hastings67c5c3e2011-02-28 17:17:53 +0000701 /// HandleByVal - Target-specific cleanup for ByVal support.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000702 void HandleByVal(CCState *, unsigned &, unsigned) const override;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +0000703
Dale Johannesend679ff72010-06-03 21:09:53 +0000704 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
705 /// for tail call optimization. Targets which want to do tail call
706 /// optimization should implement this function.
707 bool IsEligibleForTailCallOptimization(SDValue Callee,
708 CallingConv::ID CalleeCC,
709 bool isVarArg,
710 bool isCalleeStructRet,
711 bool isCallerStructRet,
712 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000713 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +0000714 const SmallVectorImpl<ISD::InputArg> &Ins,
715 SelectionDAG& DAG) const;
Benjamin Kramerb1996da2012-11-28 20:55:10 +0000716
Craig Topper6bc27bf2014-03-10 02:09:33 +0000717 bool CanLowerReturn(CallingConv::ID CallConv,
718 MachineFunction &MF, bool isVarArg,
719 const SmallVectorImpl<ISD::OutputArg> &Outs,
720 LLVMContext &Context) const override;
Benjamin Kramerb1996da2012-11-28 20:55:10 +0000721
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000722 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
723 const SmallVectorImpl<ISD::OutputArg> &Outs,
724 const SmallVectorImpl<SDValue> &OutVals,
725 const SDLoc &dl, SelectionDAG &DAG) const override;
Evan Cheng15b80e42009-11-12 07:13:11 +0000726
Craig Topper6bc27bf2014-03-10 02:09:33 +0000727 bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
Evan Chengd4b08732010-11-30 23:55:39 +0000728
Matt Arsenault31380752017-04-18 21:16:46 +0000729 bool mayBeEmittedAsTailCall(const CallInst *CI) const override;
Evan Cheng0663f232011-03-21 01:19:09 +0000730
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000731 SDValue getCMOV(const SDLoc &dl, EVT VT, SDValue FalseVal, SDValue TrueVal,
Oliver Stannard51b1d462014-08-21 12:50:31 +0000732 SDValue ARMcc, SDValue CCR, SDValue Cmp,
733 SelectionDAG &DAG) const;
Evan Cheng15b80e42009-11-12 07:13:11 +0000734 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000735 SDValue &ARMcc, SelectionDAG &DAG, const SDLoc &dl) const;
736 SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
James Molloyd5087892017-02-13 12:32:47 +0000737 const SDLoc &dl, bool InvalidOnQNaN) const;
Bob Wilson45acbd02011-03-08 01:17:20 +0000738 SDValue duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const;
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000739
740 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000741
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000742 void SetupEntryBlockForSjLj(MachineInstr &MI, MachineBasicBlock *MBB,
Bill Wendling030b58e2011-10-06 22:18:16 +0000743 MachineBasicBlock *DispatchBB, int FI) const;
744
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000745 void EmitSjLjDispatchBlock(MachineInstr &MI, MachineBasicBlock *MBB) const;
Bill Wendling374ee192011-10-03 21:25:38 +0000746
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000747 bool RemapAddSubWithFlags(MachineInstr &MI, MachineBasicBlock *BB) const;
Manman Rene8735522012-06-01 19:33:18 +0000748
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000749 MachineBasicBlock *EmitStructByval(MachineInstr &MI,
Manman Rene8735522012-06-01 19:33:18 +0000750 MachineBasicBlock *MBB) const;
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000751
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000752 MachineBasicBlock *EmitLowered__chkstk(MachineInstr &MI,
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000753 MachineBasicBlock *MBB) const;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000754 MachineBasicBlock *EmitLowered__dbzchk(MachineInstr &MI,
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +0000755 MachineBasicBlock *MBB) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000756 };
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000757
Owen Andersona4076922010-11-05 21:57:54 +0000758 enum NEONModImmType {
759 VMOVModImm,
760 VMVNModImm,
761 OtherModImm
762 };
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000763
Eric Christopher84bdfd82010-07-21 22:26:11 +0000764 namespace ARM {
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000765
Bob Wilson3e6fa462012-08-03 04:06:28 +0000766 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
767 const TargetLibraryInfo *libInfo);
Evan Cheng10043e22007-01-19 07:51:42 +0000768
Eugene Zelenkoc4ad1ce2017-01-11 01:45:03 +0000769 } // end namespace ARM
770
771} // end namespace llvm
772
773#endif // LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H