blob: fd6e3a599854fad234c58a877ae940bd4dd604cd [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Tom Stellard75aadc22012-12-11 21:25:42 +000024class MachineRegisterInfo;
25
26class AMDGPUTargetLowering : public TargetLowering {
27private:
Tom Stellardd86003e2013-08-14 23:25:00 +000028 void ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
29 SmallVectorImpl<SDValue> &Args,
30 unsigned Start, unsigned Count) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000031 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000032 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
33 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000034 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000035 /// \brief Lower vector stores by merging the vector elements into an integer
36 /// of the same bitwidth.
37 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
38 /// \brief Split a vector store into multiple scalar stores.
39 /// \returns The resulting chain.
Tom Stellard75aadc22012-12-11 21:25:42 +000040 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000041 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
43protected:
44
45 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
46 /// MachineFunction.
47 ///
48 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000049 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
50 const TargetRegisterClass *RC,
51 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000052 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
53 SelectionDAG &DAG) const;
Tom Stellard35bb18c2013-08-26 15:06:04 +000054 /// \brief Split a vector load into multiple scalar loads.
55 SDValue SplitVectorLoad(const SDValue &Op, SelectionDAG &DAG) const;
Tom Stellardaf775432013-10-23 00:44:32 +000056 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Tom Stellarde9373602014-01-22 19:24:14 +000057 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000058 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000059 bool isHWTrueValue(SDValue Op) const;
60 bool isHWFalseValue(SDValue Op) const;
61
Tom Stellardaf775432013-10-23 00:44:32 +000062 /// The SelectionDAGBuilder will automatically promote function arguments
63 /// with illegal types. However, this does not work for the AMDGPU targets
64 /// since the function arguments are stored in memory as these illegal types.
65 /// In order to handle this properly we need to get the origianl types sizes
66 /// from the LLVM IR Function and fixup the ISD:InputArg values before
67 /// passing them to AnalyzeFormalArguments()
68 void getOriginalFunctionArgs(SelectionDAG &DAG,
69 const Function *F,
70 const SmallVectorImpl<ISD::InputArg> &Ins,
71 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +000072 void AnalyzeFormalArguments(CCState &State,
73 const SmallVectorImpl<ISD::InputArg> &Ins) const;
74
Tom Stellard75aadc22012-12-11 21:25:42 +000075public:
76 AMDGPUTargetLowering(TargetMachine &TM);
77
Tom Stellardc54731a2013-07-23 23:55:03 +000078 virtual bool isFAbsFree(EVT VT) const;
79 virtual bool isFNegFree(EVT VT) const;
Tom Stellard28d06de2013-08-05 22:22:07 +000080 virtual MVT getVectorIdxTy() const;
Matt Arsenaultc5559bb2013-11-15 04:42:23 +000081 virtual bool isLoadBitCastBeneficial(EVT, EVT) const LLVM_OVERRIDE;
Tom Stellard75aadc22012-12-11 21:25:42 +000082 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
83 bool isVarArg,
84 const SmallVectorImpl<ISD::OutputArg> &Outs,
85 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000086 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000087 virtual SDValue LowerCall(CallLoweringInfo &CLI,
88 SmallVectorImpl<SDValue> &InVals) const {
89 CLI.Callee.dump();
90 llvm_unreachable("Undefined function");
91 }
Tom Stellard75aadc22012-12-11 21:25:42 +000092
93 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
94 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
95 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
96 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
97 virtual const char* getTargetNodeName(unsigned Opcode) const;
98
Christian Konigd910b7d2013-02-26 17:52:16 +000099 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
100 return N;
101 }
102
Tom Stellard75aadc22012-12-11 21:25:42 +0000103// Functions defined in AMDILISelLowering.cpp
104public:
105
106 /// \brief Determine which of the bits specified in \p Mask are known to be
107 /// either zero or one and return them in the \p KnownZero and \p KnownOne
108 /// bitsets.
109 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
110 APInt &KnownZero,
111 APInt &KnownOne,
112 const SelectionDAG &DAG,
113 unsigned Depth = 0) const;
114
115 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
116 const CallInst &I, unsigned Intrinsic) const;
117
118 /// We want to mark f32/f64 floating point values as legal.
119 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
120
121 /// We don't want to shrink f64/f32 constants.
122 bool ShouldShrinkFPConstant(EVT VT) const;
123
124private:
125 void InitAMDILLowering();
126 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
127 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
128 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
129 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
130 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
131 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
132 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
133 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
134 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
135 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
136 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
137 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
138 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
139};
140
141namespace AMDGPUISD {
142
143enum {
144 // AMDIL ISD Opcodes
145 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000146 CALL, // Function call based on a single integer
147 UMUL, // 32bit unsigned multiplication
148 DIV_INF, // Divide with infinity returned on zero divisor
149 RET_FLAG,
150 BRANCH_COND,
151 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000152 DWORDADDR,
153 FRACT,
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000154 COS_HW,
155 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 FMAX,
157 SMAX,
158 UMAX,
159 FMIN,
160 SMIN,
161 UMIN,
162 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000163 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000164 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000165 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000166 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000167 REGISTER_LOAD,
168 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000169 LOAD_INPUT,
170 SAMPLE,
171 SAMPLEB,
172 SAMPLED,
173 SAMPLEL,
174 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000175 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000176 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000177 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000178 LAST_AMDGPU_ISD_NUMBER
179};
180
181
182} // End namespace AMDGPUISD
183
Tom Stellard75aadc22012-12-11 21:25:42 +0000184} // End namespace llvm
185
186#endif // AMDGPUISELLOWERING_H