blob: 2dfd3cf492a9ef35f026b0f5e633838db70ebf19 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Tom Stellard75aadc22012-12-11 21:25:42 +000024class MachineRegisterInfo;
25
26class AMDGPUTargetLowering : public TargetLowering {
27private:
Tom Stellardd86003e2013-08-14 23:25:00 +000028 void ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
29 SmallVectorImpl<SDValue> &Args,
30 unsigned Start, unsigned Count) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000031 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000032 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
33 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000034 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000035 /// \brief Lower vector stores by merging the vector elements into an integer
36 /// of the same bitwidth.
37 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
38 /// \brief Split a vector store into multiple scalar stores.
39 /// \returns The resulting chain.
Tom Stellard75aadc22012-12-11 21:25:42 +000040 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000041 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
43protected:
44
45 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
46 /// MachineFunction.
47 ///
48 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000049 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
50 const TargetRegisterClass *RC,
51 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000052 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
53 SelectionDAG &DAG) const;
Tom Stellard35bb18c2013-08-26 15:06:04 +000054 /// \brief Split a vector load into multiple scalar loads.
55 SDValue SplitVectorLoad(const SDValue &Op, SelectionDAG &DAG) const;
Tom Stellardaf775432013-10-23 00:44:32 +000056 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000057 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000058 bool isHWTrueValue(SDValue Op) const;
59 bool isHWFalseValue(SDValue Op) const;
60
Tom Stellardaf775432013-10-23 00:44:32 +000061 /// The SelectionDAGBuilder will automatically promote function arguments
62 /// with illegal types. However, this does not work for the AMDGPU targets
63 /// since the function arguments are stored in memory as these illegal types.
64 /// In order to handle this properly we need to get the origianl types sizes
65 /// from the LLVM IR Function and fixup the ISD:InputArg values before
66 /// passing them to AnalyzeFormalArguments()
67 void getOriginalFunctionArgs(SelectionDAG &DAG,
68 const Function *F,
69 const SmallVectorImpl<ISD::InputArg> &Ins,
70 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +000071 void AnalyzeFormalArguments(CCState &State,
72 const SmallVectorImpl<ISD::InputArg> &Ins) const;
73
Tom Stellard75aadc22012-12-11 21:25:42 +000074public:
75 AMDGPUTargetLowering(TargetMachine &TM);
76
Tom Stellardc54731a2013-07-23 23:55:03 +000077 virtual bool isFAbsFree(EVT VT) const;
78 virtual bool isFNegFree(EVT VT) const;
Tom Stellard28d06de2013-08-05 22:22:07 +000079 virtual MVT getVectorIdxTy() const;
Matt Arsenaultc5559bb2013-11-15 04:42:23 +000080 virtual bool isLoadBitCastBeneficial(EVT, EVT) const LLVM_OVERRIDE;
Tom Stellard75aadc22012-12-11 21:25:42 +000081 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
82 bool isVarArg,
83 const SmallVectorImpl<ISD::OutputArg> &Outs,
84 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000085 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000086 virtual SDValue LowerCall(CallLoweringInfo &CLI,
87 SmallVectorImpl<SDValue> &InVals) const {
88 CLI.Callee.dump();
89 llvm_unreachable("Undefined function");
90 }
Tom Stellard75aadc22012-12-11 21:25:42 +000091
92 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
93 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
94 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
95 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
96 virtual const char* getTargetNodeName(unsigned Opcode) const;
97
Christian Konigd910b7d2013-02-26 17:52:16 +000098 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
99 return N;
100 }
101
Tom Stellard75aadc22012-12-11 21:25:42 +0000102// Functions defined in AMDILISelLowering.cpp
103public:
104
105 /// \brief Determine which of the bits specified in \p Mask are known to be
106 /// either zero or one and return them in the \p KnownZero and \p KnownOne
107 /// bitsets.
108 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
109 APInt &KnownZero,
110 APInt &KnownOne,
111 const SelectionDAG &DAG,
112 unsigned Depth = 0) const;
113
114 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
115 const CallInst &I, unsigned Intrinsic) const;
116
117 /// We want to mark f32/f64 floating point values as legal.
118 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
119
120 /// We don't want to shrink f64/f32 constants.
121 bool ShouldShrinkFPConstant(EVT VT) const;
122
123private:
124 void InitAMDILLowering();
125 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
126 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
127 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
128 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
129 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
130 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
131 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
132 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
133 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
134 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
135 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
136 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
137 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
138};
139
140namespace AMDGPUISD {
141
142enum {
143 // AMDIL ISD Opcodes
144 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000145 CALL, // Function call based on a single integer
146 UMUL, // 32bit unsigned multiplication
147 DIV_INF, // Divide with infinity returned on zero divisor
148 RET_FLAG,
149 BRANCH_COND,
150 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000151 DWORDADDR,
152 FRACT,
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000153 COS_HW,
154 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000155 FMAX,
156 SMAX,
157 UMAX,
158 FMIN,
159 SMIN,
160 UMIN,
161 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000162 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000163 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000164 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000165 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000166 REGISTER_LOAD,
167 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000168 LOAD_INPUT,
169 SAMPLE,
170 SAMPLEB,
171 SAMPLED,
172 SAMPLEL,
173 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000174 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000175 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000176 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000177 LAST_AMDGPU_ISD_NUMBER
178};
179
180
181} // End namespace AMDGPUISD
182
Tom Stellard75aadc22012-12-11 21:25:42 +0000183} // End namespace llvm
184
185#endif // AMDGPUISELLOWERING_H