blob: 85abe1d3b73343e0d829f61777db39d2da05725e [file] [log] [blame]
Eugene Zelenko076468c2017-09-20 21:35:51 +00001//===- Thumb1FrameLowering.cpp - Thumb1 Frame Information -----------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Thumb1 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "Thumb1FrameLowering.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000015#include "ARMBaseInstrInfo.h"
16#include "ARMBaseRegisterInfo.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000017#include "ARMMachineFunctionInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000018#include "ARMSubtarget.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000019#include "Thumb1InstrInfo.h"
20#include "ThumbRegisterInfo.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000021#include "Utils/ARMBaseInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000022#include "llvm/ADT/BitVector.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/ADT/STLExtras.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000024#include "llvm/ADT/SmallVector.h"
Quentin Colombet71a71482015-07-20 21:42:14 +000025#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000029#include "llvm/CodeGen/MachineInstr.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
Artyom Skrobovf6830f42014-02-14 17:19:07 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "llvm/CodeGen/MachineOperand.h"
Evan Chengeb56dca2010-11-22 18:12:04 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000034#include "llvm/IR/DebugLoc.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000035#include "llvm/MC/MCContext.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000036#include "llvm/MC/MCDwarf.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000037#include "llvm/MC/MCRegisterInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000038#include "llvm/Support/Compiler.h"
39#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000040#include "llvm/Support/MathExtras.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000041#include "llvm/Target/TargetInstrInfo.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000042#include "llvm/Target/TargetOpcodes.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000043#include "llvm/Target/TargetSubtargetInfo.h"
Benjamin Kramer79d53fe2017-08-30 22:28:30 +000044#include <bitset>
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000045#include <cassert>
46#include <iterator>
47#include <vector>
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000048
49using namespace llvm;
50
Eric Christopher45fb7b62014-06-26 19:29:59 +000051Thumb1FrameLowering::Thumb1FrameLowering(const ARMSubtarget &sti)
52 : ARMFrameLowering(sti) {}
53
Jim Grosbache7e2aca2011-09-13 20:30:37 +000054bool Thumb1FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const{
Matthias Braun941a7052016-07-28 18:40:00 +000055 const MachineFrameInfo &MFI = MF.getFrameInfo();
56 unsigned CFSize = MFI.getMaxCallFrameSize();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000057 // It's not always a good idea to include the call frame as part of the
58 // stack frame. ARM (especially Thumb) has small immediate offset to
59 // address the stack frame. So a large call frame can cause poor codegen
60 // and may even makes it impossible to scavenge a register.
61 if (CFSize >= ((1 << 8) - 1) * 4 / 2) // Half of imm8 * 4
62 return false;
63
Matthias Braun941a7052016-07-28 18:40:00 +000064 return !MFI.hasVarSizedObjects();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000065}
66
Benjamin Kramerbdc49562016-06-12 15:39:02 +000067static void emitSPUpdate(MachineBasicBlock &MBB,
68 MachineBasicBlock::iterator &MBBI,
69 const TargetInstrInfo &TII, const DebugLoc &dl,
70 const ThumbRegisterInfo &MRI, int NumBytes,
71 unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000072 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, TII,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000073 MRI, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000074}
75
Hans Wennborge1a2e902016-03-31 18:33:38 +000076MachineBasicBlock::iterator Thumb1FrameLowering::
Eli Bendersky8da87162013-02-21 20:05:00 +000077eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
78 MachineBasicBlock::iterator I) const {
79 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000080 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Eric Christopherae326492015-03-12 22:48:50 +000081 const ThumbRegisterInfo *RegInfo =
82 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Eli Bendersky8da87162013-02-21 20:05:00 +000083 if (!hasReservedCallFrame(MF)) {
84 // If we have alloca, convert as follows:
85 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
86 // ADJCALLSTACKUP -> add, sp, sp, amount
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +000087 MachineInstr &Old = *I;
88 DebugLoc dl = Old.getDebugLoc();
Serge Pavlov5943a962017-04-19 03:12:05 +000089 unsigned Amount = TII.getFrameSize(Old);
Eli Bendersky8da87162013-02-21 20:05:00 +000090 if (Amount != 0) {
91 // We need to keep the stack aligned properly. To do this, we round the
92 // amount of space needed for the outgoing arguments up to the next
93 // alignment boundary.
Serge Pavlov5943a962017-04-19 03:12:05 +000094 Amount = alignTo(Amount, getStackAlignment());
Eli Bendersky8da87162013-02-21 20:05:00 +000095
96 // Replace the pseudo instruction with a new instruction...
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +000097 unsigned Opc = Old.getOpcode();
Eli Bendersky8da87162013-02-21 20:05:00 +000098 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
99 emitSPUpdate(MBB, I, TII, dl, *RegInfo, -Amount);
100 } else {
101 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
102 emitSPUpdate(MBB, I, TII, dl, *RegInfo, Amount);
103 }
104 }
105 }
Hans Wennborge1a2e902016-03-31 18:33:38 +0000106 return MBB.erase(I);
Eli Bendersky8da87162013-02-21 20:05:00 +0000107}
108
Quentin Colombet61b305e2015-05-05 17:38:16 +0000109void Thumb1FrameLowering::emitPrologue(MachineFunction &MF,
110 MachineBasicBlock &MBB) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000111 MachineBasicBlock::iterator MBBI = MBB.begin();
Matthias Braun941a7052016-07-28 18:40:00 +0000112 MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000113 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000114 MachineModuleInfo &MMI = MF.getMMI();
115 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Eric Christopherae326492015-03-12 22:48:50 +0000116 const ThumbRegisterInfo *RegInfo =
117 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000118 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +0000119 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000120
Tim Northover8cda34f2015-03-11 18:54:22 +0000121 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Matthias Braun941a7052016-07-28 18:40:00 +0000122 unsigned NumBytes = MFI.getStackSize();
Tim Northover775aaeb2015-11-05 21:54:58 +0000123 assert(NumBytes >= ArgRegsSaveSize &&
124 "ArgRegsSaveSize is included in NumBytes");
Matthias Braun941a7052016-07-28 18:40:00 +0000125 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Tim Northover775aaeb2015-11-05 21:54:58 +0000126
127 // Debug location must be unknown since the first debug location is used
128 // to determine the end of the prologue.
129 DebugLoc dl;
130
131 unsigned FramePtr = RegInfo->getFrameRegister(MF);
132 unsigned BasePtr = RegInfo->getBaseRegister();
133 int CFAOffset = 0;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000134
135 // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
136 NumBytes = (NumBytes + 3) & ~3;
Matthias Braun941a7052016-07-28 18:40:00 +0000137 MFI.setStackSize(NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000138
139 // Determine the sizes of each callee-save spill areas and record which frame
140 // belongs to which callee-save spill areas.
141 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
142 int FramePtrSpillFI = 0;
143
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000144 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000145 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -ArgRegsSaveSize,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000146 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000147 CFAOffset -= ArgRegsSaveSize;
Matthias Braunf23ef432016-11-30 23:48:42 +0000148 unsigned CFIIndex = MF.addFrameInst(
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000149 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
150 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000151 .addCFIIndex(CFIIndex)
152 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000153 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000154
155 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000156 if (NumBytes - ArgRegsSaveSize != 0) {
157 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -(NumBytes - ArgRegsSaveSize),
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000158 MachineInstr::FrameSetup);
Oliver Stannardd55e1152014-03-05 15:25:27 +0000159 CFAOffset -= NumBytes - ArgRegsSaveSize;
Matthias Braunf23ef432016-11-30 23:48:42 +0000160 unsigned CFIIndex = MF.addFrameInst(
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000161 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
162 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000163 .addCFIIndex(CFIIndex)
164 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000165 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000166 return;
167 }
168
169 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
170 unsigned Reg = CSI[i].getReg();
171 int FI = CSI[i].getFrameIdx();
172 switch (Reg) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000173 case ARM::R8:
174 case ARM::R9:
175 case ARM::R10:
176 case ARM::R11:
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000177 if (STI.splitFramePushPop(MF)) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000178 GPRCS2Size += 4;
179 break;
180 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000181 LLVM_FALLTHROUGH;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000182 case ARM::R4:
183 case ARM::R5:
184 case ARM::R6:
185 case ARM::R7:
186 case ARM::LR:
187 if (Reg == FramePtr)
188 FramePtrSpillFI = FI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000189 GPRCS1Size += 4;
190 break;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000191 default:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000192 DPRCSSize += 8;
193 }
194 }
Tim Northover775aaeb2015-11-05 21:54:58 +0000195
196 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
197 ++MBBI;
198 }
199
200 // Determine starting offsets of spill areas.
Oliver Stannardd55e1152014-03-05 15:25:27 +0000201 unsigned DPRCSOffset = NumBytes - ArgRegsSaveSize - (GPRCS1Size + GPRCS2Size + DPRCSSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000202 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
203 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
Logan Chien53c18d82013-02-20 12:21:33 +0000204 bool HasFP = hasFP(MF);
205 if (HasFP)
Matthias Braun941a7052016-07-28 18:40:00 +0000206 AFI->setFramePtrSpillOffset(MFI.getObjectOffset(FramePtrSpillFI) +
Logan Chien53c18d82013-02-20 12:21:33 +0000207 NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000208 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
209 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
210 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000211 NumBytes = DPRCSOffset;
Evan Chengeb56dca2010-11-22 18:12:04 +0000212
Tim Northover93bcc662013-11-08 17:18:07 +0000213 int FramePtrOffsetInBlock = 0;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000214 unsigned adjustedGPRCS1Size = GPRCS1Size;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000215 if (GPRCS1Size > 0 && GPRCS2Size == 0 &&
216 tryFoldSPUpdateIntoPushPop(STI, MF, &*std::prev(MBBI), NumBytes)) {
Tim Northover93bcc662013-11-08 17:18:07 +0000217 FramePtrOffsetInBlock = NumBytes;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000218 adjustedGPRCS1Size += NumBytes;
Tim Northover93bcc662013-11-08 17:18:07 +0000219 NumBytes = 0;
220 }
221
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000222 if (adjustedGPRCS1Size) {
223 CFAOffset -= adjustedGPRCS1Size;
Matthias Braunf23ef432016-11-30 23:48:42 +0000224 unsigned CFIIndex = MF.addFrameInst(
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000225 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
226 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000227 .addCFIIndex(CFIIndex)
228 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000229 }
230 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
231 E = CSI.end(); I != E; ++I) {
232 unsigned Reg = I->getReg();
233 int FI = I->getFrameIdx();
234 switch (Reg) {
235 case ARM::R8:
236 case ARM::R9:
237 case ARM::R10:
238 case ARM::R11:
239 case ARM::R12:
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000240 if (STI.splitFramePushPop(MF))
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000241 break;
Simon Pilgrimcb07d672017-07-07 16:40:06 +0000242 LLVM_FALLTHROUGH;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000243 case ARM::R0:
244 case ARM::R1:
245 case ARM::R2:
246 case ARM::R3:
247 case ARM::R4:
248 case ARM::R5:
249 case ARM::R6:
250 case ARM::R7:
251 case ARM::LR:
Matthias Braunf23ef432016-11-30 23:48:42 +0000252 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createOffset(
Matthias Braun941a7052016-07-28 18:40:00 +0000253 nullptr, MRI->getDwarfRegNum(Reg, true), MFI.getObjectOffset(FI)));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000254 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000255 .addCFIIndex(CFIIndex)
256 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000257 break;
258 }
259 }
260
Evan Chengeb56dca2010-11-22 18:12:04 +0000261 // Adjust FP so it point to the stack slot that contains the previous FP.
Logan Chien53c18d82013-02-20 12:21:33 +0000262 if (HasFP) {
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000263 FramePtrOffsetInBlock +=
Matthias Braun941a7052016-07-28 18:40:00 +0000264 MFI.getObjectOffset(FramePtrSpillFI) + GPRCS1Size + ArgRegsSaveSize;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000265 BuildMI(MBB, MBBI, dl, TII.get(ARM::tADDrSPi), FramePtr)
266 .addReg(ARM::SP)
267 .addImm(FramePtrOffsetInBlock / 4)
268 .setMIFlags(MachineInstr::FrameSetup)
269 .add(predOps(ARMCC::AL));
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000270 if(FramePtrOffsetInBlock) {
271 CFAOffset += FramePtrOffsetInBlock;
Matthias Braunf23ef432016-11-30 23:48:42 +0000272 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createDefCfa(
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000273 nullptr, MRI->getDwarfRegNum(FramePtr, true), CFAOffset));
274 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000275 .addCFIIndex(CFIIndex)
276 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000277 } else {
278 unsigned CFIIndex =
Matthias Braunf23ef432016-11-30 23:48:42 +0000279 MF.addFrameInst(MCCFIInstruction::createDefCfaRegister(
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000280 nullptr, MRI->getDwarfRegNum(FramePtr, true)));
281 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000282 .addCFIIndex(CFIIndex)
283 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000284 }
Jim Grosbachdca85312011-06-13 21:18:25 +0000285 if (NumBytes > 508)
286 // If offset is > 508 then sp cannot be adjusted in a single instruction,
Evan Chengeb56dca2010-11-22 18:12:04 +0000287 // try restoring from fp instead.
288 AFI->setShouldRestoreSPFromFP(true);
289 }
290
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000291 // Skip past the spilling of r8-r11, which could consist of multiple tPUSH
292 // and tMOVr instructions. We don't need to add any call frame information
293 // in-between these instructions, because they do not modify the high
294 // registers.
295 while (true) {
296 MachineBasicBlock::iterator OldMBBI = MBBI;
297 // Skip a run of tMOVr instructions
298 while (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tMOVr)
299 MBBI++;
300 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
301 MBBI++;
302 } else {
303 // We have reached an instruction which is not a push, so the previous
304 // run of tMOVr instructions (which may have been empty) was not part of
305 // the prologue. Reset MBBI back to the last PUSH of the prologue.
306 MBBI = OldMBBI;
307 break;
308 }
309 }
310
311 // Emit call frame information for the callee-saved high registers.
312 for (auto &I : CSI) {
313 unsigned Reg = I.getReg();
314 int FI = I.getFrameIdx();
315 switch (Reg) {
316 case ARM::R8:
317 case ARM::R9:
318 case ARM::R10:
319 case ARM::R11:
320 case ARM::R12: {
Matthias Braunf23ef432016-11-30 23:48:42 +0000321 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createOffset(
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000322 nullptr, MRI->getDwarfRegNum(Reg, true), MFI.getObjectOffset(FI)));
323 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
324 .addCFIIndex(CFIIndex)
325 .setMIFlags(MachineInstr::FrameSetup);
326 break;
327 }
328 default:
329 break;
330 }
331 }
332
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000333 if (NumBytes) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000334 // Insert it after all the callee-save spills.
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000335 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
336 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000337 if (!HasFP) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000338 CFAOffset -= NumBytes;
Matthias Braunf23ef432016-11-30 23:48:42 +0000339 unsigned CFIIndex = MF.addFrameInst(
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000340 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
341 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000342 .addCFIIndex(CFIIndex)
343 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000344 }
345 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000346
Logan Chien53c18d82013-02-20 12:21:33 +0000347 if (STI.isTargetELF() && HasFP)
Matthias Braun941a7052016-07-28 18:40:00 +0000348 MFI.setOffsetAdjustment(MFI.getOffsetAdjustment() -
349 AFI->getFramePtrSpillOffset());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000350
351 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
352 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
353 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
354
Chad Rosieradd38c12011-10-20 00:07:12 +0000355 // Thumb1 does not currently support dynamic stack realignment. Report a
356 // fatal error rather then silently generate bad code.
357 if (RegInfo->needsStackRealignment(MF))
358 report_fatal_error("Dynamic stack realignment not supported for thumb1.");
Chad Rosier1809d6c2011-10-15 00:28:24 +0000359
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000360 // If we need a base pointer, set it up here. It's whatever the value
361 // of the stack pointer is at this point. Any variable size objects
362 // will be allocated after this, so we can still use the base pointer
363 // to reference locals.
364 if (RegInfo->hasBasePointer(MF))
Diana Picus4f8c3e12017-01-13 09:37:56 +0000365 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), BasePtr)
366 .addReg(ARM::SP)
367 .add(predOps(ARMCC::AL));
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000368
Eric Christopher39043432011-01-11 00:16:04 +0000369 // If the frame has variable sized objects then the epilogue must restore
370 // the sp from fp. We can assume there's an FP here since hasFP already
371 // checks for hasVarSizedObjects.
Matthias Braun941a7052016-07-28 18:40:00 +0000372 if (MFI.hasVarSizedObjects())
Eric Christopher39043432011-01-11 00:16:04 +0000373 AFI->setShouldRestoreSPFromFP(true);
Florian Hahn8485cec2017-01-18 15:01:22 +0000374
375 // In some cases, virtual registers have been introduced, e.g. by uses of
376 // emitThumbRegPlusImmInReg.
377 MF.getProperties().reset(MachineFunctionProperties::Property::NoVRegs);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000378}
379
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000380static bool isCSRestore(MachineInstr &MI, const MCPhysReg *CSRegs) {
381 if (MI.getOpcode() == ARM::tLDRspi && MI.getOperand(1).isFI() &&
382 isCalleeSavedRegister(MI.getOperand(0).getReg(), CSRegs))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000383 return true;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000384 else if (MI.getOpcode() == ARM::tPOP) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000385 return true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000386 } else if (MI.getOpcode() == ARM::tMOVr) {
387 unsigned Dst = MI.getOperand(0).getReg();
388 unsigned Src = MI.getOperand(1).getReg();
389 return ((ARM::tGPRRegClass.contains(Src) || Src == ARM::LR) &&
390 ARM::hGPRRegClass.contains(Dst));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000391 }
392 return false;
393}
394
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000395void Thumb1FrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000396 MachineBasicBlock &MBB) const {
Quentin Colombet71a71482015-07-20 21:42:14 +0000397 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
398 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
Matthias Braun941a7052016-07-28 18:40:00 +0000399 MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000400 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopherae326492015-03-12 22:48:50 +0000401 const ThumbRegisterInfo *RegInfo =
402 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000403 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +0000404 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000405
Tim Northover8cda34f2015-03-11 18:54:22 +0000406 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Matthias Braun941a7052016-07-28 18:40:00 +0000407 int NumBytes = (int)MFI.getStackSize();
David Blaikie7f4a52e2014-03-05 18:53:36 +0000408 assert((unsigned)NumBytes >= ArgRegsSaveSize &&
Oliver Stannardd55e1152014-03-05 15:25:27 +0000409 "ArgRegsSaveSize is included in NumBytes");
Eric Christopher7af952872015-03-11 21:41:28 +0000410 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000411 unsigned FramePtr = RegInfo->getFrameRegister(MF);
412
413 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000414 if (NumBytes - ArgRegsSaveSize != 0)
415 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes - ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000416 } else {
417 // Unwind MBBI to point to first LDR / VLDRD.
418 if (MBBI != MBB.begin()) {
419 do
420 --MBBI;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000421 while (MBBI != MBB.begin() && isCSRestore(*MBBI, CSRegs));
422 if (!isCSRestore(*MBBI, CSRegs))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000423 ++MBBI;
424 }
425
426 // Move SP to start of FP callee save spill area.
427 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
428 AFI->getGPRCalleeSavedArea2Size() +
Oliver Stannardd55e1152014-03-05 15:25:27 +0000429 AFI->getDPRCalleeSavedAreaSize() +
430 ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000431
432 if (AFI->shouldRestoreSPFromFP()) {
433 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
434 // Reset SP based on frame pointer only if the stack frame extends beyond
Eric Christopher39043432011-01-11 00:16:04 +0000435 // frame pointer stack slot, the target is ELF and the function has FP, or
436 // the target uses var sized objects.
Evan Chengeb56dca2010-11-22 18:12:04 +0000437 if (NumBytes) {
Matthias Braun941a7052016-07-28 18:40:00 +0000438 assert(!MFI.getPristineRegs(MF).test(ARM::R4) &&
Evan Chengeb56dca2010-11-22 18:12:04 +0000439 "No scratch register to restore SP from FP!");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000440 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
441 TII, *RegInfo);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000442 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP)
443 .addReg(ARM::R4)
444 .add(predOps(ARMCC::AL));
Evan Chengeb56dca2010-11-22 18:12:04 +0000445 } else
Diana Picus4f8c3e12017-01-13 09:37:56 +0000446 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP)
447 .addReg(FramePtr)
448 .add(predOps(ARMCC::AL));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000449 } else {
Quentin Colombet71a71482015-07-20 21:42:14 +0000450 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tBX_RET &&
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000451 &MBB.front() != &*MBBI && std::prev(MBBI)->getOpcode() == ARM::tPOP) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000452 MachineBasicBlock::iterator PMBBI = std::prev(MBBI);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000453 if (!tryFoldSPUpdateIntoPushPop(STI, MF, &*PMBBI, NumBytes))
Tim Northover93bcc662013-11-08 17:18:07 +0000454 emitSPUpdate(MBB, PMBBI, TII, dl, *RegInfo, NumBytes);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000455 } else if (!tryFoldSPUpdateIntoPushPop(STI, MF, &*MBBI, NumBytes))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000456 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
457 }
458 }
459
Quentin Colombet48b77202015-07-22 16:34:37 +0000460 if (needPopSpecialFixUp(MF)) {
461 bool Done = emitPopSpecialFixUp(MBB, /* DoIt */ true);
462 (void)Done;
463 assert(Done && "Emission of the special fixup failed!?");
464 }
465}
466
467bool Thumb1FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const {
468 if (!needPopSpecialFixUp(*MBB.getParent()))
469 return true;
470
471 MachineBasicBlock *TmpMBB = const_cast<MachineBasicBlock *>(&MBB);
472 return emitPopSpecialFixUp(*TmpMBB, /* DoIt */ false);
473}
474
475bool Thumb1FrameLowering::needPopSpecialFixUp(const MachineFunction &MF) const {
476 ARMFunctionInfo *AFI =
477 const_cast<MachineFunction *>(&MF)->getInfo<ARMFunctionInfo>();
478 if (AFI->getArgRegsSaveSize())
479 return true;
480
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000481 // LR cannot be encoded with Thumb1, i.e., it requires a special fix-up.
Matthias Braun941a7052016-07-28 18:40:00 +0000482 for (const CalleeSavedInfo &CSI : MF.getFrameInfo().getCalleeSavedInfo())
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000483 if (CSI.getReg() == ARM::LR)
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000484 return true;
485
486 return false;
Quentin Colombet48b77202015-07-22 16:34:37 +0000487}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000488
Quentin Colombet48b77202015-07-22 16:34:37 +0000489bool Thumb1FrameLowering::emitPopSpecialFixUp(MachineBasicBlock &MBB,
490 bool DoIt) const {
491 MachineFunction &MF = *MBB.getParent();
492 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
493 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
494 const TargetInstrInfo &TII = *STI.getInstrInfo();
495 const ThumbRegisterInfo *RegInfo =
496 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Quentin Colombet71a71482015-07-20 21:42:14 +0000497
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000498 // If MBBI is a return instruction, or is a tPOP followed by a return
499 // instruction in the successor BB, we may be able to directly restore
500 // LR in the PC.
501 // This is only possible with v5T ops (v4T can't change the Thumb bit via
502 // a POP PC instruction), and only if we do not need to emit any SP update.
503 // Otherwise, we need a temporary register to pop the value
504 // and copy that value into LR.
Quentin Colombet48b77202015-07-22 16:34:37 +0000505 auto MBBI = MBB.getFirstTerminator();
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000506 bool CanRestoreDirectly = STI.hasV5TOps() && !ArgRegsSaveSize;
507 if (CanRestoreDirectly) {
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000508 if (MBBI != MBB.end() && MBBI->getOpcode() != ARM::tB)
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000509 CanRestoreDirectly = (MBBI->getOpcode() == ARM::tBX_RET ||
510 MBBI->getOpcode() == ARM::tPOP_RET);
511 else {
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000512 auto MBBI_prev = MBBI;
513 MBBI_prev--;
514 assert(MBBI_prev->getOpcode() == ARM::tPOP);
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000515 assert(MBB.succ_size() == 1);
516 if ((*MBB.succ_begin())->begin()->getOpcode() == ARM::tBX_RET)
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000517 MBBI = MBBI_prev; // Replace the final tPOP with a tPOP_RET.
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000518 else
519 CanRestoreDirectly = false;
520 }
521 }
522
523 if (CanRestoreDirectly) {
524 if (!DoIt || MBBI->getOpcode() == ARM::tPOP_RET)
525 return true;
526 MachineInstrBuilder MIB =
Diana Picus4f8c3e12017-01-13 09:37:56 +0000527 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII.get(ARM::tPOP_RET))
528 .add(predOps(ARMCC::AL));
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000529 // Copy implicit ops and popped registers, if any.
530 for (auto MO: MBBI->operands())
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000531 if (MO.isReg() && (MO.isImplicit() || MO.isDef()))
Diana Picus116bbab2017-01-13 09:58:52 +0000532 MIB.add(MO);
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000533 MIB.addReg(ARM::PC, RegState::Define);
534 // Erase the old instruction (tBX_RET or tPOP).
535 MBB.erase(MBBI);
536 return true;
537 }
Quentin Colombet71a71482015-07-20 21:42:14 +0000538
Quentin Colombet48b77202015-07-22 16:34:37 +0000539 // Look for a temporary register to use.
540 // First, compute the liveness information.
Matthias Braunac4307c2017-05-26 21:51:00 +0000541 const TargetRegisterInfo &TRI = *STI.getRegisterInfo();
542 LivePhysRegs UsedRegs(TRI);
Matthias Braund1aabb22016-05-03 00:24:32 +0000543 UsedRegs.addLiveOuts(MBB);
Quentin Colombet48b77202015-07-22 16:34:37 +0000544 // The semantic of pristines changed recently and now,
545 // the callee-saved registers that are touched in the function
546 // are not part of the pristines set anymore.
547 // Add those callee-saved now.
Matthias Braunac4307c2017-05-26 21:51:00 +0000548 const MCPhysReg *CSRegs = TRI.getCalleeSavedRegs(&MF);
Quentin Colombet48b77202015-07-22 16:34:37 +0000549 for (unsigned i = 0; CSRegs[i]; ++i)
550 UsedRegs.addReg(CSRegs[i]);
Quentin Colombet71a71482015-07-20 21:42:14 +0000551
Quentin Colombet48b77202015-07-22 16:34:37 +0000552 DebugLoc dl = DebugLoc();
553 if (MBBI != MBB.end()) {
554 dl = MBBI->getDebugLoc();
555 auto InstUpToMBBI = MBB.end();
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000556 while (InstUpToMBBI != MBBI)
557 // The pre-decrement is on purpose here.
558 // We want to have the liveness right before MBBI.
559 UsedRegs.stepBackward(*--InstUpToMBBI);
Quentin Colombet48b77202015-07-22 16:34:37 +0000560 }
561
562 // Look for a register that can be directly use in the POP.
563 unsigned PopReg = 0;
564 // And some temporary register, just in case.
565 unsigned TemporaryReg = 0;
566 BitVector PopFriendly =
Matthias Braunac4307c2017-05-26 21:51:00 +0000567 TRI.getAllocatableSet(MF, TRI.getRegClass(ARM::tGPRRegClassID));
Quentin Colombet48b77202015-07-22 16:34:37 +0000568 assert(PopFriendly.any() && "No allocatable pop-friendly register?!");
569 // Rebuild the GPRs from the high registers because they are removed
570 // form the GPR reg class for thumb1.
571 BitVector GPRsNoLRSP =
Matthias Braunac4307c2017-05-26 21:51:00 +0000572 TRI.getAllocatableSet(MF, TRI.getRegClass(ARM::hGPRRegClassID));
Quentin Colombet48b77202015-07-22 16:34:37 +0000573 GPRsNoLRSP |= PopFriendly;
574 GPRsNoLRSP.reset(ARM::LR);
575 GPRsNoLRSP.reset(ARM::SP);
576 GPRsNoLRSP.reset(ARM::PC);
Francis Visoiu Mistrihb52e0362017-05-17 01:07:53 +0000577 for (unsigned Register : GPRsNoLRSP.set_bits()) {
Quentin Colombet48b77202015-07-22 16:34:37 +0000578 if (!UsedRegs.contains(Register)) {
579 // Remember the first pop-friendly register and exit.
580 if (PopFriendly.test(Register)) {
581 PopReg = Register;
582 TemporaryReg = 0;
583 break;
Quentin Colombet71a71482015-07-20 21:42:14 +0000584 }
Quentin Colombet48b77202015-07-22 16:34:37 +0000585 // Otherwise, remember that the register will be available to
586 // save a pop-friendly register.
587 TemporaryReg = Register;
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000588 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000589 }
Quentin Colombet48b77202015-07-22 16:34:37 +0000590
591 if (!DoIt && !PopReg && !TemporaryReg)
592 return false;
593
594 assert((PopReg || TemporaryReg) && "Cannot get LR");
595
596 if (TemporaryReg) {
597 assert(!PopReg && "Unnecessary MOV is about to be inserted");
598 PopReg = PopFriendly.find_first();
Diana Picus4f8c3e12017-01-13 09:37:56 +0000599 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
600 .addReg(TemporaryReg, RegState::Define)
601 .addReg(PopReg, RegState::Kill)
602 .add(predOps(ARMCC::AL));
Quentin Colombet48b77202015-07-22 16:34:37 +0000603 }
604
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000605 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPOP_RET) {
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000606 // We couldn't use the direct restoration above, so
607 // perform the opposite conversion: tPOP_RET to tPOP.
608 MachineInstrBuilder MIB =
Diana Picus4f8c3e12017-01-13 09:37:56 +0000609 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII.get(ARM::tPOP))
610 .add(predOps(ARMCC::AL));
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000611 bool Popped = false;
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000612 for (auto MO: MBBI->operands())
613 if (MO.isReg() && (MO.isImplicit() || MO.isDef()) &&
614 MO.getReg() != ARM::PC) {
Diana Picus116bbab2017-01-13 09:58:52 +0000615 MIB.add(MO);
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000616 if (!MO.isImplicit())
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000617 Popped = true;
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000618 }
619 // Is there anything left to pop?
620 if (!Popped)
621 MBB.erase(MIB.getInstr());
622 // Erase the old instruction.
623 MBB.erase(MBBI);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000624 MBBI = BuildMI(MBB, MBB.end(), dl, TII.get(ARM::tBX_RET))
625 .add(predOps(ARMCC::AL));
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000626 }
627
Quentin Colombet48b77202015-07-22 16:34:37 +0000628 assert(PopReg && "Do not know how to get LR");
Diana Picus4f8c3e12017-01-13 09:37:56 +0000629 BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP))
630 .add(predOps(ARMCC::AL))
Quentin Colombet48b77202015-07-22 16:34:37 +0000631 .addReg(PopReg, RegState::Define);
632
633 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
634
Diana Picus4f8c3e12017-01-13 09:37:56 +0000635 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
636 .addReg(ARM::LR, RegState::Define)
637 .addReg(PopReg, RegState::Kill)
638 .add(predOps(ARMCC::AL));
Quentin Colombet48b77202015-07-22 16:34:37 +0000639
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000640 if (TemporaryReg)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000641 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
642 .addReg(PopReg, RegState::Define)
643 .addReg(TemporaryReg, RegState::Kill)
644 .add(predOps(ARMCC::AL));
Quentin Colombet48b77202015-07-22 16:34:37 +0000645
646 return true;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000647}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000648
Eugene Zelenko076468c2017-09-20 21:35:51 +0000649using ARMRegSet = std::bitset<ARM::NUM_TARGET_REGS>;
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000650
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000651// Return the first iteraror after CurrentReg which is present in EnabledRegs,
652// or OrderEnd if no further registers are in that set. This does not advance
653// the iterator fiorst, so returns CurrentReg if it is in EnabledRegs.
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000654static const unsigned *findNextOrderedReg(const unsigned *CurrentReg,
655 const ARMRegSet &EnabledRegs,
656 const unsigned *OrderEnd) {
657 while (CurrentReg != OrderEnd && !EnabledRegs[*CurrentReg])
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000658 ++CurrentReg;
659 return CurrentReg;
660}
661
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000662bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000663spillCalleeSavedRegisters(MachineBasicBlock &MBB,
664 MachineBasicBlock::iterator MI,
665 const std::vector<CalleeSavedInfo> &CSI,
666 const TargetRegisterInfo *TRI) const {
667 if (CSI.empty())
668 return false;
669
Tim Northover775aaeb2015-11-05 21:54:58 +0000670 DebugLoc DL;
671 const TargetInstrInfo &TII = *STI.getInstrInfo();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000672 MachineFunction &MF = *MBB.getParent();
673 const ARMBaseRegisterInfo *RegInfo = static_cast<const ARMBaseRegisterInfo *>(
674 MF.getSubtarget().getRegisterInfo());
Tim Northover775aaeb2015-11-05 21:54:58 +0000675
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000676 ARMRegSet LoRegsToSave; // r0-r7, lr
677 ARMRegSet HiRegsToSave; // r8-r11
678 ARMRegSet CopyRegs; // Registers which can be used after pushing
679 // LoRegs for saving HiRegs.
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000680
Tim Northover775aaeb2015-11-05 21:54:58 +0000681 for (unsigned i = CSI.size(); i != 0; --i) {
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000682 unsigned Reg = CSI[i-1].getReg();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000683
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000684 if (ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000685 LoRegsToSave[Reg] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000686 } else if (ARM::hGPRRegClass.contains(Reg) && Reg != ARM::LR) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000687 HiRegsToSave[Reg] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000688 } else {
689 llvm_unreachable("callee-saved register of unexpected class");
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000690 }
691
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000692 if ((ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR) &&
693 !MF.getRegInfo().isLiveIn(Reg) &&
694 !(hasFP(MF) && Reg == RegInfo->getFrameRegister(MF)))
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000695 CopyRegs[Reg] = true;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000696 }
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000697
698 // Unused argument registers can be used for the high register saving.
699 for (unsigned ArgReg : {ARM::R0, ARM::R1, ARM::R2, ARM::R3})
700 if (!MF.getRegInfo().isLiveIn(ArgReg))
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000701 CopyRegs[ArgReg] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000702
703 // Push the low registers and lr
Matthias Braun0dba4e32017-05-31 01:21:30 +0000704 const MachineRegisterInfo &MRI = MF.getRegInfo();
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000705 if (!LoRegsToSave.none()) {
Diana Picus4f8c3e12017-01-13 09:37:56 +0000706 MachineInstrBuilder MIB =
707 BuildMI(MBB, MI, DL, TII.get(ARM::tPUSH)).add(predOps(ARMCC::AL));
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000708 for (unsigned Reg : {ARM::R4, ARM::R5, ARM::R6, ARM::R7, ARM::LR}) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000709 if (LoRegsToSave[Reg]) {
Matthias Braun0dba4e32017-05-31 01:21:30 +0000710 bool isKill = !MRI.isLiveIn(Reg);
711 if (isKill && !MRI.isReserved(Reg))
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000712 MBB.addLiveIn(Reg);
713
714 MIB.addReg(Reg, getKillRegState(isKill));
715 }
716 }
717 MIB.setMIFlags(MachineInstr::FrameSetup);
718 }
719
720 // Push the high registers. There are no store instructions that can access
721 // these registers directly, so we have to move them to low registers, and
722 // push them. This might take multiple pushes, as it is possible for there to
723 // be fewer low registers available than high registers which need saving.
724
725 // These are in reverse order so that in the case where we need to use
726 // multiple PUSH instructions, the order of the registers on the stack still
727 // matches the unwind info. They need to be swicthed back to ascending order
728 // before adding to the PUSH instruction.
729 static const unsigned AllCopyRegs[] = {ARM::LR, ARM::R7, ARM::R6,
730 ARM::R5, ARM::R4, ARM::R3,
731 ARM::R2, ARM::R1, ARM::R0};
732 static const unsigned AllHighRegs[] = {ARM::R11, ARM::R10, ARM::R9, ARM::R8};
733
734 const unsigned *AllCopyRegsEnd = std::end(AllCopyRegs);
735 const unsigned *AllHighRegsEnd = std::end(AllHighRegs);
736
737 // Find the first register to save.
738 const unsigned *HiRegToSave = findNextOrderedReg(
739 std::begin(AllHighRegs), HiRegsToSave, AllHighRegsEnd);
740
741 while (HiRegToSave != AllHighRegsEnd) {
742 // Find the first low register to use.
743 const unsigned *CopyReg =
744 findNextOrderedReg(std::begin(AllCopyRegs), CopyRegs, AllCopyRegsEnd);
745
746 // Create the PUSH, but don't insert it yet (the MOVs need to come first).
Diana Picus4f8c3e12017-01-13 09:37:56 +0000747 MachineInstrBuilder PushMIB =
748 BuildMI(MF, DL, TII.get(ARM::tPUSH)).add(predOps(ARMCC::AL));
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000749
750 SmallVector<unsigned, 4> RegsToPush;
751 while (HiRegToSave != AllHighRegsEnd && CopyReg != AllCopyRegsEnd) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000752 if (HiRegsToSave[*HiRegToSave]) {
Matthias Braun0dba4e32017-05-31 01:21:30 +0000753 bool isKill = !MRI.isLiveIn(*HiRegToSave);
754 if (isKill && !MRI.isReserved(*HiRegToSave))
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000755 MBB.addLiveIn(*HiRegToSave);
756
757 // Emit a MOV from the high reg to the low reg.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000758 BuildMI(MBB, MI, DL, TII.get(ARM::tMOVr))
759 .addReg(*CopyReg, RegState::Define)
760 .addReg(*HiRegToSave, getKillRegState(isKill))
761 .add(predOps(ARMCC::AL));
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000762
763 // Record the register that must be added to the PUSH.
764 RegsToPush.push_back(*CopyReg);
765
766 CopyReg = findNextOrderedReg(++CopyReg, CopyRegs, AllCopyRegsEnd);
767 HiRegToSave =
768 findNextOrderedReg(++HiRegToSave, HiRegsToSave, AllHighRegsEnd);
769 }
770 }
771
772 // Add the low registers to the PUSH, in ascending order.
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +0000773 for (unsigned Reg : llvm::reverse(RegsToPush))
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000774 PushMIB.addReg(Reg, RegState::Kill);
775
776 // Insert the PUSH instruction after the MOVs.
777 MBB.insert(MI, PushMIB);
778 }
779
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000780 return true;
781}
782
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000783bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000784restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
785 MachineBasicBlock::iterator MI,
Krzysztof Parzyszekbea30c62017-08-10 16:17:32 +0000786 std::vector<CalleeSavedInfo> &CSI,
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000787 const TargetRegisterInfo *TRI) const {
788 if (CSI.empty())
789 return false;
790
791 MachineFunction &MF = *MBB.getParent();
792 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000793 const TargetInstrInfo &TII = *STI.getInstrInfo();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000794 const ARMBaseRegisterInfo *RegInfo = static_cast<const ARMBaseRegisterInfo *>(
795 MF.getSubtarget().getRegisterInfo());
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000796
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000797 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Quentin Colombet48b77202015-07-22 16:34:37 +0000798 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc() : DebugLoc();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000799
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000800 ARMRegSet LoRegsToRestore;
801 ARMRegSet HiRegsToRestore;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000802 // Low registers (r0-r7) which can be used to restore the high registers.
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000803 ARMRegSet CopyRegs;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000804
805 for (CalleeSavedInfo I : CSI) {
806 unsigned Reg = I.getReg();
807
808 if (ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000809 LoRegsToRestore[Reg] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000810 } else if (ARM::hGPRRegClass.contains(Reg) && Reg != ARM::LR) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000811 HiRegsToRestore[Reg] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000812 } else {
813 llvm_unreachable("callee-saved register of unexpected class");
814 }
815
816 // If this is a low register not used as the frame pointer, we may want to
817 // use it for restoring the high registers.
818 if ((ARM::tGPRRegClass.contains(Reg)) &&
819 !(hasFP(MF) && Reg == RegInfo->getFrameRegister(MF)))
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000820 CopyRegs[Reg] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000821 }
822
823 // If this is a return block, we may be able to use some unused return value
824 // registers for restoring the high regs.
825 auto Terminator = MBB.getFirstTerminator();
826 if (Terminator != MBB.end() && Terminator->getOpcode() == ARM::tBX_RET) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000827 CopyRegs[ARM::R0] = true;
828 CopyRegs[ARM::R1] = true;
829 CopyRegs[ARM::R2] = true;
830 CopyRegs[ARM::R3] = true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000831 for (auto Op : Terminator->implicit_operands()) {
832 if (Op.isReg())
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000833 CopyRegs[Op.getReg()] = false;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000834 }
835 }
836
837 static const unsigned AllCopyRegs[] = {ARM::R0, ARM::R1, ARM::R2, ARM::R3,
838 ARM::R4, ARM::R5, ARM::R6, ARM::R7};
839 static const unsigned AllHighRegs[] = {ARM::R8, ARM::R9, ARM::R10, ARM::R11};
840
841 const unsigned *AllCopyRegsEnd = std::end(AllCopyRegs);
842 const unsigned *AllHighRegsEnd = std::end(AllHighRegs);
843
844 // Find the first register to restore.
845 auto HiRegToRestore = findNextOrderedReg(std::begin(AllHighRegs),
846 HiRegsToRestore, AllHighRegsEnd);
847
848 while (HiRegToRestore != AllHighRegsEnd) {
Benjamin Kramer79d53fe2017-08-30 22:28:30 +0000849 assert(!CopyRegs.none());
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000850 // Find the first low register to use.
851 auto CopyReg =
852 findNextOrderedReg(std::begin(AllCopyRegs), CopyRegs, AllCopyRegsEnd);
853
854 // Create the POP instruction.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000855 MachineInstrBuilder PopMIB =
856 BuildMI(MBB, MI, DL, TII.get(ARM::tPOP)).add(predOps(ARMCC::AL));
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000857
858 while (HiRegToRestore != AllHighRegsEnd && CopyReg != AllCopyRegsEnd) {
859 // Add the low register to the POP.
860 PopMIB.addReg(*CopyReg, RegState::Define);
861
862 // Create the MOV from low to high register.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000863 BuildMI(MBB, MI, DL, TII.get(ARM::tMOVr))
864 .addReg(*HiRegToRestore, RegState::Define)
865 .addReg(*CopyReg, RegState::Kill)
866 .add(predOps(ARMCC::AL));
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000867
868 CopyReg = findNextOrderedReg(++CopyReg, CopyRegs, AllCopyRegsEnd);
869 HiRegToRestore =
870 findNextOrderedReg(++HiRegToRestore, HiRegsToRestore, AllHighRegsEnd);
871 }
872 }
873
Diana Picus4f8c3e12017-01-13 09:37:56 +0000874 MachineInstrBuilder MIB =
875 BuildMI(MF, DL, TII.get(ARM::tPOP)).add(predOps(ARMCC::AL));
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000876
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000877 bool NeedsPop = false;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000878 for (unsigned i = CSI.size(); i != 0; --i) {
879 unsigned Reg = CSI[i-1].getReg();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000880
881 // High registers (excluding lr) have already been dealt with
882 if (!(ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR))
883 continue;
884
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000885 if (Reg == ARM::LR) {
886 if (MBB.succ_empty()) {
887 // Special epilogue for vararg functions. See emitEpilogue
888 if (isVarArg)
889 continue;
890 // ARMv4T requires BX, see emitEpilogue
891 if (!STI.hasV5TOps())
892 continue;
Sanne Woudaa9941852017-02-03 11:15:53 +0000893 // Tailcall optimization failed; change TCRETURN to a tBL
894 if (MI->getOpcode() == ARM::TCRETURNdi ||
895 MI->getOpcode() == ARM::TCRETURNri) {
896 unsigned Opcode = MI->getOpcode() == ARM::TCRETURNdi
897 ? ARM::tBL : ARM::tBLXr;
898 MachineInstrBuilder BL = BuildMI(MF, DL, TII.get(Opcode));
899 BL.add(predOps(ARMCC::AL));
900 BL.add(MI->getOperand(0));
901 MBB.insert(MI, &*BL);
902 }
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000903 Reg = ARM::PC;
904 (*MIB).setDesc(TII.get(ARM::tPOP_RET));
905 if (MI != MBB.end())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000906 MIB.copyImplicitOps(*MI);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000907 MI = MBB.erase(MI);
908 } else
909 // LR may only be popped into PC, as part of return sequence.
910 // If this isn't the return sequence, we'll need emitPopSpecialFixUp
911 // to restore LR the hard way.
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000912 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000913 }
914 MIB.addReg(Reg, getDefRegState(true));
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000915 NeedsPop = true;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000916 }
917
918 // It's illegal to emit pop instruction without operands.
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000919 if (NeedsPop)
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000920 MBB.insert(MI, &*MIB);
921 else
922 MF.DeleteMachineInstr(MIB);
923
924 return true;
925}