blob: 8afd7ef2ef25c07ac6b8ffdba2e5da10d26be842 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000026 namespace PPCISD {
27 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000034
Nate Begeman60952142005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000039
Hal Finkelf6d45f22013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
David Majnemer08249a32013-09-26 05:22:11 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
45 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000048
Hal Finkelf6d45f22013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel2e103312013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman69caef22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000059
Chris Lattnera8713b12006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000063
Hal Finkel4edc66b2015-01-03 01:16:37 +000064 /// The CMPB instruction (takes two operands of i32 or i64).
65 CMPB,
66
Chris Lattner595088a2005-11-17 07:30:41 +000067 /// Hi/Lo - These represent the high and low 16-bit parts of a global
68 /// address respectively. These nodes have two operands, the first of
69 /// which must be a TargetGlobalAddress, and the second of which must be a
70 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
71 /// though these are usually folded into other nodes.
72 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000073
Ulrich Weigandad0cb912014-06-18 17:52:49 +000074 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +000075 /// function pointers in the 64-bit SVR4 ABI.
76
Jim Laskey48850c12006-11-16 22:43:37 +000077 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
78 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
79 /// compute an allocation on the stack.
80 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000081
Chris Lattner595088a2005-11-17 07:30:41 +000082 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
83 /// at function entry, used for PIC code.
84 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000085
Chris Lattnerfea33f72005-12-06 02:10:38 +000086 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
87 /// shift amounts. These nodes are generated by the multi-precision shift
88 /// code.
89 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000090
Hal Finkel13d104b2014-12-11 18:37:52 +000091 /// The combination of sra[wd]i and addze used to implemented signed
92 /// integer division by a power of 2. The first operand is the dividend,
93 /// and the second is the constant shift amount (representing the
94 /// divisor).
95 SRA_ADDZE,
96
Chris Lattnereb755fc2006-05-17 19:00:46 +000097 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +000098 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +000099 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000100 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101
Chris Lattnereb755fc2006-05-17 19:00:46 +0000102 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
103 /// MTCTR instruction.
104 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000105
Chris Lattnereb755fc2006-05-17 19:00:46 +0000106 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
107 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000108 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000109
Hal Finkelfc096c92014-12-23 22:29:40 +0000110 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
111 /// instruction and the TOC reload required on SVR4 PPC64.
112 BCTRL_LOAD_TOC,
113
Nate Begemanb11b8e42005-12-20 00:26:01 +0000114 /// Return with a flag operand, matched by 'blr'
115 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000116
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000117 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
118 /// This copies the bits corresponding to the specified CRREG into the
119 /// resultant GPR. Bits corresponding to other CR regs are undefined.
120 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000121
Hal Finkel940ab932014-02-28 00:27:01 +0000122 // FIXME: Remove these once the ANDI glue bug is fixed:
123 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
124 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
125 /// implement truncation of i32 or i64 to i1.
126 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
127
Hal Finkelbbdee932014-12-02 22:01:00 +0000128 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
129 // target (returns (Lo, Hi)). It takes a chain operand.
130 READ_TIME_BASE,
131
Hal Finkel756810f2013-03-21 21:37:52 +0000132 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
133 EH_SJLJ_SETJMP,
134
135 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
136 EH_SJLJ_LONGJMP,
137
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000138 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
139 /// instructions. For lack of better number, we use the opcode number
140 /// encoding for the OPC field to identify the compare. For example, 838
141 /// is VCMPGTSH.
142 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000143
Chris Lattner6961fc72006-03-26 10:06:40 +0000144 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000145 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000146 /// opcode number encoding for the OPC field to identify the compare. For
147 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000148 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000149
Chris Lattner9754d142006-04-18 17:59:36 +0000150 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
151 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
152 /// condition register to branch on, OPC is the branch opcode to use (e.g.
153 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
154 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000155 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000156
Hal Finkel25c19922013-05-15 21:37:41 +0000157 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
158 /// loops.
159 BDNZ, BDZ,
160
Ulrich Weigand874fc622013-03-26 10:56:22 +0000161 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
162 /// towards zero. Used only as part of the long double-to-int
163 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000164 FADDRTZ,
165
Ulrich Weigand874fc622013-03-26 10:56:22 +0000166 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
167 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000168
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000169 /// TC_RETURN - A tail call return.
170 /// operand #0 chain
171 /// operand #1 callee (register or absolute)
172 /// operand #2 stack adjustment
173 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000174 TC_RETURN,
175
Hal Finkel5ab37802012-08-28 02:10:27 +0000176 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
177 CR6SET,
178 CR6UNSET,
179
Roman Divacky8854e762013-12-22 09:48:38 +0000180 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
181 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000182 PPC32_GOT,
183
Hal Finkel7c8ae532014-07-25 17:47:22 +0000184 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000185 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000186 PPC32_PICGOT,
187
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000188 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
189 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000190 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000191 ADDIS_GOT_TPREL_HA,
192
193 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000194 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000195 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000196 /// finds the offset of "sym" relative to the thread pointer.
197 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000198
199 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
200 /// model, produces an ADD instruction that adds the contents of
201 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000202 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000203 /// identifies to the linker that the instruction is part of a
204 /// TLS sequence.
205 ADD_TLS,
206
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000207 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
208 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000209 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000210 ADDIS_TLSGD_HA,
211
Bill Schmidt82f1c772015-02-10 19:09:05 +0000212 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000213 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000214 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
215 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000216 ADDI_TLSGD_L,
217
Bill Schmidt82f1c772015-02-10 19:09:05 +0000218 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
219 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
220 /// ADDIS_TLSGD_L_ADDR until after register assignment.
221 GET_TLS_ADDR,
222
223 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
224 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
225 /// register assignment.
226 ADDI_TLSGD_L_ADDR,
227
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000228 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
229 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000230 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000231 ADDIS_TLSLD_HA,
232
Bill Schmidt82f1c772015-02-10 19:09:05 +0000233 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000234 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000235 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
236 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000237 ADDI_TLSLD_L,
238
Bill Schmidt82f1c772015-02-10 19:09:05 +0000239 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
240 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
241 /// ADDIS_TLSLD_L_ADDR until after register assignment.
242 GET_TLSLD_ADDR,
243
244 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
245 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
246 /// following register assignment.
247 ADDI_TLSLD_L_ADDR,
248
249 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
250 /// model, produces an ADDIS8 instruction that adds X3 to
251 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000252 ADDIS_DTPREL_HA,
253
254 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
255 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000256 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000257 ADDI_DTPREL_L,
258
Bill Schmidt51e79512013-02-20 15:50:31 +0000259 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000260 /// during instruction selection to optimize a BUILD_VECTOR into
261 /// operations on splats. This is necessary to avoid losing these
262 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000263 VADD_SPLAT,
264
Bill Schmidta87a7e22013-05-14 19:35:45 +0000265 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
266 /// operand identifies the operating system entry point.
267 SC,
268
Bill Schmidtfae5d712014-12-09 16:35:51 +0000269 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
270 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
271 /// or stxvd2x instruction. The chain is necessary because the
272 /// sequence replaces a load and needs to provide the same number
273 /// of outputs.
274 XXSWAPD,
275
Hal Finkelc93a9a22015-02-25 01:06:45 +0000276 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
277 QVFPERM,
278
279 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
280 QVGPCI,
281
282 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
283 QVALIGNI,
284
285 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
286 QVESPLATI,
287
288 /// QBFLT = Access the underlying QPX floating-point boolean
289 /// representation.
290 QBFLT,
291
Owen Andersonb2c80da2011-02-25 21:41:48 +0000292 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000293 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
294 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
295 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000296 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000297
298 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000299 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
300 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
301 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000302 LBRX,
303
Hal Finkel60c75102013-04-01 15:37:53 +0000304 /// STFIWX - The STFIWX instruction. The first operand is an input token
305 /// chain, then an f64 value to store, then an address to store it to.
306 STFIWX,
307
Hal Finkelbeb296b2013-03-31 10:12:51 +0000308 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
309 /// load which sign-extends from a 32-bit integer value into the
310 /// destination 64-bit register.
311 LFIWAX,
312
Hal Finkelf6d45f22013-04-01 17:52:07 +0000313 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
314 /// load which zero-extends from a 32-bit integer value into the
315 /// destination 64-bit register.
316 LFIWZX,
317
Bill Schmidtfae5d712014-12-09 16:35:51 +0000318 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
319 /// Maps directly to an lxvd2x instruction that will be followed by
320 /// an xxswapd.
321 LXVD2X,
322
323 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
324 /// Maps directly to an stxvd2x instruction that will be preceded by
325 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000326 STXVD2X,
327
328 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
329 /// The 4xf32 load used for v4i1 constants.
Hal Finkelcf599212015-02-25 21:36:59 +0000330 QVLFSb,
331
332 /// GPRC = TOC_ENTRY GA, TOC
333 /// Loads the entry for GA from the TOC, where the TOC base is given by
334 /// the last operand.
335 TOC_ENTRY
Chris Lattnerf424a662006-01-27 23:34:02 +0000336 };
Chris Lattner382f3562006-03-20 06:15:45 +0000337 }
338
339 /// Define some predicates that are used for node matching.
340 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000341 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
342 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000343 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000344 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000345
Chris Lattnere8b83b42006-04-06 17:23:16 +0000346 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
347 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000348 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000349 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000350
351 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
352 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000353 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000354 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000355
356 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
357 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000358 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000359 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000360
Bill Schmidt42a69362014-08-05 20:47:25 +0000361 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
362 /// shift amount, otherwise return -1.
363 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
364 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000365
Chris Lattner382f3562006-03-20 06:15:45 +0000366 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
367 /// specifies a splat of a single element that is suitable for input to
368 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000369 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000370
Evan Cheng581d2792007-07-30 07:51:22 +0000371 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
372 /// are -0.0.
373 bool isAllNegativeZeroVector(SDNode *N);
374
Chris Lattner382f3562006-03-20 06:15:45 +0000375 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
376 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000377 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000378
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000379 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000380 /// formed by using a vspltis[bhw] instruction of the specified element
381 /// size, return the constant being splatted. The ByteSize field indicates
382 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000383 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000384
385 /// If this is a qvaligni shuffle mask, return the shift
386 /// amount, otherwise return -1.
387 int isQVALIGNIShuffleMask(SDNode *N);
Chris Lattner382f3562006-03-20 06:15:45 +0000388 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000389
Nate Begeman6cca84e2005-10-16 05:39:50 +0000390 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000391 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000392
Chris Lattnerf22556d2005-08-16 17:14:42 +0000393 public:
Eric Christophercccae792015-01-30 22:02:31 +0000394 explicit PPCTargetLowering(const PPCTargetMachine &TM,
395 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000396
Chris Lattner347ed8a2006-01-09 23:52:17 +0000397 /// getTargetNodeName() - This method returns the name of a target specific
398 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000399 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000400
Craig Topper0d3fa922014-04-29 07:57:37 +0000401 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000402
Hal Finkel9bb61de2015-01-05 05:24:42 +0000403 bool isCheapToSpeculateCttz() const override {
404 return true;
405 }
406
407 bool isCheapToSpeculateCtlz() const override {
408 return true;
409 }
410
Scott Michela6729e82008-03-10 15:42:14 +0000411 /// getSetCCResultType - Return the ISD::SETCC ValueType
Craig Topper0d3fa922014-04-29 07:57:37 +0000412 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000413
Hal Finkel62ac7362014-09-19 11:42:56 +0000414 /// Return true if target always beneficiates from combining into FMA for a
415 /// given value type. This must typically return false on targets where FMA
416 /// takes more cycles to execute than FADD.
417 bool enableAggressiveFMAFusion(EVT VT) const override;
418
Chris Lattnera801fced2006-11-08 02:15:41 +0000419 /// getPreIndexedAddressParts - returns true by value, base pointer and
420 /// offset pointer and addressing mode by reference if the node's address
421 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000422 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
423 SDValue &Offset,
424 ISD::MemIndexedMode &AM,
425 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000426
Chris Lattnera801fced2006-11-08 02:15:41 +0000427 /// SelectAddressRegReg - Given the specified addressed, check to see if it
428 /// can be represented as an indexed [r+r] operation. Returns false if it
429 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000430 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000431 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000432
Chris Lattnera801fced2006-11-08 02:15:41 +0000433 /// SelectAddressRegImm - Returns true if the address N can be represented
434 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000435 /// is not better represented as reg+reg. If Aligned is true, only accept
436 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000437 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000438 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000439
Chris Lattnera801fced2006-11-08 02:15:41 +0000440 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
441 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000442 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000443 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000444
Craig Topper0d3fa922014-04-29 07:57:37 +0000445 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000446
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000447 /// LowerOperation - Provide custom lowering hooks for some operations.
448 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000449 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000450
Duncan Sands6ed40142008-12-01 11:39:25 +0000451 /// ReplaceNodeResults - Replace the results of node with an illegal result
452 /// type with new values built out of custom code.
453 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000454 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
455 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000456
Bill Schmidtfae5d712014-12-09 16:35:51 +0000457 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
458 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
459
Craig Topper0d3fa922014-04-29 07:57:37 +0000460 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000461
Hal Finkel13d104b2014-12-11 18:37:52 +0000462 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
463 std::vector<SDNode *> *Created) const override;
464
Hal Finkel0d8db462014-05-11 19:29:11 +0000465 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
466
Jay Foada0653a32014-05-14 21:14:37 +0000467 void computeKnownBitsForTargetNode(const SDValue Op,
468 APInt &KnownZero,
469 APInt &KnownOne,
470 const SelectionDAG &DAG,
471 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000472
Hal Finkel57725662015-01-03 17:58:24 +0000473 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
474
Robin Morisset22129962014-09-23 20:46:49 +0000475 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
476 bool IsStore, bool IsLoad) const override;
477 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
478 bool IsStore, bool IsLoad) const override;
479
Craig Topper0d3fa922014-04-29 07:57:37 +0000480 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000481 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000482 MachineBasicBlock *MBB) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000483 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000484 MachineBasicBlock *MBB,
485 unsigned AtomicSize,
Dan Gohman747e55b2009-02-07 16:15:20 +0000486 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000487 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
488 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000489 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000490
Hal Finkel756810f2013-03-21 21:37:52 +0000491 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
492 MachineBasicBlock *MBB) const;
493
494 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
495 MachineBasicBlock *MBB) const;
496
Craig Topper0d3fa922014-04-29 07:57:37 +0000497 ConstraintType
498 getConstraintType(const std::string &Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000499
500 /// Examine constraint string and operand type and determine a weight value.
501 /// The operand object must already have been set up with the operand type.
502 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000503 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000504
Eric Christopher11e4df72015-02-26 22:38:43 +0000505 std::pair<unsigned, const TargetRegisterClass *>
506 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
507 const std::string &Constraint,
508 MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000509
Dale Johannesencbde4c22008-02-28 22:31:51 +0000510 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511 /// function arguments in the caller parameter area. This is the actual
512 /// alignment, not its logarithm.
Craig Topper0d3fa922014-04-29 07:57:37 +0000513 unsigned getByValTypeAlignment(Type *Ty) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000514
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000515 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000516 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000517 void LowerAsmOperandForConstraint(SDValue Op,
518 std::string &Constraint,
519 std::vector<SDValue> &Ops,
520 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000521
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000522 unsigned getInlineAsmMemConstraint(
523 const std::string &ConstraintCode) const override {
Daniel Sanders08288602015-03-17 11:09:13 +0000524 if (ConstraintCode == "es")
525 return InlineAsm::Constraint_es;
526 else if (ConstraintCode == "o")
527 return InlineAsm::Constraint_o;
528 else if (ConstraintCode == "Q")
529 return InlineAsm::Constraint_Q;
530 else if (ConstraintCode == "Z")
531 return InlineAsm::Constraint_Z;
532 else if (ConstraintCode == "Zy")
533 return InlineAsm::Constraint_Zy;
534 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000535 }
536
Chris Lattner1eb94d92007-03-30 23:15:24 +0000537 /// isLegalAddressingMode - Return true if the addressing mode represented
538 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper0d3fa922014-04-29 07:57:37 +0000539 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000540
Hal Finkel34974ed2014-04-12 21:52:38 +0000541 /// isLegalICmpImmediate - Return true if the specified immediate is legal
542 /// icmp immediate, that is the target has icmp instructions which can
543 /// compare a register against the immediate without having to materialize
544 /// the immediate into a register.
545 bool isLegalICmpImmediate(int64_t Imm) const override;
546
547 /// isLegalAddImmediate - Return true if the specified immediate is legal
548 /// add immediate, that is the target has add instructions which can
549 /// add a register and the immediate without having to materialize
550 /// the immediate into a register.
551 bool isLegalAddImmediate(int64_t Imm) const override;
552
553 /// isTruncateFree - Return true if it's free to truncate a value of
554 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
555 /// register X1 to i32 by referencing its sub-register R1.
556 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
557 bool isTruncateFree(EVT VT1, EVT VT2) const override;
558
Hal Finkel5d5d1532015-01-10 08:21:59 +0000559 bool isZExtFree(SDValue Val, EVT VT2) const override;
560
Olivier Sallenave32509692015-01-13 15:06:36 +0000561 bool isFPExtFree(EVT VT) const override;
562
Hal Finkel34974ed2014-04-12 21:52:38 +0000563 /// \brief Returns true if it is beneficial to convert a load of a constant
564 /// to just the constant itself.
565 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
566 Type *Ty) const override;
567
Craig Topper0d3fa922014-04-29 07:57:37 +0000568 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000569
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000570 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
571 const CallInst &I,
572 unsigned Intrinsic) const override;
573
Evan Chengd9929f02010-04-01 20:10:42 +0000574 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000575 /// and store operations as a result of memset, memcpy, and memmove
576 /// lowering. If DstAlign is zero that means it's safe to destination
577 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
578 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000579 /// probably because the source does not need to be loaded. If 'IsMemset' is
580 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
581 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
582 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000583 /// It returns EVT::Other if the type should be determined using generic
584 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000585 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000586 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000587 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000588 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000589
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000590 /// Is unaligned memory access allowed for the given type, and is it fast
591 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000592 bool allowsMisalignedMemoryAccesses(EVT VT,
593 unsigned AddrSpace,
594 unsigned Align = 1,
595 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000596
Stephen Lin73de7bf2013-07-09 18:16:56 +0000597 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
598 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
599 /// expanded to FMAs when this method returns true, otherwise fmuladd is
600 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000601 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000602
Hal Finkel934361a2015-01-14 01:07:51 +0000603 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
604
Hal Finkelb4240ca2014-03-31 17:48:16 +0000605 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000606 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000607 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000608 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000609
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000610 /// createFastISel - This method returns a target-specific FastISel object,
611 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000612 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
613 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000614
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000615 /// \brief Returns true if an argument of type Ty needs to be passed in a
616 /// contiguous block of registers in calling convention CallConv.
617 bool functionArgumentNeedsConsecutiveRegisters(
618 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
619 // We support any array type as "consecutive" block in the parameter
620 // save area. The element type defines the alignment requirement and
621 // whether the argument should go in GPRs, FPRs, or VRs if available.
622 //
623 // Note that clang uses this capability both to implement the ELFv2
624 // homogeneous float/vector aggregate ABI, and to avoid having to use
625 // "byval" when passing aggregates that might fully fit in registers.
626 return Ty->isArrayTy();
627 }
628
Evan Cheng51096af2008-04-19 01:30:48 +0000629 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000630
631 struct ReuseLoadInfo {
632 SDValue Ptr;
633 SDValue Chain;
634 SDValue ResChain;
635 MachinePointerInfo MPI;
636 bool IsInvariant;
637 unsigned Alignment;
638 AAMDNodes AAInfo;
639 const MDNode *Ranges;
640
641 ReuseLoadInfo() : IsInvariant(false), Alignment(0), Ranges(nullptr) {}
642 };
643
644 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000645 SelectionDAG &DAG,
646 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000647 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
648 SelectionDAG &DAG) const;
649
650 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
651 SelectionDAG &DAG, SDLoc dl) const;
652
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000653 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
654 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000655
Evan Cheng67a69dd2010-01-27 00:07:07 +0000656 bool
657 IsEligibleForTailCallOptimization(SDValue Callee,
658 CallingConv::ID CalleeCC,
659 bool isVarArg,
660 const SmallVectorImpl<ISD::InputArg> &Ins,
661 SelectionDAG& DAG) const;
662
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000663 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000664 int SPDiff,
665 SDValue Chain,
666 SDValue &LROpOut,
667 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000668 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000669 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000670
Dan Gohman21cea8a2010-04-17 15:26:15 +0000671 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
672 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
673 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
674 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000675 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000676 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000677 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
678 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000679 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
680 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000681 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000682 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000683 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000684 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000685 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
686 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000687 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000688 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000689 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000690 const PPCSubtarget &Subtarget) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000691 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
692 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
693 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000694 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000695 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000696 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000697 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
698 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
699 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
700 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
701 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
702 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000703 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000704 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
705 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000706 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000707 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000708
Hal Finkelc93a9a22015-02-25 01:06:45 +0000709 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
710 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
711
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000712 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000713 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000714 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000715 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000716 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000717 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Hal Finkel934361a2015-01-14 01:07:51 +0000718 bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000719 SelectionDAG &DAG,
720 SmallVector<std::pair<unsigned, SDValue>, 8>
721 &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000722 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000723 SDValue &Callee,
724 int SPDiff, unsigned NumBytes,
725 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000726 SmallVectorImpl<SDValue> &InVals,
727 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000728
Craig Topper0d3fa922014-04-29 07:57:37 +0000729 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000730 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000731 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000732 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000733 SDLoc dl, SelectionDAG &DAG,
Craig Topper0d3fa922014-04-29 07:57:37 +0000734 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000735
Craig Topper0d3fa922014-04-29 07:57:37 +0000736 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000737 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000738 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000739
Craig Topper0d3fa922014-04-29 07:57:37 +0000740 bool
Hal Finkel450128a2011-10-14 19:51:36 +0000741 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
742 bool isVarArg,
743 const SmallVectorImpl<ISD::OutputArg> &Outs,
Craig Topper0d3fa922014-04-29 07:57:37 +0000744 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000745
Craig Topper0d3fa922014-04-29 07:57:37 +0000746 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000747 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000748 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000749 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000750 const SmallVectorImpl<SDValue> &OutVals,
Craig Topper0d3fa922014-04-29 07:57:37 +0000751 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000752
753 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000754 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000755 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000756
Bill Schmidt57d6de52012-10-23 15:51:16 +0000757 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000758 LowerFormalArguments_Darwin(SDValue Chain,
759 CallingConv::ID CallConv, bool isVarArg,
760 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000761 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000762 SmallVectorImpl<SDValue> &InVals) const;
763 SDValue
764 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000765 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000766 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000767 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000768 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000769 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000770 LowerFormalArguments_32SVR4(SDValue Chain,
771 CallingConv::ID CallConv, bool isVarArg,
772 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000773 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000774 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000775
776 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000777 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
778 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000779 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000780
781 SDValue
782 LowerCall_Darwin(SDValue Chain, SDValue Callee,
783 CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000784 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000785 const SmallVectorImpl<ISD::OutputArg> &Outs,
786 const SmallVectorImpl<SDValue> &OutVals,
787 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000788 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000789 SmallVectorImpl<SDValue> &InVals,
790 ImmutableCallSite *CS) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000791 SDValue
792 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000793 CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000794 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000795 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000796 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000797 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000798 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000799 SmallVectorImpl<SDValue> &InVals,
800 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000801 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000802 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000803 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000804 const SmallVectorImpl<ISD::OutputArg> &Outs,
805 const SmallVectorImpl<SDValue> &OutVals,
806 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000807 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000808 SmallVectorImpl<SDValue> &InVals,
809 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000810
811 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
812 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000813
Hal Finkel940ab932014-02-28 00:27:01 +0000814 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
815 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +0000816 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +0000817
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000818 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +0000819 unsigned &RefinementSteps,
820 bool &UseOneConstNR) const override;
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000821 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
822 unsigned &RefinementSteps) const override;
Hal Finkel360f2132014-11-24 23:45:21 +0000823 bool combineRepeatedFPDivisors(unsigned NumUsers) const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000824
825 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000826 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000827
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000828 namespace PPC {
829 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
830 const TargetLibraryInfo *LibInfo);
831 }
832
Bill Schmidt230b4512013-06-12 16:39:22 +0000833 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
834 CCValAssign::LocInfo &LocInfo,
835 ISD::ArgFlagsTy &ArgFlags,
836 CCState &State);
837
838 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
839 MVT &LocVT,
840 CCValAssign::LocInfo &LocInfo,
841 ISD::ArgFlagsTy &ArgFlags,
842 CCState &State);
843
844 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
845 MVT &LocVT,
846 CCValAssign::LocInfo &LocInfo,
847 ISD::ArgFlagsTy &ArgFlags,
848 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +0000849}
850
851#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H