blob: fddc8b4e9de691d58b780d79ea4567020e79ec85 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonInstrInfo.cpp - Hexagon Instruction Information ------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Hexagon implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "Hexagon.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "HexagonRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000018#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallVector.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000020#include "llvm/CodeGen/DFAPacketizer.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000026#include "llvm/MC/MCAsmInfo.h"
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +000027#include "llvm/Support/CommandLine.h"
Jyotsna Verma5ed51812013-05-01 21:37:34 +000028#include "llvm/Support/Debug.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000029#include "llvm/Support/MathExtras.h"
Reid Kleckner1c76f1552013-05-03 00:54:56 +000030#include "llvm/Support/raw_ostream.h"
Krzysztof Parzyszekaa935752015-11-24 15:11:13 +000031#include <cctype>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000032
Tony Linthicum1213a7a2011-12-12 21:14:40 +000033using namespace llvm;
34
Chandler Carruthe96dd892014-04-21 22:55:11 +000035#define DEBUG_TYPE "hexagon-instrinfo"
36
Chandler Carruthd174b722014-04-22 02:03:14 +000037#define GET_INSTRINFO_CTOR_DTOR
38#define GET_INSTRMAP_INFO
39#include "HexagonGenInstrInfo.inc"
40#include "HexagonGenDFAPacketizer.inc"
41
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000042using namespace llvm;
43
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000044cl::opt<bool> ScheduleInlineAsm("hexagon-sched-inline-asm", cl::Hidden,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000045 cl::init(false), cl::desc("Do not consider inline-asm a scheduling/"
46 "packetization boundary."));
47
48static cl::opt<bool> EnableBranchPrediction("hexagon-enable-branch-prediction",
49 cl::Hidden, cl::init(true), cl::desc("Enable branch prediction"));
50
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +000051static cl::opt<bool> DisableNVSchedule("disable-hexagon-nv-schedule",
52 cl::Hidden, cl::ZeroOrMore, cl::init(false),
53 cl::desc("Disable schedule adjustment for new value stores."));
54
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +000055static cl::opt<bool> EnableTimingClassLatency(
56 "enable-timing-class-latency", cl::Hidden, cl::init(false),
57 cl::desc("Enable timing class latency"));
58
59static cl::opt<bool> EnableALUForwarding(
60 "enable-alu-forwarding", cl::Hidden, cl::init(true),
61 cl::desc("Enable vec alu forwarding"));
62
63static cl::opt<bool> EnableACCForwarding(
64 "enable-acc-forwarding", cl::Hidden, cl::init(true),
65 cl::desc("Enable vec acc forwarding"));
66
67static cl::opt<bool> BranchRelaxAsmLarge("branch-relax-asm-large",
68 cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("branch relax asm"));
69
Tony Linthicum1213a7a2011-12-12 21:14:40 +000070///
71/// Constants for Hexagon instructions.
72///
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +000073const int Hexagon_MEMV_OFFSET_MAX_128B = 896; // #s4: -8*128...7*128
74const int Hexagon_MEMV_OFFSET_MIN_128B = -1024; // #s4
75const int Hexagon_MEMV_OFFSET_MAX = 448; // #s4: -8*64...7*64
76const int Hexagon_MEMV_OFFSET_MIN = -512; // #s4
Tony Linthicum1213a7a2011-12-12 21:14:40 +000077const int Hexagon_MEMW_OFFSET_MAX = 4095;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000078const int Hexagon_MEMW_OFFSET_MIN = -4096;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000079const int Hexagon_MEMD_OFFSET_MAX = 8191;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000080const int Hexagon_MEMD_OFFSET_MIN = -8192;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000081const int Hexagon_MEMH_OFFSET_MAX = 2047;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000082const int Hexagon_MEMH_OFFSET_MIN = -2048;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000083const int Hexagon_MEMB_OFFSET_MAX = 1023;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000084const int Hexagon_MEMB_OFFSET_MIN = -1024;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000085const int Hexagon_ADDI_OFFSET_MAX = 32767;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000086const int Hexagon_ADDI_OFFSET_MIN = -32768;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000087const int Hexagon_MEMD_AUTOINC_MAX = 56;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000088const int Hexagon_MEMD_AUTOINC_MIN = -64;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000089const int Hexagon_MEMW_AUTOINC_MAX = 28;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000090const int Hexagon_MEMW_AUTOINC_MIN = -32;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000091const int Hexagon_MEMH_AUTOINC_MAX = 14;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000092const int Hexagon_MEMH_AUTOINC_MIN = -16;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000093const int Hexagon_MEMB_AUTOINC_MAX = 7;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000094const int Hexagon_MEMB_AUTOINC_MIN = -8;
Krzysztof Parzyszek6bd42682016-05-05 21:58:02 +000095const int Hexagon_MEMV_AUTOINC_MAX = 192; // #s3
96const int Hexagon_MEMV_AUTOINC_MIN = -256; // #s3
97const int Hexagon_MEMV_AUTOINC_MAX_128B = 384; // #s3
98const int Hexagon_MEMV_AUTOINC_MIN_128B = -512; // #s3
Tony Linthicum1213a7a2011-12-12 21:14:40 +000099
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000100// Pin the vtable to this file.
101void HexagonInstrInfo::anchor() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000102
103HexagonInstrInfo::HexagonInstrInfo(HexagonSubtarget &ST)
Eric Christopherc4d31402015-03-10 23:45:55 +0000104 : HexagonGenInstrInfo(Hexagon::ADJCALLSTACKDOWN, Hexagon::ADJCALLSTACKUP),
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000105 RI() {}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000106
107
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000108static bool isIntRegForSubInst(unsigned Reg) {
109 return (Reg >= Hexagon::R0 && Reg <= Hexagon::R7) ||
110 (Reg >= Hexagon::R16 && Reg <= Hexagon::R23);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000111}
112
113
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000114static bool isDblRegForSubInst(unsigned Reg, const HexagonRegisterInfo &HRI) {
115 return isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::subreg_loreg)) &&
116 isIntRegForSubInst(HRI.getSubReg(Reg, Hexagon::subreg_hireg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000117}
118
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000119
120/// Calculate number of instructions excluding the debug instructions.
121static unsigned nonDbgMICount(MachineBasicBlock::const_instr_iterator MIB,
122 MachineBasicBlock::const_instr_iterator MIE) {
123 unsigned Count = 0;
124 for (; MIB != MIE; ++MIB) {
125 if (!MIB->isDebugValue())
126 ++Count;
127 }
128 return Count;
129}
130
131
132/// Find the hardware loop instruction used to set-up the specified loop.
133/// On Hexagon, we have two instructions used to set-up the hardware loop
134/// (LOOP0, LOOP1) with corresponding endloop (ENDLOOP0, ENDLOOP1) instructions
135/// to indicate the end of a loop.
136static MachineInstr *findLoopInstr(MachineBasicBlock *BB, int EndLoopOp,
137 SmallPtrSet<MachineBasicBlock *, 8> &Visited) {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000138 int LOOPi;
139 int LOOPr;
140 if (EndLoopOp == Hexagon::ENDLOOP0) {
141 LOOPi = Hexagon::J2_loop0i;
142 LOOPr = Hexagon::J2_loop0r;
143 } else { // EndLoopOp == Hexagon::EndLOOP1
144 LOOPi = Hexagon::J2_loop1i;
145 LOOPr = Hexagon::J2_loop1r;
146 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000147
Brendon Cahoondf43e682015-05-08 16:16:29 +0000148 // The loop set-up instruction will be in a predecessor block
149 for (MachineBasicBlock::pred_iterator PB = BB->pred_begin(),
150 PE = BB->pred_end(); PB != PE; ++PB) {
151 // If this has been visited, already skip it.
152 if (!Visited.insert(*PB).second)
153 continue;
154 if (*PB == BB)
155 continue;
156 for (MachineBasicBlock::reverse_instr_iterator I = (*PB)->instr_rbegin(),
157 E = (*PB)->instr_rend(); I != E; ++I) {
158 int Opc = I->getOpcode();
159 if (Opc == LOOPi || Opc == LOOPr)
160 return &*I;
161 // We've reached a different loop, which means the loop0 has been removed.
162 if (Opc == EndLoopOp)
163 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000164 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000165 // Check the predecessors for the LOOP instruction.
166 MachineInstr *loop = findLoopInstr(*PB, EndLoopOp, Visited);
167 if (loop)
168 return loop;
169 }
170 return 0;
171}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000172
Brendon Cahoondf43e682015-05-08 16:16:29 +0000173
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000174/// Gather register def/uses from MI.
175/// This treats possible (predicated) defs as actually happening ones
176/// (conservatively).
177static inline void parseOperands(const MachineInstr *MI,
178 SmallVector<unsigned, 4> &Defs, SmallVector<unsigned, 8> &Uses) {
179 Defs.clear();
180 Uses.clear();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000181
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000182 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
183 const MachineOperand &MO = MI->getOperand(i);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000184
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000185 if (!MO.isReg())
186 continue;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000187
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000188 unsigned Reg = MO.getReg();
189 if (!Reg)
190 continue;
191
192 if (MO.isUse())
193 Uses.push_back(MO.getReg());
194
195 if (MO.isDef())
196 Defs.push_back(MO.getReg());
197 }
198}
199
200
201// Position dependent, so check twice for swap.
202static bool isDuplexPairMatch(unsigned Ga, unsigned Gb) {
203 switch (Ga) {
204 case HexagonII::HSIG_None:
205 default:
206 return false;
207 case HexagonII::HSIG_L1:
208 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_A);
209 case HexagonII::HSIG_L2:
210 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
211 Gb == HexagonII::HSIG_A);
212 case HexagonII::HSIG_S1:
213 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
214 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_A);
215 case HexagonII::HSIG_S2:
216 return (Gb == HexagonII::HSIG_L1 || Gb == HexagonII::HSIG_L2 ||
217 Gb == HexagonII::HSIG_S1 || Gb == HexagonII::HSIG_S2 ||
218 Gb == HexagonII::HSIG_A);
219 case HexagonII::HSIG_A:
220 return (Gb == HexagonII::HSIG_A);
221 case HexagonII::HSIG_Compound:
222 return (Gb == HexagonII::HSIG_Compound);
223 }
224 return false;
225}
226
227
228
229/// isLoadFromStackSlot - If the specified machine instruction is a direct
230/// load from a stack slot, return the virtual or physical register number of
231/// the destination along with the FrameIndex of the loaded stack slot. If
232/// not, return 0. This predicate must return 0 if the instruction has
233/// any side effects other than loading from the stack slot.
234unsigned HexagonInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
235 int &FrameIndex) const {
236 switch (MI->getOpcode()) {
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000237 default:
238 break;
239 case Hexagon::L2_loadrb_io:
240 case Hexagon::L2_loadrub_io:
241 case Hexagon::L2_loadrh_io:
242 case Hexagon::L2_loadruh_io:
243 case Hexagon::L2_loadri_io:
244 case Hexagon::L2_loadrd_io:
245 case Hexagon::V6_vL32b_ai:
246 case Hexagon::V6_vL32b_ai_128B:
247 case Hexagon::V6_vL32Ub_ai:
248 case Hexagon::V6_vL32Ub_ai_128B:
249 case Hexagon::LDriw_pred:
250 case Hexagon::LDriw_mod:
251 case Hexagon::LDriq_pred_V6:
252 case Hexagon::LDriq_pred_vec_V6:
253 case Hexagon::LDriv_pseudo_V6:
254 case Hexagon::LDrivv_pseudo_V6:
255 case Hexagon::LDriq_pred_V6_128B:
256 case Hexagon::LDriq_pred_vec_V6_128B:
257 case Hexagon::LDriv_pseudo_V6_128B:
258 case Hexagon::LDrivv_pseudo_V6_128B: {
259 const MachineOperand OpFI = MI->getOperand(1);
260 if (!OpFI.isFI())
261 return 0;
262 const MachineOperand OpOff = MI->getOperand(2);
263 if (!OpOff.isImm() || OpOff.getImm() != 0)
264 return 0;
265 FrameIndex = OpFI.getIndex();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000266 return MI->getOperand(0).getReg();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000267 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000268
269 case Hexagon::L2_ploadrbt_io:
270 case Hexagon::L2_ploadrbf_io:
271 case Hexagon::L2_ploadrubt_io:
272 case Hexagon::L2_ploadrubf_io:
273 case Hexagon::L2_ploadrht_io:
274 case Hexagon::L2_ploadrhf_io:
275 case Hexagon::L2_ploadruht_io:
276 case Hexagon::L2_ploadruhf_io:
277 case Hexagon::L2_ploadrit_io:
278 case Hexagon::L2_ploadrif_io:
279 case Hexagon::L2_ploadrdt_io:
280 case Hexagon::L2_ploadrdf_io: {
281 const MachineOperand OpFI = MI->getOperand(2);
282 if (!OpFI.isFI())
283 return 0;
284 const MachineOperand OpOff = MI->getOperand(3);
285 if (!OpOff.isImm() || OpOff.getImm() != 0)
286 return 0;
287 FrameIndex = OpFI.getIndex();
288 return MI->getOperand(0).getReg();
289 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000290 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000291
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000292 return 0;
293}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000294
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000295
296/// isStoreToStackSlot - If the specified machine instruction is a direct
297/// store to a stack slot, return the virtual or physical register number of
298/// the source reg along with the FrameIndex of the loaded stack slot. If
299/// not, return 0. This predicate must return 0 if the instruction has
300/// any side effects other than storing to the stack slot.
301unsigned HexagonInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
302 int &FrameIndex) const {
303 switch (MI->getOpcode()) {
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000304 default:
305 break;
306 case Hexagon::S2_storerb_io:
307 case Hexagon::S2_storerh_io:
308 case Hexagon::S2_storeri_io:
309 case Hexagon::S2_storerd_io:
310 case Hexagon::V6_vS32b_ai:
311 case Hexagon::V6_vS32b_ai_128B:
312 case Hexagon::V6_vS32Ub_ai:
313 case Hexagon::V6_vS32Ub_ai_128B:
314 case Hexagon::STriw_pred:
315 case Hexagon::STriw_mod:
316 case Hexagon::STriq_pred_V6:
317 case Hexagon::STriq_pred_vec_V6:
318 case Hexagon::STriv_pseudo_V6:
319 case Hexagon::STrivv_pseudo_V6:
320 case Hexagon::STriq_pred_V6_128B:
321 case Hexagon::STriq_pred_vec_V6_128B:
322 case Hexagon::STriv_pseudo_V6_128B:
323 case Hexagon::STrivv_pseudo_V6_128B: {
324 const MachineOperand &OpFI = MI->getOperand(0);
325 if (!OpFI.isFI())
326 return 0;
327 const MachineOperand &OpOff = MI->getOperand(1);
328 if (!OpOff.isImm() || OpOff.getImm() != 0)
329 return 0;
330 FrameIndex = OpFI.getIndex();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000331 return MI->getOperand(2).getReg();
332 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000333
334 case Hexagon::S2_pstorerbt_io:
335 case Hexagon::S2_pstorerbf_io:
336 case Hexagon::S2_pstorerht_io:
337 case Hexagon::S2_pstorerhf_io:
338 case Hexagon::S2_pstorerit_io:
339 case Hexagon::S2_pstorerif_io:
340 case Hexagon::S2_pstorerdt_io:
341 case Hexagon::S2_pstorerdf_io: {
342 const MachineOperand &OpFI = MI->getOperand(1);
343 if (!OpFI.isFI())
344 return 0;
345 const MachineOperand &OpOff = MI->getOperand(2);
346 if (!OpOff.isImm() || OpOff.getImm() != 0)
347 return 0;
348 FrameIndex = OpFI.getIndex();
349 return MI->getOperand(3).getReg();
350 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000351 }
Krzysztof Parzyszekfeb65a32016-02-12 20:54:15 +0000352
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000353 return 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000354}
355
356
Brendon Cahoondf43e682015-05-08 16:16:29 +0000357/// This function can analyze one/two way branching only and should (mostly) be
358/// called by target independent side.
359/// First entry is always the opcode of the branching instruction, except when
360/// the Cond vector is supposed to be empty, e.g., when AnalyzeBranch fails, a
361/// BB with only unconditional jump. Subsequent entries depend upon the opcode,
362/// e.g. Jump_c p will have
363/// Cond[0] = Jump_c
364/// Cond[1] = p
365/// HW-loop ENDLOOP:
366/// Cond[0] = ENDLOOP
367/// Cond[1] = MBB
368/// New value jump:
369/// Cond[0] = Hexagon::CMPEQri_f_Jumpnv_t_V4 -- specific opcode
370/// Cond[1] = R
371/// Cond[2] = Imm
Brendon Cahoondf43e682015-05-08 16:16:29 +0000372///
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000373bool HexagonInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
374 MachineBasicBlock *&TBB,
Brendon Cahoondf43e682015-05-08 16:16:29 +0000375 MachineBasicBlock *&FBB,
376 SmallVectorImpl<MachineOperand> &Cond,
377 bool AllowModify) const {
Craig Topper062a2ba2014-04-25 05:30:21 +0000378 TBB = nullptr;
379 FBB = nullptr;
Brendon Cahoondf43e682015-05-08 16:16:29 +0000380 Cond.clear();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000381
382 // If the block has no terminators, it just falls into the block after it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000383 MachineBasicBlock::instr_iterator I = MBB.instr_end();
384 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000385 return false;
386
387 // A basic block may looks like this:
388 //
389 // [ insn
390 // EH_LABEL
391 // insn
392 // insn
393 // insn
394 // EH_LABEL
395 // insn ]
396 //
397 // It has two succs but does not have a terminator
398 // Don't know how to handle it.
399 do {
400 --I;
401 if (I->isEHLabel())
Brendon Cahoondf43e682015-05-08 16:16:29 +0000402 // Don't analyze EH branches.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000403 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000404 } while (I != MBB.instr_begin());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000405
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000406 I = MBB.instr_end();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000407 --I;
408
409 while (I->isDebugValue()) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000410 if (I == MBB.instr_begin())
411 return false;
412 --I;
413 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000414
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000415 bool JumpToBlock = I->getOpcode() == Hexagon::J2_jump &&
416 I->getOperand(0).isMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000417 // Delete the J2_jump if it's equivalent to a fall-through.
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000418 if (AllowModify && JumpToBlock &&
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000419 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
420 DEBUG(dbgs()<< "\nErasing the jump to successor block\n";);
421 I->eraseFromParent();
422 I = MBB.instr_end();
423 if (I == MBB.instr_begin())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000424 return false;
425 --I;
426 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000427 if (!isUnpredicatedTerminator(*I))
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000428 return false;
429
430 // Get the last instruction in the block.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000431 MachineInstr *LastInst = &*I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000432 MachineInstr *SecondLastInst = nullptr;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000433 // Find one more terminator if present.
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000434 for (;;) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000435 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000436 if (!SecondLastInst)
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000437 SecondLastInst = &*I;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000438 else
439 // This is a third branch.
440 return true;
441 }
442 if (I == MBB.instr_begin())
443 break;
444 --I;
Duncan P. N. Exon Smitha72c6e22015-10-20 00:46:39 +0000445 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000446
447 int LastOpcode = LastInst->getOpcode();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000448 int SecLastOpcode = SecondLastInst ? SecondLastInst->getOpcode() : 0;
449 // If the branch target is not a basic block, it could be a tail call.
450 // (It is, if the target is a function.)
451 if (LastOpcode == Hexagon::J2_jump && !LastInst->getOperand(0).isMBB())
452 return true;
453 if (SecLastOpcode == Hexagon::J2_jump &&
454 !SecondLastInst->getOperand(0).isMBB())
455 return true;
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000456
457 bool LastOpcodeHasJMP_c = PredOpcodeHasJMP_c(LastOpcode);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000458 bool LastOpcodeHasNVJump = isNewValueJump(LastInst);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000459
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000460 if (LastOpcodeHasJMP_c && !LastInst->getOperand(1).isMBB())
461 return true;
462
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000463 // If there is only one terminator instruction, process it.
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000464 if (LastInst && !SecondLastInst) {
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000465 if (LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000466 TBB = LastInst->getOperand(0).getMBB();
467 return false;
468 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000469 if (isEndLoopN(LastOpcode)) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000470 TBB = LastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000471 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000472 Cond.push_back(LastInst->getOperand(0));
473 return false;
474 }
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000475 if (LastOpcodeHasJMP_c) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000476 TBB = LastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000477 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000478 Cond.push_back(LastInst->getOperand(0));
479 return false;
480 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000481 // Only supporting rr/ri versions of new-value jumps.
482 if (LastOpcodeHasNVJump && (LastInst->getNumExplicitOperands() == 3)) {
483 TBB = LastInst->getOperand(2).getMBB();
484 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
485 Cond.push_back(LastInst->getOperand(0));
486 Cond.push_back(LastInst->getOperand(1));
487 return false;
488 }
489 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
490 << " with one jump\n";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000491 // Otherwise, don't know what this is.
492 return true;
493 }
494
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000495 bool SecLastOpcodeHasJMP_c = PredOpcodeHasJMP_c(SecLastOpcode);
Brendon Cahoondf43e682015-05-08 16:16:29 +0000496 bool SecLastOpcodeHasNVJump = isNewValueJump(SecondLastInst);
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000497 if (SecLastOpcodeHasJMP_c && (LastOpcode == Hexagon::J2_jump)) {
Krzysztof Parzyszekb28ae102016-01-14 15:05:27 +0000498 if (!SecondLastInst->getOperand(1).isMBB())
499 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000500 TBB = SecondLastInst->getOperand(1).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000501 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000502 Cond.push_back(SecondLastInst->getOperand(0));
503 FBB = LastInst->getOperand(0).getMBB();
504 return false;
505 }
506
Brendon Cahoondf43e682015-05-08 16:16:29 +0000507 // Only supporting rr/ri versions of new-value jumps.
508 if (SecLastOpcodeHasNVJump &&
509 (SecondLastInst->getNumExplicitOperands() == 3) &&
510 (LastOpcode == Hexagon::J2_jump)) {
511 TBB = SecondLastInst->getOperand(2).getMBB();
512 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
513 Cond.push_back(SecondLastInst->getOperand(0));
514 Cond.push_back(SecondLastInst->getOperand(1));
515 FBB = LastInst->getOperand(0).getMBB();
516 return false;
517 }
518
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000519 // If the block ends with two Hexagon:JMPs, handle it. The second one is not
520 // executed, so remove it.
Colin LeMahieudb0b13c2014-12-10 21:24:10 +0000521 if (SecLastOpcode == Hexagon::J2_jump && LastOpcode == Hexagon::J2_jump) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000522 TBB = SecondLastInst->getOperand(0).getMBB();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000523 I = LastInst->getIterator();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000524 if (AllowModify)
525 I->eraseFromParent();
526 return false;
527 }
528
Brendon Cahoondf43e682015-05-08 16:16:29 +0000529 // If the block ends with an ENDLOOP, and J2_jump, handle it.
530 if (isEndLoopN(SecLastOpcode) && LastOpcode == Hexagon::J2_jump) {
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000531 TBB = SecondLastInst->getOperand(0).getMBB();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000532 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Jyotsna Verma5ed51812013-05-01 21:37:34 +0000533 Cond.push_back(SecondLastInst->getOperand(0));
534 FBB = LastInst->getOperand(0).getMBB();
535 return false;
536 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000537 DEBUG(dbgs() << "\nCant analyze BB#" << MBB.getNumber()
538 << " with two jumps";);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000539 // Otherwise, can't handle this.
540 return true;
541}
542
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000543
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000544unsigned HexagonInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +0000545 DEBUG(dbgs() << "\nRemoving branches out of BB#" << MBB.getNumber());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000546 MachineBasicBlock::iterator I = MBB.end();
Brendon Cahoondf43e682015-05-08 16:16:29 +0000547 unsigned Count = 0;
548 while (I != MBB.begin()) {
549 --I;
550 if (I->isDebugValue())
551 continue;
552 // Only removing branches from end of MBB.
553 if (!I->isBranch())
554 return Count;
555 if (Count && (I->getOpcode() == Hexagon::J2_jump))
556 llvm_unreachable("Malformed basic block: unconditional branch not last");
557 MBB.erase(&MBB.back());
558 I = MBB.end();
559 ++Count;
Krzysztof Parzyszek78cc36f2015-03-18 15:56:43 +0000560 }
Brendon Cahoondf43e682015-05-08 16:16:29 +0000561 return Count;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000562}
563
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000564
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000565unsigned HexagonInstrInfo::InsertBranch(MachineBasicBlock &MBB,
566 MachineBasicBlock *TBB, MachineBasicBlock *FBB,
567 ArrayRef<MachineOperand> Cond, DebugLoc DL) const {
568 unsigned BOpc = Hexagon::J2_jump;
569 unsigned BccOpc = Hexagon::J2_jumpt;
570 assert(validateBranchCond(Cond) && "Invalid branching condition");
571 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
572
573 // Check if ReverseBranchCondition has asked to reverse this branch
574 // If we want to reverse the branch an odd number of times, we want
575 // J2_jumpf.
576 if (!Cond.empty() && Cond[0].isImm())
577 BccOpc = Cond[0].getImm();
578
579 if (!FBB) {
580 if (Cond.empty()) {
581 // Due to a bug in TailMerging/CFG Optimization, we need to add a
582 // special case handling of a predicated jump followed by an
583 // unconditional jump. If not, Tail Merging and CFG Optimization go
584 // into an infinite loop.
585 MachineBasicBlock *NewTBB, *NewFBB;
586 SmallVector<MachineOperand, 4> Cond;
587 MachineInstr *Term = MBB.getFirstTerminator();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000588 if (Term != MBB.end() && isPredicated(*Term) &&
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000589 !AnalyzeBranch(MBB, NewTBB, NewFBB, Cond, false)) {
590 MachineBasicBlock *NextBB = &*++MBB.getIterator();
591 if (NewTBB == NextBB) {
592 ReverseBranchCondition(Cond);
593 RemoveBranch(MBB);
594 return InsertBranch(MBB, TBB, nullptr, Cond, DL);
595 }
596 }
597 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
598 } else if (isEndLoopN(Cond[0].getImm())) {
599 int EndLoopOp = Cond[0].getImm();
600 assert(Cond[1].isMBB());
601 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
602 // Check for it, and change the BB target if needed.
603 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
604 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, VisitedBBs);
605 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
606 Loop->getOperand(0).setMBB(TBB);
607 // Add the ENDLOOP after the finding the LOOP0.
608 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
609 } else if (isNewValueJump(Cond[0].getImm())) {
610 assert((Cond.size() == 3) && "Only supporting rr/ri version of nvjump");
611 // New value jump
612 // (ins IntRegs:$src1, IntRegs:$src2, brtarget:$offset)
613 // (ins IntRegs:$src1, u5Imm:$src2, brtarget:$offset)
614 unsigned Flags1 = getUndefRegState(Cond[1].isUndef());
615 DEBUG(dbgs() << "\nInserting NVJump for BB#" << MBB.getNumber(););
616 if (Cond[2].isReg()) {
617 unsigned Flags2 = getUndefRegState(Cond[2].isUndef());
618 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
619 addReg(Cond[2].getReg(), Flags2).addMBB(TBB);
620 } else if(Cond[2].isImm()) {
621 BuildMI(&MBB, DL, get(BccOpc)).addReg(Cond[1].getReg(), Flags1).
622 addImm(Cond[2].getImm()).addMBB(TBB);
623 } else
624 llvm_unreachable("Invalid condition for branching");
625 } else {
626 assert((Cond.size() == 2) && "Malformed cond vector");
627 const MachineOperand &RO = Cond[1];
628 unsigned Flags = getUndefRegState(RO.isUndef());
629 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
630 }
631 return 1;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000632 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000633 assert((!Cond.empty()) &&
634 "Cond. cannot be empty when multiple branchings are required");
635 assert((!isNewValueJump(Cond[0].getImm())) &&
636 "NV-jump cannot be inserted with another branch");
637 // Special case for hardware loops. The condition is a basic block.
638 if (isEndLoopN(Cond[0].getImm())) {
639 int EndLoopOp = Cond[0].getImm();
640 assert(Cond[1].isMBB());
641 // Since we're adding an ENDLOOP, there better be a LOOP instruction.
642 // Check for it, and change the BB target if needed.
643 SmallPtrSet<MachineBasicBlock *, 8> VisitedBBs;
644 MachineInstr *Loop = findLoopInstr(TBB, EndLoopOp, VisitedBBs);
645 assert(Loop != 0 && "Inserting an ENDLOOP without a LOOP");
646 Loop->getOperand(0).setMBB(TBB);
647 // Add the ENDLOOP after the finding the LOOP0.
648 BuildMI(&MBB, DL, get(EndLoopOp)).addMBB(TBB);
649 } else {
650 const MachineOperand &RO = Cond[1];
651 unsigned Flags = getUndefRegState(RO.isUndef());
652 BuildMI(&MBB, DL, get(BccOpc)).addReg(RO.getReg(), Flags).addMBB(TBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000653 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000654 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000655
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000656 return 2;
657}
658
659
660bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
661 unsigned NumCycles, unsigned ExtraPredCycles,
662 BranchProbability Probability) const {
663 return nonDbgBBSize(&MBB) <= 3;
664}
665
666
667bool HexagonInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
668 unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB,
669 unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability)
670 const {
671 return nonDbgBBSize(&TMBB) <= 3 && nonDbgBBSize(&FMBB) <= 3;
672}
673
674
675bool HexagonInstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
676 unsigned NumInstrs, BranchProbability Probability) const {
677 return NumInstrs <= 4;
Krzysztof Parzyszekcfe285e2013-02-11 20:04:29 +0000678}
679
680
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000681void HexagonInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000682 MachineBasicBlock::iterator I, DebugLoc DL, unsigned DestReg,
683 unsigned SrcReg, bool KillSrc) const {
684 auto &HRI = getRegisterInfo();
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000685 unsigned KillFlag = getKillRegState(KillSrc);
686
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000687 if (Hexagon::IntRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000688 auto MIB = BuildMI(MBB, I, DL, get(Hexagon::A2_tfr), DestReg)
689 .addReg(SrcReg, KillFlag);
690 // We could have a R12 = COPY R2, D1<imp-use, kill> instruction.
691 // Transfer the kill flags.
692 for (auto &Op : I->operands())
693 if (Op.isReg() && Op.isKill() && Op.isImplicit() && Op.isUse())
694 MIB.addReg(Op.getReg(), RegState::Kill | RegState::Implicit);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000695 return;
696 }
697 if (Hexagon::DoubleRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000698 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrp), DestReg)
699 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000700 return;
701 }
702 if (Hexagon::PredRegsRegClass.contains(SrcReg, DestReg)) {
703 // Map Pd = Ps to Pd = or(Ps, Ps).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000704 BuildMI(MBB, I, DL, get(Hexagon::C2_or), DestReg)
705 .addReg(SrcReg).addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000706 return;
707 }
Colin LeMahieu402f7722014-12-19 18:56:10 +0000708 if (Hexagon::CtrRegsRegClass.contains(DestReg) &&
Sirish Pande8bb97452012-05-12 05:54:15 +0000709 Hexagon::IntRegsRegClass.contains(SrcReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000710 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
711 .addReg(SrcReg, KillFlag);
712 return;
713 }
714 if (Hexagon::IntRegsRegClass.contains(DestReg) &&
715 Hexagon::CtrRegsRegClass.contains(SrcReg)) {
716 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrcrr), DestReg)
717 .addReg(SrcReg, KillFlag);
718 return;
719 }
720 if (Hexagon::ModRegsRegClass.contains(DestReg) &&
721 Hexagon::IntRegsRegClass.contains(SrcReg)) {
722 BuildMI(MBB, I, DL, get(Hexagon::A2_tfrrcr), DestReg)
723 .addReg(SrcReg, KillFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000724 return;
Sirish Pande30804c22012-02-15 18:52:27 +0000725 }
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000726 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
727 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000728 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
729 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000730 return;
731 }
732 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
733 Hexagon::PredRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000734 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrrp), DestReg)
735 .addReg(SrcReg, KillFlag);
Anshuman Dasguptae96f8042013-02-13 22:56:34 +0000736 return;
737 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000738 if (Hexagon::PredRegsRegClass.contains(SrcReg) &&
739 Hexagon::IntRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000740 BuildMI(MBB, I, DL, get(Hexagon::C2_tfrpr), DestReg)
741 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000742 return;
743 }
744 if (Hexagon::VectorRegsRegClass.contains(SrcReg, DestReg)) {
745 BuildMI(MBB, I, DL, get(Hexagon::V6_vassign), DestReg).
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000746 addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000747 return;
748 }
749 if (Hexagon::VecDblRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000750 BuildMI(MBB, I, DL, get(Hexagon::V6_vcombine), DestReg)
751 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_hireg), KillFlag)
752 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_loreg), KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000753 return;
754 }
755 if (Hexagon::VecPredRegsRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000756 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DestReg)
757 .addReg(SrcReg)
758 .addReg(SrcReg, KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000759 return;
760 }
761 if (Hexagon::VecPredRegsRegClass.contains(SrcReg) &&
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000762 Hexagon::VectorRegsRegClass.contains(DestReg)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000763 llvm_unreachable("Unimplemented pred to vec");
764 return;
765 }
766 if (Hexagon::VecPredRegsRegClass.contains(DestReg) &&
767 Hexagon::VectorRegsRegClass.contains(SrcReg)) {
768 llvm_unreachable("Unimplemented vec to pred");
769 return;
770 }
771 if (Hexagon::VecPredRegs128BRegClass.contains(SrcReg, DestReg)) {
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000772 unsigned DstHi = HRI.getSubReg(DestReg, Hexagon::subreg_hireg);
773 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DstHi)
774 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_hireg), KillFlag);
775 unsigned DstLo = HRI.getSubReg(DestReg, Hexagon::subreg_loreg);
776 BuildMI(MBB, I, DL, get(Hexagon::V6_pred_and), DstLo)
777 .addReg(HRI.getSubReg(SrcReg, Hexagon::subreg_loreg), KillFlag);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000778 return;
779 }
Sirish Pande30804c22012-02-15 18:52:27 +0000780
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000781#ifndef NDEBUG
782 // Show the invalid registers to ease debugging.
783 dbgs() << "Invalid registers for copy in BB#" << MBB.getNumber()
784 << ": " << PrintReg(DestReg, &HRI)
785 << " = " << PrintReg(SrcReg, &HRI) << '\n';
786#endif
Sirish Pande30804c22012-02-15 18:52:27 +0000787 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000788}
789
790
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000791void HexagonInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
792 MachineBasicBlock::iterator I, unsigned SrcReg, bool isKill, int FI,
793 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000794 DebugLoc DL = MBB.findDebugLoc(I);
795 MachineFunction &MF = *MBB.getParent();
796 MachineFrameInfo &MFI = *MF.getFrameInfo();
797 unsigned Align = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000798 unsigned KillFlag = getKillRegState(isKill);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000799
Alex Lorenze40c8a22015-08-11 23:09:45 +0000800 MachineMemOperand *MMO = MF.getMachineMemOperand(
801 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
802 MFI.getObjectSize(FI), Align);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000803
Craig Topperc7242e02012-04-20 07:30:17 +0000804 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000805 BuildMI(MBB, I, DL, get(Hexagon::S2_storeri_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000806 .addFrameIndex(FI).addImm(0)
807 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000808 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieubda31b42014-12-29 20:44:51 +0000809 BuildMI(MBB, I, DL, get(Hexagon::S2_storerd_io))
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000810 .addFrameIndex(FI).addImm(0)
811 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Craig Topperc7242e02012-04-20 07:30:17 +0000812 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000813 BuildMI(MBB, I, DL, get(Hexagon::STriw_pred))
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000814 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000815 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000816 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
817 BuildMI(MBB, I, DL, get(Hexagon::STriw_mod))
818 .addFrameIndex(FI).addImm(0)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000819 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
820 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
821 BuildMI(MBB, I, DL, get(Hexagon::STriq_pred_V6_128B))
822 .addFrameIndex(FI).addImm(0)
823 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
824 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
825 BuildMI(MBB, I, DL, get(Hexagon::STriq_pred_V6))
826 .addFrameIndex(FI).addImm(0)
827 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
828 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
829 DEBUG(dbgs() << "++Generating 128B vector spill");
830 BuildMI(MBB, I, DL, get(Hexagon::STriv_pseudo_V6_128B))
831 .addFrameIndex(FI).addImm(0)
832 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
833 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
834 DEBUG(dbgs() << "++Generating vector spill");
835 BuildMI(MBB, I, DL, get(Hexagon::STriv_pseudo_V6))
836 .addFrameIndex(FI).addImm(0)
837 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
838 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
839 DEBUG(dbgs() << "++Generating double vector spill");
840 BuildMI(MBB, I, DL, get(Hexagon::STrivv_pseudo_V6))
841 .addFrameIndex(FI).addImm(0)
842 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
843 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
844 DEBUG(dbgs() << "++Generating 128B double vector spill");
845 BuildMI(MBB, I, DL, get(Hexagon::STrivv_pseudo_V6_128B))
846 .addFrameIndex(FI).addImm(0)
847 .addReg(SrcReg, KillFlag).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000848 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000849 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000850 }
851}
852
853
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000854void HexagonInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
855 MachineBasicBlock::iterator I, unsigned DestReg, int FI,
856 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000857 DebugLoc DL = MBB.findDebugLoc(I);
858 MachineFunction &MF = *MBB.getParent();
859 MachineFrameInfo &MFI = *MF.getFrameInfo();
860 unsigned Align = MFI.getObjectAlignment(FI);
861
Alex Lorenze40c8a22015-08-11 23:09:45 +0000862 MachineMemOperand *MMO = MF.getMachineMemOperand(
863 MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
864 MFI.getObjectSize(FI), Align);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000865
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000866 if (Hexagon::IntRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +0000867 BuildMI(MBB, I, DL, get(Hexagon::L2_loadri_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000868 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000869 } else if (Hexagon::DoubleRegsRegClass.hasSubClassEq(RC)) {
Colin LeMahieu947cd702014-12-23 20:44:59 +0000870 BuildMI(MBB, I, DL, get(Hexagon::L2_loadrd_io), DestReg)
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000871 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000872 } else if (Hexagon::PredRegsRegClass.hasSubClassEq(RC)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000873 BuildMI(MBB, I, DL, get(Hexagon::LDriw_pred), DestReg)
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +0000874 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
875 } else if (Hexagon::ModRegsRegClass.hasSubClassEq(RC)) {
876 BuildMI(MBB, I, DL, get(Hexagon::LDriw_mod), DestReg)
877 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Krzysztof Parzyszek79a886b2016-02-12 21:56:41 +0000878 } else if (Hexagon::VecPredRegs128BRegClass.hasSubClassEq(RC)) {
879 BuildMI(MBB, I, DL, get(Hexagon::LDriq_pred_V6_128B), DestReg)
880 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
881 } else if (Hexagon::VecPredRegsRegClass.hasSubClassEq(RC)) {
882 BuildMI(MBB, I, DL, get(Hexagon::LDriq_pred_V6), DestReg)
883 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
884 } else if (Hexagon::VecDblRegs128BRegClass.hasSubClassEq(RC)) {
885 DEBUG(dbgs() << "++Generating 128B double vector restore");
886 BuildMI(MBB, I, DL, get(Hexagon::LDrivv_pseudo_V6_128B), DestReg)
887 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
888 } else if (Hexagon::VectorRegs128BRegClass.hasSubClassEq(RC)) {
889 DEBUG(dbgs() << "++Generating 128B vector restore");
890 BuildMI(MBB, I, DL, get(Hexagon::LDriv_pseudo_V6_128B), DestReg)
891 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
892 } else if (Hexagon::VectorRegsRegClass.hasSubClassEq(RC)) {
893 DEBUG(dbgs() << "++Generating vector restore");
894 BuildMI(MBB, I, DL, get(Hexagon::LDriv_pseudo_V6), DestReg)
895 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
896 } else if (Hexagon::VecDblRegsRegClass.hasSubClassEq(RC)) {
897 DEBUG(dbgs() << "++Generating double vector restore");
898 BuildMI(MBB, I, DL, get(Hexagon::LDrivv_pseudo_V6), DestReg)
899 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000900 } else {
Craig Toppere55c5562012-02-07 02:50:20 +0000901 llvm_unreachable("Can't store this register to stack slot");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000902 }
903}
904
905
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +0000906/// expandPostRAPseudo - This function is called for all pseudo instructions
907/// that remain after register allocation. Many pseudo instructions are
908/// created to help register allocation. This is the place to convert them
909/// into real instructions. The target can edit MI in place, or it can insert
910/// new instructions and erase MI. The function should return true if
911/// anything was changed.
912bool HexagonInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI)
913 const {
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000914 const HexagonRegisterInfo &HRI = getRegisterInfo();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000915 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +0000916 MachineBasicBlock &MBB = *MI->getParent();
917 DebugLoc DL = MI->getDebugLoc();
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000918 unsigned Opc = MI->getOpcode();
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +0000919 const unsigned VecOffset = 1;
920 bool Is128B = false;
Colin LeMahieu7b1799c2015-03-09 22:05:21 +0000921
922 switch (Opc) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000923 case Hexagon::ALIGNA:
924 BuildMI(MBB, MI, DL, get(Hexagon::A2_andir), MI->getOperand(0).getReg())
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000925 .addReg(HRI.getFrameRegister())
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000926 .addImm(-MI->getOperand(1).getImm());
927 MBB.erase(MI);
928 return true;
Krzysztof Parzyszek4eb6d4d2015-11-26 16:54:33 +0000929 case Hexagon::HEXAGON_V6_vassignp_128B:
930 case Hexagon::HEXAGON_V6_vassignp: {
931 unsigned SrcReg = MI->getOperand(1).getReg();
932 unsigned DstReg = MI->getOperand(0).getReg();
933 if (SrcReg != DstReg)
934 copyPhysReg(MBB, MI, DL, DstReg, SrcReg, MI->getOperand(1).isKill());
935 MBB.erase(MI);
936 return true;
937 }
938 case Hexagon::HEXAGON_V6_lo_128B:
939 case Hexagon::HEXAGON_V6_lo: {
940 unsigned SrcReg = MI->getOperand(1).getReg();
941 unsigned DstReg = MI->getOperand(0).getReg();
942 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::subreg_loreg);
943 copyPhysReg(MBB, MI, DL, DstReg, SrcSubLo, MI->getOperand(1).isKill());
944 MBB.erase(MI);
945 MRI.clearKillFlags(SrcSubLo);
946 return true;
947 }
948 case Hexagon::HEXAGON_V6_hi_128B:
949 case Hexagon::HEXAGON_V6_hi: {
950 unsigned SrcReg = MI->getOperand(1).getReg();
951 unsigned DstReg = MI->getOperand(0).getReg();
952 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::subreg_hireg);
953 copyPhysReg(MBB, MI, DL, DstReg, SrcSubHi, MI->getOperand(1).isKill());
954 MBB.erase(MI);
955 MRI.clearKillFlags(SrcSubHi);
956 return true;
957 }
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +0000958 case Hexagon::STrivv_indexed_128B:
959 Is128B = true;
960 case Hexagon::STrivv_indexed: {
961 unsigned SrcReg = MI->getOperand(2).getReg();
962 unsigned SrcSubHi = HRI.getSubReg(SrcReg, Hexagon::subreg_hireg);
963 unsigned SrcSubLo = HRI.getSubReg(SrcReg, Hexagon::subreg_loreg);
964 unsigned NewOpcd = Is128B ? Hexagon::V6_vS32b_ai_128B
965 : Hexagon::V6_vS32b_ai;
966 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
967 MachineInstr *MI1New = BuildMI(MBB, MI, DL, get(NewOpcd))
968 .addOperand(MI->getOperand(0))
969 .addImm(MI->getOperand(1).getImm())
970 .addReg(SrcSubLo)
971 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
972 MI1New->getOperand(0).setIsKill(false);
973 BuildMI(MBB, MI, DL, get(NewOpcd))
974 .addOperand(MI->getOperand(0))
975 // The Vectors are indexed in multiples of vector size.
976 .addImm(MI->getOperand(1).getImm()+Offset)
977 .addReg(SrcSubHi)
978 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
979 MBB.erase(MI);
980 return true;
981 }
982 case Hexagon::LDrivv_pseudo_V6_128B:
983 case Hexagon::LDrivv_indexed_128B:
984 Is128B = true;
985 case Hexagon::LDrivv_pseudo_V6:
986 case Hexagon::LDrivv_indexed: {
987 unsigned NewOpcd = Is128B ? Hexagon::V6_vL32b_ai_128B
988 : Hexagon::V6_vL32b_ai;
989 unsigned DstReg = MI->getOperand(0).getReg();
990 unsigned Offset = Is128B ? VecOffset << 7 : VecOffset << 6;
991 MachineInstr *MI1New =
992 BuildMI(MBB, MI, DL, get(NewOpcd),
993 HRI.getSubReg(DstReg, Hexagon::subreg_loreg))
994 .addOperand(MI->getOperand(1))
995 .addImm(MI->getOperand(2).getImm());
996 MI1New->getOperand(1).setIsKill(false);
997 BuildMI(MBB, MI, DL, get(NewOpcd),
998 HRI.getSubReg(DstReg, Hexagon::subreg_hireg))
999 .addOperand(MI->getOperand(1))
1000 // The Vectors are indexed in multiples of vector size.
1001 .addImm(MI->getOperand(2).getImm() + Offset)
1002 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1003 MBB.erase(MI);
1004 return true;
1005 }
1006 case Hexagon::LDriv_pseudo_V6_128B:
1007 Is128B = true;
1008 case Hexagon::LDriv_pseudo_V6: {
1009 unsigned DstReg = MI->getOperand(0).getReg();
1010 unsigned NewOpc = Is128B ? Hexagon::V6_vL32b_ai_128B
1011 : Hexagon::V6_vL32b_ai;
1012 int32_t Off = MI->getOperand(2).getImm();
1013 int32_t Idx = Off;
1014 BuildMI(MBB, MI, DL, get(NewOpc), DstReg)
1015 .addOperand(MI->getOperand(1))
1016 .addImm(Idx)
1017 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1018 MBB.erase(MI);
1019 return true;
1020 }
1021 case Hexagon::STriv_pseudo_V6_128B:
1022 Is128B = true;
1023 case Hexagon::STriv_pseudo_V6: {
1024 unsigned NewOpc = Is128B ? Hexagon::V6_vS32b_ai_128B
1025 : Hexagon::V6_vS32b_ai;
1026 int32_t Off = MI->getOperand(1).getImm();
1027 int32_t Idx = Is128B ? (Off >> 7) : (Off >> 6);
1028 BuildMI(MBB, MI, DL, get(NewOpc))
1029 .addOperand(MI->getOperand(0))
1030 .addImm(Idx)
1031 .addOperand(MI->getOperand(2))
1032 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1033 MBB.erase(MI);
1034 return true;
1035 }
Krzysztof Parzyszek36ccfa52015-03-18 19:07:53 +00001036 case Hexagon::TFR_PdTrue: {
1037 unsigned Reg = MI->getOperand(0).getReg();
1038 BuildMI(MBB, MI, DL, get(Hexagon::C2_orn), Reg)
1039 .addReg(Reg, RegState::Undef)
1040 .addReg(Reg, RegState::Undef);
1041 MBB.erase(MI);
1042 return true;
1043 }
1044 case Hexagon::TFR_PdFalse: {
1045 unsigned Reg = MI->getOperand(0).getReg();
1046 BuildMI(MBB, MI, DL, get(Hexagon::C2_andn), Reg)
1047 .addReg(Reg, RegState::Undef)
1048 .addReg(Reg, RegState::Undef);
1049 MBB.erase(MI);
1050 return true;
1051 }
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001052 case Hexagon::VMULW: {
1053 // Expand a 64-bit vector multiply into 2 32-bit scalar multiplies.
1054 unsigned DstReg = MI->getOperand(0).getReg();
1055 unsigned Src1Reg = MI->getOperand(1).getReg();
1056 unsigned Src2Reg = MI->getOperand(2).getReg();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001057 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::subreg_hireg);
1058 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::subreg_loreg);
1059 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::subreg_hireg);
1060 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::subreg_loreg);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001061 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001062 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001063 .addReg(Src2SubHi);
1064 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_mpyi),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001065 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001066 .addReg(Src2SubLo);
1067 MBB.erase(MI);
1068 MRI.clearKillFlags(Src1SubHi);
1069 MRI.clearKillFlags(Src1SubLo);
1070 MRI.clearKillFlags(Src2SubHi);
1071 MRI.clearKillFlags(Src2SubLo);
1072 return true;
1073 }
1074 case Hexagon::VMULW_ACC: {
1075 // Expand 64-bit vector multiply with addition into 2 scalar multiplies.
1076 unsigned DstReg = MI->getOperand(0).getReg();
1077 unsigned Src1Reg = MI->getOperand(1).getReg();
1078 unsigned Src2Reg = MI->getOperand(2).getReg();
1079 unsigned Src3Reg = MI->getOperand(3).getReg();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001080 unsigned Src1SubHi = HRI.getSubReg(Src1Reg, Hexagon::subreg_hireg);
1081 unsigned Src1SubLo = HRI.getSubReg(Src1Reg, Hexagon::subreg_loreg);
1082 unsigned Src2SubHi = HRI.getSubReg(Src2Reg, Hexagon::subreg_hireg);
1083 unsigned Src2SubLo = HRI.getSubReg(Src2Reg, Hexagon::subreg_loreg);
1084 unsigned Src3SubHi = HRI.getSubReg(Src3Reg, Hexagon::subreg_hireg);
1085 unsigned Src3SubLo = HRI.getSubReg(Src3Reg, Hexagon::subreg_loreg);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001086 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001087 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(Src1SubHi)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001088 .addReg(Src2SubHi).addReg(Src3SubHi);
1089 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::M2_maci),
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001090 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(Src1SubLo)
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001091 .addReg(Src2SubLo).addReg(Src3SubLo);
1092 MBB.erase(MI);
1093 MRI.clearKillFlags(Src1SubHi);
1094 MRI.clearKillFlags(Src1SubLo);
1095 MRI.clearKillFlags(Src2SubHi);
1096 MRI.clearKillFlags(Src2SubLo);
1097 MRI.clearKillFlags(Src3SubHi);
1098 MRI.clearKillFlags(Src3SubLo);
1099 return true;
1100 }
Krzysztof Parzyszek237b9612016-01-14 15:37:16 +00001101 case Hexagon::Insert4: {
1102 unsigned DstReg = MI->getOperand(0).getReg();
1103 unsigned Src1Reg = MI->getOperand(1).getReg();
1104 unsigned Src2Reg = MI->getOperand(2).getReg();
1105 unsigned Src3Reg = MI->getOperand(3).getReg();
1106 unsigned Src4Reg = MI->getOperand(4).getReg();
1107 unsigned Src1RegIsKill = getKillRegState(MI->getOperand(1).isKill());
1108 unsigned Src2RegIsKill = getKillRegState(MI->getOperand(2).isKill());
1109 unsigned Src3RegIsKill = getKillRegState(MI->getOperand(3).isKill());
1110 unsigned Src4RegIsKill = getKillRegState(MI->getOperand(4).isKill());
1111 unsigned DstSubHi = HRI.getSubReg(DstReg, Hexagon::subreg_hireg);
1112 unsigned DstSubLo = HRI.getSubReg(DstReg, Hexagon::subreg_loreg);
1113 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1114 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(DstSubLo)
1115 .addReg(Src1Reg, Src1RegIsKill).addImm(16).addImm(0);
1116 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1117 HRI.getSubReg(DstReg, Hexagon::subreg_loreg)).addReg(DstSubLo)
1118 .addReg(Src2Reg, Src2RegIsKill).addImm(16).addImm(16);
1119 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1120 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(DstSubHi)
1121 .addReg(Src3Reg, Src3RegIsKill).addImm(16).addImm(0);
1122 BuildMI(MBB, MI, MI->getDebugLoc(), get(Hexagon::S2_insert),
1123 HRI.getSubReg(DstReg, Hexagon::subreg_hireg)).addReg(DstSubHi)
1124 .addReg(Src4Reg, Src4RegIsKill).addImm(16).addImm(16);
1125 MBB.erase(MI);
1126 MRI.clearKillFlags(DstReg);
1127 MRI.clearKillFlags(DstSubHi);
1128 MRI.clearKillFlags(DstSubLo);
1129 return true;
1130 }
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00001131 case Hexagon::MUX64_rr: {
1132 const MachineOperand &Op0 = MI->getOperand(0);
1133 const MachineOperand &Op1 = MI->getOperand(1);
1134 const MachineOperand &Op2 = MI->getOperand(2);
1135 const MachineOperand &Op3 = MI->getOperand(3);
1136 unsigned Rd = Op0.getReg();
1137 unsigned Pu = Op1.getReg();
1138 unsigned Rs = Op2.getReg();
1139 unsigned Rt = Op3.getReg();
1140 DebugLoc DL = MI->getDebugLoc();
1141 unsigned K1 = getKillRegState(Op1.isKill());
1142 unsigned K2 = getKillRegState(Op2.isKill());
1143 unsigned K3 = getKillRegState(Op3.isKill());
1144 if (Rd != Rs)
1145 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpt), Rd)
1146 .addReg(Pu, (Rd == Rt) ? K1 : 0)
1147 .addReg(Rs, K2);
1148 if (Rd != Rt)
1149 BuildMI(MBB, MI, DL, get(Hexagon::A2_tfrpf), Rd)
1150 .addReg(Pu, K1)
1151 .addReg(Rt, K3);
1152 MBB.erase(MI);
1153 return true;
1154 }
Krzysztof Parzyszek4afed552016-05-12 19:16:02 +00001155 case Hexagon::VSelectPseudo_V6: {
1156 const MachineOperand &Op0 = MI->getOperand(0);
1157 const MachineOperand &Op1 = MI->getOperand(1);
1158 const MachineOperand &Op2 = MI->getOperand(2);
1159 const MachineOperand &Op3 = MI->getOperand(3);
1160 BuildMI(MBB, MI, DL, get(Hexagon::V6_vcmov))
1161 .addOperand(Op0)
1162 .addOperand(Op1)
1163 .addOperand(Op2);
1164 BuildMI(MBB, MI, DL, get(Hexagon::V6_vncmov))
1165 .addOperand(Op0)
1166 .addOperand(Op1)
1167 .addOperand(Op3);
1168 MBB.erase(MI);
1169 return true;
1170 }
1171 case Hexagon::VSelectDblPseudo_V6: {
1172 MachineOperand &Op0 = MI->getOperand(0);
1173 MachineOperand &Op1 = MI->getOperand(1);
1174 MachineOperand &Op2 = MI->getOperand(2);
1175 MachineOperand &Op3 = MI->getOperand(3);
1176 unsigned SrcLo = HRI.getSubReg(Op2.getReg(), Hexagon::subreg_loreg);
1177 unsigned SrcHi = HRI.getSubReg(Op2.getReg(), Hexagon::subreg_hireg);
1178 BuildMI(MBB, MI, DL, get(Hexagon::V6_vccombine))
1179 .addOperand(Op0)
1180 .addOperand(Op1)
1181 .addReg(SrcHi)
1182 .addReg(SrcLo);
1183 SrcLo = HRI.getSubReg(Op3.getReg(), Hexagon::subreg_loreg);
1184 SrcHi = HRI.getSubReg(Op3.getReg(), Hexagon::subreg_hireg);
1185 BuildMI(MBB, MI, DL, get(Hexagon::V6_vnccombine))
1186 .addOperand(Op0)
1187 .addOperand(Op1)
1188 .addReg(SrcHi)
1189 .addReg(SrcLo);
1190 MBB.erase(MI);
1191 return true;
1192 }
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001193 case Hexagon::TCRETURNi:
1194 MI->setDesc(get(Hexagon::J2_jump));
1195 return true;
1196 case Hexagon::TCRETURNr:
1197 MI->setDesc(get(Hexagon::J2_jumpr));
1198 return true;
Krzysztof Parzyszek70a134d2015-11-25 21:40:03 +00001199 case Hexagon::TFRI_f:
1200 case Hexagon::TFRI_cPt_f:
1201 case Hexagon::TFRI_cNotPt_f: {
1202 unsigned Opx = (Opc == Hexagon::TFRI_f) ? 1 : 2;
1203 APFloat FVal = MI->getOperand(Opx).getFPImm()->getValueAPF();
1204 APInt IVal = FVal.bitcastToAPInt();
1205 MI->RemoveOperand(Opx);
1206 unsigned NewOpc = (Opc == Hexagon::TFRI_f) ? Hexagon::A2_tfrsi :
1207 (Opc == Hexagon::TFRI_cPt_f) ? Hexagon::C2_cmoveit :
1208 Hexagon::C2_cmoveif;
1209 MI->setDesc(get(NewOpc));
1210 MI->addOperand(MachineOperand::CreateImm(IVal.getZExtValue()));
1211 return true;
1212 }
Colin LeMahieu7b1799c2015-03-09 22:05:21 +00001213 }
1214
1215 return false;
1216}
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001217
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001218
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001219// We indicate that we want to reverse the branch by
1220// inserting the reversed branching opcode.
1221bool HexagonInstrInfo::ReverseBranchCondition(
1222 SmallVectorImpl<MachineOperand> &Cond) const {
1223 if (Cond.empty())
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001224 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001225 assert(Cond[0].isImm() && "First entry in the cond vector not imm-val");
1226 unsigned opcode = Cond[0].getImm();
1227 //unsigned temp;
1228 assert(get(opcode).isBranch() && "Should be a branching condition.");
1229 if (isEndLoopN(opcode))
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001230 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001231 unsigned NewOpcode = getInvertedPredicatedOpcode(opcode);
1232 Cond[0].setImm(NewOpcode);
Jyotsna Vermaf1214a82013-03-05 18:51:42 +00001233 return false;
1234}
1235
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001236
1237void HexagonInstrInfo::insertNoop(MachineBasicBlock &MBB,
1238 MachineBasicBlock::iterator MI) const {
1239 DebugLoc DL;
1240 BuildMI(MBB, MI, DL, get(Hexagon::A2_nop));
1241}
1242
1243
1244// Returns true if an instruction is predicated irrespective of the predicate
1245// sense. For example, all of the following will return true.
1246// if (p0) R1 = add(R2, R3)
1247// if (!p0) R1 = add(R2, R3)
1248// if (p0.new) R1 = add(R2, R3)
1249// if (!p0.new) R1 = add(R2, R3)
1250// Note: New-value stores are not included here as in the current
1251// implementation, we don't need to check their predicate sense.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001252bool HexagonInstrInfo::isPredicated(const MachineInstr &MI) const {
1253 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001254 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001255}
1256
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001257
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001258bool HexagonInstrInfo::PredicateInstruction(
1259 MachineInstr &MI, ArrayRef<MachineOperand> Cond) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001260 if (Cond.empty() || isNewValueJump(Cond[0].getImm()) ||
1261 isEndLoopN(Cond[0].getImm())) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001262 DEBUG(dbgs() << "\nCannot predicate:"; MI.dump(););
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001263 return false;
1264 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001265 int Opc = MI.getOpcode();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001266 assert (isPredicable(MI) && "Expected predicable instruction");
1267 bool invertJump = predOpcodeHasNot(Cond);
1268
1269 // We have to predicate MI "in place", i.e. after this function returns,
1270 // MI will need to be transformed into a predicated form. To avoid com-
1271 // plicated manipulations with the operands (handling tied operands,
1272 // etc.), build a new temporary instruction, then overwrite MI with it.
1273
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001274 MachineBasicBlock &B = *MI.getParent();
1275 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001276 unsigned PredOpc = getCondOpcode(Opc, invertJump);
1277 MachineInstrBuilder T = BuildMI(B, MI, DL, get(PredOpc));
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001278 unsigned NOp = 0, NumOps = MI.getNumOperands();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001279 while (NOp < NumOps) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001280 MachineOperand &Op = MI.getOperand(NOp);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001281 if (!Op.isReg() || !Op.isDef() || Op.isImplicit())
1282 break;
1283 T.addOperand(Op);
1284 NOp++;
1285 }
1286
1287 unsigned PredReg, PredRegPos, PredRegFlags;
1288 bool GotPredReg = getPredReg(Cond, PredReg, PredRegPos, PredRegFlags);
1289 (void)GotPredReg;
1290 assert(GotPredReg);
1291 T.addReg(PredReg, PredRegFlags);
1292 while (NOp < NumOps)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001293 T.addOperand(MI.getOperand(NOp++));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001294
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001295 MI.setDesc(get(PredOpc));
1296 while (unsigned n = MI.getNumOperands())
1297 MI.RemoveOperand(n-1);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001298 for (unsigned i = 0, n = T->getNumOperands(); i < n; ++i)
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001299 MI.addOperand(T->getOperand(i));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001300
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001301 MachineBasicBlock::instr_iterator TI = T->getIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001302 B.erase(TI);
1303
1304 MachineRegisterInfo &MRI = B.getParent()->getRegInfo();
1305 MRI.clearKillFlags(PredReg);
1306 return true;
Brendon Cahoondf43e682015-05-08 16:16:29 +00001307}
1308
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001309
1310bool HexagonInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
1311 ArrayRef<MachineOperand> Pred2) const {
1312 // TODO: Fix this
1313 return false;
1314}
1315
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001316
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001317bool HexagonInstrInfo::DefinesPredicate(
1318 MachineInstr &MI, std::vector<MachineOperand> &Pred) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001319 auto &HRI = getRegisterInfo();
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001320 for (unsigned oper = 0; oper < MI.getNumOperands(); ++oper) {
1321 MachineOperand MO = MI.getOperand(oper);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001322 if (MO.isReg() && MO.isDef()) {
1323 const TargetRegisterClass* RC = HRI.getMinimalPhysRegClass(MO.getReg());
1324 if (RC == &Hexagon::PredRegsRegClass) {
1325 Pred.push_back(MO);
1326 return true;
1327 }
1328 }
1329 }
1330 return false;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +00001331}
Andrew Trickd06df962012-02-01 22:13:57 +00001332
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001333
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001334bool HexagonInstrInfo::isPredicable(MachineInstr &MI) const {
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00001335 return MI.getDesc().isPredicable();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001336}
1337
Jyotsna Verma84c47102013-05-06 18:49:23 +00001338
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001339bool HexagonInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1340 const MachineBasicBlock *MBB, const MachineFunction &MF) const {
1341 // Debug info is never a scheduling boundary. It's necessary to be explicit
1342 // due to the special treatment of IT instructions below, otherwise a
1343 // dbg_value followed by an IT will result in the IT instruction being
1344 // considered a scheduling hazard, which is wrong. It should be the actual
1345 // instruction preceding the dbg_value instruction(s), just like it is
1346 // when debug info is not present.
1347 if (MI->isDebugValue())
Brendon Cahoondf43e682015-05-08 16:16:29 +00001348 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001349
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001350 // Throwing call is a boundary.
1351 if (MI->isCall()) {
1352 // If any of the block's successors is a landing pad, this could be a
1353 // throwing call.
1354 for (auto I : MBB->successors())
1355 if (I->isEHPad())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001356 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001357 }
1358
1359 // Don't mess around with no return calls.
1360 if (MI->getOpcode() == Hexagon::CALLv3nr)
1361 return true;
1362
1363 // Terminators and labels can't be scheduled around.
1364 if (MI->getDesc().isTerminator() || MI->isPosition())
1365 return true;
1366
1367 if (MI->isInlineAsm() && !ScheduleInlineAsm)
1368 return true;
1369
1370 return false;
1371}
1372
1373
1374/// Measure the specified inline asm to determine an approximation of its
1375/// length.
1376/// Comments (which run till the next SeparatorString or newline) do not
1377/// count as an instruction.
1378/// Any other non-whitespace text is considered an instruction, with
1379/// multiple instructions separated by SeparatorString or newlines.
1380/// Variable-length instructions are not handled here; this function
1381/// may be overloaded in the target code to do that.
1382/// Hexagon counts the number of ##'s and adjust for that many
1383/// constant exenders.
1384unsigned HexagonInstrInfo::getInlineAsmLength(const char *Str,
1385 const MCAsmInfo &MAI) const {
1386 StringRef AStr(Str);
1387 // Count the number of instructions in the asm.
1388 bool atInsnStart = true;
1389 unsigned Length = 0;
1390 for (; *Str; ++Str) {
1391 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
1392 strlen(MAI.getSeparatorString())) == 0)
1393 atInsnStart = true;
1394 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
1395 Length += MAI.getMaxInstLength();
1396 atInsnStart = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001397 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001398 if (atInsnStart && strncmp(Str, MAI.getCommentString(),
1399 strlen(MAI.getCommentString())) == 0)
1400 atInsnStart = false;
1401 }
1402
1403 // Add to size number of constant extenders seen * 4.
1404 StringRef Occ("##");
1405 Length += AStr.count(Occ)*4;
1406 return Length;
1407}
1408
1409
1410ScheduleHazardRecognizer*
1411HexagonInstrInfo::CreateTargetPostRAHazardRecognizer(
1412 const InstrItineraryData *II, const ScheduleDAG *DAG) const {
1413 return TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG);
1414}
1415
1416
1417/// \brief For a comparison instruction, return the source registers in
1418/// \p SrcReg and \p SrcReg2 if having two register operands, and the value it
1419/// compares against in CmpValue. Return true if the comparison instruction
1420/// can be analyzed.
1421bool HexagonInstrInfo::analyzeCompare(const MachineInstr *MI,
1422 unsigned &SrcReg, unsigned &SrcReg2, int &Mask, int &Value) const {
1423 unsigned Opc = MI->getOpcode();
1424
1425 // Set mask and the first source register.
1426 switch (Opc) {
1427 case Hexagon::C2_cmpeq:
1428 case Hexagon::C2_cmpeqp:
1429 case Hexagon::C2_cmpgt:
1430 case Hexagon::C2_cmpgtp:
1431 case Hexagon::C2_cmpgtu:
1432 case Hexagon::C2_cmpgtup:
1433 case Hexagon::C4_cmpneq:
1434 case Hexagon::C4_cmplte:
1435 case Hexagon::C4_cmplteu:
1436 case Hexagon::C2_cmpeqi:
1437 case Hexagon::C2_cmpgti:
1438 case Hexagon::C2_cmpgtui:
1439 case Hexagon::C4_cmpneqi:
1440 case Hexagon::C4_cmplteui:
1441 case Hexagon::C4_cmpltei:
1442 SrcReg = MI->getOperand(1).getReg();
1443 Mask = ~0;
1444 break;
1445 case Hexagon::A4_cmpbeq:
1446 case Hexagon::A4_cmpbgt:
1447 case Hexagon::A4_cmpbgtu:
1448 case Hexagon::A4_cmpbeqi:
1449 case Hexagon::A4_cmpbgti:
1450 case Hexagon::A4_cmpbgtui:
1451 SrcReg = MI->getOperand(1).getReg();
1452 Mask = 0xFF;
1453 break;
1454 case Hexagon::A4_cmpheq:
1455 case Hexagon::A4_cmphgt:
1456 case Hexagon::A4_cmphgtu:
1457 case Hexagon::A4_cmpheqi:
1458 case Hexagon::A4_cmphgti:
1459 case Hexagon::A4_cmphgtui:
1460 SrcReg = MI->getOperand(1).getReg();
1461 Mask = 0xFFFF;
1462 break;
1463 }
1464
1465 // Set the value/second source register.
1466 switch (Opc) {
1467 case Hexagon::C2_cmpeq:
1468 case Hexagon::C2_cmpeqp:
1469 case Hexagon::C2_cmpgt:
1470 case Hexagon::C2_cmpgtp:
1471 case Hexagon::C2_cmpgtu:
1472 case Hexagon::C2_cmpgtup:
1473 case Hexagon::A4_cmpbeq:
1474 case Hexagon::A4_cmpbgt:
1475 case Hexagon::A4_cmpbgtu:
1476 case Hexagon::A4_cmpheq:
1477 case Hexagon::A4_cmphgt:
1478 case Hexagon::A4_cmphgtu:
1479 case Hexagon::C4_cmpneq:
1480 case Hexagon::C4_cmplte:
1481 case Hexagon::C4_cmplteu:
1482 SrcReg2 = MI->getOperand(2).getReg();
1483 return true;
1484
1485 case Hexagon::C2_cmpeqi:
1486 case Hexagon::C2_cmpgtui:
1487 case Hexagon::C2_cmpgti:
1488 case Hexagon::C4_cmpneqi:
1489 case Hexagon::C4_cmplteui:
1490 case Hexagon::C4_cmpltei:
1491 case Hexagon::A4_cmpbeqi:
1492 case Hexagon::A4_cmpbgti:
1493 case Hexagon::A4_cmpbgtui:
1494 case Hexagon::A4_cmpheqi:
1495 case Hexagon::A4_cmphgti:
1496 case Hexagon::A4_cmphgtui:
1497 SrcReg2 = 0;
1498 Value = MI->getOperand(2).getImm();
1499 return true;
1500 }
1501
1502 return false;
1503}
1504
1505
1506unsigned HexagonInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
1507 const MachineInstr *MI, unsigned *PredCost) const {
1508 return getInstrTimingClassLatency(ItinData, MI);
1509}
1510
1511
1512DFAPacketizer *HexagonInstrInfo::CreateTargetScheduleState(
1513 const TargetSubtargetInfo &STI) const {
1514 const InstrItineraryData *II = STI.getInstrItineraryData();
1515 return static_cast<const HexagonSubtarget&>(STI).createDFAPacketizer(II);
1516}
1517
1518
1519// Inspired by this pair:
1520// %R13<def> = L2_loadri_io %R29, 136; mem:LD4[FixedStack0]
1521// S2_storeri_io %R29, 132, %R1<kill>; flags: mem:ST4[FixedStack1]
1522// Currently AA considers the addresses in these instructions to be aliasing.
1523bool HexagonInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1524 MachineInstr *MIb, AliasAnalysis *AA) const {
1525 int OffsetA = 0, OffsetB = 0;
1526 unsigned SizeA = 0, SizeB = 0;
1527
1528 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects() ||
1529 MIa->hasOrderedMemoryRef() || MIa->hasOrderedMemoryRef())
1530 return false;
1531
1532 // Instructions that are pure loads, not loads and stores like memops are not
1533 // dependent.
1534 if (MIa->mayLoad() && !isMemOp(MIa) && MIb->mayLoad() && !isMemOp(MIb))
1535 return true;
1536
1537 // Get base, offset, and access size in MIa.
1538 unsigned BaseRegA = getBaseAndOffset(MIa, OffsetA, SizeA);
1539 if (!BaseRegA || !SizeA)
1540 return false;
1541
1542 // Get base, offset, and access size in MIb.
1543 unsigned BaseRegB = getBaseAndOffset(MIb, OffsetB, SizeB);
1544 if (!BaseRegB || !SizeB)
1545 return false;
1546
1547 if (BaseRegA != BaseRegB)
1548 return false;
1549
1550 // This is a mem access with the same base register and known offsets from it.
1551 // Reason about it.
1552 if (OffsetA > OffsetB) {
1553 uint64_t offDiff = (uint64_t)((int64_t)OffsetA - (int64_t)OffsetB);
1554 return (SizeB <= offDiff);
1555 } else if (OffsetA < OffsetB) {
1556 uint64_t offDiff = (uint64_t)((int64_t)OffsetB - (int64_t)OffsetA);
1557 return (SizeA <= offDiff);
1558 }
1559
1560 return false;
1561}
1562
1563
1564unsigned HexagonInstrInfo::createVR(MachineFunction* MF, MVT VT) const {
1565 MachineRegisterInfo &MRI = MF->getRegInfo();
1566 const TargetRegisterClass *TRC;
1567 if (VT == MVT::i1) {
1568 TRC = &Hexagon::PredRegsRegClass;
1569 } else if (VT == MVT::i32 || VT == MVT::f32) {
1570 TRC = &Hexagon::IntRegsRegClass;
1571 } else if (VT == MVT::i64 || VT == MVT::f64) {
1572 TRC = &Hexagon::DoubleRegsRegClass;
1573 } else {
1574 llvm_unreachable("Cannot handle this register class");
1575 }
1576
1577 unsigned NewReg = MRI.createVirtualRegister(TRC);
1578 return NewReg;
1579}
1580
1581
1582bool HexagonInstrInfo::isAbsoluteSet(const MachineInstr* MI) const {
1583 return (getAddrMode(MI) == HexagonII::AbsoluteSet);
1584}
1585
1586
1587bool HexagonInstrInfo::isAccumulator(const MachineInstr *MI) const {
1588 const uint64_t F = MI->getDesc().TSFlags;
1589 return((F >> HexagonII::AccumulatorPos) & HexagonII::AccumulatorMask);
1590}
1591
1592
1593bool HexagonInstrInfo::isComplex(const MachineInstr *MI) const {
1594 const MachineFunction *MF = MI->getParent()->getParent();
1595 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1596 const HexagonInstrInfo *QII = (const HexagonInstrInfo *) TII;
1597
1598 if (!(isTC1(MI))
1599 && !(QII->isTC2Early(MI))
1600 && !(MI->getDesc().mayLoad())
1601 && !(MI->getDesc().mayStore())
1602 && (MI->getDesc().getOpcode() != Hexagon::S2_allocframe)
1603 && (MI->getDesc().getOpcode() != Hexagon::L2_deallocframe)
1604 && !(QII->isMemOp(MI))
1605 && !(MI->isBranch())
1606 && !(MI->isReturn())
1607 && !MI->isCall())
1608 return true;
1609
1610 return false;
1611}
1612
1613
Sanjay Patele4b9f502015-12-07 19:21:39 +00001614// Return true if the instruction is a compund branch instruction.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001615bool HexagonInstrInfo::isCompoundBranchInstr(const MachineInstr *MI) const {
1616 return (getType(MI) == HexagonII::TypeCOMPOUND && MI->isBranch());
1617}
1618
1619
1620bool HexagonInstrInfo::isCondInst(const MachineInstr *MI) const {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001621 return (MI->isBranch() && isPredicated(*MI)) ||
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001622 isConditionalTransfer(MI) ||
1623 isConditionalALU32(MI) ||
1624 isConditionalLoad(MI) ||
1625 // Predicated stores which don't have a .new on any operands.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001626 (MI->mayStore() && isPredicated(*MI) && !isNewValueStore(MI) &&
1627 !isPredicatedNew(*MI));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001628}
1629
1630
1631bool HexagonInstrInfo::isConditionalALU32(const MachineInstr* MI) const {
1632 switch (MI->getOpcode()) {
1633 case Hexagon::A2_paddf:
1634 case Hexagon::A2_paddfnew:
1635 case Hexagon::A2_paddif:
1636 case Hexagon::A2_paddifnew:
1637 case Hexagon::A2_paddit:
1638 case Hexagon::A2_padditnew:
1639 case Hexagon::A2_paddt:
1640 case Hexagon::A2_paddtnew:
1641 case Hexagon::A2_pandf:
1642 case Hexagon::A2_pandfnew:
1643 case Hexagon::A2_pandt:
1644 case Hexagon::A2_pandtnew:
1645 case Hexagon::A2_porf:
1646 case Hexagon::A2_porfnew:
1647 case Hexagon::A2_port:
1648 case Hexagon::A2_portnew:
1649 case Hexagon::A2_psubf:
1650 case Hexagon::A2_psubfnew:
1651 case Hexagon::A2_psubt:
1652 case Hexagon::A2_psubtnew:
1653 case Hexagon::A2_pxorf:
1654 case Hexagon::A2_pxorfnew:
1655 case Hexagon::A2_pxort:
1656 case Hexagon::A2_pxortnew:
1657 case Hexagon::A4_paslhf:
1658 case Hexagon::A4_paslhfnew:
1659 case Hexagon::A4_paslht:
1660 case Hexagon::A4_paslhtnew:
1661 case Hexagon::A4_pasrhf:
1662 case Hexagon::A4_pasrhfnew:
1663 case Hexagon::A4_pasrht:
1664 case Hexagon::A4_pasrhtnew:
1665 case Hexagon::A4_psxtbf:
1666 case Hexagon::A4_psxtbfnew:
1667 case Hexagon::A4_psxtbt:
1668 case Hexagon::A4_psxtbtnew:
1669 case Hexagon::A4_psxthf:
1670 case Hexagon::A4_psxthfnew:
1671 case Hexagon::A4_psxtht:
1672 case Hexagon::A4_psxthtnew:
1673 case Hexagon::A4_pzxtbf:
1674 case Hexagon::A4_pzxtbfnew:
1675 case Hexagon::A4_pzxtbt:
1676 case Hexagon::A4_pzxtbtnew:
1677 case Hexagon::A4_pzxthf:
1678 case Hexagon::A4_pzxthfnew:
1679 case Hexagon::A4_pzxtht:
1680 case Hexagon::A4_pzxthtnew:
1681 case Hexagon::C2_ccombinewf:
1682 case Hexagon::C2_ccombinewt:
1683 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001684 }
1685 return false;
1686}
1687
1688
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001689// FIXME - Function name and it's functionality don't match.
1690// It should be renamed to hasPredNewOpcode()
1691bool HexagonInstrInfo::isConditionalLoad(const MachineInstr* MI) const {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001692 if (!MI->getDesc().mayLoad() || !isPredicated(*MI))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001693 return false;
1694
1695 int PNewOpcode = Hexagon::getPredNewOpcode(MI->getOpcode());
1696 // Instruction with valid predicated-new opcode can be promoted to .new.
1697 return PNewOpcode >= 0;
1698}
1699
1700
1701// Returns true if an instruction is a conditional store.
1702//
1703// Note: It doesn't include conditional new-value stores as they can't be
1704// converted to .new predicate.
1705bool HexagonInstrInfo::isConditionalStore(const MachineInstr* MI) const {
1706 switch (MI->getOpcode()) {
1707 default: return false;
1708 case Hexagon::S4_storeirbt_io:
1709 case Hexagon::S4_storeirbf_io:
1710 case Hexagon::S4_pstorerbt_rr:
1711 case Hexagon::S4_pstorerbf_rr:
1712 case Hexagon::S2_pstorerbt_io:
1713 case Hexagon::S2_pstorerbf_io:
1714 case Hexagon::S2_pstorerbt_pi:
1715 case Hexagon::S2_pstorerbf_pi:
1716 case Hexagon::S2_pstorerdt_io:
1717 case Hexagon::S2_pstorerdf_io:
1718 case Hexagon::S4_pstorerdt_rr:
1719 case Hexagon::S4_pstorerdf_rr:
1720 case Hexagon::S2_pstorerdt_pi:
1721 case Hexagon::S2_pstorerdf_pi:
1722 case Hexagon::S2_pstorerht_io:
1723 case Hexagon::S2_pstorerhf_io:
1724 case Hexagon::S4_storeirht_io:
1725 case Hexagon::S4_storeirhf_io:
1726 case Hexagon::S4_pstorerht_rr:
1727 case Hexagon::S4_pstorerhf_rr:
1728 case Hexagon::S2_pstorerht_pi:
1729 case Hexagon::S2_pstorerhf_pi:
1730 case Hexagon::S2_pstorerit_io:
1731 case Hexagon::S2_pstorerif_io:
1732 case Hexagon::S4_storeirit_io:
1733 case Hexagon::S4_storeirif_io:
1734 case Hexagon::S4_pstorerit_rr:
1735 case Hexagon::S4_pstorerif_rr:
1736 case Hexagon::S2_pstorerit_pi:
1737 case Hexagon::S2_pstorerif_pi:
1738
1739 // V4 global address store before promoting to dot new.
1740 case Hexagon::S4_pstorerdt_abs:
1741 case Hexagon::S4_pstorerdf_abs:
1742 case Hexagon::S4_pstorerbt_abs:
1743 case Hexagon::S4_pstorerbf_abs:
1744 case Hexagon::S4_pstorerht_abs:
1745 case Hexagon::S4_pstorerhf_abs:
1746 case Hexagon::S4_pstorerit_abs:
1747 case Hexagon::S4_pstorerif_abs:
1748 return true;
1749
1750 // Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
1751 // from the "Conditional Store" list. Because a predicated new value store
1752 // would NOT be promoted to a double dot new store.
1753 // This function returns yes for those stores that are predicated but not
1754 // yet promoted to predicate dot new instructions.
1755 }
1756}
1757
1758
1759bool HexagonInstrInfo::isConditionalTransfer(const MachineInstr *MI) const {
1760 switch (MI->getOpcode()) {
1761 case Hexagon::A2_tfrt:
1762 case Hexagon::A2_tfrf:
1763 case Hexagon::C2_cmoveit:
1764 case Hexagon::C2_cmoveif:
1765 case Hexagon::A2_tfrtnew:
1766 case Hexagon::A2_tfrfnew:
1767 case Hexagon::C2_cmovenewit:
1768 case Hexagon::C2_cmovenewif:
1769 case Hexagon::A2_tfrpt:
1770 case Hexagon::A2_tfrpf:
1771 return true;
1772
1773 default:
1774 return false;
1775 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001776 return false;
1777}
1778
1779
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001780// TODO: In order to have isExtendable for fpimm/f32Ext, we need to handle
1781// isFPImm and later getFPImm as well.
1782bool HexagonInstrInfo::isConstExtended(const MachineInstr *MI) const {
1783 const uint64_t F = MI->getDesc().TSFlags;
1784 unsigned isExtended = (F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask;
1785 if (isExtended) // Instruction must be extended.
Krzysztof Parzyszekc6f19332015-03-19 15:18:57 +00001786 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001787
1788 unsigned isExtendable =
1789 (F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask;
1790 if (!isExtendable)
1791 return false;
1792
1793 if (MI->isCall())
1794 return false;
1795
1796 short ExtOpNum = getCExtOpNum(MI);
1797 const MachineOperand &MO = MI->getOperand(ExtOpNum);
1798 // Use MO operand flags to determine if MO
1799 // has the HMOTF_ConstExtended flag set.
1800 if (MO.getTargetFlags() && HexagonII::HMOTF_ConstExtended)
Brendon Cahoondf43e682015-05-08 16:16:29 +00001801 return true;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001802 // If this is a Machine BB address we are talking about, and it is
1803 // not marked as extended, say so.
1804 if (MO.isMBB())
1805 return false;
1806
1807 // We could be using an instruction with an extendable immediate and shoehorn
1808 // a global address into it. If it is a global address it will be constant
1809 // extended. We do this for COMBINE.
1810 // We currently only handle isGlobal() because it is the only kind of
1811 // object we are going to end up with here for now.
1812 // In the future we probably should add isSymbol(), etc.
1813 if (MO.isGlobal() || MO.isSymbol() || MO.isBlockAddress() ||
1814 MO.isJTI() || MO.isCPI())
1815 return true;
1816
1817 // If the extendable operand is not 'Immediate' type, the instruction should
1818 // have 'isExtended' flag set.
1819 assert(MO.isImm() && "Extendable operand must be Immediate type");
1820
1821 int MinValue = getMinValue(MI);
1822 int MaxValue = getMaxValue(MI);
1823 int ImmValue = MO.getImm();
1824
1825 return (ImmValue < MinValue || ImmValue > MaxValue);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001826}
1827
1828
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001829bool HexagonInstrInfo::isDeallocRet(const MachineInstr *MI) const {
1830 switch (MI->getOpcode()) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001831 case Hexagon::L4_return :
1832 case Hexagon::L4_return_t :
1833 case Hexagon::L4_return_f :
1834 case Hexagon::L4_return_tnew_pnt :
1835 case Hexagon::L4_return_fnew_pnt :
1836 case Hexagon::L4_return_tnew_pt :
1837 case Hexagon::L4_return_fnew_pt :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001838 return true;
1839 }
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001840 return false;
1841}
1842
1843
1844// Return true when ConsMI uses a register defined by ProdMI.
1845bool HexagonInstrInfo::isDependent(const MachineInstr *ProdMI,
1846 const MachineInstr *ConsMI) const {
1847 const MCInstrDesc &ProdMCID = ProdMI->getDesc();
1848 if (!ProdMCID.getNumDefs())
1849 return false;
1850
1851 auto &HRI = getRegisterInfo();
1852
1853 SmallVector<unsigned, 4> DefsA;
1854 SmallVector<unsigned, 4> DefsB;
1855 SmallVector<unsigned, 8> UsesA;
1856 SmallVector<unsigned, 8> UsesB;
1857
1858 parseOperands(ProdMI, DefsA, UsesA);
1859 parseOperands(ConsMI, DefsB, UsesB);
1860
1861 for (auto &RegA : DefsA)
1862 for (auto &RegB : UsesB) {
1863 // True data dependency.
1864 if (RegA == RegB)
1865 return true;
1866
1867 if (Hexagon::DoubleRegsRegClass.contains(RegA))
1868 for (MCSubRegIterator SubRegs(RegA, &HRI); SubRegs.isValid(); ++SubRegs)
1869 if (RegB == *SubRegs)
1870 return true;
1871
1872 if (Hexagon::DoubleRegsRegClass.contains(RegB))
1873 for (MCSubRegIterator SubRegs(RegB, &HRI); SubRegs.isValid(); ++SubRegs)
1874 if (RegA == *SubRegs)
1875 return true;
1876 }
1877
1878 return false;
1879}
1880
1881
1882// Returns true if the instruction is alread a .cur.
1883bool HexagonInstrInfo::isDotCurInst(const MachineInstr* MI) const {
1884 switch (MI->getOpcode()) {
1885 case Hexagon::V6_vL32b_cur_pi:
1886 case Hexagon::V6_vL32b_cur_ai:
1887 case Hexagon::V6_vL32b_cur_pi_128B:
1888 case Hexagon::V6_vL32b_cur_ai_128B:
1889 return true;
1890 }
1891 return false;
1892}
1893
1894
1895// Returns true, if any one of the operands is a dot new
1896// insn, whether it is predicated dot new or register dot new.
1897bool HexagonInstrInfo::isDotNewInst(const MachineInstr* MI) const {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001898 if (isNewValueInst(MI) || (isPredicated(*MI) && isPredicatedNew(*MI)))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001899 return true;
1900
1901 return false;
1902}
1903
1904
1905/// Symmetrical. See if these two instructions are fit for duplex pair.
1906bool HexagonInstrInfo::isDuplexPair(const MachineInstr *MIa,
1907 const MachineInstr *MIb) const {
1908 HexagonII::SubInstructionGroup MIaG = getDuplexCandidateGroup(MIa);
1909 HexagonII::SubInstructionGroup MIbG = getDuplexCandidateGroup(MIb);
1910 return (isDuplexPairMatch(MIaG, MIbG) || isDuplexPairMatch(MIbG, MIaG));
1911}
1912
1913
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00001914bool HexagonInstrInfo::isEarlySourceInstr(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001915 if (!MI)
1916 return false;
1917
1918 if (MI->mayLoad() || MI->mayStore() || MI->isCompare())
1919 return true;
1920
1921 // Multiply
1922 unsigned SchedClass = MI->getDesc().getSchedClass();
1923 if (SchedClass == Hexagon::Sched::M_tc_3or4x_SLOT23)
1924 return true;
1925 return false;
1926}
1927
1928
1929bool HexagonInstrInfo::isEndLoopN(unsigned Opcode) const {
1930 return (Opcode == Hexagon::ENDLOOP0 ||
1931 Opcode == Hexagon::ENDLOOP1);
1932}
1933
1934
1935bool HexagonInstrInfo::isExpr(unsigned OpType) const {
1936 switch(OpType) {
1937 case MachineOperand::MO_MachineBasicBlock:
1938 case MachineOperand::MO_GlobalAddress:
1939 case MachineOperand::MO_ExternalSymbol:
1940 case MachineOperand::MO_JumpTableIndex:
1941 case MachineOperand::MO_ConstantPoolIndex:
1942 case MachineOperand::MO_BlockAddress:
1943 return true;
1944 default:
1945 return false;
1946 }
1947}
1948
1949
1950bool HexagonInstrInfo::isExtendable(const MachineInstr *MI) const {
1951 const MCInstrDesc &MID = MI->getDesc();
1952 const uint64_t F = MID.TSFlags;
1953 if ((F >> HexagonII::ExtendablePos) & HexagonII::ExtendableMask)
1954 return true;
1955
1956 // TODO: This is largely obsolete now. Will need to be removed
1957 // in consecutive patches.
1958 switch(MI->getOpcode()) {
1959 // TFR_FI Remains a special case.
1960 case Hexagon::TFR_FI:
1961 return true;
1962 default:
1963 return false;
1964 }
1965 return false;
1966}
1967
1968
1969// This returns true in two cases:
1970// - The OP code itself indicates that this is an extended instruction.
1971// - One of MOs has been marked with HMOTF_ConstExtended flag.
1972bool HexagonInstrInfo::isExtended(const MachineInstr *MI) const {
1973 // First check if this is permanently extended op code.
1974 const uint64_t F = MI->getDesc().TSFlags;
1975 if ((F >> HexagonII::ExtendedPos) & HexagonII::ExtendedMask)
1976 return true;
1977 // Use MO operand flags to determine if one of MI's operands
1978 // has HMOTF_ConstExtended flag set.
1979 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
1980 E = MI->operands_end(); I != E; ++I) {
1981 if (I->getTargetFlags() && HexagonII::HMOTF_ConstExtended)
1982 return true;
1983 }
1984 return false;
1985}
1986
1987
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00001988bool HexagonInstrInfo::isFloat(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00001989 unsigned Opcode = MI->getOpcode();
1990 const uint64_t F = get(Opcode).TSFlags;
1991 return (F >> HexagonII::FPPos) & HexagonII::FPMask;
1992}
1993
1994
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00001995// No V60 HVX VMEM with A_INDIRECT.
1996bool HexagonInstrInfo::isHVXMemWithAIndirect(const MachineInstr *I,
1997 const MachineInstr *J) const {
1998 if (!isV60VectorInstruction(I))
1999 return false;
2000 if (!I->mayLoad() && !I->mayStore())
2001 return false;
2002 return J->isIndirectBranch() || isIndirectCall(J) || isIndirectL4Return(J);
2003}
2004
2005
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002006bool HexagonInstrInfo::isIndirectCall(const MachineInstr *MI) const {
2007 switch (MI->getOpcode()) {
2008 case Hexagon::J2_callr :
2009 case Hexagon::J2_callrf :
2010 case Hexagon::J2_callrt :
2011 return true;
2012 }
2013 return false;
2014}
2015
2016
2017bool HexagonInstrInfo::isIndirectL4Return(const MachineInstr *MI) const {
2018 switch (MI->getOpcode()) {
2019 case Hexagon::L4_return :
2020 case Hexagon::L4_return_t :
2021 case Hexagon::L4_return_f :
2022 case Hexagon::L4_return_fnew_pnt :
2023 case Hexagon::L4_return_fnew_pt :
2024 case Hexagon::L4_return_tnew_pnt :
2025 case Hexagon::L4_return_tnew_pt :
2026 return true;
2027 }
2028 return false;
2029}
2030
2031
2032bool HexagonInstrInfo::isJumpR(const MachineInstr *MI) const {
2033 switch (MI->getOpcode()) {
2034 case Hexagon::J2_jumpr :
2035 case Hexagon::J2_jumprt :
2036 case Hexagon::J2_jumprf :
2037 case Hexagon::J2_jumprtnewpt :
2038 case Hexagon::J2_jumprfnewpt :
2039 case Hexagon::J2_jumprtnew :
2040 case Hexagon::J2_jumprfnew :
2041 return true;
2042 }
2043 return false;
2044}
2045
2046
2047// Return true if a given MI can accomodate given offset.
2048// Use abs estimate as oppose to the exact number.
2049// TODO: This will need to be changed to use MC level
2050// definition of instruction extendable field size.
2051bool HexagonInstrInfo::isJumpWithinBranchRange(const MachineInstr *MI,
2052 unsigned offset) const {
2053 // This selection of jump instructions matches to that what
2054 // AnalyzeBranch can parse, plus NVJ.
2055 if (isNewValueJump(MI)) // r9:2
2056 return isInt<11>(offset);
2057
2058 switch (MI->getOpcode()) {
2059 // Still missing Jump to address condition on register value.
2060 default:
2061 return false;
2062 case Hexagon::J2_jump: // bits<24> dst; // r22:2
2063 case Hexagon::J2_call:
2064 case Hexagon::CALLv3nr:
2065 return isInt<24>(offset);
2066 case Hexagon::J2_jumpt: //bits<17> dst; // r15:2
2067 case Hexagon::J2_jumpf:
2068 case Hexagon::J2_jumptnew:
2069 case Hexagon::J2_jumptnewpt:
2070 case Hexagon::J2_jumpfnew:
2071 case Hexagon::J2_jumpfnewpt:
2072 case Hexagon::J2_callt:
2073 case Hexagon::J2_callf:
2074 return isInt<17>(offset);
2075 case Hexagon::J2_loop0i:
2076 case Hexagon::J2_loop0iext:
2077 case Hexagon::J2_loop0r:
2078 case Hexagon::J2_loop0rext:
2079 case Hexagon::J2_loop1i:
2080 case Hexagon::J2_loop1iext:
2081 case Hexagon::J2_loop1r:
2082 case Hexagon::J2_loop1rext:
2083 return isInt<9>(offset);
2084 // TODO: Add all the compound branches here. Can we do this in Relation model?
2085 case Hexagon::J4_cmpeqi_tp0_jump_nt:
2086 case Hexagon::J4_cmpeqi_tp1_jump_nt:
2087 return isInt<11>(offset);
2088 }
2089}
2090
2091
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002092bool HexagonInstrInfo::isLateInstrFeedsEarlyInstr(const MachineInstr *LRMI,
2093 const MachineInstr *ESMI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002094 if (!LRMI || !ESMI)
2095 return false;
2096
2097 bool isLate = isLateResultInstr(LRMI);
2098 bool isEarly = isEarlySourceInstr(ESMI);
2099
2100 DEBUG(dbgs() << "V60" << (isLate ? "-LR " : " -- "));
2101 DEBUG(LRMI->dump());
2102 DEBUG(dbgs() << "V60" << (isEarly ? "-ES " : " -- "));
2103 DEBUG(ESMI->dump());
2104
2105 if (isLate && isEarly) {
2106 DEBUG(dbgs() << "++Is Late Result feeding Early Source\n");
2107 return true;
2108 }
2109
2110 return false;
2111}
2112
2113
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002114bool HexagonInstrInfo::isLateResultInstr(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002115 if (!MI)
2116 return false;
2117
2118 switch (MI->getOpcode()) {
2119 case TargetOpcode::EXTRACT_SUBREG:
2120 case TargetOpcode::INSERT_SUBREG:
2121 case TargetOpcode::SUBREG_TO_REG:
2122 case TargetOpcode::REG_SEQUENCE:
2123 case TargetOpcode::IMPLICIT_DEF:
2124 case TargetOpcode::COPY:
2125 case TargetOpcode::INLINEASM:
2126 case TargetOpcode::PHI:
2127 return false;
2128 default:
2129 break;
2130 }
2131
2132 unsigned SchedClass = MI->getDesc().getSchedClass();
2133
2134 switch (SchedClass) {
2135 case Hexagon::Sched::ALU32_2op_tc_1_SLOT0123:
2136 case Hexagon::Sched::ALU32_3op_tc_1_SLOT0123:
2137 case Hexagon::Sched::ALU32_ADDI_tc_1_SLOT0123:
2138 case Hexagon::Sched::ALU64_tc_1_SLOT23:
2139 case Hexagon::Sched::EXTENDER_tc_1_SLOT0123:
2140 case Hexagon::Sched::S_2op_tc_1_SLOT23:
2141 case Hexagon::Sched::S_3op_tc_1_SLOT23:
2142 case Hexagon::Sched::V2LDST_tc_ld_SLOT01:
2143 case Hexagon::Sched::V2LDST_tc_st_SLOT0:
2144 case Hexagon::Sched::V2LDST_tc_st_SLOT01:
2145 case Hexagon::Sched::V4LDST_tc_ld_SLOT01:
2146 case Hexagon::Sched::V4LDST_tc_st_SLOT0:
2147 case Hexagon::Sched::V4LDST_tc_st_SLOT01:
2148 return false;
2149 }
2150 return true;
2151}
2152
2153
2154bool HexagonInstrInfo::isLateSourceInstr(const MachineInstr *MI) const {
2155 if (!MI)
2156 return false;
2157
2158 // Instructions with iclass A_CVI_VX and attribute A_CVI_LATE uses a multiply
2159 // resource, but all operands can be received late like an ALU instruction.
2160 return MI->getDesc().getSchedClass() == Hexagon::Sched::CVI_VX_LATE;
2161}
2162
2163
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002164bool HexagonInstrInfo::isLoopN(const MachineInstr *MI) const {
2165 unsigned Opcode = MI->getOpcode();
2166 return Opcode == Hexagon::J2_loop0i ||
2167 Opcode == Hexagon::J2_loop0r ||
2168 Opcode == Hexagon::J2_loop0iext ||
2169 Opcode == Hexagon::J2_loop0rext ||
2170 Opcode == Hexagon::J2_loop1i ||
2171 Opcode == Hexagon::J2_loop1r ||
2172 Opcode == Hexagon::J2_loop1iext ||
2173 Opcode == Hexagon::J2_loop1rext;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002174}
2175
2176
2177bool HexagonInstrInfo::isMemOp(const MachineInstr *MI) const {
2178 switch (MI->getOpcode()) {
2179 default: return false;
2180 case Hexagon::L4_iadd_memopw_io :
2181 case Hexagon::L4_isub_memopw_io :
2182 case Hexagon::L4_add_memopw_io :
2183 case Hexagon::L4_sub_memopw_io :
2184 case Hexagon::L4_and_memopw_io :
2185 case Hexagon::L4_or_memopw_io :
2186 case Hexagon::L4_iadd_memoph_io :
2187 case Hexagon::L4_isub_memoph_io :
2188 case Hexagon::L4_add_memoph_io :
2189 case Hexagon::L4_sub_memoph_io :
2190 case Hexagon::L4_and_memoph_io :
2191 case Hexagon::L4_or_memoph_io :
2192 case Hexagon::L4_iadd_memopb_io :
2193 case Hexagon::L4_isub_memopb_io :
2194 case Hexagon::L4_add_memopb_io :
2195 case Hexagon::L4_sub_memopb_io :
2196 case Hexagon::L4_and_memopb_io :
2197 case Hexagon::L4_or_memopb_io :
2198 case Hexagon::L4_ior_memopb_io:
2199 case Hexagon::L4_ior_memoph_io:
2200 case Hexagon::L4_ior_memopw_io:
2201 case Hexagon::L4_iand_memopb_io:
2202 case Hexagon::L4_iand_memoph_io:
2203 case Hexagon::L4_iand_memopw_io:
2204 return true;
2205 }
2206 return false;
2207}
2208
2209
2210bool HexagonInstrInfo::isNewValue(const MachineInstr* MI) const {
2211 const uint64_t F = MI->getDesc().TSFlags;
2212 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2213}
2214
2215
2216bool HexagonInstrInfo::isNewValue(unsigned Opcode) const {
2217 const uint64_t F = get(Opcode).TSFlags;
2218 return (F >> HexagonII::NewValuePos) & HexagonII::NewValueMask;
2219}
2220
2221
2222bool HexagonInstrInfo::isNewValueInst(const MachineInstr *MI) const {
2223 return isNewValueJump(MI) || isNewValueStore(MI);
2224}
2225
2226
2227bool HexagonInstrInfo::isNewValueJump(const MachineInstr *MI) const {
2228 return isNewValue(MI) && MI->isBranch();
2229}
2230
2231
2232bool HexagonInstrInfo::isNewValueJump(unsigned Opcode) const {
2233 return isNewValue(Opcode) && get(Opcode).isBranch() && isPredicated(Opcode);
2234}
2235
2236
2237bool HexagonInstrInfo::isNewValueStore(const MachineInstr *MI) const {
2238 const uint64_t F = MI->getDesc().TSFlags;
2239 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2240}
2241
2242
2243bool HexagonInstrInfo::isNewValueStore(unsigned Opcode) const {
2244 const uint64_t F = get(Opcode).TSFlags;
2245 return (F >> HexagonII::NVStorePos) & HexagonII::NVStoreMask;
2246}
2247
2248
2249// Returns true if a particular operand is extendable for an instruction.
2250bool HexagonInstrInfo::isOperandExtended(const MachineInstr *MI,
2251 unsigned OperandNum) const {
2252 const uint64_t F = MI->getDesc().TSFlags;
2253 return ((F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask)
2254 == OperandNum;
2255}
2256
2257
2258bool HexagonInstrInfo::isPostIncrement(const MachineInstr* MI) const {
2259 return getAddrMode(MI) == HexagonII::PostInc;
2260}
2261
2262
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002263bool HexagonInstrInfo::isPredicatedNew(const MachineInstr &MI) const {
2264 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002265 assert(isPredicated(MI));
2266 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2267}
2268
2269
2270bool HexagonInstrInfo::isPredicatedNew(unsigned Opcode) const {
2271 const uint64_t F = get(Opcode).TSFlags;
2272 assert(isPredicated(Opcode));
2273 return (F >> HexagonII::PredicatedNewPos) & HexagonII::PredicatedNewMask;
2274}
2275
2276
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00002277bool HexagonInstrInfo::isPredicatedTrue(const MachineInstr &MI) const {
2278 const uint64_t F = MI.getDesc().TSFlags;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002279 return !((F >> HexagonII::PredicatedFalsePos) &
2280 HexagonII::PredicatedFalseMask);
2281}
2282
2283
2284bool HexagonInstrInfo::isPredicatedTrue(unsigned Opcode) const {
2285 const uint64_t F = get(Opcode).TSFlags;
2286 // Make sure that the instruction is predicated.
2287 assert((F>> HexagonII::PredicatedPos) & HexagonII::PredicatedMask);
2288 return !((F >> HexagonII::PredicatedFalsePos) &
2289 HexagonII::PredicatedFalseMask);
2290}
2291
2292
2293bool HexagonInstrInfo::isPredicated(unsigned Opcode) const {
2294 const uint64_t F = get(Opcode).TSFlags;
2295 return (F >> HexagonII::PredicatedPos) & HexagonII::PredicatedMask;
2296}
2297
2298
2299bool HexagonInstrInfo::isPredicateLate(unsigned Opcode) const {
2300 const uint64_t F = get(Opcode).TSFlags;
2301 return ~(F >> HexagonII::PredicateLatePos) & HexagonII::PredicateLateMask;
2302}
2303
2304
2305bool HexagonInstrInfo::isPredictedTaken(unsigned Opcode) const {
2306 const uint64_t F = get(Opcode).TSFlags;
2307 assert(get(Opcode).isBranch() &&
2308 (isPredicatedNew(Opcode) || isNewValue(Opcode)));
2309 return (F >> HexagonII::TakenPos) & HexagonII::TakenMask;
2310}
2311
2312
2313bool HexagonInstrInfo::isSaveCalleeSavedRegsCall(const MachineInstr *MI) const {
2314 return MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4 ||
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +00002315 MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT ||
2316 MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_PIC ||
2317 MI->getOpcode() == Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002318}
2319
2320
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002321bool HexagonInstrInfo::isSignExtendingLoad(const MachineInstr* MI) const {
2322 switch (MI->getOpcode()) {
2323 // Byte
2324 case Hexagon::L2_loadrb_io:
2325 case Hexagon::L4_loadrb_ur:
2326 case Hexagon::L4_loadrb_ap:
2327 case Hexagon::L2_loadrb_pr:
2328 case Hexagon::L2_loadrb_pbr:
2329 case Hexagon::L2_loadrb_pi:
2330 case Hexagon::L2_loadrb_pci:
2331 case Hexagon::L2_loadrb_pcr:
2332 case Hexagon::L2_loadbsw2_io:
2333 case Hexagon::L4_loadbsw2_ur:
2334 case Hexagon::L4_loadbsw2_ap:
2335 case Hexagon::L2_loadbsw2_pr:
2336 case Hexagon::L2_loadbsw2_pbr:
2337 case Hexagon::L2_loadbsw2_pi:
2338 case Hexagon::L2_loadbsw2_pci:
2339 case Hexagon::L2_loadbsw2_pcr:
2340 case Hexagon::L2_loadbsw4_io:
2341 case Hexagon::L4_loadbsw4_ur:
2342 case Hexagon::L4_loadbsw4_ap:
2343 case Hexagon::L2_loadbsw4_pr:
2344 case Hexagon::L2_loadbsw4_pbr:
2345 case Hexagon::L2_loadbsw4_pi:
2346 case Hexagon::L2_loadbsw4_pci:
2347 case Hexagon::L2_loadbsw4_pcr:
2348 case Hexagon::L4_loadrb_rr:
2349 case Hexagon::L2_ploadrbt_io:
2350 case Hexagon::L2_ploadrbt_pi:
2351 case Hexagon::L2_ploadrbf_io:
2352 case Hexagon::L2_ploadrbf_pi:
2353 case Hexagon::L2_ploadrbtnew_io:
2354 case Hexagon::L2_ploadrbfnew_io:
2355 case Hexagon::L4_ploadrbt_rr:
2356 case Hexagon::L4_ploadrbf_rr:
2357 case Hexagon::L4_ploadrbtnew_rr:
2358 case Hexagon::L4_ploadrbfnew_rr:
2359 case Hexagon::L2_ploadrbtnew_pi:
2360 case Hexagon::L2_ploadrbfnew_pi:
2361 case Hexagon::L4_ploadrbt_abs:
2362 case Hexagon::L4_ploadrbf_abs:
2363 case Hexagon::L4_ploadrbtnew_abs:
2364 case Hexagon::L4_ploadrbfnew_abs:
2365 case Hexagon::L2_loadrbgp:
2366 // Half
2367 case Hexagon::L2_loadrh_io:
2368 case Hexagon::L4_loadrh_ur:
2369 case Hexagon::L4_loadrh_ap:
2370 case Hexagon::L2_loadrh_pr:
2371 case Hexagon::L2_loadrh_pbr:
2372 case Hexagon::L2_loadrh_pi:
2373 case Hexagon::L2_loadrh_pci:
2374 case Hexagon::L2_loadrh_pcr:
2375 case Hexagon::L4_loadrh_rr:
2376 case Hexagon::L2_ploadrht_io:
2377 case Hexagon::L2_ploadrht_pi:
2378 case Hexagon::L2_ploadrhf_io:
2379 case Hexagon::L2_ploadrhf_pi:
2380 case Hexagon::L2_ploadrhtnew_io:
2381 case Hexagon::L2_ploadrhfnew_io:
2382 case Hexagon::L4_ploadrht_rr:
2383 case Hexagon::L4_ploadrhf_rr:
2384 case Hexagon::L4_ploadrhtnew_rr:
2385 case Hexagon::L4_ploadrhfnew_rr:
2386 case Hexagon::L2_ploadrhtnew_pi:
2387 case Hexagon::L2_ploadrhfnew_pi:
2388 case Hexagon::L4_ploadrht_abs:
2389 case Hexagon::L4_ploadrhf_abs:
2390 case Hexagon::L4_ploadrhtnew_abs:
2391 case Hexagon::L4_ploadrhfnew_abs:
2392 case Hexagon::L2_loadrhgp:
2393 return true;
2394 default:
2395 return false;
2396 }
2397}
2398
2399
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002400bool HexagonInstrInfo::isSolo(const MachineInstr* MI) const {
2401 const uint64_t F = MI->getDesc().TSFlags;
2402 return (F >> HexagonII::SoloPos) & HexagonII::SoloMask;
2403}
2404
2405
2406bool HexagonInstrInfo::isSpillPredRegOp(const MachineInstr *MI) const {
2407 switch (MI->getOpcode()) {
2408 case Hexagon::STriw_pred :
2409 case Hexagon::LDriw_pred :
2410 return true;
2411 default:
2412 return false;
2413 }
2414}
2415
2416
2417// Returns true when SU has a timing class TC1.
2418bool HexagonInstrInfo::isTC1(const MachineInstr *MI) const {
2419 unsigned SchedClass = MI->getDesc().getSchedClass();
2420 switch (SchedClass) {
2421 case Hexagon::Sched::ALU32_2op_tc_1_SLOT0123:
2422 case Hexagon::Sched::ALU32_3op_tc_1_SLOT0123:
2423 case Hexagon::Sched::ALU32_ADDI_tc_1_SLOT0123:
2424 case Hexagon::Sched::ALU64_tc_1_SLOT23:
2425 case Hexagon::Sched::EXTENDER_tc_1_SLOT0123:
2426 //case Hexagon::Sched::M_tc_1_SLOT23:
2427 case Hexagon::Sched::S_2op_tc_1_SLOT23:
2428 case Hexagon::Sched::S_3op_tc_1_SLOT23:
2429 return true;
2430
2431 default:
2432 return false;
2433 }
2434}
2435
2436
2437bool HexagonInstrInfo::isTC2(const MachineInstr *MI) const {
2438 unsigned SchedClass = MI->getDesc().getSchedClass();
2439 switch (SchedClass) {
2440 case Hexagon::Sched::ALU32_3op_tc_2_SLOT0123:
2441 case Hexagon::Sched::ALU64_tc_2_SLOT23:
2442 case Hexagon::Sched::CR_tc_2_SLOT3:
2443 case Hexagon::Sched::M_tc_2_SLOT23:
2444 case Hexagon::Sched::S_2op_tc_2_SLOT23:
2445 case Hexagon::Sched::S_3op_tc_2_SLOT23:
2446 return true;
2447
2448 default:
2449 return false;
2450 }
2451}
2452
2453
2454bool HexagonInstrInfo::isTC2Early(const MachineInstr *MI) const {
2455 unsigned SchedClass = MI->getDesc().getSchedClass();
2456 switch (SchedClass) {
2457 case Hexagon::Sched::ALU32_2op_tc_2early_SLOT0123:
2458 case Hexagon::Sched::ALU32_3op_tc_2early_SLOT0123:
2459 case Hexagon::Sched::ALU64_tc_2early_SLOT23:
2460 case Hexagon::Sched::CR_tc_2early_SLOT23:
2461 case Hexagon::Sched::CR_tc_2early_SLOT3:
2462 case Hexagon::Sched::J_tc_2early_SLOT0123:
2463 case Hexagon::Sched::J_tc_2early_SLOT2:
2464 case Hexagon::Sched::J_tc_2early_SLOT23:
2465 case Hexagon::Sched::S_2op_tc_2early_SLOT23:
2466 case Hexagon::Sched::S_3op_tc_2early_SLOT23:
2467 return true;
2468
2469 default:
2470 return false;
2471 }
2472}
2473
2474
2475bool HexagonInstrInfo::isTC4x(const MachineInstr *MI) const {
2476 if (!MI)
2477 return false;
2478
2479 unsigned SchedClass = MI->getDesc().getSchedClass();
2480 return SchedClass == Hexagon::Sched::M_tc_3or4x_SLOT23;
2481}
2482
2483
2484bool HexagonInstrInfo::isV60VectorInstruction(const MachineInstr *MI) const {
2485 if (!MI)
2486 return false;
2487
2488 const uint64_t V = getType(MI);
2489 return HexagonII::TypeCVI_FIRST <= V && V <= HexagonII::TypeCVI_LAST;
2490}
2491
2492
2493// Check if the Offset is a valid auto-inc imm by Load/Store Type.
2494//
2495bool HexagonInstrInfo::isValidAutoIncImm(const EVT VT, const int Offset) const {
2496 if (VT == MVT::v16i32 || VT == MVT::v8i64 ||
2497 VT == MVT::v32i16 || VT == MVT::v64i8) {
2498 return (Offset >= Hexagon_MEMV_AUTOINC_MIN &&
2499 Offset <= Hexagon_MEMV_AUTOINC_MAX &&
2500 (Offset & 0x3f) == 0);
2501 }
2502 // 128B
2503 if (VT == MVT::v32i32 || VT == MVT::v16i64 ||
2504 VT == MVT::v64i16 || VT == MVT::v128i8) {
2505 return (Offset >= Hexagon_MEMV_AUTOINC_MIN_128B &&
2506 Offset <= Hexagon_MEMV_AUTOINC_MAX_128B &&
2507 (Offset & 0x7f) == 0);
2508 }
2509 if (VT == MVT::i64) {
2510 return (Offset >= Hexagon_MEMD_AUTOINC_MIN &&
2511 Offset <= Hexagon_MEMD_AUTOINC_MAX &&
2512 (Offset & 0x7) == 0);
2513 }
2514 if (VT == MVT::i32) {
2515 return (Offset >= Hexagon_MEMW_AUTOINC_MIN &&
2516 Offset <= Hexagon_MEMW_AUTOINC_MAX &&
2517 (Offset & 0x3) == 0);
2518 }
2519 if (VT == MVT::i16) {
2520 return (Offset >= Hexagon_MEMH_AUTOINC_MIN &&
2521 Offset <= Hexagon_MEMH_AUTOINC_MAX &&
2522 (Offset & 0x1) == 0);
2523 }
2524 if (VT == MVT::i8) {
2525 return (Offset >= Hexagon_MEMB_AUTOINC_MIN &&
2526 Offset <= Hexagon_MEMB_AUTOINC_MAX);
2527 }
2528 llvm_unreachable("Not an auto-inc opc!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002529}
2530
2531
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002532bool HexagonInstrInfo::isValidOffset(unsigned Opcode, int Offset,
2533 bool Extend) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002534 // This function is to check whether the "Offset" is in the correct range of
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002535 // the given "Opcode". If "Offset" is not in the correct range, "A2_addi" is
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002536 // inserted to calculate the final address. Due to this reason, the function
2537 // assumes that the "Offset" has correct alignment.
Jyotsna Vermaec613662013-03-14 19:08:03 +00002538 // We used to assert if the offset was not properly aligned, however,
2539 // there are cases where a misaligned pointer recast can cause this
2540 // problem, and we need to allow for it. The front end warns of such
2541 // misaligns with respect to load size.
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002542
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002543 switch (Opcode) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002544 case Hexagon::STriq_pred_V6:
2545 case Hexagon::STriq_pred_vec_V6:
2546 case Hexagon::STriv_pseudo_V6:
2547 case Hexagon::STrivv_pseudo_V6:
2548 case Hexagon::LDriq_pred_V6:
2549 case Hexagon::LDriq_pred_vec_V6:
2550 case Hexagon::LDriv_pseudo_V6:
2551 case Hexagon::LDrivv_pseudo_V6:
2552 case Hexagon::LDrivv_indexed:
2553 case Hexagon::STrivv_indexed:
2554 case Hexagon::V6_vL32b_ai:
2555 case Hexagon::V6_vS32b_ai:
2556 case Hexagon::V6_vL32Ub_ai:
2557 case Hexagon::V6_vS32Ub_ai:
2558 return (Offset >= Hexagon_MEMV_OFFSET_MIN) &&
2559 (Offset <= Hexagon_MEMV_OFFSET_MAX);
2560
2561 case Hexagon::STriq_pred_V6_128B:
2562 case Hexagon::STriq_pred_vec_V6_128B:
2563 case Hexagon::STriv_pseudo_V6_128B:
2564 case Hexagon::STrivv_pseudo_V6_128B:
2565 case Hexagon::LDriq_pred_V6_128B:
2566 case Hexagon::LDriq_pred_vec_V6_128B:
2567 case Hexagon::LDriv_pseudo_V6_128B:
2568 case Hexagon::LDrivv_pseudo_V6_128B:
2569 case Hexagon::LDrivv_indexed_128B:
2570 case Hexagon::STrivv_indexed_128B:
2571 case Hexagon::V6_vL32b_ai_128B:
2572 case Hexagon::V6_vS32b_ai_128B:
2573 case Hexagon::V6_vL32Ub_ai_128B:
2574 case Hexagon::V6_vS32Ub_ai_128B:
2575 return (Offset >= Hexagon_MEMV_OFFSET_MIN_128B) &&
2576 (Offset <= Hexagon_MEMV_OFFSET_MAX_128B);
2577
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002578 case Hexagon::J2_loop0i:
2579 case Hexagon::J2_loop1i:
2580 return isUInt<10>(Offset);
2581 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002582
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002583 if (Extend)
2584 return true;
2585
2586 switch (Opcode) {
Colin LeMahieu026e88d2014-12-23 20:02:16 +00002587 case Hexagon::L2_loadri_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002588 case Hexagon::S2_storeri_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002589 return (Offset >= Hexagon_MEMW_OFFSET_MIN) &&
2590 (Offset <= Hexagon_MEMW_OFFSET_MAX);
2591
Colin LeMahieu947cd702014-12-23 20:44:59 +00002592 case Hexagon::L2_loadrd_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002593 case Hexagon::S2_storerd_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002594 return (Offset >= Hexagon_MEMD_OFFSET_MIN) &&
2595 (Offset <= Hexagon_MEMD_OFFSET_MAX);
2596
Colin LeMahieu8e39cad2014-12-23 17:25:57 +00002597 case Hexagon::L2_loadrh_io:
Colin LeMahieua9386d22014-12-23 16:42:57 +00002598 case Hexagon::L2_loadruh_io:
Colin LeMahieubda31b42014-12-29 20:44:51 +00002599 case Hexagon::S2_storerh_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002600 return (Offset >= Hexagon_MEMH_OFFSET_MIN) &&
2601 (Offset <= Hexagon_MEMH_OFFSET_MAX);
2602
Colin LeMahieu4b1eac42014-12-22 21:40:43 +00002603 case Hexagon::L2_loadrb_io:
Colin LeMahieuaf1e5de2014-12-22 21:20:03 +00002604 case Hexagon::L2_loadrub_io:
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002605 case Hexagon::S2_storerb_io:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002606 return (Offset >= Hexagon_MEMB_OFFSET_MIN) &&
2607 (Offset <= Hexagon_MEMB_OFFSET_MAX);
2608
Colin LeMahieuf297dbe2015-02-05 17:49:13 +00002609 case Hexagon::A2_addi:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002610 return (Offset >= Hexagon_ADDI_OFFSET_MIN) &&
2611 (Offset <= Hexagon_ADDI_OFFSET_MAX);
2612
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002613 case Hexagon::L4_iadd_memopw_io :
2614 case Hexagon::L4_isub_memopw_io :
2615 case Hexagon::L4_add_memopw_io :
2616 case Hexagon::L4_sub_memopw_io :
2617 case Hexagon::L4_and_memopw_io :
2618 case Hexagon::L4_or_memopw_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002619 return (0 <= Offset && Offset <= 255);
2620
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002621 case Hexagon::L4_iadd_memoph_io :
2622 case Hexagon::L4_isub_memoph_io :
2623 case Hexagon::L4_add_memoph_io :
2624 case Hexagon::L4_sub_memoph_io :
2625 case Hexagon::L4_and_memoph_io :
2626 case Hexagon::L4_or_memoph_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002627 return (0 <= Offset && Offset <= 127);
2628
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002629 case Hexagon::L4_iadd_memopb_io :
2630 case Hexagon::L4_isub_memopb_io :
2631 case Hexagon::L4_add_memopb_io :
2632 case Hexagon::L4_sub_memopb_io :
2633 case Hexagon::L4_and_memopb_io :
2634 case Hexagon::L4_or_memopb_io :
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002635 return (0 <= Offset && Offset <= 63);
2636
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002637 // LDriw_xxx and STriw_xxx are pseudo operations, so it has to take offset of
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002638 // any size. Later pass knows how to handle it.
2639 case Hexagon::STriw_pred:
2640 case Hexagon::LDriw_pred:
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00002641 case Hexagon::STriw_mod:
2642 case Hexagon::LDriw_mod:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002643 return true;
2644
Krzysztof Parzyszek05902162015-04-22 17:51:26 +00002645 case Hexagon::TFR_FI:
2646 case Hexagon::TFR_FIA:
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002647 case Hexagon::INLINEASM:
2648 return true;
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +00002649
2650 case Hexagon::L2_ploadrbt_io:
2651 case Hexagon::L2_ploadrbf_io:
2652 case Hexagon::L2_ploadrubt_io:
2653 case Hexagon::L2_ploadrubf_io:
2654 case Hexagon::S2_pstorerbt_io:
2655 case Hexagon::S2_pstorerbf_io:
2656 case Hexagon::S4_storeirb_io:
2657 case Hexagon::S4_storeirbt_io:
2658 case Hexagon::S4_storeirbf_io:
2659 return isUInt<6>(Offset);
2660
2661 case Hexagon::L2_ploadrht_io:
2662 case Hexagon::L2_ploadrhf_io:
2663 case Hexagon::L2_ploadruht_io:
2664 case Hexagon::L2_ploadruhf_io:
2665 case Hexagon::S2_pstorerht_io:
2666 case Hexagon::S2_pstorerhf_io:
2667 case Hexagon::S4_storeirh_io:
2668 case Hexagon::S4_storeirht_io:
2669 case Hexagon::S4_storeirhf_io:
2670 return isShiftedUInt<6,1>(Offset);
2671
2672 case Hexagon::L2_ploadrit_io:
2673 case Hexagon::L2_ploadrif_io:
2674 case Hexagon::S2_pstorerit_io:
2675 case Hexagon::S2_pstorerif_io:
2676 case Hexagon::S4_storeiri_io:
2677 case Hexagon::S4_storeirit_io:
2678 case Hexagon::S4_storeirif_io:
2679 return isShiftedUInt<6,2>(Offset);
2680
2681 case Hexagon::L2_ploadrdt_io:
2682 case Hexagon::L2_ploadrdf_io:
2683 case Hexagon::S2_pstorerdt_io:
2684 case Hexagon::S2_pstorerdf_io:
2685 return isShiftedUInt<6,3>(Offset);
2686 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002687
Benjamin Kramerb6684012011-12-27 11:41:05 +00002688 llvm_unreachable("No offset range is defined for this opcode. "
2689 "Please define it in the above switch statement!");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002690}
2691
2692
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002693bool HexagonInstrInfo::isVecAcc(const MachineInstr *MI) const {
2694 return MI && isV60VectorInstruction(MI) && isAccumulator(MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002695}
2696
2697
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002698bool HexagonInstrInfo::isVecALU(const MachineInstr *MI) const {
2699 if (!MI)
Andrew Trickd06df962012-02-01 22:13:57 +00002700 return false;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002701 const uint64_t F = get(MI->getOpcode()).TSFlags;
2702 const uint64_t V = ((F >> HexagonII::TypePos) & HexagonII::TypeMask);
2703 return
2704 V == HexagonII::TypeCVI_VA ||
2705 V == HexagonII::TypeCVI_VA_DV;
2706}
Andrew Trickd06df962012-02-01 22:13:57 +00002707
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002708
2709bool HexagonInstrInfo::isVecUsableNextPacket(const MachineInstr *ProdMI,
2710 const MachineInstr *ConsMI) const {
2711 if (EnableACCForwarding && isVecAcc(ProdMI) && isVecAcc(ConsMI))
2712 return true;
2713
2714 if (EnableALUForwarding && (isVecALU(ConsMI) || isLateSourceInstr(ConsMI)))
2715 return true;
2716
2717 if (mayBeNewStore(ConsMI))
Andrew Trickd06df962012-02-01 22:13:57 +00002718 return true;
2719
2720 return false;
2721}
Jyotsna Verma84256432013-03-01 17:37:13 +00002722
Jyotsna Verma84256432013-03-01 17:37:13 +00002723
Krzysztof Parzyszekfd02aad2016-02-12 18:37:23 +00002724bool HexagonInstrInfo::isZeroExtendingLoad(const MachineInstr* MI) const {
2725 switch (MI->getOpcode()) {
2726 // Byte
2727 case Hexagon::L2_loadrub_io:
2728 case Hexagon::L4_loadrub_ur:
2729 case Hexagon::L4_loadrub_ap:
2730 case Hexagon::L2_loadrub_pr:
2731 case Hexagon::L2_loadrub_pbr:
2732 case Hexagon::L2_loadrub_pi:
2733 case Hexagon::L2_loadrub_pci:
2734 case Hexagon::L2_loadrub_pcr:
2735 case Hexagon::L2_loadbzw2_io:
2736 case Hexagon::L4_loadbzw2_ur:
2737 case Hexagon::L4_loadbzw2_ap:
2738 case Hexagon::L2_loadbzw2_pr:
2739 case Hexagon::L2_loadbzw2_pbr:
2740 case Hexagon::L2_loadbzw2_pi:
2741 case Hexagon::L2_loadbzw2_pci:
2742 case Hexagon::L2_loadbzw2_pcr:
2743 case Hexagon::L2_loadbzw4_io:
2744 case Hexagon::L4_loadbzw4_ur:
2745 case Hexagon::L4_loadbzw4_ap:
2746 case Hexagon::L2_loadbzw4_pr:
2747 case Hexagon::L2_loadbzw4_pbr:
2748 case Hexagon::L2_loadbzw4_pi:
2749 case Hexagon::L2_loadbzw4_pci:
2750 case Hexagon::L2_loadbzw4_pcr:
2751 case Hexagon::L4_loadrub_rr:
2752 case Hexagon::L2_ploadrubt_io:
2753 case Hexagon::L2_ploadrubt_pi:
2754 case Hexagon::L2_ploadrubf_io:
2755 case Hexagon::L2_ploadrubf_pi:
2756 case Hexagon::L2_ploadrubtnew_io:
2757 case Hexagon::L2_ploadrubfnew_io:
2758 case Hexagon::L4_ploadrubt_rr:
2759 case Hexagon::L4_ploadrubf_rr:
2760 case Hexagon::L4_ploadrubtnew_rr:
2761 case Hexagon::L4_ploadrubfnew_rr:
2762 case Hexagon::L2_ploadrubtnew_pi:
2763 case Hexagon::L2_ploadrubfnew_pi:
2764 case Hexagon::L4_ploadrubt_abs:
2765 case Hexagon::L4_ploadrubf_abs:
2766 case Hexagon::L4_ploadrubtnew_abs:
2767 case Hexagon::L4_ploadrubfnew_abs:
2768 case Hexagon::L2_loadrubgp:
2769 // Half
2770 case Hexagon::L2_loadruh_io:
2771 case Hexagon::L4_loadruh_ur:
2772 case Hexagon::L4_loadruh_ap:
2773 case Hexagon::L2_loadruh_pr:
2774 case Hexagon::L2_loadruh_pbr:
2775 case Hexagon::L2_loadruh_pi:
2776 case Hexagon::L2_loadruh_pci:
2777 case Hexagon::L2_loadruh_pcr:
2778 case Hexagon::L4_loadruh_rr:
2779 case Hexagon::L2_ploadruht_io:
2780 case Hexagon::L2_ploadruht_pi:
2781 case Hexagon::L2_ploadruhf_io:
2782 case Hexagon::L2_ploadruhf_pi:
2783 case Hexagon::L2_ploadruhtnew_io:
2784 case Hexagon::L2_ploadruhfnew_io:
2785 case Hexagon::L4_ploadruht_rr:
2786 case Hexagon::L4_ploadruhf_rr:
2787 case Hexagon::L4_ploadruhtnew_rr:
2788 case Hexagon::L4_ploadruhfnew_rr:
2789 case Hexagon::L2_ploadruhtnew_pi:
2790 case Hexagon::L2_ploadruhfnew_pi:
2791 case Hexagon::L4_ploadruht_abs:
2792 case Hexagon::L4_ploadruhf_abs:
2793 case Hexagon::L4_ploadruhtnew_abs:
2794 case Hexagon::L4_ploadruhfnew_abs:
2795 case Hexagon::L2_loadruhgp:
2796 return true;
2797 default:
2798 return false;
2799 }
2800}
2801
2802
Krzysztof Parzyszek56bbf542015-12-16 19:36:12 +00002803/// \brief Can these instructions execute at the same time in a bundle.
2804bool HexagonInstrInfo::canExecuteInBundle(const MachineInstr *First,
2805 const MachineInstr *Second) const {
2806 if (DisableNVSchedule)
2807 return false;
2808 if (mayBeNewStore(Second)) {
2809 // Make sure the definition of the first instruction is the value being
2810 // stored.
2811 const MachineOperand &Stored =
2812 Second->getOperand(Second->getNumOperands() - 1);
2813 if (!Stored.isReg())
2814 return false;
2815 for (unsigned i = 0, e = First->getNumOperands(); i < e; ++i) {
2816 const MachineOperand &Op = First->getOperand(i);
2817 if (Op.isReg() && Op.isDef() && Op.getReg() == Stored.getReg())
2818 return true;
2819 }
2820 }
2821 return false;
2822}
2823
2824
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002825bool HexagonInstrInfo::hasEHLabel(const MachineBasicBlock *B) const {
2826 for (auto &I : *B)
2827 if (I.isEHLabel())
2828 return true;
2829 return false;
Jyotsna Verma84256432013-03-01 17:37:13 +00002830}
2831
Jyotsna Verma84256432013-03-01 17:37:13 +00002832
2833// Returns true if an instruction can be converted into a non-extended
2834// equivalent instruction.
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002835bool HexagonInstrInfo::hasNonExtEquivalent(const MachineInstr *MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00002836 short NonExtOpcode;
2837 // Check if the instruction has a register form that uses register in place
2838 // of the extended operand, if so return that as the non-extended form.
2839 if (Hexagon::getRegForm(MI->getOpcode()) >= 0)
2840 return true;
2841
2842 if (MI->getDesc().mayLoad() || MI->getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00002843 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00002844
2845 switch (getAddrMode(MI)) {
2846 case HexagonII::Absolute :
2847 // Load/store with absolute addressing mode can be converted into
2848 // base+offset mode.
Krzysztof Parzyszek02579052015-10-20 19:21:05 +00002849 NonExtOpcode = Hexagon::getBaseWithImmOffset(MI->getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00002850 break;
2851 case HexagonII::BaseImmOffset :
2852 // Load/store with base+offset addressing mode can be converted into
2853 // base+register offset addressing mode. However left shift operand should
2854 // be set to 0.
2855 NonExtOpcode = Hexagon::getBaseWithRegOffset(MI->getOpcode());
2856 break;
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002857 case HexagonII::BaseLongOffset:
2858 NonExtOpcode = Hexagon::getRegShlForm(MI->getOpcode());
2859 break;
Jyotsna Verma84256432013-03-01 17:37:13 +00002860 default:
2861 return false;
2862 }
2863 if (NonExtOpcode < 0)
2864 return false;
2865 return true;
2866 }
2867 return false;
2868}
2869
Jyotsna Verma84256432013-03-01 17:37:13 +00002870
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002871bool HexagonInstrInfo::hasPseudoInstrPair(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002872 return Hexagon::getRealHWInstr(MI->getOpcode(),
2873 Hexagon::InstrType_Pseudo) >= 0;
2874}
2875
2876
2877bool HexagonInstrInfo::hasUncondBranch(const MachineBasicBlock *B)
2878 const {
2879 MachineBasicBlock::const_iterator I = B->getFirstTerminator(), E = B->end();
2880 while (I != E) {
2881 if (I->isBarrier())
2882 return true;
2883 ++I;
2884 }
2885 return false;
2886}
2887
2888
2889// Returns true, if a LD insn can be promoted to a cur load.
2890bool HexagonInstrInfo::mayBeCurLoad(const MachineInstr *MI) const {
2891 auto &HST = MI->getParent()->getParent()->getSubtarget<HexagonSubtarget>();
2892 const uint64_t F = MI->getDesc().TSFlags;
2893 return ((F >> HexagonII::mayCVLoadPos) & HexagonII::mayCVLoadMask) &&
2894 HST.hasV60TOps();
2895}
2896
2897
2898// Returns true, if a ST insn can be promoted to a new-value store.
2899bool HexagonInstrInfo::mayBeNewStore(const MachineInstr *MI) const {
2900 const uint64_t F = MI->getDesc().TSFlags;
2901 return (F >> HexagonII::mayNVStorePos) & HexagonII::mayNVStoreMask;
2902}
2903
2904
2905bool HexagonInstrInfo::producesStall(const MachineInstr *ProdMI,
2906 const MachineInstr *ConsMI) const {
2907 // There is no stall when ProdMI is not a V60 vector.
2908 if (!isV60VectorInstruction(ProdMI))
2909 return false;
2910
2911 // There is no stall when ProdMI and ConsMI are not dependent.
2912 if (!isDependent(ProdMI, ConsMI))
2913 return false;
2914
2915 // When Forward Scheduling is enabled, there is no stall if ProdMI and ConsMI
2916 // are scheduled in consecutive packets.
2917 if (isVecUsableNextPacket(ProdMI, ConsMI))
2918 return false;
2919
2920 return true;
2921}
2922
2923
2924bool HexagonInstrInfo::producesStall(const MachineInstr *MI,
2925 MachineBasicBlock::const_instr_iterator BII) const {
2926 // There is no stall when I is not a V60 vector.
2927 if (!isV60VectorInstruction(MI))
2928 return false;
2929
2930 MachineBasicBlock::const_instr_iterator MII = BII;
2931 MachineBasicBlock::const_instr_iterator MIE = MII->getParent()->instr_end();
2932
2933 if (!(*MII).isBundle()) {
2934 const MachineInstr *J = &*MII;
2935 if (!isV60VectorInstruction(J))
2936 return false;
2937 else if (isVecUsableNextPacket(J, MI))
2938 return false;
2939 return true;
2940 }
2941
2942 for (++MII; MII != MIE && MII->isInsideBundle(); ++MII) {
2943 const MachineInstr *J = &*MII;
2944 if (producesStall(J, MI))
2945 return true;
2946 }
2947 return false;
2948}
2949
2950
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002951bool HexagonInstrInfo::predCanBeUsedAsDotNew(const MachineInstr *MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002952 unsigned PredReg) const {
2953 for (unsigned opNum = 0; opNum < MI->getNumOperands(); opNum++) {
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00002954 const MachineOperand &MO = MI->getOperand(opNum);
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002955 if (MO.isReg() && MO.isDef() && MO.isImplicit() && (MO.getReg() == PredReg))
2956 return false; // Predicate register must be explicitly defined.
2957 }
2958
2959 // Hexagon Programmer's Reference says that decbin, memw_locked, and
2960 // memd_locked cannot be used as .new as well,
2961 // but we don't seem to have these instructions defined.
2962 return MI->getOpcode() != Hexagon::A4_tlbmatch;
2963}
2964
2965
2966bool HexagonInstrInfo::PredOpcodeHasJMP_c(unsigned Opcode) const {
2967 return (Opcode == Hexagon::J2_jumpt) ||
2968 (Opcode == Hexagon::J2_jumpf) ||
2969 (Opcode == Hexagon::J2_jumptnew) ||
2970 (Opcode == Hexagon::J2_jumpfnew) ||
2971 (Opcode == Hexagon::J2_jumptnewpt) ||
2972 (Opcode == Hexagon::J2_jumpfnewpt);
2973}
2974
2975
2976bool HexagonInstrInfo::predOpcodeHasNot(ArrayRef<MachineOperand> Cond) const {
2977 if (Cond.empty() || !isPredicated(Cond[0].getImm()))
2978 return false;
2979 return !isPredicatedTrue(Cond[0].getImm());
2980}
2981
2982
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00002983short HexagonInstrInfo::getAbsoluteForm(const MachineInstr *MI) const {
2984 return Hexagon::getAbsoluteForm(MI->getOpcode());
2985}
2986
2987
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00002988unsigned HexagonInstrInfo::getAddrMode(const MachineInstr* MI) const {
2989 const uint64_t F = MI->getDesc().TSFlags;
2990 return (F >> HexagonII::AddrModePos) & HexagonII::AddrModeMask;
2991}
2992
2993
2994// Returns the base register in a memory access (load/store). The offset is
2995// returned in Offset and the access size is returned in AccessSize.
2996unsigned HexagonInstrInfo::getBaseAndOffset(const MachineInstr *MI,
2997 int &Offset, unsigned &AccessSize) const {
2998 // Return if it is not a base+offset type instruction or a MemOp.
2999 if (getAddrMode(MI) != HexagonII::BaseImmOffset &&
3000 getAddrMode(MI) != HexagonII::BaseLongOffset &&
3001 !isMemOp(MI) && !isPostIncrement(MI))
3002 return 0;
3003
3004 // Since it is a memory access instruction, getMemAccessSize() should never
3005 // return 0.
3006 assert (getMemAccessSize(MI) &&
3007 "BaseImmOffset or BaseLongOffset or MemOp without accessSize");
3008
3009 // Return Values of getMemAccessSize() are
3010 // 0 - Checked in the assert above.
3011 // 1, 2, 3, 4 & 7, 8 - The statement below is correct for all these.
3012 // MemAccessSize is represented as 1+log2(N) where N is size in bits.
3013 AccessSize = (1U << (getMemAccessSize(MI) - 1));
3014
3015 unsigned basePos = 0, offsetPos = 0;
3016 if (!getBaseAndOffsetPosition(MI, basePos, offsetPos))
3017 return 0;
3018
3019 // Post increment updates its EA after the mem access,
3020 // so we need to treat its offset as zero.
3021 if (isPostIncrement(MI))
3022 Offset = 0;
3023 else {
3024 Offset = MI->getOperand(offsetPos).getImm();
3025 }
3026
3027 return MI->getOperand(basePos).getReg();
3028}
3029
3030
3031/// Return the position of the base and offset operands for this instruction.
3032bool HexagonInstrInfo::getBaseAndOffsetPosition(const MachineInstr *MI,
3033 unsigned &BasePos, unsigned &OffsetPos) const {
3034 // Deal with memops first.
3035 if (isMemOp(MI)) {
3036 assert (MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
3037 "Bad Memop.");
3038 BasePos = 0;
3039 OffsetPos = 1;
3040 } else if (MI->mayStore()) {
3041 BasePos = 0;
3042 OffsetPos = 1;
3043 } else if (MI->mayLoad()) {
3044 BasePos = 1;
3045 OffsetPos = 2;
3046 } else
3047 return false;
3048
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003049 if (isPredicated(*MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003050 BasePos++;
3051 OffsetPos++;
3052 }
3053 if (isPostIncrement(MI)) {
3054 BasePos++;
3055 OffsetPos++;
3056 }
3057
3058 if (!MI->getOperand(BasePos).isReg() || !MI->getOperand(OffsetPos).isImm())
3059 return false;
3060
3061 return true;
3062}
3063
3064
3065// Inserts branching instructions in reverse order of their occurence.
3066// e.g. jump_t t1 (i1)
3067// jump t2 (i2)
3068// Jumpers = {i2, i1}
3069SmallVector<MachineInstr*, 2> HexagonInstrInfo::getBranchingInstrs(
3070 MachineBasicBlock& MBB) const {
3071 SmallVector<MachineInstr*, 2> Jumpers;
3072 // If the block has no terminators, it just falls into the block after it.
3073 MachineBasicBlock::instr_iterator I = MBB.instr_end();
3074 if (I == MBB.instr_begin())
3075 return Jumpers;
3076
3077 // A basic block may looks like this:
3078 //
3079 // [ insn
3080 // EH_LABEL
3081 // insn
3082 // insn
3083 // insn
3084 // EH_LABEL
3085 // insn ]
3086 //
3087 // It has two succs but does not have a terminator
3088 // Don't know how to handle it.
3089 do {
3090 --I;
3091 if (I->isEHLabel())
3092 return Jumpers;
3093 } while (I != MBB.instr_begin());
3094
3095 I = MBB.instr_end();
3096 --I;
3097
3098 while (I->isDebugValue()) {
3099 if (I == MBB.instr_begin())
3100 return Jumpers;
3101 --I;
3102 }
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003103 if (!isUnpredicatedTerminator(*I))
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003104 return Jumpers;
3105
3106 // Get the last instruction in the block.
3107 MachineInstr *LastInst = &*I;
3108 Jumpers.push_back(LastInst);
3109 MachineInstr *SecondLastInst = nullptr;
3110 // Find one more terminator if present.
3111 do {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00003112 if (&*I != LastInst && !I->isBundle() && isUnpredicatedTerminator(*I)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003113 if (!SecondLastInst) {
3114 SecondLastInst = &*I;
3115 Jumpers.push_back(SecondLastInst);
3116 } else // This is a third branch.
3117 return Jumpers;
3118 }
3119 if (I == MBB.instr_begin())
3120 break;
3121 --I;
3122 } while (true);
3123 return Jumpers;
3124}
3125
3126
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00003127short HexagonInstrInfo::getBaseWithLongOffset(short Opcode) const {
3128 if (Opcode < 0)
3129 return -1;
3130 return Hexagon::getBaseWithLongOffset(Opcode);
3131}
3132
3133
3134short HexagonInstrInfo::getBaseWithLongOffset(const MachineInstr *MI) const {
3135 return Hexagon::getBaseWithLongOffset(MI->getOpcode());
3136}
3137
3138
3139short HexagonInstrInfo::getBaseWithRegOffset(const MachineInstr *MI) const {
3140 return Hexagon::getBaseWithRegOffset(MI->getOpcode());
3141}
3142
3143
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003144// Returns Operand Index for the constant extended instruction.
3145unsigned HexagonInstrInfo::getCExtOpNum(const MachineInstr *MI) const {
3146 const uint64_t F = MI->getDesc().TSFlags;
3147 return (F >> HexagonII::ExtendableOpPos) & HexagonII::ExtendableOpMask;
3148}
3149
3150// See if instruction could potentially be a duplex candidate.
3151// If so, return its group. Zero otherwise.
3152HexagonII::CompoundGroup HexagonInstrInfo::getCompoundCandidateGroup(
3153 const MachineInstr *MI) const {
3154 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3155
3156 switch (MI->getOpcode()) {
3157 default:
3158 return HexagonII::HCG_None;
3159 //
3160 // Compound pairs.
3161 // "p0=cmp.eq(Rs16,Rt16); if (p0.new) jump:nt #r9:2"
3162 // "Rd16=#U6 ; jump #r9:2"
3163 // "Rd16=Rs16 ; jump #r9:2"
3164 //
3165 case Hexagon::C2_cmpeq:
3166 case Hexagon::C2_cmpgt:
3167 case Hexagon::C2_cmpgtu:
3168 DstReg = MI->getOperand(0).getReg();
3169 Src1Reg = MI->getOperand(1).getReg();
3170 Src2Reg = MI->getOperand(2).getReg();
3171 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3172 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3173 isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg))
3174 return HexagonII::HCG_A;
3175 break;
3176 case Hexagon::C2_cmpeqi:
3177 case Hexagon::C2_cmpgti:
3178 case Hexagon::C2_cmpgtui:
3179 // P0 = cmp.eq(Rs,#u2)
3180 DstReg = MI->getOperand(0).getReg();
3181 SrcReg = MI->getOperand(1).getReg();
3182 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3183 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3184 isIntRegForSubInst(SrcReg) && MI->getOperand(2).isImm() &&
3185 ((isUInt<5>(MI->getOperand(2).getImm())) ||
3186 (MI->getOperand(2).getImm() == -1)))
3187 return HexagonII::HCG_A;
3188 break;
3189 case Hexagon::A2_tfr:
3190 // Rd = Rs
3191 DstReg = MI->getOperand(0).getReg();
3192 SrcReg = MI->getOperand(1).getReg();
3193 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3194 return HexagonII::HCG_A;
3195 break;
3196 case Hexagon::A2_tfrsi:
3197 // Rd = #u6
3198 // Do not test for #u6 size since the const is getting extended
3199 // regardless and compound could be formed.
3200 DstReg = MI->getOperand(0).getReg();
3201 if (isIntRegForSubInst(DstReg))
3202 return HexagonII::HCG_A;
3203 break;
3204 case Hexagon::S2_tstbit_i:
3205 DstReg = MI->getOperand(0).getReg();
3206 Src1Reg = MI->getOperand(1).getReg();
3207 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3208 (Hexagon::P0 == DstReg || Hexagon::P1 == DstReg) &&
3209 MI->getOperand(2).isImm() &&
3210 isIntRegForSubInst(Src1Reg) && (MI->getOperand(2).getImm() == 0))
3211 return HexagonII::HCG_A;
3212 break;
3213 // The fact that .new form is used pretty much guarantees
3214 // that predicate register will match. Nevertheless,
3215 // there could be some false positives without additional
3216 // checking.
3217 case Hexagon::J2_jumptnew:
3218 case Hexagon::J2_jumpfnew:
3219 case Hexagon::J2_jumptnewpt:
3220 case Hexagon::J2_jumpfnewpt:
3221 Src1Reg = MI->getOperand(0).getReg();
3222 if (Hexagon::PredRegsRegClass.contains(Src1Reg) &&
3223 (Hexagon::P0 == Src1Reg || Hexagon::P1 == Src1Reg))
3224 return HexagonII::HCG_B;
3225 break;
3226 // Transfer and jump:
3227 // Rd=#U6 ; jump #r9:2
3228 // Rd=Rs ; jump #r9:2
3229 // Do not test for jump range here.
3230 case Hexagon::J2_jump:
3231 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
3232 return HexagonII::HCG_C;
3233 break;
3234 }
3235
3236 return HexagonII::HCG_None;
3237}
3238
3239
3240// Returns -1 when there is no opcode found.
3241unsigned HexagonInstrInfo::getCompoundOpcode(const MachineInstr *GA,
3242 const MachineInstr *GB) const {
3243 assert(getCompoundCandidateGroup(GA) == HexagonII::HCG_A);
3244 assert(getCompoundCandidateGroup(GB) == HexagonII::HCG_B);
3245 if ((GA->getOpcode() != Hexagon::C2_cmpeqi) ||
3246 (GB->getOpcode() != Hexagon::J2_jumptnew))
3247 return -1;
3248 unsigned DestReg = GA->getOperand(0).getReg();
3249 if (!GB->readsRegister(DestReg))
3250 return -1;
3251 if (DestReg == Hexagon::P0)
3252 return Hexagon::J4_cmpeqi_tp0_jump_nt;
3253 if (DestReg == Hexagon::P1)
3254 return Hexagon::J4_cmpeqi_tp1_jump_nt;
3255 return -1;
3256}
3257
3258
3259int HexagonInstrInfo::getCondOpcode(int Opc, bool invertPredicate) const {
3260 enum Hexagon::PredSense inPredSense;
3261 inPredSense = invertPredicate ? Hexagon::PredSense_false :
3262 Hexagon::PredSense_true;
3263 int CondOpcode = Hexagon::getPredOpcode(Opc, inPredSense);
3264 if (CondOpcode >= 0) // Valid Conditional opcode/instruction
3265 return CondOpcode;
3266
3267 // This switch case will be removed once all the instructions have been
3268 // modified to use relation maps.
3269 switch(Opc) {
3270 case Hexagon::TFRI_f:
3271 return !invertPredicate ? Hexagon::TFRI_cPt_f :
3272 Hexagon::TFRI_cNotPt_f;
3273 }
3274
3275 llvm_unreachable("Unexpected predicable instruction");
3276}
3277
3278
3279// Return the cur value instruction for a given store.
3280int HexagonInstrInfo::getDotCurOp(const MachineInstr* MI) const {
3281 switch (MI->getOpcode()) {
3282 default: llvm_unreachable("Unknown .cur type");
3283 case Hexagon::V6_vL32b_pi:
3284 return Hexagon::V6_vL32b_cur_pi;
3285 case Hexagon::V6_vL32b_ai:
3286 return Hexagon::V6_vL32b_cur_ai;
3287 //128B
3288 case Hexagon::V6_vL32b_pi_128B:
3289 return Hexagon::V6_vL32b_cur_pi_128B;
3290 case Hexagon::V6_vL32b_ai_128B:
3291 return Hexagon::V6_vL32b_cur_ai_128B;
3292 }
3293 return 0;
3294}
3295
3296
3297
3298// The diagram below shows the steps involved in the conversion of a predicated
3299// store instruction to its .new predicated new-value form.
3300//
3301// p.new NV store [ if(p0.new)memw(R0+#0)=R2.new ]
3302// ^ ^
3303// / \ (not OK. it will cause new-value store to be
3304// / X conditional on p0.new while R2 producer is
3305// / \ on p0)
3306// / \.
3307// p.new store p.old NV store
3308// [if(p0.new)memw(R0+#0)=R2] [if(p0)memw(R0+#0)=R2.new]
3309// ^ ^
3310// \ /
3311// \ /
3312// \ /
3313// p.old store
3314// [if (p0)memw(R0+#0)=R2]
3315//
3316//
3317// The following set of instructions further explains the scenario where
3318// conditional new-value store becomes invalid when promoted to .new predicate
3319// form.
3320//
3321// { 1) if (p0) r0 = add(r1, r2)
3322// 2) p0 = cmp.eq(r3, #0) }
3323//
3324// 3) if (p0) memb(r1+#0) = r0 --> this instruction can't be grouped with
3325// the first two instructions because in instr 1, r0 is conditional on old value
3326// of p0 but its use in instr 3 is conditional on p0 modified by instr 2 which
3327// is not valid for new-value stores.
3328// Predicated new value stores (i.e. if (p0) memw(..)=r0.new) are excluded
3329// from the "Conditional Store" list. Because a predicated new value store
3330// would NOT be promoted to a double dot new store. See diagram below:
3331// This function returns yes for those stores that are predicated but not
3332// yet promoted to predicate dot new instructions.
3333//
3334// +---------------------+
3335// /-----| if (p0) memw(..)=r0 |---------\~
3336// || +---------------------+ ||
3337// promote || /\ /\ || promote
3338// || /||\ /||\ ||
3339// \||/ demote || \||/
3340// \/ || || \/
3341// +-------------------------+ || +-------------------------+
3342// | if (p0.new) memw(..)=r0 | || | if (p0) memw(..)=r0.new |
3343// +-------------------------+ || +-------------------------+
3344// || || ||
3345// || demote \||/
3346// promote || \/ NOT possible
3347// || || /\~
3348// \||/ || /||\~
3349// \/ || ||
3350// +-----------------------------+
3351// | if (p0.new) memw(..)=r0.new |
3352// +-----------------------------+
3353// Double Dot New Store
3354//
3355// Returns the most basic instruction for the .new predicated instructions and
3356// new-value stores.
3357// For example, all of the following instructions will be converted back to the
3358// same instruction:
3359// 1) if (p0.new) memw(R0+#0) = R1.new --->
3360// 2) if (p0) memw(R0+#0)= R1.new -------> if (p0) memw(R0+#0) = R1
3361// 3) if (p0.new) memw(R0+#0) = R1 --->
3362//
3363// To understand the translation of instruction 1 to its original form, consider
3364// a packet with 3 instructions.
3365// { p0 = cmp.eq(R0,R1)
3366// if (p0.new) R2 = add(R3, R4)
3367// R5 = add (R3, R1)
3368// }
3369// if (p0) memw(R5+#0) = R2 <--- trying to include it in the previous packet
3370//
3371// This instruction can be part of the previous packet only if both p0 and R2
3372// are promoted to .new values. This promotion happens in steps, first
3373// predicate register is promoted to .new and in the next iteration R2 is
3374// promoted. Therefore, in case of dependence check failure (due to R5) during
3375// next iteration, it should be converted back to its most basic form.
3376
3377
3378// Return the new value instruction for a given store.
3379int HexagonInstrInfo::getDotNewOp(const MachineInstr* MI) const {
3380 int NVOpcode = Hexagon::getNewValueOpcode(MI->getOpcode());
3381 if (NVOpcode >= 0) // Valid new-value store instruction.
3382 return NVOpcode;
3383
3384 switch (MI->getOpcode()) {
3385 default: llvm_unreachable("Unknown .new type");
3386 case Hexagon::S4_storerb_ur:
3387 return Hexagon::S4_storerbnew_ur;
3388
3389 case Hexagon::S2_storerb_pci:
3390 return Hexagon::S2_storerb_pci;
3391
3392 case Hexagon::S2_storeri_pci:
3393 return Hexagon::S2_storeri_pci;
3394
3395 case Hexagon::S2_storerh_pci:
3396 return Hexagon::S2_storerh_pci;
3397
3398 case Hexagon::S2_storerd_pci:
3399 return Hexagon::S2_storerd_pci;
3400
3401 case Hexagon::S2_storerf_pci:
3402 return Hexagon::S2_storerf_pci;
3403
3404 case Hexagon::V6_vS32b_ai:
3405 return Hexagon::V6_vS32b_new_ai;
3406
3407 case Hexagon::V6_vS32b_pi:
3408 return Hexagon::V6_vS32b_new_pi;
3409
3410 // 128B
3411 case Hexagon::V6_vS32b_ai_128B:
3412 return Hexagon::V6_vS32b_new_ai_128B;
3413
3414 case Hexagon::V6_vS32b_pi_128B:
3415 return Hexagon::V6_vS32b_new_pi_128B;
3416 }
3417 return 0;
3418}
3419
Krzysztof Parzyszek0a04ac22016-05-16 16:56:10 +00003420
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003421// Returns the opcode to use when converting MI, which is a conditional jump,
3422// into a conditional instruction which uses the .new value of the predicate.
3423// We also use branch probabilities to add a hint to the jump.
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003424int HexagonInstrInfo::getDotNewPredJumpOp(const MachineInstr *MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003425 const MachineBranchProbabilityInfo *MBPI) const {
3426 // We assume that block can have at most two successors.
3427 bool taken = false;
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003428 const MachineBasicBlock *Src = MI->getParent();
3429 const MachineOperand *BrTarget = &MI->getOperand(1);
3430 const MachineBasicBlock *Dst = BrTarget->getMBB();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003431
3432 const BranchProbability Prediction = MBPI->getEdgeProbability(Src, Dst);
3433 if (Prediction >= BranchProbability(1,2))
3434 taken = true;
3435
3436 switch (MI->getOpcode()) {
3437 case Hexagon::J2_jumpt:
3438 return taken ? Hexagon::J2_jumptnewpt : Hexagon::J2_jumptnew;
3439 case Hexagon::J2_jumpf:
3440 return taken ? Hexagon::J2_jumpfnewpt : Hexagon::J2_jumpfnew;
3441
3442 default:
3443 llvm_unreachable("Unexpected jump instruction.");
3444 }
3445}
3446
3447
3448// Return .new predicate version for an instruction.
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003449int HexagonInstrInfo::getDotNewPredOp(const MachineInstr *MI,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003450 const MachineBranchProbabilityInfo *MBPI) const {
3451 int NewOpcode = Hexagon::getPredNewOpcode(MI->getOpcode());
3452 if (NewOpcode >= 0) // Valid predicate new instruction
3453 return NewOpcode;
3454
3455 switch (MI->getOpcode()) {
3456 // Condtional Jumps
3457 case Hexagon::J2_jumpt:
3458 case Hexagon::J2_jumpf:
3459 return getDotNewPredJumpOp(MI, MBPI);
3460
3461 default:
3462 assert(0 && "Unknown .new type");
3463 }
3464 return 0;
3465}
3466
3467
3468int HexagonInstrInfo::getDotOldOp(const int opc) const {
3469 int NewOp = opc;
3470 if (isPredicated(NewOp) && isPredicatedNew(NewOp)) { // Get predicate old form
3471 NewOp = Hexagon::getPredOldOpcode(NewOp);
3472 assert(NewOp >= 0 &&
3473 "Couldn't change predicate new instruction to its old form.");
3474 }
3475
3476 if (isNewValueStore(NewOp)) { // Convert into non-new-value format
3477 NewOp = Hexagon::getNonNVStore(NewOp);
3478 assert(NewOp >= 0 && "Couldn't change new-value store to its old form.");
3479 }
3480 return NewOp;
3481}
3482
3483
3484// See if instruction could potentially be a duplex candidate.
3485// If so, return its group. Zero otherwise.
3486HexagonII::SubInstructionGroup HexagonInstrInfo::getDuplexCandidateGroup(
3487 const MachineInstr *MI) const {
3488 unsigned DstReg, SrcReg, Src1Reg, Src2Reg;
3489 auto &HRI = getRegisterInfo();
3490
3491 switch (MI->getOpcode()) {
3492 default:
3493 return HexagonII::HSIG_None;
3494 //
3495 // Group L1:
3496 //
3497 // Rd = memw(Rs+#u4:2)
3498 // Rd = memub(Rs+#u4:0)
3499 case Hexagon::L2_loadri_io:
3500 DstReg = MI->getOperand(0).getReg();
3501 SrcReg = MI->getOperand(1).getReg();
3502 // Special case this one from Group L2.
3503 // Rd = memw(r29+#u5:2)
3504 if (isIntRegForSubInst(DstReg)) {
3505 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3506 HRI.getStackRegister() == SrcReg &&
3507 MI->getOperand(2).isImm() &&
3508 isShiftedUInt<5,2>(MI->getOperand(2).getImm()))
3509 return HexagonII::HSIG_L2;
3510 // Rd = memw(Rs+#u4:2)
3511 if (isIntRegForSubInst(SrcReg) &&
3512 (MI->getOperand(2).isImm() &&
3513 isShiftedUInt<4,2>(MI->getOperand(2).getImm())))
3514 return HexagonII::HSIG_L1;
3515 }
3516 break;
3517 case Hexagon::L2_loadrub_io:
3518 // Rd = memub(Rs+#u4:0)
3519 DstReg = MI->getOperand(0).getReg();
3520 SrcReg = MI->getOperand(1).getReg();
3521 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3522 MI->getOperand(2).isImm() && isUInt<4>(MI->getOperand(2).getImm()))
3523 return HexagonII::HSIG_L1;
3524 break;
3525 //
3526 // Group L2:
3527 //
3528 // Rd = memh/memuh(Rs+#u3:1)
3529 // Rd = memb(Rs+#u3:0)
3530 // Rd = memw(r29+#u5:2) - Handled above.
3531 // Rdd = memd(r29+#u5:3)
3532 // deallocframe
3533 // [if ([!]p0[.new])] dealloc_return
3534 // [if ([!]p0[.new])] jumpr r31
3535 case Hexagon::L2_loadrh_io:
3536 case Hexagon::L2_loadruh_io:
3537 // Rd = memh/memuh(Rs+#u3:1)
3538 DstReg = MI->getOperand(0).getReg();
3539 SrcReg = MI->getOperand(1).getReg();
3540 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3541 MI->getOperand(2).isImm() &&
3542 isShiftedUInt<3,1>(MI->getOperand(2).getImm()))
3543 return HexagonII::HSIG_L2;
3544 break;
3545 case Hexagon::L2_loadrb_io:
3546 // Rd = memb(Rs+#u3:0)
3547 DstReg = MI->getOperand(0).getReg();
3548 SrcReg = MI->getOperand(1).getReg();
3549 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3550 MI->getOperand(2).isImm() &&
3551 isUInt<3>(MI->getOperand(2).getImm()))
3552 return HexagonII::HSIG_L2;
3553 break;
3554 case Hexagon::L2_loadrd_io:
3555 // Rdd = memd(r29+#u5:3)
3556 DstReg = MI->getOperand(0).getReg();
3557 SrcReg = MI->getOperand(1).getReg();
3558 if (isDblRegForSubInst(DstReg, HRI) &&
3559 Hexagon::IntRegsRegClass.contains(SrcReg) &&
3560 HRI.getStackRegister() == SrcReg &&
3561 MI->getOperand(2).isImm() &&
3562 isShiftedUInt<5,3>(MI->getOperand(2).getImm()))
3563 return HexagonII::HSIG_L2;
3564 break;
3565 // dealloc_return is not documented in Hexagon Manual, but marked
3566 // with A_SUBINSN attribute in iset_v4classic.py.
3567 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
3568 case Hexagon::L4_return:
3569 case Hexagon::L2_deallocframe:
3570 return HexagonII::HSIG_L2;
3571 case Hexagon::EH_RETURN_JMPR:
3572 case Hexagon::JMPret :
3573 // jumpr r31
3574 // Actual form JMPR %PC<imp-def>, %R31<imp-use>, %R0<imp-use,internal>.
3575 DstReg = MI->getOperand(0).getReg();
3576 if (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg))
3577 return HexagonII::HSIG_L2;
3578 break;
3579 case Hexagon::JMPrett:
3580 case Hexagon::JMPretf:
3581 case Hexagon::JMPrettnewpt:
3582 case Hexagon::JMPretfnewpt :
3583 case Hexagon::JMPrettnew :
3584 case Hexagon::JMPretfnew :
3585 DstReg = MI->getOperand(1).getReg();
3586 SrcReg = MI->getOperand(0).getReg();
3587 // [if ([!]p0[.new])] jumpr r31
3588 if ((Hexagon::PredRegsRegClass.contains(SrcReg) &&
3589 (Hexagon::P0 == SrcReg)) &&
3590 (Hexagon::IntRegsRegClass.contains(DstReg) && (Hexagon::R31 == DstReg)))
3591 return HexagonII::HSIG_L2;
3592 break;
3593 case Hexagon::L4_return_t :
3594 case Hexagon::L4_return_f :
3595 case Hexagon::L4_return_tnew_pnt :
3596 case Hexagon::L4_return_fnew_pnt :
3597 case Hexagon::L4_return_tnew_pt :
3598 case Hexagon::L4_return_fnew_pt :
3599 // [if ([!]p0[.new])] dealloc_return
3600 SrcReg = MI->getOperand(0).getReg();
3601 if (Hexagon::PredRegsRegClass.contains(SrcReg) && (Hexagon::P0 == SrcReg))
3602 return HexagonII::HSIG_L2;
3603 break;
3604 //
3605 // Group S1:
3606 //
3607 // memw(Rs+#u4:2) = Rt
3608 // memb(Rs+#u4:0) = Rt
3609 case Hexagon::S2_storeri_io:
3610 // Special case this one from Group S2.
3611 // memw(r29+#u5:2) = Rt
3612 Src1Reg = MI->getOperand(0).getReg();
3613 Src2Reg = MI->getOperand(2).getReg();
3614 if (Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3615 isIntRegForSubInst(Src2Reg) &&
3616 HRI.getStackRegister() == Src1Reg && MI->getOperand(1).isImm() &&
3617 isShiftedUInt<5,2>(MI->getOperand(1).getImm()))
3618 return HexagonII::HSIG_S2;
3619 // memw(Rs+#u4:2) = Rt
3620 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
3621 MI->getOperand(1).isImm() &&
3622 isShiftedUInt<4,2>(MI->getOperand(1).getImm()))
3623 return HexagonII::HSIG_S1;
3624 break;
3625 case Hexagon::S2_storerb_io:
3626 // memb(Rs+#u4:0) = Rt
3627 Src1Reg = MI->getOperand(0).getReg();
3628 Src2Reg = MI->getOperand(2).getReg();
3629 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
3630 MI->getOperand(1).isImm() && isUInt<4>(MI->getOperand(1).getImm()))
3631 return HexagonII::HSIG_S1;
3632 break;
3633 //
3634 // Group S2:
3635 //
3636 // memh(Rs+#u3:1) = Rt
3637 // memw(r29+#u5:2) = Rt
3638 // memd(r29+#s6:3) = Rtt
3639 // memw(Rs+#u4:2) = #U1
3640 // memb(Rs+#u4) = #U1
3641 // allocframe(#u5:3)
3642 case Hexagon::S2_storerh_io:
3643 // memh(Rs+#u3:1) = Rt
3644 Src1Reg = MI->getOperand(0).getReg();
3645 Src2Reg = MI->getOperand(2).getReg();
3646 if (isIntRegForSubInst(Src1Reg) && isIntRegForSubInst(Src2Reg) &&
3647 MI->getOperand(1).isImm() &&
3648 isShiftedUInt<3,1>(MI->getOperand(1).getImm()))
3649 return HexagonII::HSIG_S1;
3650 break;
3651 case Hexagon::S2_storerd_io:
3652 // memd(r29+#s6:3) = Rtt
3653 Src1Reg = MI->getOperand(0).getReg();
3654 Src2Reg = MI->getOperand(2).getReg();
3655 if (isDblRegForSubInst(Src2Reg, HRI) &&
3656 Hexagon::IntRegsRegClass.contains(Src1Reg) &&
3657 HRI.getStackRegister() == Src1Reg && MI->getOperand(1).isImm() &&
3658 isShiftedInt<6,3>(MI->getOperand(1).getImm()))
3659 return HexagonII::HSIG_S2;
3660 break;
3661 case Hexagon::S4_storeiri_io:
3662 // memw(Rs+#u4:2) = #U1
3663 Src1Reg = MI->getOperand(0).getReg();
3664 if (isIntRegForSubInst(Src1Reg) && MI->getOperand(1).isImm() &&
3665 isShiftedUInt<4,2>(MI->getOperand(1).getImm()) &&
3666 MI->getOperand(2).isImm() && isUInt<1>(MI->getOperand(2).getImm()))
3667 return HexagonII::HSIG_S2;
3668 break;
3669 case Hexagon::S4_storeirb_io:
3670 // memb(Rs+#u4) = #U1
3671 Src1Reg = MI->getOperand(0).getReg();
3672 if (isIntRegForSubInst(Src1Reg) && MI->getOperand(1).isImm() &&
3673 isUInt<4>(MI->getOperand(1).getImm()) && MI->getOperand(2).isImm() &&
3674 MI->getOperand(2).isImm() && isUInt<1>(MI->getOperand(2).getImm()))
3675 return HexagonII::HSIG_S2;
3676 break;
3677 case Hexagon::S2_allocframe:
3678 if (MI->getOperand(0).isImm() &&
3679 isShiftedUInt<5,3>(MI->getOperand(0).getImm()))
3680 return HexagonII::HSIG_S1;
3681 break;
3682 //
3683 // Group A:
3684 //
3685 // Rx = add(Rx,#s7)
3686 // Rd = Rs
3687 // Rd = #u6
3688 // Rd = #-1
3689 // if ([!]P0[.new]) Rd = #0
3690 // Rd = add(r29,#u6:2)
3691 // Rx = add(Rx,Rs)
3692 // P0 = cmp.eq(Rs,#u2)
3693 // Rdd = combine(#0,Rs)
3694 // Rdd = combine(Rs,#0)
3695 // Rdd = combine(#u2,#U2)
3696 // Rd = add(Rs,#1)
3697 // Rd = add(Rs,#-1)
3698 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3699 // Rd = and(Rs,#1)
3700 case Hexagon::A2_addi:
3701 DstReg = MI->getOperand(0).getReg();
3702 SrcReg = MI->getOperand(1).getReg();
3703 if (isIntRegForSubInst(DstReg)) {
3704 // Rd = add(r29,#u6:2)
3705 if (Hexagon::IntRegsRegClass.contains(SrcReg) &&
3706 HRI.getStackRegister() == SrcReg && MI->getOperand(2).isImm() &&
3707 isShiftedUInt<6,2>(MI->getOperand(2).getImm()))
3708 return HexagonII::HSIG_A;
3709 // Rx = add(Rx,#s7)
3710 if ((DstReg == SrcReg) && MI->getOperand(2).isImm() &&
3711 isInt<7>(MI->getOperand(2).getImm()))
3712 return HexagonII::HSIG_A;
3713 // Rd = add(Rs,#1)
3714 // Rd = add(Rs,#-1)
3715 if (isIntRegForSubInst(SrcReg) && MI->getOperand(2).isImm() &&
3716 ((MI->getOperand(2).getImm() == 1) ||
3717 (MI->getOperand(2).getImm() == -1)))
3718 return HexagonII::HSIG_A;
3719 }
3720 break;
3721 case Hexagon::A2_add:
3722 // Rx = add(Rx,Rs)
3723 DstReg = MI->getOperand(0).getReg();
3724 Src1Reg = MI->getOperand(1).getReg();
3725 Src2Reg = MI->getOperand(2).getReg();
3726 if (isIntRegForSubInst(DstReg) && (DstReg == Src1Reg) &&
3727 isIntRegForSubInst(Src2Reg))
3728 return HexagonII::HSIG_A;
3729 break;
3730 case Hexagon::A2_andir:
3731 // Same as zxtb.
3732 // Rd16=and(Rs16,#255)
3733 // Rd16=and(Rs16,#1)
3734 DstReg = MI->getOperand(0).getReg();
3735 SrcReg = MI->getOperand(1).getReg();
3736 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg) &&
3737 MI->getOperand(2).isImm() &&
3738 ((MI->getOperand(2).getImm() == 1) ||
3739 (MI->getOperand(2).getImm() == 255)))
3740 return HexagonII::HSIG_A;
3741 break;
3742 case Hexagon::A2_tfr:
3743 // Rd = Rs
3744 DstReg = MI->getOperand(0).getReg();
3745 SrcReg = MI->getOperand(1).getReg();
3746 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3747 return HexagonII::HSIG_A;
3748 break;
3749 case Hexagon::A2_tfrsi:
3750 // Rd = #u6
3751 // Do not test for #u6 size since the const is getting extended
3752 // regardless and compound could be formed.
3753 // Rd = #-1
3754 DstReg = MI->getOperand(0).getReg();
3755 if (isIntRegForSubInst(DstReg))
3756 return HexagonII::HSIG_A;
3757 break;
3758 case Hexagon::C2_cmoveit:
3759 case Hexagon::C2_cmovenewit:
3760 case Hexagon::C2_cmoveif:
3761 case Hexagon::C2_cmovenewif:
3762 // if ([!]P0[.new]) Rd = #0
3763 // Actual form:
3764 // %R16<def> = C2_cmovenewit %P0<internal>, 0, %R16<imp-use,undef>;
3765 DstReg = MI->getOperand(0).getReg();
3766 SrcReg = MI->getOperand(1).getReg();
3767 if (isIntRegForSubInst(DstReg) &&
3768 Hexagon::PredRegsRegClass.contains(SrcReg) && Hexagon::P0 == SrcReg &&
3769 MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0)
3770 return HexagonII::HSIG_A;
3771 break;
3772 case Hexagon::C2_cmpeqi:
3773 // P0 = cmp.eq(Rs,#u2)
3774 DstReg = MI->getOperand(0).getReg();
3775 SrcReg = MI->getOperand(1).getReg();
3776 if (Hexagon::PredRegsRegClass.contains(DstReg) &&
3777 Hexagon::P0 == DstReg && isIntRegForSubInst(SrcReg) &&
3778 MI->getOperand(2).isImm() && isUInt<2>(MI->getOperand(2).getImm()))
3779 return HexagonII::HSIG_A;
3780 break;
3781 case Hexagon::A2_combineii:
3782 case Hexagon::A4_combineii:
3783 // Rdd = combine(#u2,#U2)
3784 DstReg = MI->getOperand(0).getReg();
3785 if (isDblRegForSubInst(DstReg, HRI) &&
3786 ((MI->getOperand(1).isImm() && isUInt<2>(MI->getOperand(1).getImm())) ||
3787 (MI->getOperand(1).isGlobal() &&
3788 isUInt<2>(MI->getOperand(1).getOffset()))) &&
3789 ((MI->getOperand(2).isImm() && isUInt<2>(MI->getOperand(2).getImm())) ||
3790 (MI->getOperand(2).isGlobal() &&
3791 isUInt<2>(MI->getOperand(2).getOffset()))))
3792 return HexagonII::HSIG_A;
3793 break;
3794 case Hexagon::A4_combineri:
3795 // Rdd = combine(Rs,#0)
3796 DstReg = MI->getOperand(0).getReg();
3797 SrcReg = MI->getOperand(1).getReg();
3798 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
3799 ((MI->getOperand(2).isImm() && MI->getOperand(2).getImm() == 0) ||
3800 (MI->getOperand(2).isGlobal() && MI->getOperand(2).getOffset() == 0)))
3801 return HexagonII::HSIG_A;
3802 break;
3803 case Hexagon::A4_combineir:
3804 // Rdd = combine(#0,Rs)
3805 DstReg = MI->getOperand(0).getReg();
3806 SrcReg = MI->getOperand(2).getReg();
3807 if (isDblRegForSubInst(DstReg, HRI) && isIntRegForSubInst(SrcReg) &&
3808 ((MI->getOperand(1).isImm() && MI->getOperand(1).getImm() == 0) ||
3809 (MI->getOperand(1).isGlobal() && MI->getOperand(1).getOffset() == 0)))
3810 return HexagonII::HSIG_A;
3811 break;
3812 case Hexagon::A2_sxtb:
3813 case Hexagon::A2_sxth:
3814 case Hexagon::A2_zxtb:
3815 case Hexagon::A2_zxth:
3816 // Rd = sxth/sxtb/zxtb/zxth(Rs)
3817 DstReg = MI->getOperand(0).getReg();
3818 SrcReg = MI->getOperand(1).getReg();
3819 if (isIntRegForSubInst(DstReg) && isIntRegForSubInst(SrcReg))
3820 return HexagonII::HSIG_A;
3821 break;
3822 }
3823
3824 return HexagonII::HSIG_None;
3825}
3826
3827
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003828short HexagonInstrInfo::getEquivalentHWInstr(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003829 return Hexagon::getRealHWInstr(MI->getOpcode(), Hexagon::InstrType_Real);
3830}
3831
3832
3833// Return first non-debug instruction in the basic block.
3834MachineInstr *HexagonInstrInfo::getFirstNonDbgInst(MachineBasicBlock *BB)
3835 const {
3836 for (auto MII = BB->instr_begin(), End = BB->instr_end(); MII != End; MII++) {
3837 MachineInstr *MI = &*MII;
3838 if (MI->isDebugValue())
3839 continue;
3840 return MI;
3841 }
3842 return nullptr;
3843}
3844
3845
3846unsigned HexagonInstrInfo::getInstrTimingClassLatency(
3847 const InstrItineraryData *ItinData, const MachineInstr *MI) const {
3848 // Default to one cycle for no itinerary. However, an "empty" itinerary may
3849 // still have a MinLatency property, which getStageLatency checks.
3850 if (!ItinData)
3851 return getInstrLatency(ItinData, MI);
3852
3853 // Get the latency embedded in the itinerary. If we're not using timing class
3854 // latencies or if we using BSB scheduling, then restrict the maximum latency
3855 // to 1 (that is, either 0 or 1).
3856 if (MI->isTransient())
3857 return 0;
3858 unsigned Latency = ItinData->getStageLatency(MI->getDesc().getSchedClass());
3859 if (!EnableTimingClassLatency ||
3860 MI->getParent()->getParent()->getSubtarget<HexagonSubtarget>().
3861 useBSBScheduling())
3862 if (Latency > 1)
3863 Latency = 1;
3864 return Latency;
3865}
3866
3867
3868// inverts the predication logic.
3869// p -> NotP
3870// NotP -> P
3871bool HexagonInstrInfo::getInvertedPredSense(
3872 SmallVectorImpl<MachineOperand> &Cond) const {
3873 if (Cond.empty())
3874 return false;
3875 unsigned Opc = getInvertedPredicatedOpcode(Cond[0].getImm());
3876 Cond[0].setImm(Opc);
3877 return true;
3878}
3879
3880
3881unsigned HexagonInstrInfo::getInvertedPredicatedOpcode(const int Opc) const {
3882 int InvPredOpcode;
3883 InvPredOpcode = isPredicatedTrue(Opc) ? Hexagon::getFalsePredOpcode(Opc)
3884 : Hexagon::getTruePredOpcode(Opc);
3885 if (InvPredOpcode >= 0) // Valid instruction with the inverted predicate.
3886 return InvPredOpcode;
3887
3888 llvm_unreachable("Unexpected predicated instruction");
3889}
3890
3891
3892// Returns the max value that doesn't need to be extended.
3893int HexagonInstrInfo::getMaxValue(const MachineInstr *MI) const {
3894 const uint64_t F = MI->getDesc().TSFlags;
3895 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3896 & HexagonII::ExtentSignedMask;
3897 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3898 & HexagonII::ExtentBitsMask;
3899
3900 if (isSigned) // if value is signed
3901 return ~(-1U << (bits - 1));
3902 else
3903 return ~(-1U << bits);
3904}
3905
3906
3907unsigned HexagonInstrInfo::getMemAccessSize(const MachineInstr* MI) const {
3908 const uint64_t F = MI->getDesc().TSFlags;
3909 return (F >> HexagonII::MemAccessSizePos) & HexagonII::MemAccesSizeMask;
3910}
3911
3912
3913// Returns the min value that doesn't need to be extended.
3914int HexagonInstrInfo::getMinValue(const MachineInstr *MI) const {
3915 const uint64_t F = MI->getDesc().TSFlags;
3916 unsigned isSigned = (F >> HexagonII::ExtentSignedPos)
3917 & HexagonII::ExtentSignedMask;
3918 unsigned bits = (F >> HexagonII::ExtentBitsPos)
3919 & HexagonII::ExtentBitsMask;
3920
3921 if (isSigned) // if value is signed
3922 return -1U << (bits - 1);
3923 else
3924 return 0;
3925}
3926
3927
3928// Returns opcode of the non-extended equivalent instruction.
3929short HexagonInstrInfo::getNonExtOpcode(const MachineInstr *MI) const {
Jyotsna Verma84256432013-03-01 17:37:13 +00003930 // Check if the instruction has a register form that uses register in place
3931 // of the extended operand, if so return that as the non-extended form.
3932 short NonExtOpcode = Hexagon::getRegForm(MI->getOpcode());
3933 if (NonExtOpcode >= 0)
3934 return NonExtOpcode;
3935
3936 if (MI->getDesc().mayLoad() || MI->getDesc().mayStore()) {
Alp Tokercb402912014-01-24 17:20:08 +00003937 // Check addressing mode and retrieve non-ext equivalent instruction.
Jyotsna Verma84256432013-03-01 17:37:13 +00003938 switch (getAddrMode(MI)) {
3939 case HexagonII::Absolute :
Krzysztof Parzyszek02579052015-10-20 19:21:05 +00003940 return Hexagon::getBaseWithImmOffset(MI->getOpcode());
Jyotsna Verma84256432013-03-01 17:37:13 +00003941 case HexagonII::BaseImmOffset :
3942 return Hexagon::getBaseWithRegOffset(MI->getOpcode());
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003943 case HexagonII::BaseLongOffset:
3944 return Hexagon::getRegShlForm(MI->getOpcode());
3945
Jyotsna Verma84256432013-03-01 17:37:13 +00003946 default:
3947 return -1;
3948 }
3949 }
3950 return -1;
3951}
Jyotsna Verma5ed51812013-05-01 21:37:34 +00003952
Brendon Cahoondf43e682015-05-08 16:16:29 +00003953
Ahmed Bougachac88bf542015-06-11 19:30:37 +00003954bool HexagonInstrInfo::getPredReg(ArrayRef<MachineOperand> Cond,
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003955 unsigned &PredReg, unsigned &PredRegPos, unsigned &PredRegFlags) const {
Brendon Cahoondf43e682015-05-08 16:16:29 +00003956 if (Cond.empty())
3957 return false;
3958 assert(Cond.size() == 2);
3959 if (isNewValueJump(Cond[0].getImm()) || Cond[1].isMBB()) {
3960 DEBUG(dbgs() << "No predregs for new-value jumps/endloop");
3961 return false;
3962 }
3963 PredReg = Cond[1].getReg();
3964 PredRegPos = 1;
3965 // See IfConversion.cpp why we add RegState::Implicit | RegState::Undef
3966 PredRegFlags = 0;
3967 if (Cond[1].isImplicit())
3968 PredRegFlags = RegState::Implicit;
3969 if (Cond[1].isUndef())
3970 PredRegFlags |= RegState::Undef;
3971 return true;
3972}
3973
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003974
Krzysztof Parzyszek5e6f2bd2015-12-14 21:32:25 +00003975short HexagonInstrInfo::getPseudoInstrPair(const MachineInstr *MI) const {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00003976 return Hexagon::getRealHWInstr(MI->getOpcode(), Hexagon::InstrType_Pseudo);
3977}
3978
3979
3980short HexagonInstrInfo::getRegForm(const MachineInstr *MI) const {
3981 return Hexagon::getRegForm(MI->getOpcode());
3982}
3983
3984
3985// Return the number of bytes required to encode the instruction.
3986// Hexagon instructions are fixed length, 4 bytes, unless they
3987// use a constant extender, which requires another 4 bytes.
3988// For debug instructions and prolog labels, return 0.
3989unsigned HexagonInstrInfo::getSize(const MachineInstr *MI) const {
3990 if (MI->isDebugValue() || MI->isPosition())
3991 return 0;
3992
3993 unsigned Size = MI->getDesc().getSize();
3994 if (!Size)
3995 // Assume the default insn size in case it cannot be determined
3996 // for whatever reason.
3997 Size = HEXAGON_INSTR_SIZE;
3998
3999 if (isConstExtended(MI) || isExtended(MI))
4000 Size += HEXAGON_INSTR_SIZE;
4001
4002 // Try and compute number of instructions in asm.
4003 if (BranchRelaxAsmLarge && MI->getOpcode() == Hexagon::INLINEASM) {
4004 const MachineBasicBlock &MBB = *MI->getParent();
4005 const MachineFunction *MF = MBB.getParent();
4006 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
4007
4008 // Count the number of register definitions to find the asm string.
4009 unsigned NumDefs = 0;
4010 for (; MI->getOperand(NumDefs).isReg() && MI->getOperand(NumDefs).isDef();
4011 ++NumDefs)
4012 assert(NumDefs != MI->getNumOperands()-2 && "No asm string?");
4013
4014 assert(MI->getOperand(NumDefs).isSymbol() && "No asm string?");
4015 // Disassemble the AsmStr and approximate number of instructions.
4016 const char *AsmStr = MI->getOperand(NumDefs).getSymbolName();
4017 Size = getInlineAsmLength(AsmStr, *MAI);
4018 }
4019
4020 return Size;
4021}
4022
4023
4024uint64_t HexagonInstrInfo::getType(const MachineInstr* MI) const {
4025 const uint64_t F = MI->getDesc().TSFlags;
4026 return (F >> HexagonII::TypePos) & HexagonII::TypeMask;
4027}
4028
4029
4030unsigned HexagonInstrInfo::getUnits(const MachineInstr* MI) const {
4031 const TargetSubtargetInfo &ST = MI->getParent()->getParent()->getSubtarget();
4032 const InstrItineraryData &II = *ST.getInstrItineraryData();
4033 const InstrStage &IS = *II.beginStage(MI->getDesc().getSchedClass());
4034
4035 return IS.getUnits();
4036}
4037
4038
4039unsigned HexagonInstrInfo::getValidSubTargets(const unsigned Opcode) const {
4040 const uint64_t F = get(Opcode).TSFlags;
4041 return (F >> HexagonII::validSubTargetPos) & HexagonII::validSubTargetMask;
4042}
4043
4044
4045// Calculate size of the basic block without debug instructions.
4046unsigned HexagonInstrInfo::nonDbgBBSize(const MachineBasicBlock *BB) const {
4047 return nonDbgMICount(BB->instr_begin(), BB->instr_end());
4048}
4049
4050
4051unsigned HexagonInstrInfo::nonDbgBundleSize(
4052 MachineBasicBlock::const_iterator BundleHead) const {
4053 assert(BundleHead->isBundle() && "Not a bundle header");
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +00004054 auto MII = BundleHead.getInstrIterator();
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004055 // Skip the bundle header.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00004056 return nonDbgMICount(++MII, getBundleEnd(*BundleHead));
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004057}
4058
4059
4060/// immediateExtend - Changes the instruction in place to one using an immediate
4061/// extender.
4062void HexagonInstrInfo::immediateExtend(MachineInstr *MI) const {
4063 assert((isExtendable(MI)||isConstExtended(MI)) &&
4064 "Instruction must be extendable");
4065 // Find which operand is extendable.
4066 short ExtOpNum = getCExtOpNum(MI);
4067 MachineOperand &MO = MI->getOperand(ExtOpNum);
4068 // This needs to be something we understand.
4069 assert((MO.isMBB() || MO.isImm()) &&
4070 "Branch with unknown extendable field type");
4071 // Mark given operand as extended.
4072 MO.addTargetFlag(HexagonII::HMOTF_ConstExtended);
4073}
4074
4075
4076bool HexagonInstrInfo::invertAndChangeJumpTarget(
4077 MachineInstr* MI, MachineBasicBlock* NewTarget) const {
4078 DEBUG(dbgs() << "\n[invertAndChangeJumpTarget] to BB#"
4079 << NewTarget->getNumber(); MI->dump(););
4080 assert(MI->isBranch());
4081 unsigned NewOpcode = getInvertedPredicatedOpcode(MI->getOpcode());
4082 int TargetPos = MI->getNumOperands() - 1;
4083 // In general branch target is the last operand,
4084 // but some implicit defs added at the end might change it.
4085 while ((TargetPos > -1) && !MI->getOperand(TargetPos).isMBB())
4086 --TargetPos;
4087 assert((TargetPos >= 0) && MI->getOperand(TargetPos).isMBB());
4088 MI->getOperand(TargetPos).setMBB(NewTarget);
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00004089 if (EnableBranchPrediction && isPredicatedNew(*MI)) {
Krzysztof Parzyszekb9a1c3a2015-11-24 14:55:26 +00004090 NewOpcode = reversePrediction(NewOpcode);
4091 }
4092 MI->setDesc(get(NewOpcode));
4093 return true;
4094}
4095
4096
4097void HexagonInstrInfo::genAllInsnTimingClasses(MachineFunction &MF) const {
4098 /* +++ The code below is used to generate complete set of Hexagon Insn +++ */
4099 MachineFunction::iterator A = MF.begin();
4100 MachineBasicBlock &B = *A;
4101 MachineBasicBlock::iterator I = B.begin();
4102 MachineInstr *MI = &*I;
4103 DebugLoc DL = MI->getDebugLoc();
4104 MachineInstr *NewMI;
4105
4106 for (unsigned insn = TargetOpcode::GENERIC_OP_END+1;
4107 insn < Hexagon::INSTRUCTION_LIST_END; ++insn) {
4108 NewMI = BuildMI(B, MI, DL, get(insn));
4109 DEBUG(dbgs() << "\n" << getName(NewMI->getOpcode()) <<
4110 " Class: " << NewMI->getDesc().getSchedClass());
4111 NewMI->eraseFromParent();
4112 }
4113 /* --- The code above is used to generate complete set of Hexagon Insn --- */
4114}
4115
4116
4117// inverts the predication logic.
4118// p -> NotP
4119// NotP -> P
4120bool HexagonInstrInfo::reversePredSense(MachineInstr* MI) const {
4121 DEBUG(dbgs() << "\nTrying to reverse pred. sense of:"; MI->dump());
4122 MI->setDesc(get(getInvertedPredicatedOpcode(MI->getOpcode())));
4123 return true;
4124}
4125
4126
4127// Reverse the branch prediction.
4128unsigned HexagonInstrInfo::reversePrediction(unsigned Opcode) const {
4129 int PredRevOpcode = -1;
4130 if (isPredictedTaken(Opcode))
4131 PredRevOpcode = Hexagon::notTakenBranchPrediction(Opcode);
4132 else
4133 PredRevOpcode = Hexagon::takenBranchPrediction(Opcode);
4134 assert(PredRevOpcode > 0);
4135 return PredRevOpcode;
4136}
4137
4138
4139// TODO: Add more rigorous validation.
4140bool HexagonInstrInfo::validateBranchCond(const ArrayRef<MachineOperand> &Cond)
4141 const {
4142 return Cond.empty() || (Cond[0].isImm() && (Cond.size() != 1));
4143}
4144
Krzysztof Parzyszekf5cbac92016-04-29 15:49:13 +00004145
4146short HexagonInstrInfo::xformRegToImmOffset(const MachineInstr *MI) const {
4147 return Hexagon::xformRegToImmOffset(MI->getOpcode());
4148}