blob: 4dd2d41446e1851ec81af1985558ad2c163a48d3 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
David Greene03264ef2010-07-12 23:41:28 +000042def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
43def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000044def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
45def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86pshufb : SDNode<"X86ISD::PSHUFB",
47 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000049def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000050 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000051 SDTCisSameAs<0,2>]>>;
52def X86psignb : SDNode<"X86ISD::PSIGNB",
53 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
54 SDTCisSameAs<0,2>]>>;
55def X86psignw : SDNode<"X86ISD::PSIGNW",
56 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
57 SDTCisSameAs<0,2>]>>;
58def X86psignd : SDNode<"X86ISD::PSIGND",
59 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
60 SDTCisSameAs<0,2>]>>;
Nate Begeman4b9db072010-12-20 22:04:24 +000061def X86pblendv : SDNode<"X86ISD::PBLENDVB",
62 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
63 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>>;
David Greene03264ef2010-07-12 23:41:28 +000064def X86pextrb : SDNode<"X86ISD::PEXTRB",
65 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
66def X86pextrw : SDNode<"X86ISD::PEXTRW",
67 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
68def X86pinsrb : SDNode<"X86ISD::PINSRB",
69 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
70 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
71def X86pinsrw : SDNode<"X86ISD::PINSRW",
72 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
73 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
74def X86insrtps : SDNode<"X86ISD::INSERTPS",
75 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
76 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
77def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
78 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
79def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000080 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000081def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
82def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
83def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
84def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
85def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
87def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
89def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
90def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
91def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
92def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
93
94def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000095 SDTCisVec<1>,
96 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000098def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000099
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000100// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
101// translated into one of the target nodes below during lowering.
102// Note: this is a work in progress...
103def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
104def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
105 SDTCisSameAs<0,2>]>;
106
107def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
108 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
109def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
110 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
111
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000112def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
113
114def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
115def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
116def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
117
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000118def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
119def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
120
121def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
122def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
123def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
124
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000125def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
126def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
127
128def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000129def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000130def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000131def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
132
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000133def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
134def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000135
136def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
137def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000138def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
139def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000140def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
141def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
142
143def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
144def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
145def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
146def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
147
148def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
149def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
150def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
151def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
152
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000153def X86VPermil : SDNode<"X86ISD::VPERMIL", SDTShuff2OpI>;
154
David Greene03264ef2010-07-12 23:41:28 +0000155//===----------------------------------------------------------------------===//
156// SSE Complex Patterns
157//===----------------------------------------------------------------------===//
158
159// These are 'extloads' from a scalar to the low element of a vector, zeroing
160// the top elements. These are used for the SSE 'ss' and 'sd' instruction
161// forms.
162def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000163 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
164 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000165def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000166 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
167 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000168
169def ssmem : Operand<v4f32> {
170 let PrintMethod = "printf32mem";
171 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
172 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000173 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000174}
175def sdmem : Operand<v2f64> {
176 let PrintMethod = "printf64mem";
177 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
178 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000179 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000180}
181
182//===----------------------------------------------------------------------===//
183// SSE pattern fragments
184//===----------------------------------------------------------------------===//
185
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000186// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000187def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
188def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
189def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
190def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
191
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000192// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000193def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
194def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
195def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
196def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
197
198// Like 'store', but always requires vector alignment.
199def alignedstore : PatFrag<(ops node:$val, node:$ptr),
200 (store node:$val, node:$ptr), [{
201 return cast<StoreSDNode>(N)->getAlignment() >= 16;
202}]>;
203
204// Like 'load', but always requires vector alignment.
205def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
206 return cast<LoadSDNode>(N)->getAlignment() >= 16;
207}]>;
208
209def alignedloadfsf32 : PatFrag<(ops node:$ptr),
210 (f32 (alignedload node:$ptr))>;
211def alignedloadfsf64 : PatFrag<(ops node:$ptr),
212 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000213
214// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000215def alignedloadv4f32 : PatFrag<(ops node:$ptr),
216 (v4f32 (alignedload node:$ptr))>;
217def alignedloadv2f64 : PatFrag<(ops node:$ptr),
218 (v2f64 (alignedload node:$ptr))>;
219def alignedloadv4i32 : PatFrag<(ops node:$ptr),
220 (v4i32 (alignedload node:$ptr))>;
221def alignedloadv2i64 : PatFrag<(ops node:$ptr),
222 (v2i64 (alignedload node:$ptr))>;
223
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000224// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000225def alignedloadv8f32 : PatFrag<(ops node:$ptr),
226 (v8f32 (alignedload node:$ptr))>;
227def alignedloadv4f64 : PatFrag<(ops node:$ptr),
228 (v4f64 (alignedload node:$ptr))>;
229def alignedloadv8i32 : PatFrag<(ops node:$ptr),
230 (v8i32 (alignedload node:$ptr))>;
231def alignedloadv4i64 : PatFrag<(ops node:$ptr),
232 (v4i64 (alignedload node:$ptr))>;
233
234// Like 'load', but uses special alignment checks suitable for use in
235// memory operands in most SSE instructions, which are required to
236// be naturally aligned on some targets but not on others. If the subtarget
237// allows unaligned accesses, match any load, though this may require
238// setting a feature bit in the processor (on startup, for example).
239// Opteron 10h and later implement such a feature.
240def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
241 return Subtarget->hasVectorUAMem()
242 || cast<LoadSDNode>(N)->getAlignment() >= 16;
243}]>;
244
245def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
246def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000247
248// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000249def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
250def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
251def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
252def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000253def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000254def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
255
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000256// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000257def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000258def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
259def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000260def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
261def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000262
263// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
264// 16-byte boundary.
265// FIXME: 8 byte alignment for mmx reads is not required
266def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
267 return cast<LoadSDNode>(N)->getAlignment() >= 8;
268}]>;
269
Dale Johannesendd224d22010-09-30 23:57:10 +0000270def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000271
272// MOVNT Support
273// Like 'store', but requires the non-temporal bit to be set
274def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
275 (st node:$val, node:$ptr), [{
276 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
277 return ST->isNonTemporal();
278 return false;
279}]>;
280
281def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
282 (st node:$val, node:$ptr), [{
283 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
284 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
285 ST->getAddressingMode() == ISD::UNINDEXED &&
286 ST->getAlignment() >= 16;
287 return false;
288}]>;
289
290def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
291 (st node:$val, node:$ptr), [{
292 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
293 return ST->isNonTemporal() &&
294 ST->getAlignment() < 16;
295 return false;
296}]>;
297
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000298// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000299def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
300def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
301def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
302def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
303def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
304def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
305
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000306// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000307def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000308def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000309
David Greene03264ef2010-07-12 23:41:28 +0000310def vzmovl_v2i64 : PatFrag<(ops node:$src),
311 (bitconvert (v2i64 (X86vzmovl
312 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
313def vzmovl_v4i32 : PatFrag<(ops node:$src),
314 (bitconvert (v4i32 (X86vzmovl
315 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
316
317def vzload_v2i64 : PatFrag<(ops node:$src),
318 (bitconvert (v2i64 (X86vzload node:$src)))>;
319
320
321def fp32imm0 : PatLeaf<(f32 fpimm), [{
322 return N->isExactlyValue(+0.0);
323}]>;
324
325// BYTE_imm - Transform bit immediates into byte immediates.
326def BYTE_imm : SDNodeXForm<imm, [{
327 // Transformation function: imm >> 3
328 return getI32Imm(N->getZExtValue() >> 3);
329}]>;
330
331// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
332// SHUFP* etc. imm.
333def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
334 return getI8Imm(X86::getShuffleSHUFImmediate(N));
335}]>;
336
337// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
338// PSHUFHW imm.
339def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
340 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
341}]>;
342
343// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
344// PSHUFLW imm.
345def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
346 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
347}]>;
348
349// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
350// a PALIGNR imm.
351def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
352 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
353}]>;
354
David Greenec4da1102011-02-03 15:50:00 +0000355// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
356// to VEXTRACTF128 imm.
357def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
358 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
359}]>;
360
David Greene653f1ee2011-02-04 16:08:29 +0000361// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
362// VINSERTF128 imm.
363def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
364 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
365}]>;
366
David Greene03264ef2010-07-12 23:41:28 +0000367def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
368 (vector_shuffle node:$lhs, node:$rhs), [{
369 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
370 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
371}]>;
372
373def movddup : PatFrag<(ops node:$lhs, node:$rhs),
374 (vector_shuffle node:$lhs, node:$rhs), [{
375 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
376}]>;
377
378def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
379 (vector_shuffle node:$lhs, node:$rhs), [{
380 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
381}]>;
382
383def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
384 (vector_shuffle node:$lhs, node:$rhs), [{
385 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
386}]>;
387
388def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
389 (vector_shuffle node:$lhs, node:$rhs), [{
390 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
391}]>;
392
393def movlp : PatFrag<(ops node:$lhs, node:$rhs),
394 (vector_shuffle node:$lhs, node:$rhs), [{
395 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
396}]>;
397
398def movl : PatFrag<(ops node:$lhs, node:$rhs),
399 (vector_shuffle node:$lhs, node:$rhs), [{
400 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
401}]>;
402
403def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
404 (vector_shuffle node:$lhs, node:$rhs), [{
405 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
406}]>;
407
408def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
409 (vector_shuffle node:$lhs, node:$rhs), [{
410 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
411}]>;
412
413def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
414 (vector_shuffle node:$lhs, node:$rhs), [{
415 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
416}]>;
417
418def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
419 (vector_shuffle node:$lhs, node:$rhs), [{
420 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
421}]>;
422
423def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
424 (vector_shuffle node:$lhs, node:$rhs), [{
425 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
426}]>;
427
428def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
429 (vector_shuffle node:$lhs, node:$rhs), [{
430 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
431}]>;
432
433def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
434 (vector_shuffle node:$lhs, node:$rhs), [{
435 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
436}], SHUFFLE_get_shuf_imm>;
437
438def shufp : PatFrag<(ops node:$lhs, node:$rhs),
439 (vector_shuffle node:$lhs, node:$rhs), [{
440 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
441}], SHUFFLE_get_shuf_imm>;
442
443def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
444 (vector_shuffle node:$lhs, node:$rhs), [{
445 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
446}], SHUFFLE_get_pshufhw_imm>;
447
448def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
449 (vector_shuffle node:$lhs, node:$rhs), [{
450 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
451}], SHUFFLE_get_pshuflw_imm>;
452
453def palign : PatFrag<(ops node:$lhs, node:$rhs),
454 (vector_shuffle node:$lhs, node:$rhs), [{
455 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
456}], SHUFFLE_get_palign_imm>;
David Greenec4da1102011-02-03 15:50:00 +0000457
458def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
459 (extract_subvector node:$bigvec,
460 node:$index), [{
461 return X86::isVEXTRACTF128Index(N);
462}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000463
464def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
465 node:$index),
466 (insert_subvector node:$bigvec, node:$smallvec,
467 node:$index), [{
468 return X86::isVINSERTF128Index(N);
469}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000470