blob: 8efc23342d1d00842624b0b9abb9537f6582e3be [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14def BroadwellModel : SchedMachineModel {
15 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
16 // instructions per cycle.
17 let IssueWidth = 4;
18 let MicroOpBufferSize = 192; // Based on the reorder buffer.
19 let LoadLatency = 5;
20 let MispredictPenalty = 16;
21
22 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
23 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000024
25 // This flag is set to allow the scheduler to assign a default model to
26 // unrecognized opcodes.
27 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000028}
29
30let SchedModel = BroadwellModel in {
31
32// Broadwell can issue micro-ops to 8 different ports in one cycle.
33
34// Ports 0, 1, 5, and 6 handle all computation.
35// Port 4 gets the data half of stores. Store data can be available later than
36// the store address, but since we don't model the latency of stores, we can
37// ignore that.
38// Ports 2 and 3 are identical. They handle loads and the address half of
39// stores. Port 7 can handle address calculations.
40def BWPort0 : ProcResource<1>;
41def BWPort1 : ProcResource<1>;
42def BWPort2 : ProcResource<1>;
43def BWPort3 : ProcResource<1>;
44def BWPort4 : ProcResource<1>;
45def BWPort5 : ProcResource<1>;
46def BWPort6 : ProcResource<1>;
47def BWPort7 : ProcResource<1>;
48
49// Many micro-ops are capable of issuing on multiple ports.
50def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
51def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
52def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
53def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
54def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
55def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
56def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
57def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
58def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
59def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
60def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
61def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
62
63// 60 Entry Unified Scheduler
64def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
65 BWPort5, BWPort6, BWPort7]> {
66 let BufferSize=60;
67}
68
69// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
70// cycles after the memory operand.
71def : ReadAdvance<ReadAfterLd, 5>;
72
73// Many SchedWrites are defined in pairs with and without a folded load.
74// Instructions with folded loads are usually micro-fused, so they only appear
75// as two micro-ops when queued in the reservation station.
76// This multiclass defines the resource usage for variants with and without
77// folded loads.
78multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
79 ProcResourceKind ExePort,
80 int Lat> {
81 // Register variant is using a single cycle on ExePort.
82 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
83
84 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
85 // latency.
86 def : WriteRes<SchedRW.Folded, [BWPort23, ExePort]> {
87 let Latency = !add(Lat, 5);
88 }
89}
90
91// A folded store needs a cycle on port 4 for the store data, but it does not
92// need an extra port 2/3 cycle to recompute the address.
93def : WriteRes<WriteRMW, [BWPort4]>;
94
95// Arithmetic.
96defm : BWWriteResPair<WriteALU, BWPort0156, 1>; // Simple integer ALU op.
97defm : BWWriteResPair<WriteIMul, BWPort1, 3>; // Integer multiplication.
98def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
99def BWDivider : ProcResource<1>; // Integer division issued on port 0.
100def : WriteRes<WriteIDiv, [BWPort0, BWDivider]> { // Integer division.
101 let Latency = 25;
102 let ResourceCycles = [1, 10];
103}
104def : WriteRes<WriteIDivLd, [BWPort23, BWPort0, BWDivider]> {
105 let Latency = 29;
106 let ResourceCycles = [1, 1, 10];
107}
108
109def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
110
111// Integer shifts and rotates.
112defm : BWWriteResPair<WriteShift, BWPort06, 1>;
113
114// Loads, stores, and moves, not folded with other operations.
115def : WriteRes<WriteLoad, [BWPort23]> { let Latency = 5; }
116def : WriteRes<WriteStore, [BWPort237, BWPort4]>;
117def : WriteRes<WriteMove, [BWPort0156]>;
118
119// Idioms that clear a register, like xorps %xmm0, %xmm0.
120// These can often bypass execution ports completely.
121def : WriteRes<WriteZero, []>;
122
Sanjoy Das1074eb22017-12-12 19:11:31 +0000123// Treat misc copies as a move.
124def : InstRW<[WriteMove], (instrs COPY)>;
125
Gadi Haber323f2e12017-10-24 20:19:47 +0000126// Branches don't produce values, so they have no latency, but they still
127// consume resources. Indirect branches can fold loads.
128defm : BWWriteResPair<WriteJump, BWPort06, 1>;
129
130// Floating point. This covers both scalar and vector operations.
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000131def : WriteRes<WriteFLoad, [BWPort23]> { let Latency = 5; }
132def : WriteRes<WriteFStore, [BWPort237, BWPort4]>;
133def : WriteRes<WriteFMove, [BWPort5]>;
134
Gadi Haber323f2e12017-10-24 20:19:47 +0000135defm : BWWriteResPair<WriteFAdd, BWPort1, 3>; // Floating point add/sub/compare.
136defm : BWWriteResPair<WriteFMul, BWPort0, 5>; // Floating point multiplication.
137defm : BWWriteResPair<WriteFDiv, BWPort0, 12>; // 10-14 cycles. // Floating point division.
138defm : BWWriteResPair<WriteFSqrt, BWPort0, 15>; // Floating point square root.
139defm : BWWriteResPair<WriteFRcp, BWPort0, 5>; // Floating point reciprocal estimate.
140defm : BWWriteResPair<WriteFRsqrt, BWPort0, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrim97160be2017-11-27 10:41:32 +0000141defm : BWWriteResPair<WriteFMA, BWPort01, 5>; // Fused Multiply Add.
Gadi Haber323f2e12017-10-24 20:19:47 +0000142defm : BWWriteResPair<WriteFShuffle, BWPort5, 1>; // Floating point vector shuffles.
143defm : BWWriteResPair<WriteFBlend, BWPort015, 1>; // Floating point vector blends.
144def : WriteRes<WriteFVarBlend, [BWPort5]> { // Fp vector variable blends.
145 let Latency = 2;
146 let ResourceCycles = [2];
147}
148def : WriteRes<WriteFVarBlendLd, [BWPort5, BWPort23]> {
149 let Latency = 6;
150 let ResourceCycles = [2, 1];
151}
152
153// FMA Scheduling helper class.
154// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
155
156// Vector integer operations.
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000157def : WriteRes<WriteVecLoad, [BWPort23]> { let Latency = 5; }
158def : WriteRes<WriteVecStore, [BWPort237, BWPort4]>;
159def : WriteRes<WriteVecMove, [BWPort015]>;
160
Gadi Haber323f2e12017-10-24 20:19:47 +0000161defm : BWWriteResPair<WriteVecALU, BWPort15, 1>; // Vector integer ALU op, no logicals.
162defm : BWWriteResPair<WriteVecShift, BWPort0, 1>; // Vector integer shifts.
163defm : BWWriteResPair<WriteVecIMul, BWPort0, 5>; // Vector integer multiply.
164defm : BWWriteResPair<WriteShuffle, BWPort5, 1>; // Vector shuffles.
165defm : BWWriteResPair<WriteBlend, BWPort15, 1>; // Vector blends.
166
167def : WriteRes<WriteVarBlend, [BWPort5]> { // Vector variable blends.
168 let Latency = 2;
169 let ResourceCycles = [2];
170}
171def : WriteRes<WriteVarBlendLd, [BWPort5, BWPort23]> {
172 let Latency = 6;
173 let ResourceCycles = [2, 1];
174}
175
176def : WriteRes<WriteMPSAD, [BWPort0, BWPort5]> { // Vector MPSAD.
177 let Latency = 6;
178 let ResourceCycles = [1, 2];
179}
180def : WriteRes<WriteMPSADLd, [BWPort23, BWPort0, BWPort5]> {
181 let Latency = 6;
182 let ResourceCycles = [1, 1, 2];
183}
184
185// Vector bitwise operations.
186// These are often used on both floating point and integer vectors.
187defm : BWWriteResPair<WriteVecLogic, BWPort015, 1>; // Vector and/or/xor.
188
189// Conversion between integer and float.
190defm : BWWriteResPair<WriteCvtF2I, BWPort1, 3>; // Float -> Integer.
191defm : BWWriteResPair<WriteCvtI2F, BWPort1, 4>; // Integer -> Float.
192defm : BWWriteResPair<WriteCvtF2F, BWPort1, 3>; // Float -> Float size conversion.
193
194// Strings instructions.
195// Packed Compare Implicit Length Strings, Return Mask
196// String instructions.
197def : WriteRes<WritePCmpIStrM, [BWPort0]> {
198 let Latency = 10;
199 let ResourceCycles = [3];
200}
201def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
202 let Latency = 10;
203 let ResourceCycles = [3, 1];
204}
205// Packed Compare Explicit Length Strings, Return Mask
206def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort16, BWPort5]> {
207 let Latency = 10;
208 let ResourceCycles = [3, 2, 4];
209}
210def : WriteRes<WritePCmpEStrMLd, [BWPort05, BWPort16, BWPort23]> {
211 let Latency = 10;
212 let ResourceCycles = [6, 2, 1];
213}
214 // Packed Compare Implicit Length Strings, Return Index
215def : WriteRes<WritePCmpIStrI, [BWPort0]> {
216 let Latency = 11;
217 let ResourceCycles = [3];
218}
219def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
220 let Latency = 11;
221 let ResourceCycles = [3, 1];
222}
223// Packed Compare Explicit Length Strings, Return Index
224def : WriteRes<WritePCmpEStrI, [BWPort05, BWPort16]> {
225 let Latency = 11;
226 let ResourceCycles = [6, 2];
227}
228def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort16, BWPort5, BWPort23]> {
229 let Latency = 11;
230 let ResourceCycles = [3, 2, 2, 1];
231}
232
233// AES instructions.
234def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
235 let Latency = 7;
236 let ResourceCycles = [1];
237}
238def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
239 let Latency = 7;
240 let ResourceCycles = [1, 1];
241}
242def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
243 let Latency = 14;
244 let ResourceCycles = [2];
245}
246def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
247 let Latency = 14;
248 let ResourceCycles = [2, 1];
249}
250def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5]> { // Key Generation.
251 let Latency = 10;
252 let ResourceCycles = [2, 8];
253}
254def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23]> {
255 let Latency = 10;
256 let ResourceCycles = [2, 7, 1];
257}
258
259// Carry-less multiplication instructions.
260def : WriteRes<WriteCLMul, [BWPort0, BWPort5]> {
261 let Latency = 7;
262 let ResourceCycles = [2, 1];
263}
264def : WriteRes<WriteCLMulLd, [BWPort0, BWPort5, BWPort23]> {
265 let Latency = 7;
266 let ResourceCycles = [2, 1, 1];
267}
268
269// Catch-all for expensive system instructions.
270def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
271
272// AVX2.
273defm : BWWriteResPair<WriteFShuffle256, BWPort5, 3>; // Fp 256-bit width vector shuffles.
274defm : BWWriteResPair<WriteShuffle256, BWPort5, 3>; // 256-bit width vector shuffles.
275def : WriteRes<WriteVarVecShift, [BWPort0, BWPort5]> { // Variable vector shifts.
276 let Latency = 2;
277 let ResourceCycles = [2, 1];
278}
279def : WriteRes<WriteVarVecShiftLd, [BWPort0, BWPort5, BWPort23]> {
280 let Latency = 6;
281 let ResourceCycles = [2, 1, 1];
282}
283
284// Old microcoded instructions that nobody use.
285def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
286
287// Fence instructions.
288def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
289
290// Nop, not very useful expect it provides a model for nops!
291def : WriteRes<WriteNop, []>;
292
293////////////////////////////////////////////////////////////////////////////////
294// Horizontal add/sub instructions.
295////////////////////////////////////////////////////////////////////////////////
296// HADD, HSUB PS/PD
297// x,x / v,v,v.
298def : WriteRes<WriteFHAdd, [BWPort1]> {
299 let Latency = 3;
300}
301
302// x,m / v,v,m.
303def : WriteRes<WriteFHAddLd, [BWPort1, BWPort23]> {
304 let Latency = 7;
305 let ResourceCycles = [1, 1];
306}
307
308// PHADD|PHSUB (S) W/D.
309// v <- v,v.
310def : WriteRes<WritePHAdd, [BWPort15]>;
311
312// v <- v,m.
313def : WriteRes<WritePHAddLd, [BWPort15, BWPort23]> {
314 let Latency = 5;
315 let ResourceCycles = [1, 1];
316}
317
318// Remaining instrs.
319
320def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
321 let Latency = 1;
322 let NumMicroOps = 1;
323 let ResourceCycles = [1];
324}
325def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr")>;
326def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64grr")>;
327def: InstRW<[BWWriteResGroup1], (instregex "MMX_PMOVMSKBrr")>;
328def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDri")>;
329def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDrr")>;
330def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQri")>;
331def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQrr")>;
332def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWri")>;
333def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWrr")>;
334def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADri")>;
335def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADrr")>;
336def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWri")>;
337def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWrr")>;
338def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDri")>;
339def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDrr")>;
340def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQri")>;
341def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQrr")>;
342def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWri")>;
343def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWrr")>;
344def: InstRW<[BWWriteResGroup1], (instregex "MOVPDI2DIrr")>;
345def: InstRW<[BWWriteResGroup1], (instregex "MOVPQIto64rr")>;
346def: InstRW<[BWWriteResGroup1], (instregex "PSLLDri")>;
347def: InstRW<[BWWriteResGroup1], (instregex "PSLLQri")>;
348def: InstRW<[BWWriteResGroup1], (instregex "PSLLWri")>;
349def: InstRW<[BWWriteResGroup1], (instregex "PSRADri")>;
350def: InstRW<[BWWriteResGroup1], (instregex "PSRAWri")>;
351def: InstRW<[BWWriteResGroup1], (instregex "PSRLDri")>;
352def: InstRW<[BWWriteResGroup1], (instregex "PSRLQri")>;
353def: InstRW<[BWWriteResGroup1], (instregex "PSRLWri")>;
354def: InstRW<[BWWriteResGroup1], (instregex "VMOVPDI2DIrr")>;
355def: InstRW<[BWWriteResGroup1], (instregex "VMOVPQIto64rr")>;
356def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDYri")>;
357def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDri")>;
358def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQYri")>;
359def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQri")>;
360def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQYrr")>;
361def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQrr")>;
362def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWYri")>;
363def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWri")>;
364def: InstRW<[BWWriteResGroup1], (instregex "VPSRADYri")>;
365def: InstRW<[BWWriteResGroup1], (instregex "VPSRADri")>;
366def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWYri")>;
367def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWri")>;
368def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDYri")>;
369def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDri")>;
370def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQYri")>;
371def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQri")>;
372def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQYrr")>;
373def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQrr")>;
374def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWYri")>;
375def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWri")>;
376def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDYrr")>;
377def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDrr")>;
378def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSYrr")>;
379def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSrr")>;
380
381def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
382 let Latency = 1;
383 let NumMicroOps = 1;
384 let ResourceCycles = [1];
385}
386def: InstRW<[BWWriteResGroup2], (instregex "COMP_FST0r")>;
387def: InstRW<[BWWriteResGroup2], (instregex "COM_FST0r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000388def: InstRW<[BWWriteResGroup2], (instregex "UCOM_FPr")>;
389def: InstRW<[BWWriteResGroup2], (instregex "UCOM_Fr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000390
391def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
392 let Latency = 1;
393 let NumMicroOps = 1;
394 let ResourceCycles = [1];
395}
396def: InstRW<[BWWriteResGroup3], (instregex "ANDNPDrr")>;
397def: InstRW<[BWWriteResGroup3], (instregex "ANDNPSrr")>;
398def: InstRW<[BWWriteResGroup3], (instregex "ANDPDrr")>;
399def: InstRW<[BWWriteResGroup3], (instregex "ANDPSrr")>;
400def: InstRW<[BWWriteResGroup3], (instregex "INSERTPSrr")>;
401def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr")>;
402def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64to64rr")>;
403def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +0000404def: InstRW<[BWWriteResGroup3], (instregex "MMX_PALIGNRrri")>;
405def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFBrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000406def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFWri")>;
407def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHBWirr")>;
408def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHDQirr")>;
409def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHWDirr")>;
410def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLBWirr")>;
411def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLDQirr")>;
412def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLWDirr")>;
413def: InstRW<[BWWriteResGroup3], (instregex "MOV64toPQIrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000414def: InstRW<[BWWriteResGroup3], (instregex "MOVAPDrr")>;
415def: InstRW<[BWWriteResGroup3], (instregex "MOVAPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000416def: InstRW<[BWWriteResGroup3], (instregex "MOVDDUPrr")>;
417def: InstRW<[BWWriteResGroup3], (instregex "MOVDI2PDIrr")>;
418def: InstRW<[BWWriteResGroup3], (instregex "MOVHLPSrr")>;
419def: InstRW<[BWWriteResGroup3], (instregex "MOVLHPSrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000420def: InstRW<[BWWriteResGroup3], (instregex "MOVSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000421def: InstRW<[BWWriteResGroup3], (instregex "MOVSHDUPrr")>;
422def: InstRW<[BWWriteResGroup3], (instregex "MOVSLDUPrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000423def: InstRW<[BWWriteResGroup3], (instregex "MOVSSrr")>;
424def: InstRW<[BWWriteResGroup3], (instregex "MOVUPDrr")>;
425def: InstRW<[BWWriteResGroup3], (instregex "MOVUPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000426def: InstRW<[BWWriteResGroup3], (instregex "ORPDrr")>;
427def: InstRW<[BWWriteResGroup3], (instregex "ORPSrr")>;
428def: InstRW<[BWWriteResGroup3], (instregex "PACKSSDWrr")>;
429def: InstRW<[BWWriteResGroup3], (instregex "PACKSSWBrr")>;
430def: InstRW<[BWWriteResGroup3], (instregex "PACKUSDWrr")>;
431def: InstRW<[BWWriteResGroup3], (instregex "PACKUSWBrr")>;
432def: InstRW<[BWWriteResGroup3], (instregex "PALIGNRrri")>;
433def: InstRW<[BWWriteResGroup3], (instregex "PBLENDWrri")>;
434def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBDrr")>;
435def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBQrr")>;
436def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBWrr")>;
437def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXDQrr")>;
438def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWDrr")>;
439def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWQrr")>;
440def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBDrr")>;
441def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBQrr")>;
442def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBWrr")>;
443def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXDQrr")>;
444def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWDrr")>;
445def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWQrr")>;
446def: InstRW<[BWWriteResGroup3], (instregex "PSHUFBrr")>;
447def: InstRW<[BWWriteResGroup3], (instregex "PSHUFDri")>;
448def: InstRW<[BWWriteResGroup3], (instregex "PSHUFHWri")>;
449def: InstRW<[BWWriteResGroup3], (instregex "PSHUFLWri")>;
450def: InstRW<[BWWriteResGroup3], (instregex "PSLLDQri")>;
451def: InstRW<[BWWriteResGroup3], (instregex "PSRLDQri")>;
452def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHBWrr")>;
453def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHDQrr")>;
454def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHQDQrr")>;
455def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHWDrr")>;
456def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLBWrr")>;
457def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLDQrr")>;
458def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLQDQrr")>;
459def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLWDrr")>;
460def: InstRW<[BWWriteResGroup3], (instregex "SHUFPDrri")>;
461def: InstRW<[BWWriteResGroup3], (instregex "SHUFPSrri")>;
462def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPDrr")>;
463def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPSrr")>;
464def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPDrr")>;
465def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPSrr")>;
466def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDYrr")>;
467def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDrr")>;
468def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSYrr")>;
469def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSrr")>;
470def: InstRW<[BWWriteResGroup3], (instregex "VANDPDYrr")>;
471def: InstRW<[BWWriteResGroup3], (instregex "VANDPDrr")>;
472def: InstRW<[BWWriteResGroup3], (instregex "VANDPSYrr")>;
473def: InstRW<[BWWriteResGroup3], (instregex "VANDPSrr")>;
474def: InstRW<[BWWriteResGroup3], (instregex "VBROADCASTSSrr")>;
475def: InstRW<[BWWriteResGroup3], (instregex "VINSERTPSrr")>;
476def: InstRW<[BWWriteResGroup3], (instregex "VMOV64toPQIrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000477def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDYrr")>;
478def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDrr")>;
479def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSYrr")>;
480def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000481def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPYrr")>;
482def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPrr")>;
483def: InstRW<[BWWriteResGroup3], (instregex "VMOVDI2PDIrr")>;
484def: InstRW<[BWWriteResGroup3], (instregex "VMOVHLPSrr")>;
485def: InstRW<[BWWriteResGroup3], (instregex "VMOVLHPSrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000486def: InstRW<[BWWriteResGroup3], (instregex "VMOVSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000487def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPYrr")>;
488def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPrr")>;
489def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPYrr")>;
490def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPrr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000491def: InstRW<[BWWriteResGroup3], (instregex "VMOVSSrr")>;
492def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDYrr")>;
493def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDrr")>;
494def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSYrr")>;
495def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000496def: InstRW<[BWWriteResGroup3], (instregex "VORPDYrr")>;
497def: InstRW<[BWWriteResGroup3], (instregex "VORPDrr")>;
498def: InstRW<[BWWriteResGroup3], (instregex "VORPSYrr")>;
499def: InstRW<[BWWriteResGroup3], (instregex "VORPSrr")>;
500def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWYrr")>;
501def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWrr")>;
502def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBYrr")>;
503def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBrr")>;
504def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWYrr")>;
505def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWrr")>;
506def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBYrr")>;
507def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBrr")>;
508def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRYrri")>;
509def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRrri")>;
510def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWYrri")>;
511def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWrri")>;
512def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTDrr")>;
513def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTQrr")>;
514def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYri")>;
515def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYrr")>;
516def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDri")>;
517def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDrr")>;
518def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYri")>;
519def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYrr")>;
520def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSri")>;
521def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSrr")>;
522def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBDrr")>;
523def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBQrr")>;
524def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBWrr")>;
525def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXDQrr")>;
526def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWDrr")>;
527def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWQrr")>;
528def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBDrr")>;
529def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBQrr")>;
530def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBWrr")>;
531def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXDQrr")>;
532def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWDrr")>;
533def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWQrr")>;
534def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBYrr")>;
535def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBrr")>;
536def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDYri")>;
537def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDri")>;
538def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWYri")>;
539def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWri")>;
540def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWYri")>;
541def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWri")>;
542def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQYri")>;
543def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQri")>;
544def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQYri")>;
545def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQri")>;
546def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWYrr")>;
547def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWrr")>;
548def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQYrr")>;
549def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQrr")>;
550def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQYrr")>;
551def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQrr")>;
552def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDYrr")>;
553def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDrr")>;
554def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWYrr")>;
555def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWrr")>;
556def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQYrr")>;
557def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQrr")>;
558def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQYrr")>;
559def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQrr")>;
560def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDYrr")>;
561def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDrr")>;
562def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDYrri")>;
563def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDrri")>;
564def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSYrri")>;
565def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSrri")>;
566def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDYrr")>;
567def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDrr")>;
568def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSYrr")>;
569def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSrr")>;
570def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDYrr")>;
571def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDrr")>;
572def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSYrr")>;
573def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSrr")>;
574def: InstRW<[BWWriteResGroup3], (instregex "VXORPDYrr")>;
575def: InstRW<[BWWriteResGroup3], (instregex "VXORPDrr")>;
576def: InstRW<[BWWriteResGroup3], (instregex "VXORPSYrr")>;
577def: InstRW<[BWWriteResGroup3], (instregex "VXORPSrr")>;
578def: InstRW<[BWWriteResGroup3], (instregex "XORPDrr")>;
579def: InstRW<[BWWriteResGroup3], (instregex "XORPSrr")>;
580
581def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
582 let Latency = 1;
583 let NumMicroOps = 1;
584 let ResourceCycles = [1];
585}
586def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
587
588def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
589 let Latency = 1;
590 let NumMicroOps = 1;
591 let ResourceCycles = [1];
592}
593def: InstRW<[BWWriteResGroup5], (instregex "FINCSTP")>;
594def: InstRW<[BWWriteResGroup5], (instregex "FNOP")>;
595
596def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
597 let Latency = 1;
598 let NumMicroOps = 1;
599 let ResourceCycles = [1];
600}
Craig Topper1a88c502017-12-10 09:14:39 +0000601def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)ri")>;
Craig Topper13a16502018-03-19 00:56:09 +0000602def: InstRW<[BWWriteResGroup6], (instregex "ADC(8|16|32|64)rr")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000603def: InstRW<[BWWriteResGroup6], (instregex "ADCX(32|64)rr")>;
604def: InstRW<[BWWriteResGroup6], (instregex "ADOX(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000605def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8")>;
606def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)rr")>;
607def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)ri8")>;
608def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)rr")>;
609def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)ri8")>;
610def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)rr")>;
611def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)ri8")>;
612def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)rr")>;
613def: InstRW<[BWWriteResGroup6], (instregex "CDQ")>;
Craig Topperf4cd9082018-01-19 05:47:32 +0000614def: InstRW<[BWWriteResGroup6], (instregex "CMOV(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000615def: InstRW<[BWWriteResGroup6], (instregex "CQO")>;
Craig Topperf4cd9082018-01-19 05:47:32 +0000616def: InstRW<[BWWriteResGroup6], (instregex "J(A|AE|B|BE|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)_1")>;
617def: InstRW<[BWWriteResGroup6], (instregex "J(A|AE|B|BE|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)_4")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000618def: InstRW<[BWWriteResGroup6], (instregex "JMP_1")>;
619def: InstRW<[BWWriteResGroup6], (instregex "JMP_4")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000620def: InstRW<[BWWriteResGroup6], (instregex "RORX(32|64)ri")>;
Craig Topper13a16502018-03-19 00:56:09 +0000621def: InstRW<[BWWriteResGroup6], (instregex "SAR(8|16|32|64)r1")>;
622def: InstRW<[BWWriteResGroup6], (instregex "SAR(8|16|32|64)ri")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000623def: InstRW<[BWWriteResGroup6], (instregex "SARX(32|64)rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000624def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)ri")>;
Craig Topper13a16502018-03-19 00:56:09 +0000625def: InstRW<[BWWriteResGroup6], (instregex "SBB(8|16|32|64)rr")>;
Craig Topperf4cd9082018-01-19 05:47:32 +0000626def: InstRW<[BWWriteResGroup6], (instregex "SET(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)r")>;
Craig Topper13a16502018-03-19 00:56:09 +0000627def: InstRW<[BWWriteResGroup6], (instregex "SHL(8|16|32|64)r1")>;
628def: InstRW<[BWWriteResGroup6], (instregex "SHL(8|16|32|64)ri")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000629def: InstRW<[BWWriteResGroup6], (instregex "SHLX(32|64)rr")>;
Craig Topper13a16502018-03-19 00:56:09 +0000630def: InstRW<[BWWriteResGroup6], (instregex "SHR(8|16|32|64)r1")>;
631def: InstRW<[BWWriteResGroup6], (instregex "SHR(8|16|32|64)ri")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +0000632def: InstRW<[BWWriteResGroup6], (instregex "SHRX(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000633
634def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
635 let Latency = 1;
636 let NumMicroOps = 1;
637 let ResourceCycles = [1];
638}
Craig Toppera42a2ba2017-12-16 18:35:31 +0000639def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr")>;
640def: InstRW<[BWWriteResGroup7], (instregex "BLSI(32|64)rr")>;
641def: InstRW<[BWWriteResGroup7], (instregex "BLSMSK(32|64)rr")>;
642def: InstRW<[BWWriteResGroup7], (instregex "BLSR(32|64)rr")>;
643def: InstRW<[BWWriteResGroup7], (instregex "BZHI(32|64)rr")>;
Craig Topper28e55382017-12-10 09:14:42 +0000644def: InstRW<[BWWriteResGroup7], (instregex "LEA(16|32|64)(_32)?r")>;
Craig Topperdbddac02018-01-25 04:45:30 +0000645def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSBrr")>;
646def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSDrr")>;
647def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000648def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDBirr")>;
649def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDDirr")>;
650def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDQirr")>;
651def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSBirr")>;
652def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSWirr")>;
653def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSBirr")>;
654def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSWirr")>;
655def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDWirr")>;
656def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGBirr")>;
657def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGWirr")>;
658def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQBirr")>;
659def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQDirr")>;
660def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQWirr")>;
661def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTBirr")>;
662def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTDirr")>;
663def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTWirr")>;
664def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXSWirr")>;
665def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXUBirr")>;
666def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINSWirr")>;
667def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINUBirr")>;
Craig Topperdbddac02018-01-25 04:45:30 +0000668def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNBrr")>;
669def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNDrr")>;
670def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000671def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBBirr")>;
672def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBDirr")>;
673def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBQirr")>;
674def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSBirr")>;
675def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSWirr")>;
676def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSBirr")>;
677def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSWirr")>;
678def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBWirr")>;
679def: InstRW<[BWWriteResGroup7], (instregex "PABSBrr")>;
680def: InstRW<[BWWriteResGroup7], (instregex "PABSDrr")>;
681def: InstRW<[BWWriteResGroup7], (instregex "PABSWrr")>;
682def: InstRW<[BWWriteResGroup7], (instregex "PADDBrr")>;
683def: InstRW<[BWWriteResGroup7], (instregex "PADDDrr")>;
684def: InstRW<[BWWriteResGroup7], (instregex "PADDQrr")>;
685def: InstRW<[BWWriteResGroup7], (instregex "PADDSBrr")>;
686def: InstRW<[BWWriteResGroup7], (instregex "PADDSWrr")>;
687def: InstRW<[BWWriteResGroup7], (instregex "PADDUSBrr")>;
688def: InstRW<[BWWriteResGroup7], (instregex "PADDUSWrr")>;
689def: InstRW<[BWWriteResGroup7], (instregex "PADDWrr")>;
690def: InstRW<[BWWriteResGroup7], (instregex "PAVGBrr")>;
691def: InstRW<[BWWriteResGroup7], (instregex "PAVGWrr")>;
692def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQBrr")>;
693def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQDrr")>;
694def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQQrr")>;
695def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQWrr")>;
696def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTBrr")>;
697def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTDrr")>;
698def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTWrr")>;
699def: InstRW<[BWWriteResGroup7], (instregex "PMAXSBrr")>;
700def: InstRW<[BWWriteResGroup7], (instregex "PMAXSDrr")>;
701def: InstRW<[BWWriteResGroup7], (instregex "PMAXSWrr")>;
702def: InstRW<[BWWriteResGroup7], (instregex "PMAXUBrr")>;
703def: InstRW<[BWWriteResGroup7], (instregex "PMAXUDrr")>;
704def: InstRW<[BWWriteResGroup7], (instregex "PMAXUWrr")>;
705def: InstRW<[BWWriteResGroup7], (instregex "PMINSBrr")>;
706def: InstRW<[BWWriteResGroup7], (instregex "PMINSDrr")>;
707def: InstRW<[BWWriteResGroup7], (instregex "PMINSWrr")>;
708def: InstRW<[BWWriteResGroup7], (instregex "PMINUBrr")>;
709def: InstRW<[BWWriteResGroup7], (instregex "PMINUDrr")>;
710def: InstRW<[BWWriteResGroup7], (instregex "PMINUWrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +0000711def: InstRW<[BWWriteResGroup7], (instregex "PSIGNBrr")>;
712def: InstRW<[BWWriteResGroup7], (instregex "PSIGNDrr")>;
713def: InstRW<[BWWriteResGroup7], (instregex "PSIGNWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000714def: InstRW<[BWWriteResGroup7], (instregex "PSUBBrr")>;
715def: InstRW<[BWWriteResGroup7], (instregex "PSUBDrr")>;
716def: InstRW<[BWWriteResGroup7], (instregex "PSUBQrr")>;
717def: InstRW<[BWWriteResGroup7], (instregex "PSUBSBrr")>;
718def: InstRW<[BWWriteResGroup7], (instregex "PSUBSWrr")>;
719def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSBrr")>;
720def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSWrr")>;
721def: InstRW<[BWWriteResGroup7], (instregex "PSUBWrr")>;
722def: InstRW<[BWWriteResGroup7], (instregex "VPABSBYrr")>;
723def: InstRW<[BWWriteResGroup7], (instregex "VPABSBrr")>;
724def: InstRW<[BWWriteResGroup7], (instregex "VPABSDYrr")>;
725def: InstRW<[BWWriteResGroup7], (instregex "VPABSDrr")>;
726def: InstRW<[BWWriteResGroup7], (instregex "VPABSWYrr")>;
727def: InstRW<[BWWriteResGroup7], (instregex "VPABSWrr")>;
728def: InstRW<[BWWriteResGroup7], (instregex "VPADDBYrr")>;
729def: InstRW<[BWWriteResGroup7], (instregex "VPADDBrr")>;
730def: InstRW<[BWWriteResGroup7], (instregex "VPADDDYrr")>;
731def: InstRW<[BWWriteResGroup7], (instregex "VPADDDrr")>;
732def: InstRW<[BWWriteResGroup7], (instregex "VPADDQYrr")>;
733def: InstRW<[BWWriteResGroup7], (instregex "VPADDQrr")>;
734def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBYrr")>;
735def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBrr")>;
736def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWYrr")>;
737def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWrr")>;
738def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBYrr")>;
739def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBrr")>;
740def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWYrr")>;
741def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWrr")>;
742def: InstRW<[BWWriteResGroup7], (instregex "VPADDWYrr")>;
743def: InstRW<[BWWriteResGroup7], (instregex "VPADDWrr")>;
744def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBYrr")>;
745def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBrr")>;
746def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWYrr")>;
747def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWrr")>;
748def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBYrr")>;
749def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBrr")>;
750def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDYrr")>;
751def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDrr")>;
752def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQYrr")>;
753def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQrr")>;
754def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWYrr")>;
755def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWrr")>;
756def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBYrr")>;
757def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBrr")>;
758def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDYrr")>;
759def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDrr")>;
760def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWYrr")>;
761def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWrr")>;
762def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBYrr")>;
763def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBrr")>;
764def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDYrr")>;
765def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDrr")>;
766def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWYrr")>;
767def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWrr")>;
768def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBYrr")>;
769def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBrr")>;
770def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDYrr")>;
771def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDrr")>;
772def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWYrr")>;
773def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWrr")>;
774def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBYrr")>;
775def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBrr")>;
776def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDYrr")>;
777def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDrr")>;
778def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWYrr")>;
779def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWrr")>;
780def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBYrr")>;
781def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBrr")>;
782def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDYrr")>;
783def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDrr")>;
784def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWYrr")>;
785def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +0000786def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBYrr")>;
787def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBrr")>;
788def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDYrr")>;
789def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDrr")>;
790def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWYrr")>;
791def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000792def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBYrr")>;
793def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBrr")>;
794def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDYrr")>;
795def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDrr")>;
796def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQYrr")>;
797def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQrr")>;
798def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBYrr")>;
799def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBrr")>;
800def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWYrr")>;
801def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWrr")>;
802def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBYrr")>;
803def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBrr")>;
804def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWYrr")>;
805def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWrr")>;
806def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWYrr")>;
807def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWrr")>;
808
809def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
810 let Latency = 1;
811 let NumMicroOps = 1;
812 let ResourceCycles = [1];
813}
814def: InstRW<[BWWriteResGroup8], (instregex "BLENDPDrri")>;
815def: InstRW<[BWWriteResGroup8], (instregex "BLENDPSrri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000816def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000817def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDNirr")>;
818def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDirr")>;
819def: InstRW<[BWWriteResGroup8], (instregex "MMX_PORirr")>;
820def: InstRW<[BWWriteResGroup8], (instregex "MMX_PXORirr")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000821def: InstRW<[BWWriteResGroup8], (instregex "MOVDQArr")>;
822def: InstRW<[BWWriteResGroup8], (instregex "MOVDQUrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000823def: InstRW<[BWWriteResGroup8], (instregex "MOVPQI2QIrr")>;
824def: InstRW<[BWWriteResGroup8], (instregex "PANDNrr")>;
825def: InstRW<[BWWriteResGroup8], (instregex "PANDrr")>;
826def: InstRW<[BWWriteResGroup8], (instregex "PORrr")>;
827def: InstRW<[BWWriteResGroup8], (instregex "PXORrr")>;
828def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDYrri")>;
829def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDrri")>;
830def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSYrri")>;
831def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSrri")>;
Craig Topper23cc8662018-01-24 17:58:42 +0000832def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQAYrr")>;
833def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQArr")>;
834def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUYrr")>;
835def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000836def: InstRW<[BWWriteResGroup8], (instregex "VMOVPQI2QIrr")>;
837def: InstRW<[BWWriteResGroup8], (instregex "VMOVZPQILo2PQIrr")>;
838def: InstRW<[BWWriteResGroup8], (instregex "VPANDNYrr")>;
839def: InstRW<[BWWriteResGroup8], (instregex "VPANDNrr")>;
840def: InstRW<[BWWriteResGroup8], (instregex "VPANDYrr")>;
841def: InstRW<[BWWriteResGroup8], (instregex "VPANDrr")>;
842def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDYrri")>;
843def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDrri")>;
844def: InstRW<[BWWriteResGroup8], (instregex "VPORYrr")>;
845def: InstRW<[BWWriteResGroup8], (instregex "VPORrr")>;
846def: InstRW<[BWWriteResGroup8], (instregex "VPXORYrr")>;
847def: InstRW<[BWWriteResGroup8], (instregex "VPXORrr")>;
848
849def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
850 let Latency = 1;
851 let NumMicroOps = 1;
852 let ResourceCycles = [1];
853}
Craig Topper13a16502018-03-19 00:56:09 +0000854def: InstRW<[BWWriteResGroup9], (instregex "ADD(8|16|32|64)ri")>;
855def: InstRW<[BWWriteResGroup9], (instregex "ADD(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000856def: InstRW<[BWWriteResGroup9], (instregex "ADD8i8")>;
Craig Topper13a16502018-03-19 00:56:09 +0000857def: InstRW<[BWWriteResGroup9], (instregex "AND(8|16|32|64)ri")>;
858def: InstRW<[BWWriteResGroup9], (instregex "AND(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000859def: InstRW<[BWWriteResGroup9], (instregex "AND8i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000860def: InstRW<[BWWriteResGroup9], (instregex "CBW")>;
861def: InstRW<[BWWriteResGroup9], (instregex "CLC")>;
862def: InstRW<[BWWriteResGroup9], (instregex "CMC")>;
Craig Topper13a16502018-03-19 00:56:09 +0000863def: InstRW<[BWWriteResGroup9], (instregex "CMP(8|16|32|64)ri")>;
864def: InstRW<[BWWriteResGroup9], (instregex "CMP(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000865def: InstRW<[BWWriteResGroup9], (instregex "CMP8i8")>;
Craig Topper2d451e72018-03-18 08:38:06 +0000866def: InstRW<[BWWriteResGroup9], (instrs CWDE)>;
Craig Topper13a16502018-03-19 00:56:09 +0000867def: InstRW<[BWWriteResGroup9], (instregex "DEC(8|16|32|64)r")>;
868def: InstRW<[BWWriteResGroup9], (instregex "INC(8|16|32|64)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000869def: InstRW<[BWWriteResGroup9], (instregex "LAHF")>;
Craig Topper13a16502018-03-19 00:56:09 +0000870def: InstRW<[BWWriteResGroup9], (instregex "MOV(8|16|32|64)rr")>;
Craig Topper81c87092018-01-25 04:45:28 +0000871def: InstRW<[BWWriteResGroup9], (instregex "MOV8ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000872def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr16")>;
873def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr32")>;
874def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr8")>;
875def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr16")>;
876def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr8")>;
Craig Topper13a16502018-03-19 00:56:09 +0000877def: InstRW<[BWWriteResGroup9], (instregex "NEG(8|16|32|64)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000878def: InstRW<[BWWriteResGroup9], (instregex "NOOP")>;
Craig Topper13a16502018-03-19 00:56:09 +0000879def: InstRW<[BWWriteResGroup9], (instregex "NOT(8|16|32|64)r")>;
880def: InstRW<[BWWriteResGroup9], (instregex "OR(8|16|32|64)ri")>;
881def: InstRW<[BWWriteResGroup9], (instregex "OR(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000882def: InstRW<[BWWriteResGroup9], (instregex "OR8i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000883def: InstRW<[BWWriteResGroup9], (instregex "SAHF")>;
884def: InstRW<[BWWriteResGroup9], (instregex "SGDT64m")>;
885def: InstRW<[BWWriteResGroup9], (instregex "SIDT64m")>;
886def: InstRW<[BWWriteResGroup9], (instregex "SLDT64m")>;
887def: InstRW<[BWWriteResGroup9], (instregex "SMSW16m")>;
888def: InstRW<[BWWriteResGroup9], (instregex "STC")>;
889def: InstRW<[BWWriteResGroup9], (instregex "STRm")>;
Craig Topper13a16502018-03-19 00:56:09 +0000890def: InstRW<[BWWriteResGroup9], (instregex "SUB(8|16|32|64)ri")>;
891def: InstRW<[BWWriteResGroup9], (instregex "SUB(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000892def: InstRW<[BWWriteResGroup9], (instregex "SUB8i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000893def: InstRW<[BWWriteResGroup9], (instregex "SYSCALL")>;
Craig Topper13a16502018-03-19 00:56:09 +0000894def: InstRW<[BWWriteResGroup9], (instregex "TEST(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000895def: InstRW<[BWWriteResGroup9], (instregex "TEST8i8")>;
896def: InstRW<[BWWriteResGroup9], (instregex "TEST8ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000897def: InstRW<[BWWriteResGroup9], (instregex "XCHG(16|32|64)rr")>;
Craig Topper13a16502018-03-19 00:56:09 +0000898def: InstRW<[BWWriteResGroup9], (instregex "XOR(8|16|32|64)ri")>;
899def: InstRW<[BWWriteResGroup9], (instregex "XOR(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000900def: InstRW<[BWWriteResGroup9], (instregex "XOR8i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000901
902def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
903 let Latency = 1;
904 let NumMicroOps = 2;
905 let ResourceCycles = [1,1];
906}
907def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm")>;
908def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64from64rm")>;
909def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64mr")>;
910def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVNTQmr")>;
911def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVQ64mr")>;
912def: InstRW<[BWWriteResGroup10], (instregex "MOV(16|32|64)mr")>;
913def: InstRW<[BWWriteResGroup10], (instregex "MOV8mi")>;
914def: InstRW<[BWWriteResGroup10], (instregex "MOV8mr")>;
915def: InstRW<[BWWriteResGroup10], (instregex "MOVAPDmr")>;
916def: InstRW<[BWWriteResGroup10], (instregex "MOVAPSmr")>;
917def: InstRW<[BWWriteResGroup10], (instregex "MOVDQAmr")>;
918def: InstRW<[BWWriteResGroup10], (instregex "MOVDQUmr")>;
919def: InstRW<[BWWriteResGroup10], (instregex "MOVHPDmr")>;
920def: InstRW<[BWWriteResGroup10], (instregex "MOVHPSmr")>;
921def: InstRW<[BWWriteResGroup10], (instregex "MOVLPDmr")>;
922def: InstRW<[BWWriteResGroup10], (instregex "MOVLPSmr")>;
923def: InstRW<[BWWriteResGroup10], (instregex "MOVNTDQmr")>;
924def: InstRW<[BWWriteResGroup10], (instregex "MOVNTI_64mr")>;
925def: InstRW<[BWWriteResGroup10], (instregex "MOVNTImr")>;
926def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPDmr")>;
927def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPSmr")>;
928def: InstRW<[BWWriteResGroup10], (instregex "MOVPDI2DImr")>;
929def: InstRW<[BWWriteResGroup10], (instregex "MOVPQI2QImr")>;
930def: InstRW<[BWWriteResGroup10], (instregex "MOVPQIto64mr")>;
Craig Topper90c9c152017-12-10 09:14:44 +0000931def: InstRW<[BWWriteResGroup10], (instregex "MOVSDmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000932def: InstRW<[BWWriteResGroup10], (instregex "MOVSSmr")>;
933def: InstRW<[BWWriteResGroup10], (instregex "MOVUPDmr")>;
934def: InstRW<[BWWriteResGroup10], (instregex "MOVUPSmr")>;
935def: InstRW<[BWWriteResGroup10], (instregex "ST_FP32m")>;
936def: InstRW<[BWWriteResGroup10], (instregex "ST_FP64m")>;
937def: InstRW<[BWWriteResGroup10], (instregex "ST_FP80m")>;
938def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTF128mr")>;
939def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTI128mr")>;
940def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDYmr")>;
941def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDmr")>;
942def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSYmr")>;
943def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSmr")>;
944def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAYmr")>;
945def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAmr")>;
946def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUYmr")>;
947def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUmr")>;
948def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPDmr")>;
949def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPSmr")>;
950def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPDmr")>;
951def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPSmr")>;
952def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQYmr")>;
953def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQmr")>;
954def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDYmr")>;
955def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDmr")>;
956def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSYmr")>;
957def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSmr")>;
958def: InstRW<[BWWriteResGroup10], (instregex "VMOVPDI2DImr")>;
959def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQI2QImr")>;
960def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQIto64mr")>;
961def: InstRW<[BWWriteResGroup10], (instregex "VMOVSDmr")>;
962def: InstRW<[BWWriteResGroup10], (instregex "VMOVSSmr")>;
963def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDYmr")>;
964def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDmr")>;
965def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSYmr")>;
966def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSmr")>;
967
968def BWWriteResGroup11 : SchedWriteRes<[BWPort5]> {
969 let Latency = 2;
970 let NumMicroOps = 2;
971 let ResourceCycles = [2];
972}
973def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPDrr0")>;
974def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPSrr0")>;
Craig Topperb85b4842018-01-24 17:58:51 +0000975def: InstRW<[BWWriteResGroup11], (instregex "MMX_PINSRWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000976def: InstRW<[BWWriteResGroup11], (instregex "PBLENDVBrr0")>;
977def: InstRW<[BWWriteResGroup11], (instregex "PINSRBrr")>;
978def: InstRW<[BWWriteResGroup11], (instregex "PINSRDrr")>;
979def: InstRW<[BWWriteResGroup11], (instregex "PINSRQrr")>;
Craig Topperb85b4842018-01-24 17:58:51 +0000980def: InstRW<[BWWriteResGroup11], (instregex "PINSRWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000981def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDYrr")>;
982def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDrr")>;
983def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSYrr")>;
984def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSrr")>;
985def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBYrr")>;
986def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBrr")>;
987def: InstRW<[BWWriteResGroup11], (instregex "VPINSRBrr")>;
988def: InstRW<[BWWriteResGroup11], (instregex "VPINSRDrr")>;
989def: InstRW<[BWWriteResGroup11], (instregex "VPINSRQrr")>;
Craig Topperb85b4842018-01-24 17:58:51 +0000990def: InstRW<[BWWriteResGroup11], (instregex "VPINSRWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000991
992def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
993 let Latency = 2;
994 let NumMicroOps = 2;
995 let ResourceCycles = [2];
996}
997def: InstRW<[BWWriteResGroup12], (instregex "FDECSTP")>;
998
999def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
1000 let Latency = 2;
1001 let NumMicroOps = 2;
1002 let ResourceCycles = [2];
1003}
Craig Topper13a16502018-03-19 00:56:09 +00001004def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1")>;
1005def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)ri")>;
1006def: InstRW<[BWWriteResGroup13], (instregex "ROR(8|16|32|64)r1")>;
1007def: InstRW<[BWWriteResGroup13], (instregex "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001008
1009def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
1010 let Latency = 2;
1011 let NumMicroOps = 2;
1012 let ResourceCycles = [2];
1013}
1014def: InstRW<[BWWriteResGroup14], (instregex "LFENCE")>;
1015def: InstRW<[BWWriteResGroup14], (instregex "MFENCE")>;
1016def: InstRW<[BWWriteResGroup14], (instregex "WAIT")>;
1017def: InstRW<[BWWriteResGroup14], (instregex "XGETBV")>;
1018
1019def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
1020 let Latency = 2;
1021 let NumMicroOps = 2;
1022 let ResourceCycles = [1,1];
1023}
1024def: InstRW<[BWWriteResGroup15], (instregex "CVTPS2PDrr")>;
1025def: InstRW<[BWWriteResGroup15], (instregex "CVTSS2SDrr")>;
1026def: InstRW<[BWWriteResGroup15], (instregex "EXTRACTPSrr")>;
Craig Topperb85b4842018-01-24 17:58:51 +00001027def: InstRW<[BWWriteResGroup15], (instregex "MMX_PEXTRWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001028def: InstRW<[BWWriteResGroup15], (instregex "PEXTRBrr")>;
1029def: InstRW<[BWWriteResGroup15], (instregex "PEXTRDrr")>;
1030def: InstRW<[BWWriteResGroup15], (instregex "PEXTRQrr")>;
Craig Topperb85b4842018-01-24 17:58:51 +00001031def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001032def: InstRW<[BWWriteResGroup15], (instregex "PSLLDrr")>;
1033def: InstRW<[BWWriteResGroup15], (instregex "PSLLQrr")>;
1034def: InstRW<[BWWriteResGroup15], (instregex "PSLLWrr")>;
1035def: InstRW<[BWWriteResGroup15], (instregex "PSRADrr")>;
1036def: InstRW<[BWWriteResGroup15], (instregex "PSRAWrr")>;
1037def: InstRW<[BWWriteResGroup15], (instregex "PSRLDrr")>;
1038def: InstRW<[BWWriteResGroup15], (instregex "PSRLQrr")>;
1039def: InstRW<[BWWriteResGroup15], (instregex "PSRLWrr")>;
1040def: InstRW<[BWWriteResGroup15], (instregex "PTESTrr")>;
1041def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSYrr")>;
1042def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSrr")>;
1043def: InstRW<[BWWriteResGroup15], (instregex "VCVTPS2PDrr")>;
1044def: InstRW<[BWWriteResGroup15], (instregex "VCVTSS2SDrr")>;
1045def: InstRW<[BWWriteResGroup15], (instregex "VEXTRACTPSrr")>;
1046def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRBrr")>;
1047def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRDrr")>;
1048def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRQrr")>;
Craig Topperb85b4842018-01-24 17:58:51 +00001049def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001050def: InstRW<[BWWriteResGroup15], (instregex "VPSLLDrr")>;
1051def: InstRW<[BWWriteResGroup15], (instregex "VPSLLQrr")>;
1052def: InstRW<[BWWriteResGroup15], (instregex "VPSLLWrr")>;
1053def: InstRW<[BWWriteResGroup15], (instregex "VPSRADrr")>;
1054def: InstRW<[BWWriteResGroup15], (instregex "VPSRAWrr")>;
1055def: InstRW<[BWWriteResGroup15], (instregex "VPSRLDrr")>;
1056def: InstRW<[BWWriteResGroup15], (instregex "VPSRLQrr")>;
1057def: InstRW<[BWWriteResGroup15], (instregex "VPSRLWrr")>;
1058def: InstRW<[BWWriteResGroup15], (instregex "VPTESTrr")>;
1059
1060def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
1061 let Latency = 2;
1062 let NumMicroOps = 2;
1063 let ResourceCycles = [1,1];
1064}
1065def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
1066
1067def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
1068 let Latency = 2;
1069 let NumMicroOps = 2;
1070 let ResourceCycles = [1,1];
1071}
1072def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
1073
1074def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
1075 let Latency = 2;
1076 let NumMicroOps = 2;
1077 let ResourceCycles = [1,1];
1078}
1079def: InstRW<[BWWriteResGroup18], (instregex "SFENCE")>;
1080
1081def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
1082 let Latency = 2;
1083 let NumMicroOps = 2;
1084 let ResourceCycles = [1,1];
1085}
Craig Toppera42a2ba2017-12-16 18:35:31 +00001086def: InstRW<[BWWriteResGroup19], (instregex "BEXTR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001087def: InstRW<[BWWriteResGroup19], (instregex "BSWAP(16|32|64)r")>;
1088
1089def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
1090 let Latency = 2;
1091 let NumMicroOps = 2;
1092 let ResourceCycles = [1,1];
1093}
1094def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8")>;
1095def: InstRW<[BWWriteResGroup20], (instregex "ADC8ri")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001096def: InstRW<[BWWriteResGroup20], (instregex "CMOV(A|BE)(16|32|64)rr")>;
Craig Topper2d451e72018-03-18 08:38:06 +00001097def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001098def: InstRW<[BWWriteResGroup20], (instregex "JRCXZ")>;
1099def: InstRW<[BWWriteResGroup20], (instregex "SBB8i8")>;
1100def: InstRW<[BWWriteResGroup20], (instregex "SBB8ri")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001101def: InstRW<[BWWriteResGroup20], (instregex "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001102
1103def BWWriteResGroup21 : SchedWriteRes<[BWPort4,BWPort5,BWPort237]> {
1104 let Latency = 2;
1105 let NumMicroOps = 3;
1106 let ResourceCycles = [1,1,1];
1107}
1108def: InstRW<[BWWriteResGroup21], (instregex "EXTRACTPSmr")>;
1109def: InstRW<[BWWriteResGroup21], (instregex "PEXTRBmr")>;
1110def: InstRW<[BWWriteResGroup21], (instregex "PEXTRDmr")>;
1111def: InstRW<[BWWriteResGroup21], (instregex "PEXTRQmr")>;
1112def: InstRW<[BWWriteResGroup21], (instregex "PEXTRWmr")>;
1113def: InstRW<[BWWriteResGroup21], (instregex "STMXCSR")>;
1114def: InstRW<[BWWriteResGroup21], (instregex "VEXTRACTPSmr")>;
1115def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRBmr")>;
1116def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRDmr")>;
1117def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRQmr")>;
1118def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRWmr")>;
1119def: InstRW<[BWWriteResGroup21], (instregex "VSTMXCSR")>;
1120
1121def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
1122 let Latency = 2;
1123 let NumMicroOps = 3;
1124 let ResourceCycles = [1,1,1];
1125}
1126def: InstRW<[BWWriteResGroup22], (instregex "FNSTCW16m")>;
1127
1128def BWWriteResGroup23 : SchedWriteRes<[BWPort4,BWPort237,BWPort06]> {
1129 let Latency = 2;
1130 let NumMicroOps = 3;
1131 let ResourceCycles = [1,1,1];
1132}
Craig Topperf4cd9082018-01-19 05:47:32 +00001133def: InstRW<[BWWriteResGroup23], (instregex "SET(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001134
1135def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
1136 let Latency = 2;
1137 let NumMicroOps = 3;
1138 let ResourceCycles = [1,1,1];
1139}
1140def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
1141
1142def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1143 let Latency = 2;
1144 let NumMicroOps = 3;
1145 let ResourceCycles = [1,1,1];
1146}
Craig Topper2d451e72018-03-18 08:38:06 +00001147def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r)>;
1148def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001149def: InstRW<[BWWriteResGroup25], (instregex "PUSH64i8")>;
1150def: InstRW<[BWWriteResGroup25], (instregex "STOSB")>;
1151def: InstRW<[BWWriteResGroup25], (instregex "STOSL")>;
1152def: InstRW<[BWWriteResGroup25], (instregex "STOSQ")>;
1153def: InstRW<[BWWriteResGroup25], (instregex "STOSW")>;
1154
1155def BWWriteResGroup26 : SchedWriteRes<[BWPort0]> {
1156 let Latency = 3;
1157 let NumMicroOps = 1;
1158 let ResourceCycles = [1];
1159}
1160def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPDrr")>;
1161def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPSrr")>;
1162def: InstRW<[BWWriteResGroup26], (instregex "PMOVMSKBrr")>;
1163def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDYrr")>;
1164def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDrr")>;
1165def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSYrr")>;
1166def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSrr")>;
1167def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBYrr")>;
1168def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBrr")>;
1169
1170def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
1171 let Latency = 3;
1172 let NumMicroOps = 1;
1173 let ResourceCycles = [1];
1174}
1175def: InstRW<[BWWriteResGroup27], (instregex "ADDPDrr")>;
1176def: InstRW<[BWWriteResGroup27], (instregex "ADDPSrr")>;
1177def: InstRW<[BWWriteResGroup27], (instregex "ADDSDrr")>;
1178def: InstRW<[BWWriteResGroup27], (instregex "ADDSSrr")>;
1179def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPDrr")>;
1180def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPSrr")>;
1181def: InstRW<[BWWriteResGroup27], (instregex "ADD_FPrST0")>;
1182def: InstRW<[BWWriteResGroup27], (instregex "ADD_FST0r")>;
1183def: InstRW<[BWWriteResGroup27], (instregex "ADD_FrST0")>;
1184def: InstRW<[BWWriteResGroup27], (instregex "BSF(16|32|64)rr")>;
1185def: InstRW<[BWWriteResGroup27], (instregex "BSR(16|32|64)rr")>;
1186def: InstRW<[BWWriteResGroup27], (instregex "CMPPDrri")>;
1187def: InstRW<[BWWriteResGroup27], (instregex "CMPPSrri")>;
Craig Topper6c659102017-12-10 09:14:37 +00001188def: InstRW<[BWWriteResGroup27], (instregex "CMPSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001189def: InstRW<[BWWriteResGroup27], (instregex "CMPSSrr")>;
1190def: InstRW<[BWWriteResGroup27], (instregex "COMISDrr")>;
1191def: InstRW<[BWWriteResGroup27], (instregex "COMISSrr")>;
1192def: InstRW<[BWWriteResGroup27], (instregex "CVTDQ2PSrr")>;
1193def: InstRW<[BWWriteResGroup27], (instregex "CVTPS2DQrr")>;
1194def: InstRW<[BWWriteResGroup27], (instregex "CVTTPS2DQrr")>;
Clement Courbet327fac42018-03-07 08:14:02 +00001195def: InstRW<[BWWriteResGroup27], (instrs IMUL16rr, IMUL32rr, IMUL32rri, IMUL32rri8, IMUL64rr, IMUL64rri32, IMUL64rri8)>;
Craig Topperb369cdb2018-01-25 06:57:42 +00001196def: InstRW<[BWWriteResGroup27], (instrs IMUL8r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001197def: InstRW<[BWWriteResGroup27], (instregex "LZCNT(16|32|64)rr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001198def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)PDrr")>;
1199def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)PSrr")>;
1200def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)SDrr")>;
1201def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)SSrr")>;
1202def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)PDrr")>;
1203def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)PSrr")>;
1204def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)SDrr")>;
1205def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001206def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr")>;
Craig Topperb369cdb2018-01-25 06:57:42 +00001207def: InstRW<[BWWriteResGroup27], (instrs MUL8r)>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00001208def: InstRW<[BWWriteResGroup27], (instregex "PDEP(32|64)rr")>;
1209def: InstRW<[BWWriteResGroup27], (instregex "PEXT(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001210def: InstRW<[BWWriteResGroup27], (instregex "POPCNT(16|32|64)rr")>;
1211def: InstRW<[BWWriteResGroup27], (instregex "SHLD(16|32|64)rri8")>;
1212def: InstRW<[BWWriteResGroup27], (instregex "SHRD(16|32|64)rri8")>;
1213def: InstRW<[BWWriteResGroup27], (instregex "SUBPDrr")>;
1214def: InstRW<[BWWriteResGroup27], (instregex "SUBPSrr")>;
1215def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FPrST0")>;
1216def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FST0r")>;
1217def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FrST0")>;
1218def: InstRW<[BWWriteResGroup27], (instregex "SUBSDrr")>;
1219def: InstRW<[BWWriteResGroup27], (instregex "SUBSSrr")>;
1220def: InstRW<[BWWriteResGroup27], (instregex "SUB_FPrST0")>;
1221def: InstRW<[BWWriteResGroup27], (instregex "SUB_FST0r")>;
1222def: InstRW<[BWWriteResGroup27], (instregex "SUB_FrST0")>;
1223def: InstRW<[BWWriteResGroup27], (instregex "TZCNT(16|32|64)rr")>;
1224def: InstRW<[BWWriteResGroup27], (instregex "UCOMISDrr")>;
1225def: InstRW<[BWWriteResGroup27], (instregex "UCOMISSrr")>;
1226def: InstRW<[BWWriteResGroup27], (instregex "VADDPDYrr")>;
1227def: InstRW<[BWWriteResGroup27], (instregex "VADDPDrr")>;
1228def: InstRW<[BWWriteResGroup27], (instregex "VADDPSYrr")>;
1229def: InstRW<[BWWriteResGroup27], (instregex "VADDPSrr")>;
1230def: InstRW<[BWWriteResGroup27], (instregex "VADDSDrr")>;
1231def: InstRW<[BWWriteResGroup27], (instregex "VADDSSrr")>;
1232def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDYrr")>;
1233def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDrr")>;
1234def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSYrr")>;
1235def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSrr")>;
1236def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDYrri")>;
1237def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDrri")>;
1238def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSYrri")>;
1239def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSrri")>;
1240def: InstRW<[BWWriteResGroup27], (instregex "VCMPSDrr")>;
1241def: InstRW<[BWWriteResGroup27], (instregex "VCMPSSrr")>;
1242def: InstRW<[BWWriteResGroup27], (instregex "VCOMISDrr")>;
1243def: InstRW<[BWWriteResGroup27], (instregex "VCOMISSrr")>;
1244def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSYrr")>;
1245def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSrr")>;
1246def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQYrr")>;
1247def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQrr")>;
1248def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQYrr")>;
1249def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001250def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PDYrr")>;
1251def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PDrr")>;
1252def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PSYrr")>;
1253def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PSrr")>;
1254def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)SDrr")>;
1255def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)SSrr")>;
1256def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PDYrr")>;
1257def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PDrr")>;
1258def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PSYrr")>;
1259def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PSrr")>;
1260def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)SDrr")>;
1261def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001262def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDYrr")>;
1263def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDrr")>;
1264def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSYrr")>;
1265def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSrr")>;
1266def: InstRW<[BWWriteResGroup27], (instregex "VSUBSDrr")>;
1267def: InstRW<[BWWriteResGroup27], (instregex "VSUBSSrr")>;
1268def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISDrr")>;
1269def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISSrr")>;
1270
1271def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
1272 let Latency = 3;
1273 let NumMicroOps = 2;
1274 let ResourceCycles = [1,1];
1275}
Clement Courbet327fac42018-03-07 08:14:02 +00001276def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001277
1278def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
1279 let Latency = 3;
1280 let NumMicroOps = 1;
1281 let ResourceCycles = [1];
1282}
1283def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSDYrr")>;
1284def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSSYrr")>;
1285def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTF128rr")>;
1286def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTI128rr")>;
1287def: InstRW<[BWWriteResGroup28], (instregex "VINSERTF128rr")>;
1288def: InstRW<[BWWriteResGroup28], (instregex "VINSERTI128rr")>;
1289def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBYrr")>;
1290def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr")>;
1291def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTDYrr")>;
1292def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTQYrr")>;
1293def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWYrr")>;
1294def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWrr")>;
1295def: InstRW<[BWWriteResGroup28], (instregex "VPERM2F128rr")>;
1296def: InstRW<[BWWriteResGroup28], (instregex "VPERM2I128rr")>;
1297def: InstRW<[BWWriteResGroup28], (instregex "VPERMDYrr")>;
1298def: InstRW<[BWWriteResGroup28], (instregex "VPERMPDYri")>;
1299def: InstRW<[BWWriteResGroup28], (instregex "VPERMPSYrr")>;
1300def: InstRW<[BWWriteResGroup28], (instregex "VPERMQYri")>;
1301def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBDYrr")>;
1302def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBQYrr")>;
1303def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBWYrr")>;
1304def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXDQYrr")>;
1305def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWDYrr")>;
1306def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWQYrr")>;
1307def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBDYrr")>;
1308def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBQYrr")>;
1309def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBWYrr")>;
1310def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXDQYrr")>;
1311def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWDYrr")>;
1312def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWQYrr")>;
1313
1314def BWWriteResGroup29 : SchedWriteRes<[BWPort01]> {
1315 let Latency = 3;
1316 let NumMicroOps = 1;
1317 let ResourceCycles = [1];
1318}
1319def: InstRW<[BWWriteResGroup29], (instregex "MULPDrr")>;
1320def: InstRW<[BWWriteResGroup29], (instregex "MULPSrr")>;
1321def: InstRW<[BWWriteResGroup29], (instregex "MULSDrr")>;
1322def: InstRW<[BWWriteResGroup29], (instregex "MULSSrr")>;
1323def: InstRW<[BWWriteResGroup29], (instregex "VMULPDYrr")>;
1324def: InstRW<[BWWriteResGroup29], (instregex "VMULPDrr")>;
1325def: InstRW<[BWWriteResGroup29], (instregex "VMULPSYrr")>;
1326def: InstRW<[BWWriteResGroup29], (instregex "VMULPSrr")>;
1327def: InstRW<[BWWriteResGroup29], (instregex "VMULSDrr")>;
1328def: InstRW<[BWWriteResGroup29], (instregex "VMULSSrr")>;
1329
1330def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
1331 let Latency = 3;
1332 let NumMicroOps = 3;
1333 let ResourceCycles = [3];
1334}
Craig Topper13a16502018-03-19 00:56:09 +00001335def: InstRW<[BWWriteResGroup30], (instregex "XADD(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001336def: InstRW<[BWWriteResGroup30], (instregex "XCHG8rr")>;
1337
1338def BWWriteResGroup31 : SchedWriteRes<[BWPort0,BWPort5]> {
1339 let Latency = 3;
1340 let NumMicroOps = 3;
1341 let ResourceCycles = [2,1];
1342}
1343def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDYrr")>;
1344def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDrr")>;
1345def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDYrr")>;
1346def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDrr")>;
1347def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDYrr")>;
1348def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDrr")>;
1349
1350def BWWriteResGroup32 : SchedWriteRes<[BWPort5,BWPort15]> {
1351 let Latency = 3;
1352 let NumMicroOps = 3;
1353 let ResourceCycles = [2,1];
1354}
Craig Topper066e7372018-01-25 04:45:32 +00001355def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDDrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001356def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDSWrr")>;
1357def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDWrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001358def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBDrr")>;
1359def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBSWrr")>;
1360def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001361def: InstRW<[BWWriteResGroup32], (instregex "PHADDDrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001362def: InstRW<[BWWriteResGroup32], (instregex "PHADDSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001363def: InstRW<[BWWriteResGroup32], (instregex "PHADDWrr")>;
1364def: InstRW<[BWWriteResGroup32], (instregex "PHSUBDrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001365def: InstRW<[BWWriteResGroup32], (instregex "PHSUBSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001366def: InstRW<[BWWriteResGroup32], (instregex "PHSUBWrr")>;
1367def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDYrr")>;
1368def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001369def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWYrr")>;
1370def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001371def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWYrr")>;
1372def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWrr")>;
1373def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDYrr")>;
1374def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001375def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWYrr")>;
1376def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001377def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWYrr")>;
1378def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWrr")>;
1379
1380def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
1381 let Latency = 3;
1382 let NumMicroOps = 3;
1383 let ResourceCycles = [2,1];
1384}
1385def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr")>;
1386def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSWBirr")>;
1387def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKUSWBirr")>;
1388
1389def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
1390 let Latency = 3;
1391 let NumMicroOps = 3;
1392 let ResourceCycles = [1,2];
1393}
1394def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
1395
1396def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
1397 let Latency = 3;
1398 let NumMicroOps = 3;
1399 let ResourceCycles = [1,2];
1400}
Craig Topper13a16502018-03-19 00:56:09 +00001401def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1")>;
1402def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)ri")>;
1403def: InstRW<[BWWriteResGroup35], (instregex "RCR(8|16|32|64)r1")>;
1404def: InstRW<[BWWriteResGroup35], (instregex "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001405
1406def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
1407 let Latency = 3;
1408 let NumMicroOps = 3;
1409 let ResourceCycles = [2,1];
1410}
Craig Topper13a16502018-03-19 00:56:09 +00001411def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL")>;
1412def: InstRW<[BWWriteResGroup36], (instregex "ROR(8|16|32|64)rCL")>;
1413def: InstRW<[BWWriteResGroup36], (instregex "SAR(8|16|32|64)rCL")>;
1414def: InstRW<[BWWriteResGroup36], (instregex "SHL(8|16|32|64)rCL")>;
1415def: InstRW<[BWWriteResGroup36], (instregex "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001416
1417def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
1418 let Latency = 3;
1419 let NumMicroOps = 4;
1420 let ResourceCycles = [1,1,1,1];
1421}
1422def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
1423
1424def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
1425 let Latency = 3;
1426 let NumMicroOps = 4;
1427 let ResourceCycles = [1,1,1,1];
1428}
1429def: InstRW<[BWWriteResGroup38], (instregex "CALL64pcrel32")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001430def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001431
1432def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
1433 let Latency = 4;
1434 let NumMicroOps = 2;
1435 let ResourceCycles = [1,1];
1436}
1437def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SI64rr")>;
1438def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SIrr")>;
1439def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SI64rr")>;
1440def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SIrr")>;
1441def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SI64rr")>;
1442def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SIrr")>;
1443def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SI64rr")>;
1444def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SIrr")>;
1445def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SI64rr")>;
1446def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SIrr")>;
1447def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SI64rr")>;
1448def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SIrr")>;
1449def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SI64rr")>;
1450def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SIrr")>;
1451def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SI64rr")>;
1452def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SIrr")>;
1453
1454def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
1455 let Latency = 4;
1456 let NumMicroOps = 2;
1457 let ResourceCycles = [1,1];
1458}
1459def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
1460def: InstRW<[BWWriteResGroup40], (instregex "VPSLLDYrr")>;
1461def: InstRW<[BWWriteResGroup40], (instregex "VPSLLQYrr")>;
1462def: InstRW<[BWWriteResGroup40], (instregex "VPSLLWYrr")>;
1463def: InstRW<[BWWriteResGroup40], (instregex "VPSRADYrr")>;
1464def: InstRW<[BWWriteResGroup40], (instregex "VPSRAWYrr")>;
1465def: InstRW<[BWWriteResGroup40], (instregex "VPSRLDYrr")>;
1466def: InstRW<[BWWriteResGroup40], (instregex "VPSRLQYrr")>;
1467def: InstRW<[BWWriteResGroup40], (instregex "VPSRLWYrr")>;
1468def: InstRW<[BWWriteResGroup40], (instregex "VPTESTYrr")>;
1469
1470def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
1471 let Latency = 4;
1472 let NumMicroOps = 2;
1473 let ResourceCycles = [1,1];
1474}
1475def: InstRW<[BWWriteResGroup41], (instregex "FNSTSW16r")>;
1476
1477def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
1478 let Latency = 4;
1479 let NumMicroOps = 2;
1480 let ResourceCycles = [1,1];
1481}
1482def: InstRW<[BWWriteResGroup42], (instregex "CVTDQ2PDrr")>;
1483def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2DQrr")>;
1484def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2PSrr")>;
1485def: InstRW<[BWWriteResGroup42], (instregex "CVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001486def: InstRW<[BWWriteResGroup42], (instregex "CVTSI642SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001487def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SDrr")>;
1488def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SSrr")>;
1489def: InstRW<[BWWriteResGroup42], (instregex "CVTTPD2DQrr")>;
Craig Topperb369cdb2018-01-25 06:57:42 +00001490def: InstRW<[BWWriteResGroup42], (instrs IMUL32r, IMUL64r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001491def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPD2PIirr")>;
1492def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr")>;
1493def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPS2PIirr")>;
1494def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPD2PIirr")>;
1495def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPS2PIirr")>;
Craig Topperb369cdb2018-01-25 06:57:42 +00001496def: InstRW<[BWWriteResGroup42], (instrs MUL32r, MUL64r)>;
1497def: InstRW<[BWWriteResGroup42], (instrs MULX64rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001498def: InstRW<[BWWriteResGroup42], (instregex "VCVTDQ2PDrr")>;
1499def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2DQrr")>;
1500def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2PSrr")>;
1501def: InstRW<[BWWriteResGroup42], (instregex "VCVTPS2PHrr")>;
1502def: InstRW<[BWWriteResGroup42], (instregex "VCVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001503def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI642SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001504def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SDrr")>;
1505def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SSrr")>;
1506def: InstRW<[BWWriteResGroup42], (instregex "VCVTTPD2DQrr")>;
1507
1508def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1509 let Latency = 4;
1510 let NumMicroOps = 4;
1511}
Craig Topperb369cdb2018-01-25 06:57:42 +00001512def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r)>;
1513def: InstRW<[BWWriteResGroup42_16], (instrs MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001514
1515def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
1516 let Latency = 4;
1517 let NumMicroOps = 3;
1518 let ResourceCycles = [1,1,1];
1519}
1520def: InstRW<[BWWriteResGroup43], (instregex "FNSTSWm")>;
1521
1522def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
1523 let Latency = 4;
1524 let NumMicroOps = 3;
1525 let ResourceCycles = [1,1,1];
1526}
1527def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP16m")>;
1528def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP32m")>;
1529def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP64m")>;
1530def: InstRW<[BWWriteResGroup44], (instregex "IST_F16m")>;
1531def: InstRW<[BWWriteResGroup44], (instregex "IST_F32m")>;
1532def: InstRW<[BWWriteResGroup44], (instregex "IST_FP16m")>;
1533def: InstRW<[BWWriteResGroup44], (instregex "IST_FP32m")>;
1534def: InstRW<[BWWriteResGroup44], (instregex "IST_FP64m")>;
1535def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHYmr")>;
1536def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHmr")>;
1537
1538def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
1539 let Latency = 4;
1540 let NumMicroOps = 4;
1541 let ResourceCycles = [4];
1542}
1543def: InstRW<[BWWriteResGroup45], (instregex "FNCLEX")>;
1544
1545def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
1546 let Latency = 4;
1547 let NumMicroOps = 4;
1548 let ResourceCycles = [1,3];
1549}
1550def: InstRW<[BWWriteResGroup46], (instregex "VZEROUPPER")>;
1551
1552def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
1553 let Latency = 5;
1554 let NumMicroOps = 1;
1555 let ResourceCycles = [1];
1556}
Craig Topperdbddac02018-01-25 04:45:30 +00001557def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDUBSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001558def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDWDirr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001559def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHRSWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001560def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHUWirr")>;
1561def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHWirr")>;
1562def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULLWirr")>;
1563def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULUDQirr")>;
1564def: InstRW<[BWWriteResGroup47], (instregex "MMX_PSADBWirr")>;
1565def: InstRW<[BWWriteResGroup47], (instregex "MUL_FPrST0")>;
1566def: InstRW<[BWWriteResGroup47], (instregex "MUL_FST0r")>;
1567def: InstRW<[BWWriteResGroup47], (instregex "MUL_FrST0")>;
1568def: InstRW<[BWWriteResGroup47], (instregex "PCLMULQDQrr")>;
1569def: InstRW<[BWWriteResGroup47], (instregex "PCMPGTQrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001570def: InstRW<[BWWriteResGroup47], (instregex "PHMINPOSUWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001571def: InstRW<[BWWriteResGroup47], (instregex "PMADDUBSWrr")>;
1572def: InstRW<[BWWriteResGroup47], (instregex "PMADDWDrr")>;
1573def: InstRW<[BWWriteResGroup47], (instregex "PMULDQrr")>;
1574def: InstRW<[BWWriteResGroup47], (instregex "PMULHRSWrr")>;
1575def: InstRW<[BWWriteResGroup47], (instregex "PMULHUWrr")>;
1576def: InstRW<[BWWriteResGroup47], (instregex "PMULHWrr")>;
1577def: InstRW<[BWWriteResGroup47], (instregex "PMULLWrr")>;
1578def: InstRW<[BWWriteResGroup47], (instregex "PMULUDQrr")>;
1579def: InstRW<[BWWriteResGroup47], (instregex "PSADBWrr")>;
1580def: InstRW<[BWWriteResGroup47], (instregex "RCPPSr")>;
1581def: InstRW<[BWWriteResGroup47], (instregex "RCPSSr")>;
1582def: InstRW<[BWWriteResGroup47], (instregex "RSQRTPSr")>;
1583def: InstRW<[BWWriteResGroup47], (instregex "RSQRTSSr")>;
1584def: InstRW<[BWWriteResGroup47], (instregex "VPCLMULQDQrr")>;
1585def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQYrr")>;
1586def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQrr")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001587def: InstRW<[BWWriteResGroup47], (instregex "VPHMINPOSUWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001588def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWYrr")>;
1589def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWrr")>;
1590def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDYrr")>;
1591def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDrr")>;
1592def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQYrr")>;
1593def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQrr")>;
1594def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWYrr")>;
1595def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWrr")>;
1596def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWYrr")>;
1597def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWrr")>;
1598def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWYrr")>;
1599def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWrr")>;
1600def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWYrr")>;
1601def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWrr")>;
1602def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQYrr")>;
1603def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQrr")>;
1604def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWYrr")>;
1605def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWrr")>;
1606def: InstRW<[BWWriteResGroup47], (instregex "VRCPPSr")>;
1607def: InstRW<[BWWriteResGroup47], (instregex "VRCPSSr")>;
1608def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTPSr")>;
1609def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTSSr")>;
1610
1611def BWWriteResGroup48 : SchedWriteRes<[BWPort01]> {
1612 let Latency = 5;
1613 let NumMicroOps = 1;
1614 let ResourceCycles = [1];
1615}
Craig Topperf82867c2017-12-13 23:11:30 +00001616def: InstRW<[BWWriteResGroup48],
1617 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)(Y)?r",
1618 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001619
1620def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
1621 let Latency = 5;
1622 let NumMicroOps = 1;
1623 let ResourceCycles = [1];
1624}
1625def: InstRW<[BWWriteResGroup49], (instregex "LDDQUrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001626def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64rm")>;
1627def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64to64rm")>;
1628def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVQ64rm")>;
1629def: InstRW<[BWWriteResGroup49], (instregex "MOV(16|32|64)rm")>;
1630def: InstRW<[BWWriteResGroup49], (instregex "MOV64toPQIrm")>;
1631def: InstRW<[BWWriteResGroup49], (instregex "MOV8rm")>;
1632def: InstRW<[BWWriteResGroup49], (instregex "MOVAPDrm")>;
1633def: InstRW<[BWWriteResGroup49], (instregex "MOVAPSrm")>;
1634def: InstRW<[BWWriteResGroup49], (instregex "MOVDDUPrm")>;
1635def: InstRW<[BWWriteResGroup49], (instregex "MOVDI2PDIrm")>;
1636def: InstRW<[BWWriteResGroup49], (instregex "MOVDQArm")>;
1637def: InstRW<[BWWriteResGroup49], (instregex "MOVDQUrm")>;
1638def: InstRW<[BWWriteResGroup49], (instregex "MOVNTDQArm")>;
Craig Topper90c9c152017-12-10 09:14:44 +00001639def: InstRW<[BWWriteResGroup49], (instregex "MOVQI2PQIrm")>;
1640def: InstRW<[BWWriteResGroup49], (instregex "MOVSDrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001641def: InstRW<[BWWriteResGroup49], (instregex "MOVSHDUPrm")>;
1642def: InstRW<[BWWriteResGroup49], (instregex "MOVSLDUPrm")>;
1643def: InstRW<[BWWriteResGroup49], (instregex "MOVSSrm")>;
1644def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16")>;
1645def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm32")>;
1646def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm8")>;
1647def: InstRW<[BWWriteResGroup49], (instregex "MOVUPDrm")>;
1648def: InstRW<[BWWriteResGroup49], (instregex "MOVUPSrm")>;
1649def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm16")>;
1650def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm8")>;
1651def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHNTA")>;
1652def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT0")>;
1653def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT1")>;
1654def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT2")>;
1655def: InstRW<[BWWriteResGroup49], (instregex "VBROADCASTSSrm")>;
1656def: InstRW<[BWWriteResGroup49], (instregex "VLDDQUrm")>;
1657def: InstRW<[BWWriteResGroup49], (instregex "VMOV64toPQIrm")>;
1658def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPDrm")>;
1659def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPSrm")>;
1660def: InstRW<[BWWriteResGroup49], (instregex "VMOVDDUPrm")>;
1661def: InstRW<[BWWriteResGroup49], (instregex "VMOVDI2PDIrm")>;
1662def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQArm")>;
1663def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQUrm")>;
1664def: InstRW<[BWWriteResGroup49], (instregex "VMOVNTDQArm")>;
1665def: InstRW<[BWWriteResGroup49], (instregex "VMOVQI2PQIrm")>;
1666def: InstRW<[BWWriteResGroup49], (instregex "VMOVSDrm")>;
1667def: InstRW<[BWWriteResGroup49], (instregex "VMOVSHDUPrm")>;
1668def: InstRW<[BWWriteResGroup49], (instregex "VMOVSLDUPrm")>;
1669def: InstRW<[BWWriteResGroup49], (instregex "VMOVSSrm")>;
1670def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPDrm")>;
1671def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPSrm")>;
1672def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTDrm")>;
1673def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTQrm")>;
1674
1675def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
1676 let Latency = 5;
1677 let NumMicroOps = 3;
1678 let ResourceCycles = [1,2];
1679}
Craig Toppera0be5a02017-12-10 19:47:56 +00001680def: InstRW<[BWWriteResGroup50], (instregex "CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001681def: InstRW<[BWWriteResGroup50], (instregex "HADDPDrr")>;
1682def: InstRW<[BWWriteResGroup50], (instregex "HADDPSrr")>;
1683def: InstRW<[BWWriteResGroup50], (instregex "HSUBPDrr")>;
1684def: InstRW<[BWWriteResGroup50], (instregex "HSUBPSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001685def: InstRW<[BWWriteResGroup50], (instregex "VCVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001686def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDYrr")>;
1687def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDrr")>;
1688def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSYrr")>;
1689def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSrr")>;
1690def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDYrr")>;
1691def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDrr")>;
1692def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSYrr")>;
1693def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSrr")>;
1694
1695def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
1696 let Latency = 5;
1697 let NumMicroOps = 3;
1698 let ResourceCycles = [1,1,1];
1699}
1700def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
1701
1702def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1703 let Latency = 5;
1704 let NumMicroOps = 3;
1705 let ResourceCycles = [1,1,1];
1706}
Craig Topperb369cdb2018-01-25 06:57:42 +00001707def: InstRW<[BWWriteResGroup52], (instrs MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001708
1709def BWWriteResGroup53 : SchedWriteRes<[BWPort0,BWPort4,BWPort237,BWPort15]> {
1710 let Latency = 5;
1711 let NumMicroOps = 4;
1712 let ResourceCycles = [1,1,1,1];
1713}
1714def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDYmr")>;
1715def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDmr")>;
1716def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSYmr")>;
1717def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSmr")>;
1718def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDYmr")>;
1719def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDmr")>;
1720def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQYmr")>;
1721def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQmr")>;
1722
1723def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
1724 let Latency = 5;
1725 let NumMicroOps = 5;
1726 let ResourceCycles = [1,4];
1727}
1728def: InstRW<[BWWriteResGroup54], (instregex "PAUSE")>;
1729
1730def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
1731 let Latency = 5;
1732 let NumMicroOps = 5;
1733 let ResourceCycles = [1,4];
1734}
1735def: InstRW<[BWWriteResGroup55], (instregex "XSETBV")>;
1736
1737def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
1738 let Latency = 5;
1739 let NumMicroOps = 5;
1740 let ResourceCycles = [2,3];
1741}
1742def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(16|32|64)rr")>;
1743def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG8rr")>;
1744
1745def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1746 let Latency = 5;
1747 let NumMicroOps = 6;
1748 let ResourceCycles = [1,1,4];
1749}
1750def: InstRW<[BWWriteResGroup57], (instregex "PUSHF16")>;
1751def: InstRW<[BWWriteResGroup57], (instregex "PUSHF64")>;
1752
1753def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
1754 let Latency = 6;
1755 let NumMicroOps = 1;
1756 let ResourceCycles = [1];
1757}
1758def: InstRW<[BWWriteResGroup58], (instregex "LD_F32m")>;
1759def: InstRW<[BWWriteResGroup58], (instregex "LD_F64m")>;
1760def: InstRW<[BWWriteResGroup58], (instregex "LD_F80m")>;
1761def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTF128")>;
1762def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTI128")>;
1763def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSDYrm")>;
1764def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSSYrm")>;
1765def: InstRW<[BWWriteResGroup58], (instregex "VLDDQUYrm")>;
1766def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPDYrm")>;
1767def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPSYrm")>;
1768def: InstRW<[BWWriteResGroup58], (instregex "VMOVDDUPYrm")>;
1769def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQAYrm")>;
1770def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQUYrm")>;
1771def: InstRW<[BWWriteResGroup58], (instregex "VMOVNTDQAYrm")>;
1772def: InstRW<[BWWriteResGroup58], (instregex "VMOVSHDUPYrm")>;
1773def: InstRW<[BWWriteResGroup58], (instregex "VMOVSLDUPYrm")>;
1774def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPDYrm")>;
1775def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPSYrm")>;
1776def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTDYrm")>;
1777def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTQYrm")>;
1778def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPDr")>;
1779def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPSr")>;
1780def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSDr")>;
1781def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSSr")>;
1782def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPDr")>;
1783def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPSr")>;
1784def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSDr")>;
1785def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSSr")>;
1786def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPDr")>;
1787def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPSr")>;
1788
1789def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
1790 let Latency = 6;
1791 let NumMicroOps = 2;
1792 let ResourceCycles = [1,1];
1793}
1794def: InstRW<[BWWriteResGroup59], (instregex "CVTPS2PDrm")>;
1795def: InstRW<[BWWriteResGroup59], (instregex "CVTSS2SDrm")>;
1796def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLDrm")>;
1797def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLQrm")>;
1798def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLWrm")>;
1799def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRADrm")>;
1800def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRAWrm")>;
1801def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLDrm")>;
1802def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLQrm")>;
1803def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLWrm")>;
1804def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSYrm")>;
1805def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSrm")>;
1806def: InstRW<[BWWriteResGroup59], (instregex "VCVTPS2PDrm")>;
1807def: InstRW<[BWWriteResGroup59], (instregex "VCVTSS2SDrm")>;
1808def: InstRW<[BWWriteResGroup59], (instregex "VPSLLVQrm")>;
1809def: InstRW<[BWWriteResGroup59], (instregex "VPSRLVQrm")>;
1810def: InstRW<[BWWriteResGroup59], (instregex "VTESTPDrm")>;
1811def: InstRW<[BWWriteResGroup59], (instregex "VTESTPSrm")>;
1812
1813def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
1814 let Latency = 6;
1815 let NumMicroOps = 2;
1816 let ResourceCycles = [1,1];
1817}
1818def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr")>;
1819def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2DQYrr")>;
1820def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2PSYrr")>;
1821def: InstRW<[BWWriteResGroup60], (instregex "VCVTPS2PHYrr")>;
1822def: InstRW<[BWWriteResGroup60], (instregex "VCVTTPD2DQYrr")>;
1823
1824def BWWriteResGroup61 : SchedWriteRes<[BWPort5,BWPort23]> {
1825 let Latency = 6;
1826 let NumMicroOps = 2;
1827 let ResourceCycles = [1,1];
1828}
1829def: InstRW<[BWWriteResGroup61], (instregex "ANDNPDrm")>;
1830def: InstRW<[BWWriteResGroup61], (instregex "ANDNPSrm")>;
1831def: InstRW<[BWWriteResGroup61], (instregex "ANDPDrm")>;
1832def: InstRW<[BWWriteResGroup61], (instregex "ANDPSrm")>;
1833def: InstRW<[BWWriteResGroup61], (instregex "INSERTPSrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001834def: InstRW<[BWWriteResGroup61], (instregex "MMX_PALIGNRrmi")>;
Craig Topperb85b4842018-01-24 17:58:51 +00001835def: InstRW<[BWWriteResGroup61], (instregex "MMX_PINSRWrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001836def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFBrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001837def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFWmi")>;
1838def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHBWirm")>;
1839def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHDQirm")>;
1840def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHWDirm")>;
1841def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLBWirm")>;
1842def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLDQirm")>;
1843def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLWDirm")>;
1844def: InstRW<[BWWriteResGroup61], (instregex "MOVHPDrm")>;
1845def: InstRW<[BWWriteResGroup61], (instregex "MOVHPSrm")>;
1846def: InstRW<[BWWriteResGroup61], (instregex "MOVLPDrm")>;
1847def: InstRW<[BWWriteResGroup61], (instregex "MOVLPSrm")>;
1848def: InstRW<[BWWriteResGroup61], (instregex "ORPDrm")>;
1849def: InstRW<[BWWriteResGroup61], (instregex "ORPSrm")>;
1850def: InstRW<[BWWriteResGroup61], (instregex "PACKSSDWrm")>;
1851def: InstRW<[BWWriteResGroup61], (instregex "PACKSSWBrm")>;
1852def: InstRW<[BWWriteResGroup61], (instregex "PACKUSDWrm")>;
1853def: InstRW<[BWWriteResGroup61], (instregex "PACKUSWBrm")>;
1854def: InstRW<[BWWriteResGroup61], (instregex "PALIGNRrmi")>;
1855def: InstRW<[BWWriteResGroup61], (instregex "PBLENDWrmi")>;
1856def: InstRW<[BWWriteResGroup61], (instregex "PINSRBrm")>;
1857def: InstRW<[BWWriteResGroup61], (instregex "PINSRDrm")>;
1858def: InstRW<[BWWriteResGroup61], (instregex "PINSRQrm")>;
Craig Topperb85b4842018-01-24 17:58:51 +00001859def: InstRW<[BWWriteResGroup61], (instregex "PINSRWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001860def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBDrm")>;
1861def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBQrm")>;
1862def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBWrm")>;
1863def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXDQrm")>;
1864def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWDrm")>;
1865def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWQrm")>;
1866def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBDrm")>;
1867def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBQrm")>;
1868def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBWrm")>;
1869def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXDQrm")>;
1870def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWDrm")>;
1871def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWQrm")>;
1872def: InstRW<[BWWriteResGroup61], (instregex "PSHUFBrm")>;
1873def: InstRW<[BWWriteResGroup61], (instregex "PSHUFDmi")>;
1874def: InstRW<[BWWriteResGroup61], (instregex "PSHUFHWmi")>;
1875def: InstRW<[BWWriteResGroup61], (instregex "PSHUFLWmi")>;
1876def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHBWrm")>;
1877def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHDQrm")>;
1878def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHQDQrm")>;
1879def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHWDrm")>;
1880def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLBWrm")>;
1881def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLDQrm")>;
1882def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLQDQrm")>;
1883def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLWDrm")>;
1884def: InstRW<[BWWriteResGroup61], (instregex "SHUFPDrmi")>;
1885def: InstRW<[BWWriteResGroup61], (instregex "SHUFPSrmi")>;
1886def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPDrm")>;
1887def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPSrm")>;
1888def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPDrm")>;
1889def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPSrm")>;
1890def: InstRW<[BWWriteResGroup61], (instregex "VANDNPDrm")>;
1891def: InstRW<[BWWriteResGroup61], (instregex "VANDNPSrm")>;
1892def: InstRW<[BWWriteResGroup61], (instregex "VANDPDrm")>;
1893def: InstRW<[BWWriteResGroup61], (instregex "VANDPSrm")>;
1894def: InstRW<[BWWriteResGroup61], (instregex "VINSERTPSrm")>;
1895def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPDrm")>;
1896def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPSrm")>;
1897def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPDrm")>;
1898def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPSrm")>;
1899def: InstRW<[BWWriteResGroup61], (instregex "VORPDrm")>;
1900def: InstRW<[BWWriteResGroup61], (instregex "VORPSrm")>;
1901def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSDWrm")>;
1902def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSWBrm")>;
1903def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSDWrm")>;
1904def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSWBrm")>;
1905def: InstRW<[BWWriteResGroup61], (instregex "VPALIGNRrmi")>;
1906def: InstRW<[BWWriteResGroup61], (instregex "VPBLENDWrmi")>;
1907def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDmi")>;
1908def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDrm")>;
1909def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSmi")>;
1910def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSrm")>;
1911def: InstRW<[BWWriteResGroup61], (instregex "VPINSRBrm")>;
1912def: InstRW<[BWWriteResGroup61], (instregex "VPINSRDrm")>;
1913def: InstRW<[BWWriteResGroup61], (instregex "VPINSRQrm")>;
Craig Topperb85b4842018-01-24 17:58:51 +00001914def: InstRW<[BWWriteResGroup61], (instregex "VPINSRWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001915def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBDrm")>;
1916def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBQrm")>;
1917def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBWrm")>;
1918def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXDQrm")>;
1919def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWDrm")>;
1920def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWQrm")>;
1921def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBDrm")>;
1922def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBQrm")>;
1923def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBWrm")>;
1924def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXDQrm")>;
1925def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWDrm")>;
1926def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWQrm")>;
1927def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFBrm")>;
1928def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFDmi")>;
1929def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFHWmi")>;
1930def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFLWmi")>;
1931def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHBWrm")>;
1932def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHDQrm")>;
1933def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHQDQrm")>;
1934def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHWDrm")>;
1935def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLBWrm")>;
1936def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLDQrm")>;
1937def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLQDQrm")>;
1938def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLWDrm")>;
1939def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPDrmi")>;
1940def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPSrmi")>;
1941def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPDrm")>;
1942def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPSrm")>;
1943def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPDrm")>;
1944def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPSrm")>;
1945def: InstRW<[BWWriteResGroup61], (instregex "VXORPDrm")>;
1946def: InstRW<[BWWriteResGroup61], (instregex "VXORPSrm")>;
1947def: InstRW<[BWWriteResGroup61], (instregex "XORPDrm")>;
1948def: InstRW<[BWWriteResGroup61], (instregex "XORPSrm")>;
1949
1950def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
1951 let Latency = 6;
1952 let NumMicroOps = 2;
1953 let ResourceCycles = [1,1];
1954}
1955def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64")>;
1956def: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
1957
1958def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
1959 let Latency = 6;
1960 let NumMicroOps = 2;
1961 let ResourceCycles = [1,1];
1962}
Craig Topper13a16502018-03-19 00:56:09 +00001963def: InstRW<[BWWriteResGroup63], (instregex "ADC(8|16|32|64)rm")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00001964def: InstRW<[BWWriteResGroup63], (instregex "ADCX(32|64)rm")>;
1965def: InstRW<[BWWriteResGroup63], (instregex "ADOX(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001966def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Craig Topperf4cd9082018-01-19 05:47:32 +00001967def: InstRW<[BWWriteResGroup63], (instregex "CMOV(AE|B|E|G|GE|L|LE|NE|NO|NP|NS|O|P|S)(16|32|64)rm")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00001968def: InstRW<[BWWriteResGroup63], (instregex "RORX(32|64)mi")>;
1969def: InstRW<[BWWriteResGroup63], (instregex "SARX(32|64)rm")>;
Craig Topper13a16502018-03-19 00:56:09 +00001970def: InstRW<[BWWriteResGroup63], (instregex "SBB(8|16|32|64)rm")>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00001971def: InstRW<[BWWriteResGroup63], (instregex "SHLX(32|64)rm")>;
1972def: InstRW<[BWWriteResGroup63], (instregex "SHRX(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001973
1974def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
1975 let Latency = 6;
1976 let NumMicroOps = 2;
1977 let ResourceCycles = [1,1];
1978}
Craig Toppera42a2ba2017-12-16 18:35:31 +00001979def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm")>;
1980def: InstRW<[BWWriteResGroup64], (instregex "BLSI(32|64)rm")>;
1981def: InstRW<[BWWriteResGroup64], (instregex "BLSMSK(32|64)rm")>;
1982def: InstRW<[BWWriteResGroup64], (instregex "BLSR(32|64)rm")>;
1983def: InstRW<[BWWriteResGroup64], (instregex "BZHI(32|64)rm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00001984def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSBrm")>;
1985def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSDrm")>;
1986def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001987def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDBirm")>;
1988def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDDirm")>;
1989def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDQirm")>;
1990def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSBirm")>;
1991def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSWirm")>;
1992def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSBirm")>;
1993def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSWirm")>;
1994def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDWirm")>;
1995def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGBirm")>;
1996def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGWirm")>;
1997def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQBirm")>;
1998def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQDirm")>;
1999def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQWirm")>;
2000def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTBirm")>;
2001def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTDirm")>;
2002def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTWirm")>;
2003def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXSWirm")>;
2004def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXUBirm")>;
2005def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINSWirm")>;
2006def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINUBirm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002007def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNBrm")>;
2008def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNDrm")>;
2009def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002010def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBBirm")>;
2011def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBDirm")>;
2012def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBQirm")>;
2013def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSBirm")>;
2014def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSWirm")>;
2015def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSBirm")>;
2016def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSWirm")>;
2017def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBWirm")>;
2018def: InstRW<[BWWriteResGroup64], (instregex "MOVBE(16|32|64)rm")>;
2019def: InstRW<[BWWriteResGroup64], (instregex "PABSBrm")>;
2020def: InstRW<[BWWriteResGroup64], (instregex "PABSDrm")>;
2021def: InstRW<[BWWriteResGroup64], (instregex "PABSWrm")>;
2022def: InstRW<[BWWriteResGroup64], (instregex "PADDBrm")>;
2023def: InstRW<[BWWriteResGroup64], (instregex "PADDDrm")>;
2024def: InstRW<[BWWriteResGroup64], (instregex "PADDQrm")>;
2025def: InstRW<[BWWriteResGroup64], (instregex "PADDSBrm")>;
2026def: InstRW<[BWWriteResGroup64], (instregex "PADDSWrm")>;
2027def: InstRW<[BWWriteResGroup64], (instregex "PADDUSBrm")>;
2028def: InstRW<[BWWriteResGroup64], (instregex "PADDUSWrm")>;
2029def: InstRW<[BWWriteResGroup64], (instregex "PADDWrm")>;
2030def: InstRW<[BWWriteResGroup64], (instregex "PAVGBrm")>;
2031def: InstRW<[BWWriteResGroup64], (instregex "PAVGWrm")>;
2032def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQBrm")>;
2033def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQDrm")>;
2034def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQQrm")>;
2035def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQWrm")>;
2036def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTBrm")>;
2037def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTDrm")>;
2038def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTWrm")>;
2039def: InstRW<[BWWriteResGroup64], (instregex "PMAXSBrm")>;
2040def: InstRW<[BWWriteResGroup64], (instregex "PMAXSDrm")>;
2041def: InstRW<[BWWriteResGroup64], (instregex "PMAXSWrm")>;
2042def: InstRW<[BWWriteResGroup64], (instregex "PMAXUBrm")>;
2043def: InstRW<[BWWriteResGroup64], (instregex "PMAXUDrm")>;
2044def: InstRW<[BWWriteResGroup64], (instregex "PMAXUWrm")>;
2045def: InstRW<[BWWriteResGroup64], (instregex "PMINSBrm")>;
2046def: InstRW<[BWWriteResGroup64], (instregex "PMINSDrm")>;
2047def: InstRW<[BWWriteResGroup64], (instregex "PMINSWrm")>;
2048def: InstRW<[BWWriteResGroup64], (instregex "PMINUBrm")>;
2049def: InstRW<[BWWriteResGroup64], (instregex "PMINUDrm")>;
2050def: InstRW<[BWWriteResGroup64], (instregex "PMINUWrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002051def: InstRW<[BWWriteResGroup64], (instregex "PSIGNBrm")>;
2052def: InstRW<[BWWriteResGroup64], (instregex "PSIGNDrm")>;
2053def: InstRW<[BWWriteResGroup64], (instregex "PSIGNWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002054def: InstRW<[BWWriteResGroup64], (instregex "PSUBBrm")>;
2055def: InstRW<[BWWriteResGroup64], (instregex "PSUBDrm")>;
2056def: InstRW<[BWWriteResGroup64], (instregex "PSUBQrm")>;
2057def: InstRW<[BWWriteResGroup64], (instregex "PSUBSBrm")>;
2058def: InstRW<[BWWriteResGroup64], (instregex "PSUBSWrm")>;
2059def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSBrm")>;
2060def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSWrm")>;
2061def: InstRW<[BWWriteResGroup64], (instregex "PSUBWrm")>;
2062def: InstRW<[BWWriteResGroup64], (instregex "VPABSBrm")>;
2063def: InstRW<[BWWriteResGroup64], (instregex "VPABSDrm")>;
2064def: InstRW<[BWWriteResGroup64], (instregex "VPABSWrm")>;
2065def: InstRW<[BWWriteResGroup64], (instregex "VPADDBrm")>;
2066def: InstRW<[BWWriteResGroup64], (instregex "VPADDDrm")>;
2067def: InstRW<[BWWriteResGroup64], (instregex "VPADDQrm")>;
2068def: InstRW<[BWWriteResGroup64], (instregex "VPADDSBrm")>;
2069def: InstRW<[BWWriteResGroup64], (instregex "VPADDSWrm")>;
2070def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSBrm")>;
2071def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSWrm")>;
2072def: InstRW<[BWWriteResGroup64], (instregex "VPADDWrm")>;
2073def: InstRW<[BWWriteResGroup64], (instregex "VPAVGBrm")>;
2074def: InstRW<[BWWriteResGroup64], (instregex "VPAVGWrm")>;
2075def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQBrm")>;
2076def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQDrm")>;
2077def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQQrm")>;
2078def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQWrm")>;
2079def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTBrm")>;
2080def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTDrm")>;
2081def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTWrm")>;
2082def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSBrm")>;
2083def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSDrm")>;
2084def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSWrm")>;
2085def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUBrm")>;
2086def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUDrm")>;
2087def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUWrm")>;
2088def: InstRW<[BWWriteResGroup64], (instregex "VPMINSBrm")>;
2089def: InstRW<[BWWriteResGroup64], (instregex "VPMINSDrm")>;
2090def: InstRW<[BWWriteResGroup64], (instregex "VPMINSWrm")>;
2091def: InstRW<[BWWriteResGroup64], (instregex "VPMINUBrm")>;
2092def: InstRW<[BWWriteResGroup64], (instregex "VPMINUDrm")>;
2093def: InstRW<[BWWriteResGroup64], (instregex "VPMINUWrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002094def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNBrm")>;
2095def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNDrm")>;
2096def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002097def: InstRW<[BWWriteResGroup64], (instregex "VPSUBBrm")>;
2098def: InstRW<[BWWriteResGroup64], (instregex "VPSUBDrm")>;
2099def: InstRW<[BWWriteResGroup64], (instregex "VPSUBQrm")>;
2100def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSBrm")>;
2101def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSWrm")>;
2102def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSBrm")>;
2103def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSWrm")>;
2104def: InstRW<[BWWriteResGroup64], (instregex "VPSUBWrm")>;
2105
2106def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
2107 let Latency = 6;
2108 let NumMicroOps = 2;
2109 let ResourceCycles = [1,1];
2110}
2111def: InstRW<[BWWriteResGroup65], (instregex "BLENDPDrmi")>;
2112def: InstRW<[BWWriteResGroup65], (instregex "BLENDPSrmi")>;
2113def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDNirm")>;
2114def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDirm")>;
2115def: InstRW<[BWWriteResGroup65], (instregex "MMX_PORirm")>;
2116def: InstRW<[BWWriteResGroup65], (instregex "MMX_PXORirm")>;
2117def: InstRW<[BWWriteResGroup65], (instregex "PANDNrm")>;
2118def: InstRW<[BWWriteResGroup65], (instregex "PANDrm")>;
2119def: InstRW<[BWWriteResGroup65], (instregex "PORrm")>;
2120def: InstRW<[BWWriteResGroup65], (instregex "PXORrm")>;
2121def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPDrmi")>;
2122def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPSrmi")>;
2123def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm")>;
2124def: InstRW<[BWWriteResGroup65], (instregex "VINSERTI128rm")>;
2125def: InstRW<[BWWriteResGroup65], (instregex "VPANDNrm")>;
2126def: InstRW<[BWWriteResGroup65], (instregex "VPANDrm")>;
2127def: InstRW<[BWWriteResGroup65], (instregex "VPBLENDDrmi")>;
2128def: InstRW<[BWWriteResGroup65], (instregex "VPORrm")>;
2129def: InstRW<[BWWriteResGroup65], (instregex "VPXORrm")>;
2130
2131def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
2132 let Latency = 6;
2133 let NumMicroOps = 2;
2134 let ResourceCycles = [1,1];
2135}
Craig Topper13a16502018-03-19 00:56:09 +00002136def: InstRW<[BWWriteResGroup66], (instregex "ADD(8|16|32|64)rm")>;
2137def: InstRW<[BWWriteResGroup66], (instregex "AND(8|16|32|64)rm")>;
2138def: InstRW<[BWWriteResGroup66], (instregex "CMP(8|16|32|64)mi")>;
2139def: InstRW<[BWWriteResGroup66], (instregex "CMP(8|16|32|64)mr")>;
2140def: InstRW<[BWWriteResGroup66], (instregex "CMP(8|16|32|64)rm")>;
2141def: InstRW<[BWWriteResGroup66], (instregex "OR(8|16|32|64)rm")>;
Craig Topper2d451e72018-03-18 08:38:06 +00002142def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
2143def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Craig Topper13a16502018-03-19 00:56:09 +00002144def: InstRW<[BWWriteResGroup66], (instregex "SUB(8|16|32|64)rm")>;
2145def: InstRW<[BWWriteResGroup66], (instregex "TEST(8|16|32|64)mr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002146def: InstRW<[BWWriteResGroup66], (instregex "TEST8mi")>;
Craig Topper13a16502018-03-19 00:56:09 +00002147def: InstRW<[BWWriteResGroup66], (instregex "XOR(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002148
2149def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
2150 let Latency = 6;
2151 let NumMicroOps = 4;
2152 let ResourceCycles = [1,1,2];
2153}
2154def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL")>;
2155def: InstRW<[BWWriteResGroup67], (instregex "SHRD(16|32|64)rrCL")>;
2156
2157def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
2158 let Latency = 6;
2159 let NumMicroOps = 4;
2160 let ResourceCycles = [1,1,1,1];
2161}
2162def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
2163
2164def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2165 let Latency = 6;
2166 let NumMicroOps = 4;
2167 let ResourceCycles = [1,1,1,1];
2168}
2169def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8")>;
2170def: InstRW<[BWWriteResGroup69], (instregex "BTR(16|32|64)mi8")>;
2171def: InstRW<[BWWriteResGroup69], (instregex "BTS(16|32|64)mi8")>;
Craig Topper13a16502018-03-19 00:56:09 +00002172def: InstRW<[BWWriteResGroup69], (instregex "SAR(8|16|32|64)m1")>;
2173def: InstRW<[BWWriteResGroup69], (instregex "SAR(8|16|32|64)mi")>;
2174def: InstRW<[BWWriteResGroup69], (instregex "SHL(8|16|32|64)m1")>;
2175def: InstRW<[BWWriteResGroup69], (instregex "SHL(8|16|32|64)mi")>;
2176def: InstRW<[BWWriteResGroup69], (instregex "SHR(8|16|32|64)m1")>;
2177def: InstRW<[BWWriteResGroup69], (instregex "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002178
2179def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2180 let Latency = 6;
2181 let NumMicroOps = 4;
2182 let ResourceCycles = [1,1,1,1];
2183}
Craig Topper13a16502018-03-19 00:56:09 +00002184def: InstRW<[BWWriteResGroup70], (instregex "ADD(8|16|32|64)mi")>;
2185def: InstRW<[BWWriteResGroup70], (instregex "ADD(8|16|32|64)mr")>;
2186def: InstRW<[BWWriteResGroup70], (instregex "AND(8|16|32|64)mi")>;
2187def: InstRW<[BWWriteResGroup70], (instregex "AND(8|16|32|64)mr")>;
2188def: InstRW<[BWWriteResGroup70], (instregex "DEC(8|16|32|64)m")>;
2189def: InstRW<[BWWriteResGroup70], (instregex "INC(8|16|32|64)m")>;
2190def: InstRW<[BWWriteResGroup70], (instregex "NEG(8|16|32|64)m")>;
2191def: InstRW<[BWWriteResGroup70], (instregex "NOT(8|16|32|64)m")>;
2192def: InstRW<[BWWriteResGroup70], (instregex "OR(8|16|32|64)mi")>;
2193def: InstRW<[BWWriteResGroup70], (instregex "OR(8|16|32|64)mr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002194def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm")>;
2195def: InstRW<[BWWriteResGroup70], (instregex "PUSH(16|32|64)rmm")>;
Craig Topper13a16502018-03-19 00:56:09 +00002196def: InstRW<[BWWriteResGroup70], (instregex "SUB(8|16|32|64)mi")>;
2197def: InstRW<[BWWriteResGroup70], (instregex "SUB(8|16|32|64)mr")>;
2198def: InstRW<[BWWriteResGroup70], (instregex "XOR(8|16|32|64)mi")>;
2199def: InstRW<[BWWriteResGroup70], (instregex "XOR(8|16|32|64)mr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002200
2201def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
2202 let Latency = 6;
2203 let NumMicroOps = 6;
2204 let ResourceCycles = [1,5];
2205}
2206def: InstRW<[BWWriteResGroup71], (instregex "STD")>;
2207
2208def BWWriteResGroup72 : SchedWriteRes<[BWPort5]> {
2209 let Latency = 7;
2210 let NumMicroOps = 1;
2211 let ResourceCycles = [1];
2212}
2213def: InstRW<[BWWriteResGroup72], (instregex "AESDECLASTrr")>;
2214def: InstRW<[BWWriteResGroup72], (instregex "AESDECrr")>;
2215def: InstRW<[BWWriteResGroup72], (instregex "AESENCLASTrr")>;
2216def: InstRW<[BWWriteResGroup72], (instregex "AESENCrr")>;
2217def: InstRW<[BWWriteResGroup72], (instregex "VAESDECLASTrr")>;
2218def: InstRW<[BWWriteResGroup72], (instregex "VAESDECrr")>;
2219def: InstRW<[BWWriteResGroup72], (instregex "VAESENCLASTrr")>;
2220def: InstRW<[BWWriteResGroup72], (instregex "VAESENCrr")>;
2221
2222def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
2223 let Latency = 7;
2224 let NumMicroOps = 2;
2225 let ResourceCycles = [1,1];
2226}
2227def: InstRW<[BWWriteResGroup73], (instregex "VPSLLDYrm")>;
2228def: InstRW<[BWWriteResGroup73], (instregex "VPSLLQYrm")>;
2229def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm")>;
2230def: InstRW<[BWWriteResGroup73], (instregex "VPSLLWYrm")>;
2231def: InstRW<[BWWriteResGroup73], (instregex "VPSRADYrm")>;
2232def: InstRW<[BWWriteResGroup73], (instregex "VPSRAWYrm")>;
2233def: InstRW<[BWWriteResGroup73], (instregex "VPSRLDYrm")>;
2234def: InstRW<[BWWriteResGroup73], (instregex "VPSRLQYrm")>;
2235def: InstRW<[BWWriteResGroup73], (instregex "VPSRLVQYrm")>;
2236def: InstRW<[BWWriteResGroup73], (instregex "VPSRLWYrm")>;
2237def: InstRW<[BWWriteResGroup73], (instregex "VTESTPDYrm")>;
2238def: InstRW<[BWWriteResGroup73], (instregex "VTESTPSYrm")>;
2239
2240def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
2241 let Latency = 7;
2242 let NumMicroOps = 2;
2243 let ResourceCycles = [1,1];
2244}
2245def: InstRW<[BWWriteResGroup74], (instregex "FCOM32m")>;
2246def: InstRW<[BWWriteResGroup74], (instregex "FCOM64m")>;
2247def: InstRW<[BWWriteResGroup74], (instregex "FCOMP32m")>;
2248def: InstRW<[BWWriteResGroup74], (instregex "FCOMP64m")>;
2249
2250def BWWriteResGroup75 : SchedWriteRes<[BWPort5,BWPort23]> {
2251 let Latency = 7;
2252 let NumMicroOps = 2;
2253 let ResourceCycles = [1,1];
2254}
2255def: InstRW<[BWWriteResGroup75], (instregex "VANDNPDYrm")>;
2256def: InstRW<[BWWriteResGroup75], (instregex "VANDNPSYrm")>;
2257def: InstRW<[BWWriteResGroup75], (instregex "VANDPDYrm")>;
2258def: InstRW<[BWWriteResGroup75], (instregex "VANDPSYrm")>;
2259def: InstRW<[BWWriteResGroup75], (instregex "VORPDYrm")>;
2260def: InstRW<[BWWriteResGroup75], (instregex "VORPSYrm")>;
2261def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSDWYrm")>;
2262def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSWBYrm")>;
2263def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSDWYrm")>;
2264def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSWBYrm")>;
2265def: InstRW<[BWWriteResGroup75], (instregex "VPALIGNRYrmi")>;
2266def: InstRW<[BWWriteResGroup75], (instregex "VPBLENDWYrmi")>;
2267def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYmi")>;
2268def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYrm")>;
2269def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYmi")>;
2270def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYrm")>;
2271def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFBYrm")>;
2272def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFDYmi")>;
2273def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFHWYmi")>;
2274def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFLWYmi")>;
2275def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHBWYrm")>;
2276def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHDQYrm")>;
2277def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHQDQYrm")>;
2278def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHWDYrm")>;
2279def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLBWYrm")>;
2280def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLDQYrm")>;
2281def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLQDQYrm")>;
2282def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLWDYrm")>;
2283def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPDYrmi")>;
2284def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPSYrmi")>;
2285def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPDYrm")>;
2286def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPSYrm")>;
2287def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPDYrm")>;
2288def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPSYrm")>;
2289def: InstRW<[BWWriteResGroup75], (instregex "VXORPDYrm")>;
2290def: InstRW<[BWWriteResGroup75], (instregex "VXORPSYrm")>;
2291
2292def BWWriteResGroup76 : SchedWriteRes<[BWPort23,BWPort15]> {
2293 let Latency = 7;
2294 let NumMicroOps = 2;
2295 let ResourceCycles = [1,1];
2296}
2297def: InstRW<[BWWriteResGroup76], (instregex "VPABSBYrm")>;
2298def: InstRW<[BWWriteResGroup76], (instregex "VPABSDYrm")>;
2299def: InstRW<[BWWriteResGroup76], (instregex "VPABSWYrm")>;
2300def: InstRW<[BWWriteResGroup76], (instregex "VPADDBYrm")>;
2301def: InstRW<[BWWriteResGroup76], (instregex "VPADDDYrm")>;
2302def: InstRW<[BWWriteResGroup76], (instregex "VPADDQYrm")>;
2303def: InstRW<[BWWriteResGroup76], (instregex "VPADDSBYrm")>;
2304def: InstRW<[BWWriteResGroup76], (instregex "VPADDSWYrm")>;
2305def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSBYrm")>;
2306def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSWYrm")>;
2307def: InstRW<[BWWriteResGroup76], (instregex "VPADDWYrm")>;
2308def: InstRW<[BWWriteResGroup76], (instregex "VPAVGBYrm")>;
2309def: InstRW<[BWWriteResGroup76], (instregex "VPAVGWYrm")>;
2310def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQBYrm")>;
2311def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQDYrm")>;
2312def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQQYrm")>;
2313def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQWYrm")>;
2314def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTBYrm")>;
2315def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTDYrm")>;
2316def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTWYrm")>;
2317def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSBYrm")>;
2318def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSDYrm")>;
2319def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSWYrm")>;
2320def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUBYrm")>;
2321def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUDYrm")>;
2322def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUWYrm")>;
2323def: InstRW<[BWWriteResGroup76], (instregex "VPMINSBYrm")>;
2324def: InstRW<[BWWriteResGroup76], (instregex "VPMINSDYrm")>;
2325def: InstRW<[BWWriteResGroup76], (instregex "VPMINSWYrm")>;
2326def: InstRW<[BWWriteResGroup76], (instregex "VPMINUBYrm")>;
2327def: InstRW<[BWWriteResGroup76], (instregex "VPMINUDYrm")>;
2328def: InstRW<[BWWriteResGroup76], (instregex "VPMINUWYrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002329def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNBYrm")>;
2330def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNDYrm")>;
2331def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNWYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002332def: InstRW<[BWWriteResGroup76], (instregex "VPSUBBYrm")>;
2333def: InstRW<[BWWriteResGroup76], (instregex "VPSUBDYrm")>;
2334def: InstRW<[BWWriteResGroup76], (instregex "VPSUBQYrm")>;
2335def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSBYrm")>;
2336def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSWYrm")>;
2337def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSBYrm")>;
2338def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSWYrm")>;
2339def: InstRW<[BWWriteResGroup76], (instregex "VPSUBWYrm")>;
2340
2341def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
2342 let Latency = 7;
2343 let NumMicroOps = 2;
2344 let ResourceCycles = [1,1];
2345}
2346def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPDYrmi")>;
2347def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPSYrmi")>;
2348def: InstRW<[BWWriteResGroup77], (instregex "VPANDNYrm")>;
2349def: InstRW<[BWWriteResGroup77], (instregex "VPANDYrm")>;
2350def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
2351def: InstRW<[BWWriteResGroup77], (instregex "VPORYrm")>;
2352def: InstRW<[BWWriteResGroup77], (instregex "VPXORYrm")>;
2353
2354def BWWriteResGroup78 : SchedWriteRes<[BWPort0,BWPort5]> {
2355 let Latency = 7;
2356 let NumMicroOps = 3;
2357 let ResourceCycles = [1,2];
2358}
2359def: InstRW<[BWWriteResGroup78], (instregex "MPSADBWrri")>;
2360def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWYrri")>;
2361def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWrri")>;
2362
2363def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
2364 let Latency = 7;
2365 let NumMicroOps = 3;
2366 let ResourceCycles = [2,1];
2367}
2368def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPDrm0")>;
2369def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPSrm0")>;
2370def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm")>;
2371def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSWBirm")>;
2372def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKUSWBirm")>;
2373def: InstRW<[BWWriteResGroup79], (instregex "PBLENDVBrm0")>;
2374def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPDrm")>;
2375def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPSrm")>;
2376def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPDrm")>;
2377def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPSrm")>;
2378def: InstRW<[BWWriteResGroup79], (instregex "VPBLENDVBrm")>;
2379def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVDrm")>;
2380def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVQrm")>;
2381
2382def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
2383 let Latency = 7;
2384 let NumMicroOps = 3;
2385 let ResourceCycles = [1,2];
2386}
2387def: InstRW<[BWWriteResGroup80], (instregex "LEAVE64")>;
2388def: InstRW<[BWWriteResGroup80], (instregex "SCASB")>;
2389def: InstRW<[BWWriteResGroup80], (instregex "SCASL")>;
2390def: InstRW<[BWWriteResGroup80], (instregex "SCASQ")>;
2391def: InstRW<[BWWriteResGroup80], (instregex "SCASW")>;
2392
2393def BWWriteResGroup81 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2394 let Latency = 7;
2395 let NumMicroOps = 3;
2396 let ResourceCycles = [1,1,1];
2397}
2398def: InstRW<[BWWriteResGroup81], (instregex "PSLLDrm")>;
2399def: InstRW<[BWWriteResGroup81], (instregex "PSLLQrm")>;
2400def: InstRW<[BWWriteResGroup81], (instregex "PSLLWrm")>;
2401def: InstRW<[BWWriteResGroup81], (instregex "PSRADrm")>;
2402def: InstRW<[BWWriteResGroup81], (instregex "PSRAWrm")>;
2403def: InstRW<[BWWriteResGroup81], (instregex "PSRLDrm")>;
2404def: InstRW<[BWWriteResGroup81], (instregex "PSRLQrm")>;
2405def: InstRW<[BWWriteResGroup81], (instregex "PSRLWrm")>;
2406def: InstRW<[BWWriteResGroup81], (instregex "PTESTrm")>;
2407def: InstRW<[BWWriteResGroup81], (instregex "VPSLLDrm")>;
2408def: InstRW<[BWWriteResGroup81], (instregex "VPSLLQrm")>;
2409def: InstRW<[BWWriteResGroup81], (instregex "VPSLLWrm")>;
2410def: InstRW<[BWWriteResGroup81], (instregex "VPSRADrm")>;
2411def: InstRW<[BWWriteResGroup81], (instregex "VPSRAWrm")>;
2412def: InstRW<[BWWriteResGroup81], (instregex "VPSRLDrm")>;
2413def: InstRW<[BWWriteResGroup81], (instregex "VPSRLQrm")>;
2414def: InstRW<[BWWriteResGroup81], (instregex "VPSRLWrm")>;
2415def: InstRW<[BWWriteResGroup81], (instregex "VPTESTrm")>;
2416
2417def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
2418 let Latency = 7;
2419 let NumMicroOps = 3;
2420 let ResourceCycles = [1,1,1];
2421}
2422def: InstRW<[BWWriteResGroup82], (instregex "FLDCW16m")>;
2423
2424def BWWriteResGroup83 : SchedWriteRes<[BWPort0,BWPort23,BWPort0156]> {
2425 let Latency = 7;
2426 let NumMicroOps = 3;
2427 let ResourceCycles = [1,1,1];
2428}
2429def: InstRW<[BWWriteResGroup83], (instregex "LDMXCSR")>;
2430def: InstRW<[BWWriteResGroup83], (instregex "VLDMXCSR")>;
2431
2432def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
2433 let Latency = 7;
2434 let NumMicroOps = 3;
2435 let ResourceCycles = [1,1,1];
2436}
2437def: InstRW<[BWWriteResGroup84], (instregex "LRETQ")>;
2438def: InstRW<[BWWriteResGroup84], (instregex "RETQ")>;
2439
2440def BWWriteResGroup85 : SchedWriteRes<[BWPort23,BWPort06,BWPort15]> {
2441 let Latency = 7;
2442 let NumMicroOps = 3;
2443 let ResourceCycles = [1,1,1];
2444}
Craig Toppera42a2ba2017-12-16 18:35:31 +00002445def: InstRW<[BWWriteResGroup85], (instregex "BEXTR(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002446
2447def BWWriteResGroup86 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
2448 let Latency = 7;
2449 let NumMicroOps = 3;
2450 let ResourceCycles = [1,1,1];
2451}
Craig Topperf4cd9082018-01-19 05:47:32 +00002452def: InstRW<[BWWriteResGroup86], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002453
2454def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2455 let Latency = 7;
2456 let NumMicroOps = 5;
2457 let ResourceCycles = [1,1,1,2];
2458}
2459def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)m1")>;
2460def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)mi")>;
2461def: InstRW<[BWWriteResGroup87], (instregex "ROL8m1")>;
2462def: InstRW<[BWWriteResGroup87], (instregex "ROL8mi")>;
2463def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)m1")>;
2464def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)mi")>;
2465def: InstRW<[BWWriteResGroup87], (instregex "ROR8m1")>;
2466def: InstRW<[BWWriteResGroup87], (instregex "ROR8mi")>;
2467
2468def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2469 let Latency = 7;
2470 let NumMicroOps = 5;
2471 let ResourceCycles = [1,1,1,2];
2472}
2473def: InstRW<[BWWriteResGroup88], (instregex "XADD(16|32|64)rm")>;
2474def: InstRW<[BWWriteResGroup88], (instregex "XADD8rm")>;
2475
2476def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
2477 let Latency = 7;
2478 let NumMicroOps = 5;
2479 let ResourceCycles = [1,1,1,1,1];
2480}
2481def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
2482def: InstRW<[BWWriteResGroup89], (instregex "FARCALL64")>;
2483
2484def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
2485 let Latency = 7;
2486 let NumMicroOps = 7;
2487 let ResourceCycles = [2,2,1,2];
2488}
Craig Topper2d451e72018-03-18 08:38:06 +00002489def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002490
2491def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
2492 let Latency = 8;
2493 let NumMicroOps = 2;
2494 let ResourceCycles = [1,1];
2495}
2496def: InstRW<[BWWriteResGroup91], (instregex "ADDPDrm")>;
2497def: InstRW<[BWWriteResGroup91], (instregex "ADDPSrm")>;
2498def: InstRW<[BWWriteResGroup91], (instregex "ADDSDrm")>;
2499def: InstRW<[BWWriteResGroup91], (instregex "ADDSSrm")>;
2500def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPDrm")>;
2501def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPSrm")>;
2502def: InstRW<[BWWriteResGroup91], (instregex "BSF(16|32|64)rm")>;
2503def: InstRW<[BWWriteResGroup91], (instregex "BSR(16|32|64)rm")>;
2504def: InstRW<[BWWriteResGroup91], (instregex "CMPPDrmi")>;
2505def: InstRW<[BWWriteResGroup91], (instregex "CMPPSrmi")>;
Craig Topper6c659102017-12-10 09:14:37 +00002506def: InstRW<[BWWriteResGroup91], (instregex "CMPSDrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002507def: InstRW<[BWWriteResGroup91], (instregex "CMPSSrm")>;
2508def: InstRW<[BWWriteResGroup91], (instregex "COMISDrm")>;
2509def: InstRW<[BWWriteResGroup91], (instregex "COMISSrm")>;
2510def: InstRW<[BWWriteResGroup91], (instregex "CVTDQ2PSrm")>;
2511def: InstRW<[BWWriteResGroup91], (instregex "CVTPS2DQrm")>;
2512def: InstRW<[BWWriteResGroup91], (instregex "CVTTPS2DQrm")>;
Craig Topperb369cdb2018-01-25 06:57:42 +00002513def: InstRW<[BWWriteResGroup91], (instrs IMUL64m)>;
2514def: InstRW<[BWWriteResGroup91], (instrs IMUL32rm, IMUL32rmi, IMUL32rmi8, IMUL64rm, IMUL64rmi8, IMUL64rmi32)>;
2515def: InstRW<[BWWriteResGroup91], (instrs IMUL8m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002516def: InstRW<[BWWriteResGroup91], (instregex "LZCNT(16|32|64)rm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002517def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)PDrm")>;
2518def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)PSrm")>;
2519def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)SDrm")>;
2520def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)SSrm")>;
2521def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)PDrm")>;
2522def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)PSrm")>;
2523def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)SDrm")>;
2524def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002525def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm")>;
2526def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPS2PIirm")>;
2527def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTTPS2PIirm")>;
Craig Topperb369cdb2018-01-25 06:57:42 +00002528def: InstRW<[BWWriteResGroup91], (instrs MUL64m)>;
2529def: InstRW<[BWWriteResGroup91], (instrs MUL8m)>;
Craig Toppera42a2ba2017-12-16 18:35:31 +00002530def: InstRW<[BWWriteResGroup91], (instregex "PDEP(32|64)rm")>;
2531def: InstRW<[BWWriteResGroup91], (instregex "PEXT(32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002532def: InstRW<[BWWriteResGroup91], (instregex "POPCNT(16|32|64)rm")>;
2533def: InstRW<[BWWriteResGroup91], (instregex "SUBPDrm")>;
2534def: InstRW<[BWWriteResGroup91], (instregex "SUBPSrm")>;
2535def: InstRW<[BWWriteResGroup91], (instregex "SUBSDrm")>;
2536def: InstRW<[BWWriteResGroup91], (instregex "SUBSSrm")>;
2537def: InstRW<[BWWriteResGroup91], (instregex "TZCNT(16|32|64)rm")>;
2538def: InstRW<[BWWriteResGroup91], (instregex "UCOMISDrm")>;
2539def: InstRW<[BWWriteResGroup91], (instregex "UCOMISSrm")>;
2540def: InstRW<[BWWriteResGroup91], (instregex "VADDPDrm")>;
2541def: InstRW<[BWWriteResGroup91], (instregex "VADDPSrm")>;
2542def: InstRW<[BWWriteResGroup91], (instregex "VADDSDrm")>;
2543def: InstRW<[BWWriteResGroup91], (instregex "VADDSSrm")>;
2544def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPDrm")>;
2545def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPSrm")>;
2546def: InstRW<[BWWriteResGroup91], (instregex "VCMPPDrmi")>;
2547def: InstRW<[BWWriteResGroup91], (instregex "VCMPPSrmi")>;
2548def: InstRW<[BWWriteResGroup91], (instregex "VCMPSDrm")>;
2549def: InstRW<[BWWriteResGroup91], (instregex "VCMPSSrm")>;
2550def: InstRW<[BWWriteResGroup91], (instregex "VCOMISDrm")>;
2551def: InstRW<[BWWriteResGroup91], (instregex "VCOMISSrm")>;
2552def: InstRW<[BWWriteResGroup91], (instregex "VCVTDQ2PSrm")>;
2553def: InstRW<[BWWriteResGroup91], (instregex "VCVTPS2DQrm")>;
2554def: InstRW<[BWWriteResGroup91], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002555def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)PDrm")>;
2556def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)PSrm")>;
2557def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)SDrm")>;
2558def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)SSrm")>;
2559def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)PDrm")>;
2560def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)PSrm")>;
2561def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)SDrm")>;
2562def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002563def: InstRW<[BWWriteResGroup91], (instregex "VSUBPDrm")>;
2564def: InstRW<[BWWriteResGroup91], (instregex "VSUBPSrm")>;
2565def: InstRW<[BWWriteResGroup91], (instregex "VSUBSDrm")>;
2566def: InstRW<[BWWriteResGroup91], (instregex "VSUBSSrm")>;
2567def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISDrm")>;
2568def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISSrm")>;
2569
2570def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2571 let Latency = 8;
2572 let NumMicroOps = 3;
2573 let ResourceCycles = [1,1,1];
2574}
Craig Topperb369cdb2018-01-25 06:57:42 +00002575def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rm, IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002576
2577def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2578 let Latency = 8;
2579 let NumMicroOps = 5;
2580}
Craig Topperb369cdb2018-01-25 06:57:42 +00002581def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m)>;
2582def: InstRW<[BWWriteResGroup91_16_2], (instrs MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002583
2584def BWWriteResGroup91_32 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2585 let Latency = 8;
2586 let NumMicroOps = 3;
2587 let ResourceCycles = [1,1,1];
2588}
Craig Topperb369cdb2018-01-25 06:57:42 +00002589def: InstRW<[BWWriteResGroup91_32], (instrs IMUL32m)>;
2590def: InstRW<[BWWriteResGroup91_32], (instrs MUL32m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002591
2592def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
2593 let Latency = 8;
2594 let NumMicroOps = 2;
2595 let ResourceCycles = [1,1];
2596}
2597def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm")>;
2598def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBQYrm")>;
2599def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBWYrm")>;
2600def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXDQYrm")>;
2601def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWDYrm")>;
2602def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWQYrm")>;
2603def: InstRW<[BWWriteResGroup92], (instregex "VPMOVZXWDYrm")>;
2604
2605def BWWriteResGroup93 : SchedWriteRes<[BWPort01,BWPort23]> {
2606 let Latency = 8;
2607 let NumMicroOps = 2;
2608 let ResourceCycles = [1,1];
2609}
2610def: InstRW<[BWWriteResGroup93], (instregex "MULPDrm")>;
2611def: InstRW<[BWWriteResGroup93], (instregex "MULPSrm")>;
2612def: InstRW<[BWWriteResGroup93], (instregex "MULSDrm")>;
2613def: InstRW<[BWWriteResGroup93], (instregex "MULSSrm")>;
2614def: InstRW<[BWWriteResGroup93], (instregex "VMULPDrm")>;
2615def: InstRW<[BWWriteResGroup93], (instregex "VMULPSrm")>;
2616def: InstRW<[BWWriteResGroup93], (instregex "VMULSDrm")>;
2617def: InstRW<[BWWriteResGroup93], (instregex "VMULSSrm")>;
2618
2619def BWWriteResGroup94 : SchedWriteRes<[BWPort5,BWPort23]> {
2620 let Latency = 8;
2621 let NumMicroOps = 3;
2622 let ResourceCycles = [2,1];
2623}
2624def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPDYrm")>;
2625def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPSYrm")>;
2626def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPDYrm")>;
2627def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPSYrm")>;
2628def: InstRW<[BWWriteResGroup94], (instregex "VPBLENDVBYrm")>;
2629def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVDYrm")>;
2630def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVQYrm")>;
2631
2632def BWWriteResGroup95 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2633 let Latency = 8;
2634 let NumMicroOps = 4;
2635 let ResourceCycles = [2,1,1];
2636}
2637def: InstRW<[BWWriteResGroup95], (instregex "VPSLLVDrm")>;
2638def: InstRW<[BWWriteResGroup95], (instregex "VPSRAVDrm")>;
2639def: InstRW<[BWWriteResGroup95], (instregex "VPSRLVDrm")>;
2640
2641def BWWriteResGroup96 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
2642 let Latency = 8;
2643 let NumMicroOps = 4;
2644 let ResourceCycles = [2,1,1];
2645}
Craig Topper066e7372018-01-25 04:45:32 +00002646def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDDrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002647def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDSWrm")>;
2648def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDWrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002649def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBDrm")>;
2650def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBSWrm")>;
2651def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002652def: InstRW<[BWWriteResGroup96], (instregex "PHADDDrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002653def: InstRW<[BWWriteResGroup96], (instregex "PHADDSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002654def: InstRW<[BWWriteResGroup96], (instregex "PHADDWrm")>;
2655def: InstRW<[BWWriteResGroup96], (instregex "PHSUBDrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002656def: InstRW<[BWWriteResGroup96], (instregex "PHSUBSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002657def: InstRW<[BWWriteResGroup96], (instregex "PHSUBWrm")>;
2658def: InstRW<[BWWriteResGroup96], (instregex "VPHADDDrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002659def: InstRW<[BWWriteResGroup96], (instregex "VPHADDSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002660def: InstRW<[BWWriteResGroup96], (instregex "VPHADDWrm")>;
2661def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBDrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002662def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002663def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBWrm")>;
2664
2665def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2666 let Latency = 8;
2667 let NumMicroOps = 5;
2668 let ResourceCycles = [1,1,1,2];
2669}
Craig Topper13a16502018-03-19 00:56:09 +00002670def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1")>;
2671def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)mi")>;
2672def: InstRW<[BWWriteResGroup97], (instregex "RCR(8|16|32|64)m1")>;
2673def: InstRW<[BWWriteResGroup97], (instregex "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002674
2675def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2676 let Latency = 8;
2677 let NumMicroOps = 5;
2678 let ResourceCycles = [1,1,2,1];
2679}
Craig Topper13a16502018-03-19 00:56:09 +00002680def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002681
2682def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2683 let Latency = 8;
2684 let NumMicroOps = 6;
2685 let ResourceCycles = [1,1,1,3];
2686}
Craig Topper13a16502018-03-19 00:56:09 +00002687def: InstRW<[BWWriteResGroup99], (instregex "ADC(8|16|32|64)mi")>;
2688def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002689
2690def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
2691 let Latency = 8;
2692 let NumMicroOps = 6;
2693 let ResourceCycles = [1,1,1,2,1];
2694}
Craig Topper13a16502018-03-19 00:56:09 +00002695def: InstRW<[BWWriteResGroup100], (instregex "ADC(8|16|32|64)mr")>;
2696def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm")>;
2697def: InstRW<[BWWriteResGroup100], (instregex "ROL(8|16|32|64)mCL")>;
2698def: InstRW<[BWWriteResGroup100], (instregex "SAR(8|16|32|64)mCL")>;
2699def: InstRW<[BWWriteResGroup100], (instregex "SBB(8|16|32|64)mi")>;
2700def: InstRW<[BWWriteResGroup100], (instregex "SBB(8|16|32|64)mr")>;
2701def: InstRW<[BWWriteResGroup100], (instregex "SHL(8|16|32|64)mCL")>;
2702def: InstRW<[BWWriteResGroup100], (instregex "SHR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002703
2704def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
2705 let Latency = 9;
2706 let NumMicroOps = 2;
2707 let ResourceCycles = [1,1];
2708}
2709def: InstRW<[BWWriteResGroup101], (instregex "ADD_F32m")>;
2710def: InstRW<[BWWriteResGroup101], (instregex "ADD_F64m")>;
2711def: InstRW<[BWWriteResGroup101], (instregex "ILD_F16m")>;
2712def: InstRW<[BWWriteResGroup101], (instregex "ILD_F32m")>;
2713def: InstRW<[BWWriteResGroup101], (instregex "ILD_F64m")>;
2714def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F32m")>;
2715def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F64m")>;
2716def: InstRW<[BWWriteResGroup101], (instregex "SUB_F32m")>;
2717def: InstRW<[BWWriteResGroup101], (instregex "SUB_F64m")>;
2718def: InstRW<[BWWriteResGroup101], (instregex "VADDPDYrm")>;
2719def: InstRW<[BWWriteResGroup101], (instregex "VADDPSYrm")>;
2720def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPDYrm")>;
2721def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPSYrm")>;
2722def: InstRW<[BWWriteResGroup101], (instregex "VCMPPDYrmi")>;
2723def: InstRW<[BWWriteResGroup101], (instregex "VCMPPSYrmi")>;
2724def: InstRW<[BWWriteResGroup101], (instregex "VCVTDQ2PSYrm")>;
2725def: InstRW<[BWWriteResGroup101], (instregex "VCVTPS2DQYrm")>;
2726def: InstRW<[BWWriteResGroup101], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002727def: InstRW<[BWWriteResGroup101], (instregex "VMAX(C?)PDYrm")>;
2728def: InstRW<[BWWriteResGroup101], (instregex "VMAX(C?)PSYrm")>;
2729def: InstRW<[BWWriteResGroup101], (instregex "VMIN(C?)PDYrm")>;
2730def: InstRW<[BWWriteResGroup101], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002731def: InstRW<[BWWriteResGroup101], (instregex "VSUBPDYrm")>;
2732def: InstRW<[BWWriteResGroup101], (instregex "VSUBPSYrm")>;
2733
2734def BWWriteResGroup102 : SchedWriteRes<[BWPort5,BWPort23]> {
2735 let Latency = 9;
2736 let NumMicroOps = 2;
2737 let ResourceCycles = [1,1];
2738}
2739def: InstRW<[BWWriteResGroup102], (instregex "VPERM2F128rm")>;
2740def: InstRW<[BWWriteResGroup102], (instregex "VPERM2I128rm")>;
2741def: InstRW<[BWWriteResGroup102], (instregex "VPERMDYrm")>;
2742def: InstRW<[BWWriteResGroup102], (instregex "VPERMPDYmi")>;
2743def: InstRW<[BWWriteResGroup102], (instregex "VPERMPSYrm")>;
2744def: InstRW<[BWWriteResGroup102], (instregex "VPERMQYmi")>;
2745def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBDYrm")>;
2746def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBQYrm")>;
2747def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBWYrm")>;
2748def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXDQYrm")>;
2749def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXWQYrm")>;
2750
2751def BWWriteResGroup103 : SchedWriteRes<[BWPort01,BWPort23]> {
2752 let Latency = 9;
2753 let NumMicroOps = 2;
2754 let ResourceCycles = [1,1];
2755}
2756def: InstRW<[BWWriteResGroup103], (instregex "VMULPDYrm")>;
2757def: InstRW<[BWWriteResGroup103], (instregex "VMULPSYrm")>;
2758
2759def BWWriteResGroup104 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
2760 let Latency = 9;
2761 let NumMicroOps = 3;
2762 let ResourceCycles = [1,1,1];
2763}
2764def: InstRW<[BWWriteResGroup104], (instregex "DPPDrri")>;
2765def: InstRW<[BWWriteResGroup104], (instregex "VDPPDrri")>;
2766
2767def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
2768 let Latency = 9;
2769 let NumMicroOps = 3;
2770 let ResourceCycles = [1,1,1];
2771}
2772def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SI64rm")>;
2773def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SIrm")>;
2774def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SI64rm")>;
2775def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SIrm")>;
2776def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SI64rm")>;
2777def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SIrm")>;
2778def: InstRW<[BWWriteResGroup105], (instregex "CVTTSS2SIrm")>;
2779def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SI64rm")>;
2780def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SIrm")>;
2781def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SI64rm")>;
2782def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SIrm")>;
2783def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SI64rm")>;
2784def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SIrm")>;
2785def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SI64rm")>;
2786def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SIrm")>;
2787
2788def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2789 let Latency = 9;
2790 let NumMicroOps = 3;
2791 let ResourceCycles = [1,1,1];
2792}
2793def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
2794
2795def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
2796 let Latency = 9;
2797 let NumMicroOps = 3;
2798 let ResourceCycles = [1,1,1];
2799}
2800def: InstRW<[BWWriteResGroup107], (instregex "CVTDQ2PDrm")>;
2801def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2DQrm")>;
2802def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm")>;
2803def: InstRW<[BWWriteResGroup107], (instregex "CVTSD2SSrm")>;
2804def: InstRW<[BWWriteResGroup107], (instregex "CVTTPD2DQrm")>;
2805def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPD2PIirm")>;
2806def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPI2PDirm")>;
2807def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTTPD2PIirm")>;
Craig Topperb369cdb2018-01-25 06:57:42 +00002808def: InstRW<[BWWriteResGroup107], (instrs MULX64rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002809def: InstRW<[BWWriteResGroup107], (instregex "VCVTDQ2PDrm")>;
2810def: InstRW<[BWWriteResGroup107], (instregex "VCVTSD2SSrm")>;
2811
2812def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
2813 let Latency = 9;
2814 let NumMicroOps = 3;
2815 let ResourceCycles = [1,1,1];
2816}
2817def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBYrm")>;
2818def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBrm")>;
2819def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWYrm")>;
2820def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWrm")>;
2821
2822def BWWriteResGroup109 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2823 let Latency = 9;
2824 let NumMicroOps = 4;
2825 let ResourceCycles = [2,1,1];
2826}
2827def: InstRW<[BWWriteResGroup109], (instregex "VPSLLVDYrm")>;
2828def: InstRW<[BWWriteResGroup109], (instregex "VPSRAVDYrm")>;
2829def: InstRW<[BWWriteResGroup109], (instregex "VPSRLVDYrm")>;
2830
2831def BWWriteResGroup110 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
2832 let Latency = 9;
2833 let NumMicroOps = 4;
2834 let ResourceCycles = [2,1,1];
2835}
2836def: InstRW<[BWWriteResGroup110], (instregex "VPHADDDYrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002837def: InstRW<[BWWriteResGroup110], (instregex "VPHADDSWYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002838def: InstRW<[BWWriteResGroup110], (instregex "VPHADDWYrm")>;
2839def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBDYrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002840def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBSWYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002841def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBWYrm")>;
2842
2843def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
2844 let Latency = 9;
2845 let NumMicroOps = 4;
2846 let ResourceCycles = [1,1,1,1];
2847}
2848def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8")>;
2849def: InstRW<[BWWriteResGroup111], (instregex "SHRD(16|32|64)mri8")>;
2850
2851def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
2852 let Latency = 9;
2853 let NumMicroOps = 5;
2854 let ResourceCycles = [1,1,3];
2855}
2856def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
2857
2858def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
2859 let Latency = 9;
2860 let NumMicroOps = 5;
2861 let ResourceCycles = [1,2,1,1];
2862}
2863def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm")>;
2864def: InstRW<[BWWriteResGroup113], (instregex "LSL(16|32|64)rm")>;
2865
2866def BWWriteResGroup114 : SchedWriteRes<[BWPort0]> {
2867 let Latency = 10;
2868 let NumMicroOps = 2;
2869 let ResourceCycles = [2];
2870}
2871def: InstRW<[BWWriteResGroup114], (instregex "PMULLDrr")>;
2872def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDYrr")>;
2873def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDrr")>;
2874
2875def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
2876 let Latency = 10;
2877 let NumMicroOps = 2;
2878 let ResourceCycles = [1,1];
2879}
Craig Topperdbddac02018-01-25 04:45:30 +00002880def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDUBSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002881def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDWDirm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002882def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHRSWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002883def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHUWirm")>;
2884def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHWirm")>;
2885def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULLWirm")>;
2886def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULUDQirm")>;
2887def: InstRW<[BWWriteResGroup115], (instregex "MMX_PSADBWirm")>;
2888def: InstRW<[BWWriteResGroup115], (instregex "PCLMULQDQrm")>;
2889def: InstRW<[BWWriteResGroup115], (instregex "PCMPGTQrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002890def: InstRW<[BWWriteResGroup115], (instregex "PHMINPOSUWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002891def: InstRW<[BWWriteResGroup115], (instregex "PMADDUBSWrm")>;
2892def: InstRW<[BWWriteResGroup115], (instregex "PMADDWDrm")>;
2893def: InstRW<[BWWriteResGroup115], (instregex "PMULDQrm")>;
2894def: InstRW<[BWWriteResGroup115], (instregex "PMULHRSWrm")>;
2895def: InstRW<[BWWriteResGroup115], (instregex "PMULHUWrm")>;
2896def: InstRW<[BWWriteResGroup115], (instregex "PMULHWrm")>;
2897def: InstRW<[BWWriteResGroup115], (instregex "PMULLWrm")>;
2898def: InstRW<[BWWriteResGroup115], (instregex "PMULUDQrm")>;
2899def: InstRW<[BWWriteResGroup115], (instregex "PSADBWrm")>;
2900def: InstRW<[BWWriteResGroup115], (instregex "RCPPSm")>;
2901def: InstRW<[BWWriteResGroup115], (instregex "RCPSSm")>;
2902def: InstRW<[BWWriteResGroup115], (instregex "RSQRTPSm")>;
2903def: InstRW<[BWWriteResGroup115], (instregex "RSQRTSSm")>;
2904def: InstRW<[BWWriteResGroup115], (instregex "VPCLMULQDQrm")>;
2905def: InstRW<[BWWriteResGroup115], (instregex "VPCMPGTQrm")>;
Craig Topperdbddac02018-01-25 04:45:30 +00002906def: InstRW<[BWWriteResGroup115], (instregex "VPHMINPOSUWrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002907def: InstRW<[BWWriteResGroup115], (instregex "VPMADDUBSWrm")>;
2908def: InstRW<[BWWriteResGroup115], (instregex "VPMADDWDrm")>;
2909def: InstRW<[BWWriteResGroup115], (instregex "VPMULDQrm")>;
2910def: InstRW<[BWWriteResGroup115], (instregex "VPMULHRSWrm")>;
2911def: InstRW<[BWWriteResGroup115], (instregex "VPMULHUWrm")>;
2912def: InstRW<[BWWriteResGroup115], (instregex "VPMULHWrm")>;
2913def: InstRW<[BWWriteResGroup115], (instregex "VPMULLWrm")>;
2914def: InstRW<[BWWriteResGroup115], (instregex "VPMULUDQrm")>;
2915def: InstRW<[BWWriteResGroup115], (instregex "VPSADBWrm")>;
2916def: InstRW<[BWWriteResGroup115], (instregex "VRCPPSm")>;
2917def: InstRW<[BWWriteResGroup115], (instregex "VRCPSSm")>;
2918def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTPSm")>;
2919def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTSSm")>;
2920
2921def BWWriteResGroup116 : SchedWriteRes<[BWPort01,BWPort23]> {
2922 let Latency = 10;
2923 let NumMicroOps = 2;
2924 let ResourceCycles = [1,1];
2925}
Craig Topperf82867c2017-12-13 23:11:30 +00002926def: InstRW<[BWWriteResGroup116],
2927 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)m",
2928 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002929
2930def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
2931 let Latency = 10;
2932 let NumMicroOps = 3;
2933 let ResourceCycles = [2,1];
2934}
2935def: InstRW<[BWWriteResGroup117], (instregex "FICOM16m")>;
2936def: InstRW<[BWWriteResGroup117], (instregex "FICOM32m")>;
2937def: InstRW<[BWWriteResGroup117], (instregex "FICOMP16m")>;
2938def: InstRW<[BWWriteResGroup117], (instregex "FICOMP32m")>;
2939
2940def BWWriteResGroup118 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2941 let Latency = 10;
2942 let NumMicroOps = 3;
2943 let ResourceCycles = [1,1,1];
2944}
2945def: InstRW<[BWWriteResGroup118], (instregex "VPTESTYrm")>;
2946
2947def BWWriteResGroup119 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
2948 let Latency = 10;
2949 let NumMicroOps = 4;
2950 let ResourceCycles = [1,2,1];
2951}
2952def: InstRW<[BWWriteResGroup119], (instregex "HADDPDrm")>;
2953def: InstRW<[BWWriteResGroup119], (instregex "HADDPSrm")>;
2954def: InstRW<[BWWriteResGroup119], (instregex "HSUBPDrm")>;
2955def: InstRW<[BWWriteResGroup119], (instregex "HSUBPSrm")>;
2956def: InstRW<[BWWriteResGroup119], (instregex "VHADDPDrm")>;
2957def: InstRW<[BWWriteResGroup119], (instregex "VHADDPSrm")>;
2958def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPDrm")>;
2959def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPSrm")>;
2960
2961def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
2962 let Latency = 10;
2963 let NumMicroOps = 4;
2964 let ResourceCycles = [1,1,1,1];
2965}
2966def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
2967
2968def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
2969 let Latency = 10;
2970 let NumMicroOps = 4;
2971 let ResourceCycles = [1,1,1,1];
2972}
Craig Topperb369cdb2018-01-25 06:57:42 +00002973def: InstRW<[BWWriteResGroup121], (instrs MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002974
2975def BWWriteResGroup122 : SchedWriteRes<[BWPort0]> {
2976 let Latency = 11;
2977 let NumMicroOps = 1;
2978 let ResourceCycles = [1];
2979}
2980def: InstRW<[BWWriteResGroup122], (instregex "DIVPSrr")>;
2981def: InstRW<[BWWriteResGroup122], (instregex "DIVSSrr")>;
2982def: InstRW<[BWWriteResGroup122], (instregex "VDIVPSrr")>;
2983def: InstRW<[BWWriteResGroup122], (instregex "VDIVSSrr")>;
2984
2985def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
2986 let Latency = 11;
2987 let NumMicroOps = 2;
2988 let ResourceCycles = [1,1];
2989}
2990def: InstRW<[BWWriteResGroup123], (instregex "MUL_F32m")>;
2991def: InstRW<[BWWriteResGroup123], (instregex "MUL_F64m")>;
2992def: InstRW<[BWWriteResGroup123], (instregex "VPCMPGTQYrm")>;
2993def: InstRW<[BWWriteResGroup123], (instregex "VPMADDUBSWYrm")>;
2994def: InstRW<[BWWriteResGroup123], (instregex "VPMADDWDYrm")>;
2995def: InstRW<[BWWriteResGroup123], (instregex "VPMULDQYrm")>;
2996def: InstRW<[BWWriteResGroup123], (instregex "VPMULHRSWYrm")>;
2997def: InstRW<[BWWriteResGroup123], (instregex "VPMULHUWYrm")>;
2998def: InstRW<[BWWriteResGroup123], (instregex "VPMULHWYrm")>;
2999def: InstRW<[BWWriteResGroup123], (instregex "VPMULLWYrm")>;
3000def: InstRW<[BWWriteResGroup123], (instregex "VPMULUDQYrm")>;
3001def: InstRW<[BWWriteResGroup123], (instregex "VPSADBWYrm")>;
3002
3003def BWWriteResGroup124 : SchedWriteRes<[BWPort01,BWPort23]> {
3004 let Latency = 11;
3005 let NumMicroOps = 2;
3006 let ResourceCycles = [1,1];
3007}
Craig Topperf82867c2017-12-13 23:11:30 +00003008def: InstRW<[BWWriteResGroup124],
3009 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)Ym")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003010
3011def BWWriteResGroup125 : SchedWriteRes<[BWPort0]> {
3012 let Latency = 11;
3013 let NumMicroOps = 3;
3014 let ResourceCycles = [3];
3015}
3016def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRIrr")>;
3017def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRM128rr")>;
3018def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRIrr")>;
3019def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRM128rr")>;
3020
3021def BWWriteResGroup126 : SchedWriteRes<[BWPort0,BWPort015]> {
3022 let Latency = 11;
3023 let NumMicroOps = 3;
3024 let ResourceCycles = [2,1];
3025}
3026def: InstRW<[BWWriteResGroup126], (instregex "VRCPPSYr")>;
3027def: InstRW<[BWWriteResGroup126], (instregex "VRSQRTPSYr")>;
3028
3029def BWWriteResGroup127 : SchedWriteRes<[BWPort1,BWPort23]> {
3030 let Latency = 11;
3031 let NumMicroOps = 3;
3032 let ResourceCycles = [2,1];
3033}
3034def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPDm")>;
3035def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPSm")>;
3036def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSDm")>;
3037def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSSm")>;
3038def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPDm")>;
3039def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPSm")>;
3040def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSDm")>;
3041def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSSm")>;
3042
3043def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3044 let Latency = 11;
3045 let NumMicroOps = 3;
3046 let ResourceCycles = [1,1,1];
3047}
3048def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
3049
3050def BWWriteResGroup129 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3051 let Latency = 11;
3052 let NumMicroOps = 4;
3053 let ResourceCycles = [1,2,1];
3054}
3055def: InstRW<[BWWriteResGroup129], (instregex "VHADDPDYrm")>;
3056def: InstRW<[BWWriteResGroup129], (instregex "VHADDPSYrm")>;
3057def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPDYrm")>;
3058def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPSYrm")>;
3059
3060def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3061 let Latency = 11;
3062 let NumMicroOps = 6;
3063 let ResourceCycles = [1,1,1,1,2];
3064}
3065def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL")>;
3066def: InstRW<[BWWriteResGroup130], (instregex "SHRD(16|32|64)mrCL")>;
3067
3068def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
3069 let Latency = 11;
3070 let NumMicroOps = 7;
3071 let ResourceCycles = [2,2,3];
3072}
3073def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL")>;
3074def: InstRW<[BWWriteResGroup131], (instregex "RCR(16|32|64)rCL")>;
3075
3076def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3077 let Latency = 11;
3078 let NumMicroOps = 9;
3079 let ResourceCycles = [1,4,1,3];
3080}
3081def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
3082
3083def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
3084 let Latency = 11;
3085 let NumMicroOps = 11;
3086 let ResourceCycles = [2,9];
3087}
Craig Topper2d451e72018-03-18 08:38:06 +00003088def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
3089def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003090
3091def BWWriteResGroup134 : SchedWriteRes<[BWPort5,BWPort23]> {
3092 let Latency = 12;
3093 let NumMicroOps = 2;
3094 let ResourceCycles = [1,1];
3095}
3096def: InstRW<[BWWriteResGroup134], (instregex "AESDECLASTrm")>;
3097def: InstRW<[BWWriteResGroup134], (instregex "AESDECrm")>;
3098def: InstRW<[BWWriteResGroup134], (instregex "AESENCLASTrm")>;
3099def: InstRW<[BWWriteResGroup134], (instregex "AESENCrm")>;
3100def: InstRW<[BWWriteResGroup134], (instregex "VAESDECLASTrm")>;
3101def: InstRW<[BWWriteResGroup134], (instregex "VAESDECrm")>;
3102def: InstRW<[BWWriteResGroup134], (instregex "VAESENCLASTrm")>;
3103def: InstRW<[BWWriteResGroup134], (instregex "VAESENCrm")>;
3104
3105def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
3106 let Latency = 12;
3107 let NumMicroOps = 3;
3108 let ResourceCycles = [2,1];
3109}
3110def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI16m")>;
3111def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI32m")>;
3112def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI16m")>;
3113def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI32m")>;
3114def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI16m")>;
3115def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI32m")>;
3116def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPDm")>;
3117def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPSm")>;
3118
3119def BWWriteResGroup136 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3120 let Latency = 12;
3121 let NumMicroOps = 4;
3122 let ResourceCycles = [1,2,1];
3123}
3124def: InstRW<[BWWriteResGroup136], (instregex "MPSADBWrmi")>;
3125def: InstRW<[BWWriteResGroup136], (instregex "VMPSADBWrmi")>;
3126
3127def BWWriteResGroup137 : SchedWriteRes<[BWPort0]> {
3128 let Latency = 13;
3129 let NumMicroOps = 1;
3130 let ResourceCycles = [1];
3131}
3132def: InstRW<[BWWriteResGroup137], (instregex "SQRTPSr")>;
3133def: InstRW<[BWWriteResGroup137], (instregex "SQRTSSr")>;
3134
3135def BWWriteResGroup138 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3136 let Latency = 13;
3137 let NumMicroOps = 4;
3138 let ResourceCycles = [1,2,1];
3139}
3140def: InstRW<[BWWriteResGroup138], (instregex "VMPSADBWYrmi")>;
3141
3142def BWWriteResGroup139 : SchedWriteRes<[BWPort0]> {
3143 let Latency = 14;
3144 let NumMicroOps = 1;
3145 let ResourceCycles = [1];
3146}
3147def: InstRW<[BWWriteResGroup139], (instregex "DIVPDrr")>;
3148def: InstRW<[BWWriteResGroup139], (instregex "DIVSDrr")>;
3149def: InstRW<[BWWriteResGroup139], (instregex "VDIVPDrr")>;
3150def: InstRW<[BWWriteResGroup139], (instregex "VDIVSDrr")>;
3151def: InstRW<[BWWriteResGroup139], (instregex "VSQRTPSr")>;
3152def: InstRW<[BWWriteResGroup139], (instregex "VSQRTSSr")>;
3153
3154def BWWriteResGroup140 : SchedWriteRes<[BWPort5]> {
3155 let Latency = 14;
3156 let NumMicroOps = 2;
3157 let ResourceCycles = [2];
3158}
3159def: InstRW<[BWWriteResGroup140], (instregex "AESIMCrr")>;
3160def: InstRW<[BWWriteResGroup140], (instregex "VAESIMCrr")>;
3161
3162def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3163 let Latency = 14;
3164 let NumMicroOps = 3;
3165 let ResourceCycles = [1,1,1];
3166}
3167def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI16m")>;
3168def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI32m")>;
3169
3170def BWWriteResGroup142 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
3171 let Latency = 14;
3172 let NumMicroOps = 4;
3173 let ResourceCycles = [2,1,1];
3174}
3175def: InstRW<[BWWriteResGroup142], (instregex "DPPSrri")>;
3176def: InstRW<[BWWriteResGroup142], (instregex "VDPPSYrri")>;
3177def: InstRW<[BWWriteResGroup142], (instregex "VDPPSrri")>;
3178
3179def BWWriteResGroup143 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3180 let Latency = 14;
3181 let NumMicroOps = 4;
3182 let ResourceCycles = [1,1,1,1];
3183}
3184def: InstRW<[BWWriteResGroup143], (instregex "DPPDrmi")>;
3185def: InstRW<[BWWriteResGroup143], (instregex "VDPPDrmi")>;
3186
3187def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
3188 let Latency = 14;
3189 let NumMicroOps = 8;
3190 let ResourceCycles = [2,2,1,3];
3191}
3192def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
3193
3194def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3195 let Latency = 14;
3196 let NumMicroOps = 10;
3197 let ResourceCycles = [2,3,1,4];
3198}
3199def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
3200
3201def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
3202 let Latency = 14;
3203 let NumMicroOps = 12;
3204 let ResourceCycles = [2,1,4,5];
3205}
3206def: InstRW<[BWWriteResGroup146], (instregex "XCH_F")>;
3207
3208def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
3209 let Latency = 15;
3210 let NumMicroOps = 1;
3211 let ResourceCycles = [1];
3212}
3213def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FPrST0")>;
3214def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FST0r")>;
3215def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FrST0")>;
3216
3217def BWWriteResGroup148 : SchedWriteRes<[BWPort0,BWPort23]> {
3218 let Latency = 15;
3219 let NumMicroOps = 3;
3220 let ResourceCycles = [2,1];
3221}
3222def: InstRW<[BWWriteResGroup148], (instregex "PMULLDrm")>;
3223def: InstRW<[BWWriteResGroup148], (instregex "VPMULLDrm")>;
3224
3225def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3226 let Latency = 15;
3227 let NumMicroOps = 10;
3228 let ResourceCycles = [1,1,1,4,1,2];
3229}
Craig Topper13a16502018-03-19 00:56:09 +00003230def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003231
3232def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23]> {
3233 let Latency = 16;
3234 let NumMicroOps = 2;
3235 let ResourceCycles = [1,1];
3236}
3237def: InstRW<[BWWriteResGroup150], (instregex "DIVPSrm")>;
3238def: InstRW<[BWWriteResGroup150], (instregex "DIVSSrm")>;
3239def: InstRW<[BWWriteResGroup150], (instregex "VDIVPSrm")>;
3240def: InstRW<[BWWriteResGroup150], (instregex "VDIVSSrm")>;
3241
3242def BWWriteResGroup151 : SchedWriteRes<[BWPort0,BWPort23]> {
3243 let Latency = 16;
3244 let NumMicroOps = 3;
3245 let ResourceCycles = [2,1];
3246}
3247def: InstRW<[BWWriteResGroup151], (instregex "VPMULLDYrm")>;
3248
3249def BWWriteResGroup152 : SchedWriteRes<[BWPort0,BWPort23]> {
3250 let Latency = 16;
3251 let NumMicroOps = 4;
3252 let ResourceCycles = [3,1];
3253}
3254def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRIrm")>;
3255def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRM128rm")>;
3256def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRIrm")>;
3257def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRM128rm")>;
3258
3259def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3260 let Latency = 16;
3261 let NumMicroOps = 14;
3262 let ResourceCycles = [1,1,1,4,2,5];
3263}
3264def: InstRW<[BWWriteResGroup153], (instregex "CMPXCHG8B")>;
3265
3266def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
3267 let Latency = 16;
3268 let NumMicroOps = 16;
3269 let ResourceCycles = [16];
3270}
3271def: InstRW<[BWWriteResGroup154], (instregex "VZEROALL")>;
3272
3273def BWWriteResGroup155 : SchedWriteRes<[BWPort0,BWPort015]> {
3274 let Latency = 17;
3275 let NumMicroOps = 3;
3276 let ResourceCycles = [2,1];
3277}
3278def: InstRW<[BWWriteResGroup155], (instregex "VDIVPSYrr")>;
3279
3280def BWWriteResGroup156 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3281 let Latency = 17;
3282 let NumMicroOps = 4;
3283 let ResourceCycles = [2,1,1];
3284}
3285def: InstRW<[BWWriteResGroup156], (instregex "VRCPPSYm")>;
3286def: InstRW<[BWWriteResGroup156], (instregex "VRSQRTPSYm")>;
3287
3288def BWWriteResGroup157 : SchedWriteRes<[BWPort0,BWPort23]> {
3289 let Latency = 18;
3290 let NumMicroOps = 2;
3291 let ResourceCycles = [1,1];
3292}
3293def: InstRW<[BWWriteResGroup157], (instregex "SQRTPSm")>;
3294def: InstRW<[BWWriteResGroup157], (instregex "SQRTSSm")>;
3295
3296def BWWriteResGroup158 : SchedWriteRes<[BWPort0,BWPort5,BWPort0156]> {
3297 let Latency = 18;
3298 let NumMicroOps = 8;
3299 let ResourceCycles = [4,3,1];
3300}
3301def: InstRW<[BWWriteResGroup158], (instregex "PCMPESTRIrr")>;
3302def: InstRW<[BWWriteResGroup158], (instregex "VPCMPESTRIrr")>;
3303
3304def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
3305 let Latency = 18;
3306 let NumMicroOps = 8;
3307 let ResourceCycles = [1,1,1,5];
3308}
3309def: InstRW<[BWWriteResGroup159], (instregex "CPUID")>;
Craig Topper2d451e72018-03-18 08:38:06 +00003310def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003311
3312def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3313 let Latency = 18;
3314 let NumMicroOps = 11;
3315 let ResourceCycles = [2,1,1,3,1,3];
3316}
Craig Topper13a16502018-03-19 00:56:09 +00003317def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003318
3319def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23]> {
3320 let Latency = 19;
3321 let NumMicroOps = 2;
3322 let ResourceCycles = [1,1];
3323}
3324def: InstRW<[BWWriteResGroup161], (instregex "DIVPDrm")>;
3325def: InstRW<[BWWriteResGroup161], (instregex "DIVSDrm")>;
3326def: InstRW<[BWWriteResGroup161], (instregex "VDIVPDrm")>;
3327def: InstRW<[BWWriteResGroup161], (instregex "VDIVSDrm")>;
3328def: InstRW<[BWWriteResGroup161], (instregex "VSQRTPSm")>;
3329def: InstRW<[BWWriteResGroup161], (instregex "VSQRTSSm")>;
3330
3331def BWWriteResGroup162 : SchedWriteRes<[BWPort5,BWPort23]> {
3332 let Latency = 19;
3333 let NumMicroOps = 3;
3334 let ResourceCycles = [2,1];
3335}
3336def: InstRW<[BWWriteResGroup162], (instregex "AESIMCrm")>;
3337def: InstRW<[BWWriteResGroup162], (instregex "VAESIMCrm")>;
3338
3339def BWWriteResGroup163 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3340 let Latency = 19;
3341 let NumMicroOps = 5;
3342 let ResourceCycles = [2,1,1,1];
3343}
3344def: InstRW<[BWWriteResGroup163], (instregex "DPPSrmi")>;
3345def: InstRW<[BWWriteResGroup163], (instregex "VDPPSrmi")>;
3346
3347def BWWriteResGroup164 : SchedWriteRes<[BWPort0,BWPort5,BWPort015,BWPort0156]> {
3348 let Latency = 19;
3349 let NumMicroOps = 9;
3350 let ResourceCycles = [4,3,1,1];
3351}
3352def: InstRW<[BWWriteResGroup164], (instregex "PCMPESTRM128rr")>;
3353def: InstRW<[BWWriteResGroup164], (instregex "VPCMPESTRM128rr")>;
3354
3355def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
3356 let Latency = 20;
3357 let NumMicroOps = 1;
3358 let ResourceCycles = [1];
3359}
3360def: InstRW<[BWWriteResGroup165], (instregex "DIV_FPrST0")>;
3361def: InstRW<[BWWriteResGroup165], (instregex "DIV_FST0r")>;
3362def: InstRW<[BWWriteResGroup165], (instregex "DIV_FrST0")>;
3363def: InstRW<[BWWriteResGroup165], (instregex "SQRTPDr")>;
3364def: InstRW<[BWWriteResGroup165], (instregex "SQRTSDr")>;
3365
3366def BWWriteResGroup166 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3367 let Latency = 20;
3368 let NumMicroOps = 5;
3369 let ResourceCycles = [2,1,1,1];
3370}
3371def: InstRW<[BWWriteResGroup166], (instregex "VDPPSYrmi")>;
3372
3373def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3374 let Latency = 20;
3375 let NumMicroOps = 8;
3376 let ResourceCycles = [1,1,1,1,1,1,2];
3377}
3378def: InstRW<[BWWriteResGroup167], (instregex "INSB")>;
3379def: InstRW<[BWWriteResGroup167], (instregex "INSL")>;
3380def: InstRW<[BWWriteResGroup167], (instregex "INSW")>;
3381
3382def BWWriteResGroup168 : SchedWriteRes<[BWPort0]> {
3383 let Latency = 21;
3384 let NumMicroOps = 1;
3385 let ResourceCycles = [1];
3386}
3387def: InstRW<[BWWriteResGroup168], (instregex "VSQRTPDr")>;
3388def: InstRW<[BWWriteResGroup168], (instregex "VSQRTSDr")>;
3389
3390def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
3391 let Latency = 21;
3392 let NumMicroOps = 2;
3393 let ResourceCycles = [1,1];
3394}
3395def: InstRW<[BWWriteResGroup169], (instregex "DIV_F32m")>;
3396def: InstRW<[BWWriteResGroup169], (instregex "DIV_F64m")>;
3397
3398def BWWriteResGroup170 : SchedWriteRes<[BWPort0,BWPort015]> {
3399 let Latency = 21;
3400 let NumMicroOps = 3;
3401 let ResourceCycles = [2,1];
3402}
3403def: InstRW<[BWWriteResGroup170], (instregex "VSQRTPSYr")>;
3404
3405def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3406 let Latency = 21;
3407 let NumMicroOps = 19;
3408 let ResourceCycles = [2,1,4,1,1,4,6];
3409}
3410def: InstRW<[BWWriteResGroup171], (instregex "CMPXCHG16B")>;
3411
3412def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3413 let Latency = 22;
3414 let NumMicroOps = 18;
3415 let ResourceCycles = [1,1,16];
3416}
3417def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
3418
3419def BWWriteResGroup173 : SchedWriteRes<[BWPort0,BWPort015]> {
3420 let Latency = 23;
3421 let NumMicroOps = 3;
3422 let ResourceCycles = [2,1];
3423}
3424def: InstRW<[BWWriteResGroup173], (instregex "VDIVPDYrr")>;
3425
3426def BWWriteResGroup174 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3427 let Latency = 23;
3428 let NumMicroOps = 4;
3429 let ResourceCycles = [2,1,1];
3430}
3431def: InstRW<[BWWriteResGroup174], (instregex "VDIVPSYrm")>;
3432
3433def BWWriteResGroup175 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort0156]> {
3434 let Latency = 23;
3435 let NumMicroOps = 9;
3436 let ResourceCycles = [4,3,1,1];
3437}
3438def: InstRW<[BWWriteResGroup175], (instregex "PCMPESTRIrm")>;
3439def: InstRW<[BWWriteResGroup175], (instregex "VPCMPESTRIrm")>;
3440
3441def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3442 let Latency = 23;
3443 let NumMicroOps = 19;
3444 let ResourceCycles = [3,1,15];
3445}
Craig Topper391c6f92017-12-10 01:24:08 +00003446def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003447
3448def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3449 let Latency = 24;
3450 let NumMicroOps = 3;
3451 let ResourceCycles = [1,1,1];
3452}
3453def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI16m")>;
3454def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI32m")>;
3455
3456def BWWriteResGroup178 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015,BWPort0156]> {
3457 let Latency = 24;
3458 let NumMicroOps = 10;
3459 let ResourceCycles = [4,3,1,1,1];
3460}
3461def: InstRW<[BWWriteResGroup178], (instregex "PCMPESTRM128rm")>;
3462def: InstRW<[BWWriteResGroup178], (instregex "VPCMPESTRM128rm")>;
3463
3464def BWWriteResGroup179 : SchedWriteRes<[BWPort0,BWPort23]> {
3465 let Latency = 25;
3466 let NumMicroOps = 2;
3467 let ResourceCycles = [1,1];
3468}
3469def: InstRW<[BWWriteResGroup179], (instregex "SQRTPDm")>;
3470def: InstRW<[BWWriteResGroup179], (instregex "SQRTSDm")>;
3471
3472def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
3473 let Latency = 26;
3474 let NumMicroOps = 2;
3475 let ResourceCycles = [1,1];
3476}
3477def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F32m")>;
3478def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F64m")>;
3479def: InstRW<[BWWriteResGroup180], (instregex "VSQRTPDm")>;
3480def: InstRW<[BWWriteResGroup180], (instregex "VSQRTSDm")>;
3481
3482def BWWriteResGroup181 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3483 let Latency = 27;
3484 let NumMicroOps = 4;
3485 let ResourceCycles = [2,1,1];
3486}
3487def: InstRW<[BWWriteResGroup181], (instregex "VSQRTPSYm")>;
3488
3489def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3490 let Latency = 29;
3491 let NumMicroOps = 3;
3492 let ResourceCycles = [1,1,1];
3493}
3494def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI16m")>;
3495def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI32m")>;
3496
3497def BWWriteResGroup183 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3498 let Latency = 29;
3499 let NumMicroOps = 4;
3500 let ResourceCycles = [2,1,1];
3501}
3502def: InstRW<[BWWriteResGroup183], (instregex "VDIVPDYrm")>;
3503
3504def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3505 let Latency = 22;
3506 let NumMicroOps = 7;
3507 let ResourceCycles = [1,3,2,1];
3508}
Craig Topper17a31182017-12-16 18:35:29 +00003509def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003510
3511def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3512 let Latency = 23;
3513 let NumMicroOps = 9;
3514 let ResourceCycles = [1,3,4,1];
3515}
Craig Topper17a31182017-12-16 18:35:29 +00003516def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003517
3518def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3519 let Latency = 24;
3520 let NumMicroOps = 9;
3521 let ResourceCycles = [1,5,2,1];
3522}
Craig Topper17a31182017-12-16 18:35:29 +00003523def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003524
3525def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3526 let Latency = 25;
3527 let NumMicroOps = 7;
3528 let ResourceCycles = [1,3,2,1];
3529}
Craig Topper17a31182017-12-16 18:35:29 +00003530def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
3531 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003532
3533def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3534 let Latency = 26;
3535 let NumMicroOps = 9;
3536 let ResourceCycles = [1,5,2,1];
3537}
Craig Topper17a31182017-12-16 18:35:29 +00003538def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003539
3540def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3541 let Latency = 26;
3542 let NumMicroOps = 14;
3543 let ResourceCycles = [1,4,8,1];
3544}
Craig Topper17a31182017-12-16 18:35:29 +00003545def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003546
3547def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3548 let Latency = 27;
3549 let NumMicroOps = 9;
3550 let ResourceCycles = [1,5,2,1];
3551}
Craig Topper17a31182017-12-16 18:35:29 +00003552def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003553
3554def BWWriteResGroup184 : SchedWriteRes<[BWPort0,BWPort5,BWPort015]> {
3555 let Latency = 29;
3556 let NumMicroOps = 11;
3557 let ResourceCycles = [2,7,2];
3558}
3559def: InstRW<[BWWriteResGroup184], (instregex "AESKEYGENASSIST128rr")>;
3560def: InstRW<[BWWriteResGroup184], (instregex "VAESKEYGENASSIST128rr")>;
3561
3562def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3563 let Latency = 29;
3564 let NumMicroOps = 27;
3565 let ResourceCycles = [1,5,1,1,19];
3566}
3567def: InstRW<[BWWriteResGroup185], (instregex "XSAVE64")>;
3568
3569def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3570 let Latency = 30;
3571 let NumMicroOps = 28;
3572 let ResourceCycles = [1,6,1,1,19];
3573}
Craig Topper2d451e72018-03-18 08:38:06 +00003574def: InstRW<[BWWriteResGroup186], (instregex "^XSAVE$", "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003575
3576def BWWriteResGroup187 : SchedWriteRes<[BWPort01,BWPort15,BWPort015,BWPort0156]> {
3577 let Latency = 31;
3578 let NumMicroOps = 31;
3579 let ResourceCycles = [8,1,21,1];
3580}
3581def: InstRW<[BWWriteResGroup187], (instregex "MMX_EMMS")>;
3582
3583def BWWriteResGroup188 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015]> {
3584 let Latency = 33;
3585 let NumMicroOps = 11;
3586 let ResourceCycles = [2,7,1,1];
3587}
3588def: InstRW<[BWWriteResGroup188], (instregex "AESKEYGENASSIST128rm")>;
3589def: InstRW<[BWWriteResGroup188], (instregex "VAESKEYGENASSIST128rm")>;
3590
3591def BWWriteResGroup189 : SchedWriteRes<[BWPort0,BWPort015]> {
3592 let Latency = 34;
3593 let NumMicroOps = 3;
3594 let ResourceCycles = [2,1];
3595}
3596def: InstRW<[BWWriteResGroup189], (instregex "VSQRTPDYr")>;
3597
3598def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3599 let Latency = 34;
3600 let NumMicroOps = 8;
3601 let ResourceCycles = [2,2,2,1,1];
3602}
Craig Topper13a16502018-03-19 00:56:09 +00003603def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003604
3605def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
3606 let Latency = 34;
3607 let NumMicroOps = 23;
3608 let ResourceCycles = [1,5,3,4,10];
3609}
Craig Topper13a16502018-03-19 00:56:09 +00003610def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri")>;
3611def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003612
3613def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3614 let Latency = 35;
3615 let NumMicroOps = 8;
3616 let ResourceCycles = [2,2,2,1,1];
3617}
Craig Topper13a16502018-03-19 00:56:09 +00003618def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003619
3620def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3621 let Latency = 35;
3622 let NumMicroOps = 23;
3623 let ResourceCycles = [1,5,2,1,4,10];
3624}
Craig Topper13a16502018-03-19 00:56:09 +00003625def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir")>;
3626def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003627
3628def BWWriteResGroup195 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3629 let Latency = 40;
3630 let NumMicroOps = 4;
3631 let ResourceCycles = [2,1,1];
3632}
3633def: InstRW<[BWWriteResGroup195], (instregex "VSQRTPDYm")>;
3634
3635def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
3636 let Latency = 42;
3637 let NumMicroOps = 22;
3638 let ResourceCycles = [2,20];
3639}
Craig Topper2d451e72018-03-18 08:38:06 +00003640def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003641
3642def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
3643 let Latency = 60;
3644 let NumMicroOps = 64;
3645 let ResourceCycles = [2,2,8,1,10,2,39];
3646}
3647def: InstRW<[BWWriteResGroup197], (instregex "FLDENVm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003648
3649def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
3650 let Latency = 63;
3651 let NumMicroOps = 88;
3652 let ResourceCycles = [4,4,31,1,2,1,45];
3653}
Craig Topper2d451e72018-03-18 08:38:06 +00003654def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003655
3656def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
3657 let Latency = 63;
3658 let NumMicroOps = 90;
3659 let ResourceCycles = [4,2,33,1,2,1,47];
3660}
Craig Topper2d451e72018-03-18 08:38:06 +00003661def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003662
3663def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
3664 let Latency = 75;
3665 let NumMicroOps = 15;
3666 let ResourceCycles = [6,3,6];
3667}
3668def: InstRW<[BWWriteResGroup200], (instregex "FNINIT")>;
3669
3670def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
3671 let Latency = 80;
3672 let NumMicroOps = 32;
3673 let ResourceCycles = [7,7,3,3,1,11];
3674}
3675def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
3676
3677def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
3678 let Latency = 115;
3679 let NumMicroOps = 100;
3680 let ResourceCycles = [9,9,11,8,1,11,21,30];
3681}
3682def: InstRW<[BWWriteResGroup202], (instregex "FSTENVm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003683
3684} // SchedModel
3685