| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstrInfo.td - AMDGPU DAG nodes --------------*- tablegen -*-===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file contains DAG node defintions for the AMDGPU target. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // AMDGPU DAG Profiles | 
|  | 16 | //===----------------------------------------------------------------------===// | 
|  | 17 |  | 
|  | 18 | def AMDGPUDTIntTernaryOp : SDTypeProfile<1, 3, [ | 
|  | 19 | SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisInt<3> | 
|  | 20 | ]>; | 
|  | 21 |  | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 22 | def AMDGPUTrigPreOp : SDTypeProfile<1, 2, | 
|  | 23 | [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>] | 
|  | 24 | >; | 
|  | 25 |  | 
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 26 | def AMDGPULdExpOp : SDTypeProfile<1, 2, | 
|  | 27 | [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>] | 
|  | 28 | >; | 
|  | 29 |  | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 30 | def AMDGPUFPClassOp : SDTypeProfile<1, 2, | 
|  | 31 | [SDTCisInt<0>, SDTCisFP<1>, SDTCisInt<2>] | 
|  | 32 | >; | 
|  | 33 |  | 
| Matt Arsenault | 1f17c66 | 2017-02-22 00:27:34 +0000 | [diff] [blame] | 34 | def AMDGPUFPPackOp : SDTypeProfile<1, 2, | 
|  | 35 | [SDTCisFP<1>, SDTCisSameAs<1, 2>] | 
|  | 36 | >; | 
|  | 37 |  | 
| Marek Olsak | 13e4741 | 2018-01-31 20:18:04 +0000 | [diff] [blame^] | 38 | def AMDGPUIntPackOp : SDTypeProfile<1, 2, | 
|  | 39 | [SDTCisInt<1>, SDTCisSameAs<1, 2>] | 
|  | 40 | >; | 
|  | 41 |  | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 42 | def AMDGPUDivScaleOp : SDTypeProfile<2, 3, | 
|  | 43 | [SDTCisFP<0>, SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisSameAs<0, 4>] | 
|  | 44 | >; | 
|  | 45 |  | 
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 46 | // float, float, float, vcc | 
|  | 47 | def AMDGPUFmasOp : SDTypeProfile<1, 4, | 
|  | 48 | [SDTCisFP<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisInt<4>] | 
|  | 49 | >; | 
|  | 50 |  | 
| Matt Arsenault | 03006fd | 2016-07-19 16:27:56 +0000 | [diff] [blame] | 51 | def AMDGPUKillSDT : SDTypeProfile<0, 1, [SDTCisInt<0>]>; | 
|  | 52 |  | 
| Matt Arsenault | c5b641a | 2017-03-17 20:41:45 +0000 | [diff] [blame] | 53 | def AMDGPUIfOp : SDTypeProfile<1, 2, | 
|  | 54 | [SDTCisVT<0, i64>, SDTCisVT<1, i1>, SDTCisVT<2, OtherVT>] | 
|  | 55 | >; | 
|  | 56 |  | 
|  | 57 | def AMDGPUElseOp : SDTypeProfile<1, 2, | 
|  | 58 | [SDTCisVT<0, i64>, SDTCisVT<1, i64>, SDTCisVT<2, OtherVT>] | 
|  | 59 | >; | 
|  | 60 |  | 
|  | 61 | def AMDGPULoopOp : SDTypeProfile<0, 2, | 
|  | 62 | [SDTCisVT<0, i64>, SDTCisVT<1, OtherVT>] | 
|  | 63 | >; | 
|  | 64 |  | 
|  | 65 | def AMDGPUBreakOp : SDTypeProfile<1, 1, | 
|  | 66 | [SDTCisVT<0, i64>, SDTCisVT<1, i64>] | 
|  | 67 | >; | 
|  | 68 |  | 
|  | 69 | def AMDGPUIfBreakOp : SDTypeProfile<1, 2, | 
|  | 70 | [SDTCisVT<0, i64>, SDTCisVT<1, i1>, SDTCisVT<2, i64>] | 
|  | 71 | >; | 
|  | 72 |  | 
|  | 73 | def AMDGPUElseBreakOp : SDTypeProfile<1, 2, | 
|  | 74 | [SDTCisVT<0, i64>, SDTCisVT<1, i64>, SDTCisVT<2, i64>] | 
|  | 75 | >; | 
|  | 76 |  | 
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 77 | def AMDGPUAddeSubeOp : SDTypeProfile<2, 3, | 
|  | 78 | [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisVT<0, i32>, SDTCisVT<1, i1>, SDTCisVT<4, i1>] | 
|  | 79 | >; | 
|  | 80 |  | 
| Matt Arsenault | 71bcbd4 | 2017-08-11 20:42:08 +0000 | [diff] [blame] | 81 | def SDT_AMDGPUTCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>]>; | 
|  | 82 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 83 | //===----------------------------------------------------------------------===// | 
|  | 84 | // AMDGPU DAG Nodes | 
|  | 85 | // | 
|  | 86 |  | 
| Matt Arsenault | c5b641a | 2017-03-17 20:41:45 +0000 | [diff] [blame] | 87 | def AMDGPUif : SDNode<"AMDGPUISD::IF", AMDGPUIfOp, [SDNPHasChain]>; | 
|  | 88 | def AMDGPUelse : SDNode<"AMDGPUISD::ELSE", AMDGPUElseOp, [SDNPHasChain]>; | 
|  | 89 | def AMDGPUloop : SDNode<"AMDGPUISD::LOOP", AMDGPULoopOp, [SDNPHasChain]>; | 
|  | 90 |  | 
| Matt Arsenault | b62a4eb | 2017-08-01 19:54:18 +0000 | [diff] [blame] | 91 | def callseq_start : SDNode<"ISD::CALLSEQ_START", | 
|  | 92 | SDCallSeqStart<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>, | 
|  | 93 | [SDNPHasChain, SDNPOutGlue] | 
|  | 94 | >; | 
|  | 95 |  | 
|  | 96 | def callseq_end : SDNode<"ISD::CALLSEQ_END", | 
|  | 97 | SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>, | 
|  | 98 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue] | 
|  | 99 | >; | 
|  | 100 |  | 
|  | 101 | def AMDGPUcall : SDNode<"AMDGPUISD::CALL", | 
|  | 102 | SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>, | 
|  | 103 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
|  | 104 | SDNPVariadic] | 
|  | 105 | >; | 
|  | 106 |  | 
| Matt Arsenault | 71bcbd4 | 2017-08-11 20:42:08 +0000 | [diff] [blame] | 107 | def AMDGPUtc_return: SDNode<"AMDGPUISD::TC_RETURN", SDT_AMDGPUTCRET, | 
|  | 108 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic] | 
|  | 109 | >; | 
|  | 110 |  | 
| Matt Arsenault | 3e02538 | 2017-04-24 17:49:13 +0000 | [diff] [blame] | 111 | def AMDGPUtrap : SDNode<"AMDGPUISD::TRAP", | 
|  | 112 | SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>, | 
|  | 113 | [SDNPHasChain, SDNPVariadic, SDNPSideEffect, SDNPInGlue] | 
|  | 114 | >; | 
|  | 115 |  | 
| Jan Vesely | fbcb754 | 2016-05-13 20:39:18 +0000 | [diff] [blame] | 116 | def AMDGPUconstdata_ptr : SDNode< | 
|  | 117 | "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 1, [SDTCisVT<0, iPTR>, | 
|  | 118 | SDTCisVT<0, iPTR>]> | 
|  | 119 | >; | 
|  | 120 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 121 | // This argument to this node is a dword address. | 
|  | 122 | def AMDGPUdwordaddr : SDNode<"AMDGPUISD::DWORDADDR", SDTIntUnaryOp>; | 
|  | 123 |  | 
| Jan Vesely | f170504 | 2017-01-20 21:24:26 +0000 | [diff] [blame] | 124 | // Force dependencies for vector trunc stores | 
|  | 125 | def R600dummy_chain : SDNode<"AMDGPUISD::DUMMY_CHAIN", SDTNone, [SDNPHasChain]>; | 
|  | 126 |  | 
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 127 | def AMDGPUcos : SDNode<"AMDGPUISD::COS_HW", SDTFPUnaryOp>; | 
|  | 128 | def AMDGPUsin : SDNode<"AMDGPUISD::SIN_HW", SDTFPUnaryOp>; | 
|  | 129 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 130 | // out = a - floor(a) | 
|  | 131 | def AMDGPUfract : SDNode<"AMDGPUISD::FRACT", SDTFPUnaryOp>; | 
|  | 132 |  | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 133 | // out = 1.0 / a | 
|  | 134 | def AMDGPUrcp : SDNode<"AMDGPUISD::RCP", SDTFPUnaryOp>; | 
|  | 135 |  | 
|  | 136 | // out = 1.0 / sqrt(a) | 
|  | 137 | def AMDGPUrsq : SDNode<"AMDGPUISD::RSQ", SDTFPUnaryOp>; | 
|  | 138 |  | 
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 139 | // out = 1.0 / sqrt(a) | 
| Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame] | 140 | def AMDGPUrcp_legacy : SDNode<"AMDGPUISD::RCP_LEGACY", SDTFPUnaryOp>; | 
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 141 | def AMDGPUrsq_legacy : SDNode<"AMDGPUISD::RSQ_LEGACY", SDTFPUnaryOp>; | 
|  | 142 |  | 
|  | 143 | // out = 1.0 / sqrt(a) result clamped to +/- max_float. | 
| Matt Arsenault | 79963e8 | 2016-02-13 01:03:00 +0000 | [diff] [blame] | 144 | def AMDGPUrsq_clamp : SDNode<"AMDGPUISD::RSQ_CLAMP", SDTFPUnaryOp>; | 
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 145 |  | 
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 146 | def AMDGPUldexp : SDNode<"AMDGPUISD::LDEXP", AMDGPULdExpOp>; | 
|  | 147 |  | 
| Matt Arsenault | 1f17c66 | 2017-02-22 00:27:34 +0000 | [diff] [blame] | 148 | def AMDGPUpkrtz_f16_f32 : SDNode<"AMDGPUISD::CVT_PKRTZ_F16_F32", AMDGPUFPPackOp>; | 
| Marek Olsak | 13e4741 | 2018-01-31 20:18:04 +0000 | [diff] [blame^] | 149 | def AMDGPUpknorm_i16_f32 : SDNode<"AMDGPUISD::CVT_PKNORM_I16_F32", AMDGPUFPPackOp>; | 
|  | 150 | def AMDGPUpknorm_u16_f32 : SDNode<"AMDGPUISD::CVT_PKNORM_U16_F32", AMDGPUFPPackOp>; | 
|  | 151 | def AMDGPUpk_i16_i32 : SDNode<"AMDGPUISD::CVT_PK_I16_I32", AMDGPUIntPackOp>; | 
|  | 152 | def AMDGPUpk_u16_u32 : SDNode<"AMDGPUISD::CVT_PK_U16_U32", AMDGPUIntPackOp>; | 
| Matt Arsenault | 86e02ce | 2017-03-15 19:04:26 +0000 | [diff] [blame] | 153 | def AMDGPUfp_to_f16 : SDNode<"AMDGPUISD::FP_TO_FP16" , SDTFPToIntOp>; | 
| Matt Arsenault | 8edfaee | 2017-03-31 19:53:03 +0000 | [diff] [blame] | 154 | def AMDGPUfp16_zext : SDNode<"AMDGPUISD::FP16_ZEXT" , SDTFPToIntOp>; | 
| Matt Arsenault | 86e02ce | 2017-03-15 19:04:26 +0000 | [diff] [blame] | 155 |  | 
| Matt Arsenault | 1f17c66 | 2017-02-22 00:27:34 +0000 | [diff] [blame] | 156 |  | 
| Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 157 | def AMDGPUfp_class : SDNode<"AMDGPUISD::FP_CLASS", AMDGPUFPClassOp>; | 
|  | 158 |  | 
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 159 | // out = max(a, b) a and b are floats, where a nan comparison fails. | 
|  | 160 | // This is not commutative because this gives the second operand: | 
|  | 161 | //   x < nan ? x : nan -> nan | 
|  | 162 | //   nan < x ? nan : x -> x | 
|  | 163 | def AMDGPUfmax_legacy : SDNode<"AMDGPUISD::FMAX_LEGACY", SDTFPBinOp, | 
| Matt Arsenault | 145d571 | 2014-12-12 02:30:33 +0000 | [diff] [blame] | 164 | [] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 165 | >; | 
|  | 166 |  | 
| Matt Arsenault | 32fc527 | 2016-07-26 16:45:45 +0000 | [diff] [blame] | 167 | def AMDGPUfmul_legacy : SDNode<"AMDGPUISD::FMUL_LEGACY", SDTFPBinOp, | 
|  | 168 | [SDNPCommutative, SDNPAssociative] | 
|  | 169 | >; | 
|  | 170 |  | 
| Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 171 | def AMDGPUclamp : SDNode<"AMDGPUISD::CLAMP", SDTFPUnaryOp>; | 
| Matt Arsenault | 5d47d4a | 2014-06-12 21:15:44 +0000 | [diff] [blame] | 172 |  | 
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 173 | // out = min(a, b) a and b are floats, where a nan comparison fails. | 
|  | 174 | def AMDGPUfmin_legacy : SDNode<"AMDGPUISD::FMIN_LEGACY", SDTFPBinOp, | 
| Matt Arsenault | 145d571 | 2014-12-12 02:30:33 +0000 | [diff] [blame] | 175 | [] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 176 | >; | 
|  | 177 |  | 
| Matt Arsenault | cc3c2b3 | 2014-11-14 20:08:52 +0000 | [diff] [blame] | 178 | // FIXME: TableGen doesn't like commutative instructions with more | 
|  | 179 | // than 2 operands. | 
|  | 180 | // out = max(a, b, c) a, b and c are floats | 
|  | 181 | def AMDGPUfmax3 : SDNode<"AMDGPUISD::FMAX3", SDTFPTernaryOp, | 
|  | 182 | [/*SDNPCommutative, SDNPAssociative*/] | 
|  | 183 | >; | 
|  | 184 |  | 
|  | 185 | // out = max(a, b, c) a, b, and c are signed ints | 
|  | 186 | def AMDGPUsmax3 : SDNode<"AMDGPUISD::SMAX3", AMDGPUDTIntTernaryOp, | 
|  | 187 | [/*SDNPCommutative, SDNPAssociative*/] | 
|  | 188 | >; | 
|  | 189 |  | 
|  | 190 | // out = max(a, b, c) a, b and c are unsigned ints | 
|  | 191 | def AMDGPUumax3 : SDNode<"AMDGPUISD::UMAX3", AMDGPUDTIntTernaryOp, | 
|  | 192 | [/*SDNPCommutative, SDNPAssociative*/] | 
|  | 193 | >; | 
|  | 194 |  | 
|  | 195 | // out = min(a, b, c) a, b and c are floats | 
|  | 196 | def AMDGPUfmin3 : SDNode<"AMDGPUISD::FMIN3", SDTFPTernaryOp, | 
|  | 197 | [/*SDNPCommutative, SDNPAssociative*/] | 
|  | 198 | >; | 
|  | 199 |  | 
|  | 200 | // out = min(a, b, c) a, b and c are signed ints | 
|  | 201 | def AMDGPUsmin3 : SDNode<"AMDGPUISD::SMIN3", AMDGPUDTIntTernaryOp, | 
|  | 202 | [/*SDNPCommutative, SDNPAssociative*/] | 
|  | 203 | >; | 
|  | 204 |  | 
|  | 205 | // out = min(a, b) a and b are unsigned ints | 
|  | 206 | def AMDGPUumin3 : SDNode<"AMDGPUISD::UMIN3", AMDGPUDTIntTernaryOp, | 
|  | 207 | [/*SDNPCommutative, SDNPAssociative*/] | 
|  | 208 | >; | 
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 209 |  | 
| Jan Vesely | 808fff5 | 2015-04-30 17:15:56 +0000 | [diff] [blame] | 210 | // out = (src0 + src1 > 0xFFFFFFFF) ? 1 : 0 | 
|  | 211 | def AMDGPUcarry : SDNode<"AMDGPUISD::CARRY", SDTIntBinOp, []>; | 
|  | 212 |  | 
|  | 213 | // out = (src1 > src0) ? 1 : 0 | 
|  | 214 | def AMDGPUborrow : SDNode<"AMDGPUISD::BORROW", SDTIntBinOp, []>; | 
|  | 215 |  | 
| Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 216 | // TODO: remove AMDGPUadde/AMDGPUsube when ADDCARRY/SUBCARRY get their own | 
|  | 217 | // nodes in TargetSelectionDAG.td. | 
|  | 218 | def AMDGPUadde : SDNode<"ISD::ADDCARRY", AMDGPUAddeSubeOp, []>; | 
|  | 219 |  | 
|  | 220 | def AMDGPUsube : SDNode<"ISD::SUBCARRY", AMDGPUAddeSubeOp, []>; | 
|  | 221 |  | 
| Wei Ding | 07e0371 | 2016-07-28 16:42:13 +0000 | [diff] [blame] | 222 | def AMDGPUSetCCOp : SDTypeProfile<1, 3, [        // setcc | 
|  | 223 | SDTCisVT<0, i64>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT> | 
|  | 224 | ]>; | 
|  | 225 |  | 
|  | 226 | def AMDGPUsetcc : SDNode<"AMDGPUISD::SETCC", AMDGPUSetCCOp>; | 
| Jan Vesely | 808fff5 | 2015-04-30 17:15:56 +0000 | [diff] [blame] | 227 |  | 
| Tom Stellard | 8485fa0 | 2016-12-07 02:42:15 +0000 | [diff] [blame] | 228 | def AMDGPUSetRegOp :  SDTypeProfile<0, 2, [ | 
|  | 229 | SDTCisInt<0>, SDTCisInt<1> | 
|  | 230 | ]>; | 
|  | 231 |  | 
|  | 232 | def AMDGPUsetreg : SDNode<"AMDGPUISD::SETREG", AMDGPUSetRegOp, [ | 
|  | 233 | SDNPHasChain, SDNPSideEffect, SDNPOptInGlue, SDNPOutGlue]>; | 
|  | 234 |  | 
|  | 235 | def AMDGPUfma : SDNode<"AMDGPUISD::FMA_W_CHAIN", SDTFPTernaryOp, [ | 
|  | 236 | SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
|  | 237 |  | 
|  | 238 | def AMDGPUmul : SDNode<"AMDGPUISD::FMUL_W_CHAIN", SDTFPBinOp, [ | 
|  | 239 | SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
|  | 240 |  | 
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 241 | def AMDGPUcvt_f32_ubyte0 : SDNode<"AMDGPUISD::CVT_F32_UBYTE0", | 
|  | 242 | SDTIntToFPOp, []>; | 
|  | 243 | def AMDGPUcvt_f32_ubyte1 : SDNode<"AMDGPUISD::CVT_F32_UBYTE1", | 
|  | 244 | SDTIntToFPOp, []>; | 
|  | 245 | def AMDGPUcvt_f32_ubyte2 : SDNode<"AMDGPUISD::CVT_F32_UBYTE2", | 
|  | 246 | SDTIntToFPOp, []>; | 
|  | 247 | def AMDGPUcvt_f32_ubyte3 : SDNode<"AMDGPUISD::CVT_F32_UBYTE3", | 
|  | 248 | SDTIntToFPOp, []>; | 
|  | 249 |  | 
|  | 250 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 251 | // urecip - This operation is a helper for integer division, it returns the | 
|  | 252 | // result of 1 / a as a fractional unsigned integer. | 
|  | 253 | // out = (2^32 / a) + e | 
|  | 254 | // e is rounding error | 
|  | 255 | def AMDGPUurecip : SDNode<"AMDGPUISD::URECIP", SDTIntUnaryOp>; | 
|  | 256 |  | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 257 | // Special case divide preop and flags. | 
|  | 258 | def AMDGPUdiv_scale : SDNode<"AMDGPUISD::DIV_SCALE", AMDGPUDivScaleOp>; | 
|  | 259 |  | 
|  | 260 | //  Special case divide FMA with scale and flags (src0 = Quotient, | 
|  | 261 | //  src1 = Denominator, src2 = Numerator). | 
| Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 262 | def AMDGPUdiv_fmas : SDNode<"AMDGPUISD::DIV_FMAS", AMDGPUFmasOp>; | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 263 |  | 
|  | 264 | // Single or double precision division fixup. | 
|  | 265 | // Special case divide fixup and flags(src0 = Quotient, src1 = | 
|  | 266 | // Denominator, src2 = Numerator). | 
|  | 267 | def AMDGPUdiv_fixup : SDNode<"AMDGPUISD::DIV_FIXUP", SDTFPTernaryOp>; | 
|  | 268 |  | 
| Wei Ding | 4d3d4ca | 2017-02-24 23:00:29 +0000 | [diff] [blame] | 269 | def AMDGPUfmad_ftz : SDNode<"AMDGPUISD::FMAD_FTZ", SDTFPTernaryOp>; | 
|  | 270 |  | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 271 | // Look Up 2.0 / pi src0 with segment select src1[4:0] | 
|  | 272 | def AMDGPUtrig_preop : SDNode<"AMDGPUISD::TRIG_PREOP", AMDGPUTrigPreOp>; | 
|  | 273 |  | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 274 | def AMDGPUregister_load : SDNode<"AMDGPUISD::REGISTER_LOAD", | 
|  | 275 | SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisInt<2>]>, | 
|  | 276 | [SDNPHasChain, SDNPMayLoad]>; | 
|  | 277 |  | 
|  | 278 | def AMDGPUregister_store : SDNode<"AMDGPUISD::REGISTER_STORE", | 
|  | 279 | SDTypeProfile<0, 3, [SDTCisPtrTy<1>, SDTCisInt<2>]>, | 
|  | 280 | [SDNPHasChain, SDNPMayStore]>; | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 281 |  | 
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 282 | // MSKOR instructions are atomic memory instructions used mainly for storing | 
|  | 283 | // 8-bit and 16-bit values.  The definition is: | 
|  | 284 | // | 
|  | 285 | // MSKOR(dst, mask, src) MEM[dst] = ((MEM[dst] & ~mask) | src) | 
|  | 286 | // | 
|  | 287 | // src0: vec4(src, 0, 0, mask) | 
| Matt Arsenault | da59f3d | 2014-11-13 23:03:09 +0000 | [diff] [blame] | 288 | // src1: dst - rat offset (aka pointer) in dwords | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 289 | def AMDGPUstore_mskor : SDNode<"AMDGPUISD::STORE_MSKOR", | 
|  | 290 | SDTypeProfile<0, 2, []>, | 
|  | 291 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; | 
| Tom Stellard | 4d566b2 | 2013-11-27 21:23:20 +0000 | [diff] [blame] | 292 |  | 
| Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 293 | def AMDGPUatomic_cmp_swap : SDNode<"AMDGPUISD::ATOMIC_CMP_SWAP", | 
|  | 294 | SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisVec<2>]>, | 
|  | 295 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, | 
|  | 296 | SDNPMemOperand]>; | 
|  | 297 |  | 
| Tom Stellard | 4d566b2 | 2013-11-27 21:23:20 +0000 | [diff] [blame] | 298 | def AMDGPUround : SDNode<"ISD::FROUND", | 
|  | 299 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisSameAs<0,1>]>>; | 
| Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 300 |  | 
|  | 301 | def AMDGPUbfe_u32 : SDNode<"AMDGPUISD::BFE_U32", AMDGPUDTIntTernaryOp>; | 
|  | 302 | def AMDGPUbfe_i32 : SDNode<"AMDGPUISD::BFE_I32", AMDGPUDTIntTernaryOp>; | 
| Matt Arsenault | b345836 | 2014-03-31 18:21:13 +0000 | [diff] [blame] | 303 | def AMDGPUbfi : SDNode<"AMDGPUISD::BFI", AMDGPUDTIntTernaryOp>; | 
|  | 304 | def AMDGPUbfm : SDNode<"AMDGPUISD::BFM", SDTIntBinOp>; | 
| Matt Arsenault | fae0298 | 2014-03-17 18:58:11 +0000 | [diff] [blame] | 305 |  | 
| Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 306 | def AMDGPUffbh_u32 : SDNode<"AMDGPUISD::FFBH_U32", SDTIntUnaryOp>; | 
| Matt Arsenault | c96e1de | 2016-07-18 18:35:05 +0000 | [diff] [blame] | 307 | def AMDGPUffbh_i32 : SDNode<"AMDGPUISD::FFBH_I32", SDTIntUnaryOp>; | 
| Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 308 |  | 
| Wei Ding | 5676aca | 2017-10-12 19:37:14 +0000 | [diff] [blame] | 309 | def AMDGPUffbl_b32 : SDNode<"AMDGPUISD::FFBL_B32", SDTIntUnaryOp>; | 
|  | 310 |  | 
| Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 311 | // Signed and unsigned 24-bit multiply. The highest 8-bits are ignore | 
|  | 312 | // when performing the mulitply. The result is a 32-bit value. | 
| Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 313 | def AMDGPUmul_u24 : SDNode<"AMDGPUISD::MUL_U24", SDTIntBinOp, | 
| Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 314 | [SDNPCommutative, SDNPAssociative] | 
| Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 315 | >; | 
|  | 316 | def AMDGPUmul_i24 : SDNode<"AMDGPUISD::MUL_I24", SDTIntBinOp, | 
| Matt Arsenault | 2712d4a | 2016-08-27 01:32:27 +0000 | [diff] [blame] | 317 | [SDNPCommutative, SDNPAssociative] | 
|  | 318 | >; | 
|  | 319 |  | 
|  | 320 | def AMDGPUmulhi_u24 : SDNode<"AMDGPUISD::MULHI_U24", SDTIntBinOp, | 
|  | 321 | [SDNPCommutative, SDNPAssociative] | 
|  | 322 | >; | 
|  | 323 | def AMDGPUmulhi_i24 : SDNode<"AMDGPUISD::MULHI_I24", SDTIntBinOp, | 
|  | 324 | [SDNPCommutative, SDNPAssociative] | 
| Tom Stellard | 50122a5 | 2014-04-07 19:45:41 +0000 | [diff] [blame] | 325 | >; | 
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 326 |  | 
|  | 327 | def AMDGPUmad_u24 : SDNode<"AMDGPUISD::MAD_U24", AMDGPUDTIntTernaryOp, | 
|  | 328 | [] | 
|  | 329 | >; | 
|  | 330 | def AMDGPUmad_i24 : SDNode<"AMDGPUISD::MAD_I24", AMDGPUDTIntTernaryOp, | 
|  | 331 | [] | 
|  | 332 | >; | 
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 333 |  | 
| Matt Arsenault | f639c32 | 2016-01-28 20:53:42 +0000 | [diff] [blame] | 334 | def AMDGPUsmed3 : SDNode<"AMDGPUISD::SMED3", AMDGPUDTIntTernaryOp, | 
|  | 335 | [] | 
|  | 336 | >; | 
|  | 337 |  | 
|  | 338 | def AMDGPUumed3 : SDNode<"AMDGPUISD::UMED3", AMDGPUDTIntTernaryOp, | 
|  | 339 | [] | 
|  | 340 | >; | 
|  | 341 |  | 
|  | 342 | def AMDGPUfmed3 : SDNode<"AMDGPUISD::FMED3", SDTFPTernaryOp, []>; | 
|  | 343 |  | 
| Marek Olsak | 2d82590 | 2017-04-28 20:21:58 +0000 | [diff] [blame] | 344 | def AMDGPUinit_exec : SDNode<"AMDGPUISD::INIT_EXEC", | 
|  | 345 | SDTypeProfile<0, 1, [SDTCisInt<0>]>, | 
|  | 346 | [SDNPHasChain, SDNPInGlue]>; | 
|  | 347 |  | 
|  | 348 | def AMDGPUinit_exec_from_input : SDNode<"AMDGPUISD::INIT_EXEC_FROM_INPUT", | 
|  | 349 | SDTypeProfile<0, 2, | 
|  | 350 | [SDTCisInt<0>, SDTCisInt<1>]>, | 
|  | 351 | [SDNPHasChain, SDNPInGlue]>; | 
|  | 352 |  | 
| Tom Stellard | fc92e77 | 2015-05-12 14:18:14 +0000 | [diff] [blame] | 353 | def AMDGPUsendmsg : SDNode<"AMDGPUISD::SENDMSG", | 
|  | 354 | SDTypeProfile<0, 1, [SDTCisInt<0>]>, | 
|  | 355 | [SDNPHasChain, SDNPInGlue]>; | 
|  | 356 |  | 
| Jan Vesely | d48445d | 2017-01-04 18:06:55 +0000 | [diff] [blame] | 357 | def AMDGPUsendmsghalt : SDNode<"AMDGPUISD::SENDMSGHALT", | 
|  | 358 | SDTypeProfile<0, 1, [SDTCisInt<0>]>, | 
|  | 359 | [SDNPHasChain, SDNPInGlue]>; | 
|  | 360 |  | 
| Tom Stellard | 2a9d947 | 2015-05-12 15:00:46 +0000 | [diff] [blame] | 361 | def AMDGPUinterp_mov : SDNode<"AMDGPUISD::INTERP_MOV", | 
|  | 362 | SDTypeProfile<1, 3, [SDTCisFP<0>]>, | 
|  | 363 | [SDNPInGlue]>; | 
|  | 364 |  | 
|  | 365 | def AMDGPUinterp_p1 : SDNode<"AMDGPUISD::INTERP_P1", | 
|  | 366 | SDTypeProfile<1, 3, [SDTCisFP<0>]>, | 
|  | 367 | [SDNPInGlue, SDNPOutGlue]>; | 
|  | 368 |  | 
|  | 369 | def AMDGPUinterp_p2 : SDNode<"AMDGPUISD::INTERP_P2", | 
|  | 370 | SDTypeProfile<1, 4, [SDTCisFP<0>]>, | 
|  | 371 | [SDNPInGlue]>; | 
|  | 372 |  | 
| Matt Arsenault | 7bee6ac | 2016-12-05 20:23:10 +0000 | [diff] [blame] | 373 |  | 
| Matt Arsenault | 03006fd | 2016-07-19 16:27:56 +0000 | [diff] [blame] | 374 | def AMDGPUkill : SDNode<"AMDGPUISD::KILL", AMDGPUKillSDT, | 
|  | 375 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 376 |  | 
| Matt Arsenault | 7bee6ac | 2016-12-05 20:23:10 +0000 | [diff] [blame] | 377 | // SI+ export | 
|  | 378 | def AMDGPUExportOp : SDTypeProfile<0, 8, [ | 
| Matt Arsenault | 4165efd | 2017-01-17 07:26:53 +0000 | [diff] [blame] | 379 | SDTCisInt<0>,       // i8 tgt | 
|  | 380 | SDTCisInt<1>,       // i8 en | 
|  | 381 | // i32 or f32 src0 | 
|  | 382 | SDTCisSameAs<3, 2>, // f32 src1 | 
|  | 383 | SDTCisSameAs<4, 2>, // f32 src2 | 
|  | 384 | SDTCisSameAs<5, 2>, // f32 src3 | 
|  | 385 | SDTCisInt<6>,       // i1 compr | 
| Matt Arsenault | 7bee6ac | 2016-12-05 20:23:10 +0000 | [diff] [blame] | 386 | // skip done | 
| Matt Arsenault | 4165efd | 2017-01-17 07:26:53 +0000 | [diff] [blame] | 387 | SDTCisInt<1>        // i1 vm | 
|  | 388 |  | 
| Matt Arsenault | 7bee6ac | 2016-12-05 20:23:10 +0000 | [diff] [blame] | 389 | ]>; | 
|  | 390 |  | 
|  | 391 | def AMDGPUexport: SDNode<"AMDGPUISD::EXPORT", AMDGPUExportOp, | 
|  | 392 | [SDNPHasChain, SDNPMayStore]>; | 
|  | 393 |  | 
|  | 394 | def AMDGPUexport_done: SDNode<"AMDGPUISD::EXPORT_DONE", AMDGPUExportOp, | 
|  | 395 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; | 
|  | 396 |  | 
|  | 397 |  | 
|  | 398 | def R600ExportOp : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>; | 
|  | 399 |  | 
|  | 400 | def R600_EXPORT: SDNode<"AMDGPUISD::R600_EXPORT", R600ExportOp, | 
|  | 401 | [SDNPHasChain, SDNPSideEffect]>; | 
|  | 402 |  | 
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 403 | //===----------------------------------------------------------------------===// | 
|  | 404 | // Flow Control Profile Types | 
|  | 405 | //===----------------------------------------------------------------------===// | 
|  | 406 | // Branch instruction where second and third are basic blocks | 
|  | 407 | def SDTIL_BRCond : SDTypeProfile<0, 2, [ | 
|  | 408 | SDTCisVT<0, OtherVT> | 
|  | 409 | ]>; | 
|  | 410 |  | 
|  | 411 | //===----------------------------------------------------------------------===// | 
|  | 412 | // Flow Control DAG Nodes | 
|  | 413 | //===----------------------------------------------------------------------===// | 
|  | 414 | def IL_brcond      : SDNode<"AMDGPUISD::BRANCH_COND", SDTIL_BRCond, [SDNPHasChain]>; | 
|  | 415 |  | 
|  | 416 | //===----------------------------------------------------------------------===// | 
|  | 417 | // Call/Return DAG Nodes | 
|  | 418 | //===----------------------------------------------------------------------===// | 
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 419 | def AMDGPUendpgm : SDNode<"AMDGPUISD::ENDPGM", SDTNone, | 
|  | 420 | [SDNPHasChain, SDNPOptInGlue]>; | 
|  | 421 |  | 
| Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 422 | def AMDGPUreturn_to_epilog : SDNode<"AMDGPUISD::RETURN_TO_EPILOG", SDTNone, | 
| Marek Olsak | 8a0f335 | 2016-01-13 17:23:04 +0000 | [diff] [blame] | 423 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; | 
| Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 424 |  | 
| Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 425 | def AMDGPUret_flag : SDNode<"AMDGPUISD::RET_FLAG", SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>, | 
| Matt Arsenault | 5b20fbb | 2017-03-21 22:18:10 +0000 | [diff] [blame] | 426 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic] | 
|  | 427 | >; |