blob: e2df0bddd0d1d01d41cbf2a53ae1707d1b0d7205 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000015#include "ARMFrameLowering.h"
16#include "ARMISelLowering.h"
17#include "ARMInstrInfo.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000018#include "ARMMachineFunctionInfo.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000019#include "ARMSelectionDAGInfo.h"
20#include "ARMSubtarget.h"
Eric Christopher661f2d12014-12-18 02:20:58 +000021#include "ARMTargetMachine.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000022#include "Thumb1FrameLowering.h"
23#include "Thumb1InstrInfo.h"
24#include "Thumb2InstrInfo.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000026#include "llvm/IR/Attributes.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000027#include "llvm/IR/Function.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000028#include "llvm/IR/GlobalValue.h"
Tim Northover747ae9a2015-11-18 21:10:39 +000029#include "llvm/MC/MCAsmInfo.h"
Bob Wilson45825302009-06-22 21:01:46 +000030#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetInstrInfo.h"
Renato Golinb4dd6c52013-03-21 18:47:47 +000032#include "llvm/Target/TargetOptions.h"
Chris Bieneman03695ab2014-07-15 17:18:41 +000033#include "llvm/Target/TargetRegisterInfo.h"
Zijiao Ma53d55f42016-08-17 02:08:28 +000034#include "llvm/Support/TargetParser.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000035
Chandler Carruthd174b722014-04-22 02:03:14 +000036using namespace llvm;
37
Chandler Carruthe96dd892014-04-21 22:55:11 +000038#define DEBUG_TYPE "arm-subtarget"
39
Evan Cheng54b68e32011-07-01 20:45:01 +000040#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000041#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000042#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000043
Bob Wilson45825302009-06-22 21:01:46 +000044static cl::opt<bool>
Bob Wilsone8a549c2012-09-29 21:43:49 +000045UseFusedMulOps("arm-use-mulops",
46 cl::init(true), cl::Hidden);
47
Weiming Zhao0da5cc02013-11-13 18:29:49 +000048enum ITMode {
49 DefaultIT,
50 RestrictedIT,
51 NoRestrictedIT
52};
53
54static cl::opt<ITMode>
55IT(cl::desc("IT block support"), cl::Hidden, cl::init(DefaultIT),
56 cl::ZeroOrMore,
57 cl::values(clEnumValN(DefaultIT, "arm-default-it",
58 "Generate IT block based on arch"),
59 clEnumValN(RestrictedIT, "arm-restrict-it",
60 "Disallow deprecated IT based on ARMv8"),
61 clEnumValN(NoRestrictedIT, "arm-no-restrict-it",
Mehdi Amini732afdd2016-10-08 19:41:06 +000062 "Allow IT blocks based on ARMv7")));
Weiming Zhao0da5cc02013-11-13 18:29:49 +000063
Oliver Stannardf2ed5c62015-09-23 09:19:54 +000064/// ForceFastISel - Use the fast-isel, even for subtargets where it is not
65/// currently supported (for testing only).
66static cl::opt<bool>
67ForceFastISel("arm-force-fast-isel",
68 cl::init(false), cl::Hidden);
69
Eric Christophera47f6802014-06-13 00:20:35 +000070/// initializeSubtargetDependencies - Initializes using a CPU and feature string
71/// so that we can use initializer lists for subtarget initialization.
72ARMSubtarget &ARMSubtarget::initializeSubtargetDependencies(StringRef CPU,
73 StringRef FS) {
74 initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +000075 initSubtargetFeatures(CPU, FS);
Eric Christophera47f6802014-06-13 00:20:35 +000076 return *this;
77}
78
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +000079/// EnableExecuteOnly - Enables the generation of execute-only code on supported
80/// targets
81static cl::opt<bool>
82EnableExecuteOnly("arm-execute-only");
83
Eric Christopher8b770652015-01-26 19:03:15 +000084ARMFrameLowering *ARMSubtarget::initializeFrameLowering(StringRef CPU,
85 StringRef FS) {
86 ARMSubtarget &STI = initializeSubtargetDependencies(CPU, FS);
87 if (STI.isThumb1Only())
88 return (ARMFrameLowering *)new Thumb1FrameLowering(STI);
89
90 return new ARMFrameLowering(STI);
91}
92
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000093ARMSubtarget::ARMSubtarget(const Triple &TT, const std::string &CPU,
Eric Christopher8b770652015-01-26 19:03:15 +000094 const std::string &FS,
95 const ARMBaseTargetMachine &TM, bool IsLittle)
Diana Picuseb1068a2016-06-27 13:06:10 +000096 : ARMGenSubtargetInfo(TT, CPU, FS), UseMulOps(UseFusedMulOps),
Prakhar Bahuguna13e99212016-12-15 08:42:04 +000097 GenExecuteOnly(EnableExecuteOnly), CPUString(CPU), IsLittle(IsLittle),
98 TargetTriple(TT), Options(TM.Options), TM(TM),
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +000099 FrameLowering(initializeFrameLowering(CPU, FS)),
Eric Christopher8b770652015-01-26 19:03:15 +0000100 // At this point initializeSubtargetDependencies has been called so
101 // we can query directly.
Eric Christopher80b24ef2014-06-26 19:30:02 +0000102 InstrInfo(isThumb1Only()
103 ? (ARMBaseInstrInfo *)new Thumb1InstrInfo(*this)
104 : !isThumb()
105 ? (ARMBaseInstrInfo *)new ARMInstrInfo(*this)
106 : (ARMBaseInstrInfo *)new Thumb2InstrInfo(*this)),
Diana Picus22274932016-11-11 08:27:37 +0000107 TLInfo(TM, *this), GISel() {}
108
109const CallLowering *ARMSubtarget::getCallLowering() const {
110 assert(GISel && "Access to GlobalISel APIs not set");
111 return GISel->getCallLowering();
112}
113
114const InstructionSelector *ARMSubtarget::getInstructionSelector() const {
115 assert(GISel && "Access to GlobalISel APIs not set");
116 return GISel->getInstructionSelector();
117}
118
119const LegalizerInfo *ARMSubtarget::getLegalizerInfo() const {
120 assert(GISel && "Access to GlobalISel APIs not set");
121 return GISel->getLegalizerInfo();
122}
123
124const RegisterBankInfo *ARMSubtarget::getRegBankInfo() const {
125 assert(GISel && "Access to GlobalISel APIs not set");
126 return GISel->getRegBankInfo();
127}
Bill Wendling5a92eec2013-02-15 22:41:25 +0000128
Dean Michael Berris464015442016-09-19 00:54:35 +0000129bool ARMSubtarget::isXRaySupported() const {
130 // We don't currently suppport Thumb, but Windows requires Thumb.
131 return hasV6Ops() && hasARMOps() && !isTargetWindows();
132}
133
Bill Wendling61375d82013-02-16 01:36:26 +0000134void ARMSubtarget::initializeEnvironment() {
Tim Northover747ae9a2015-11-18 21:10:39 +0000135 // MCAsmInfo isn't always present (e.g. in opt) so we can't initialize this
136 // directly from it, but we can try to make sure they're consistent when both
137 // available.
Tim Northover042a6c12016-01-27 19:32:29 +0000138 UseSjLjEH = isTargetDarwin() && !isTargetWatchABI();
Tim Northover747ae9a2015-11-18 21:10:39 +0000139 assert((!TM.getMCAsmInfo() ||
140 (TM.getMCAsmInfo()->getExceptionHandlingType() ==
141 ExceptionHandling::SjLj) == UseSjLjEH) &&
142 "inconsistent sjlj choice between CodeGen and MC");
Bill Wendling61375d82013-02-16 01:36:26 +0000143}
144
Eric Christopherb68e2532014-09-03 20:36:31 +0000145void ARMSubtarget::initSubtargetFeatures(StringRef CPU, StringRef FS) {
Tilmann Scheller63872ce2013-09-02 17:09:01 +0000146 if (CPUString.empty()) {
Tim Northovere0ccdc62015-10-28 22:46:43 +0000147 CPUString = "generic";
148
149 if (isTargetDarwin()) {
150 StringRef ArchName = TargetTriple.getArchName();
Zijiao Ma53d55f42016-08-17 02:08:28 +0000151 unsigned ArchKind = llvm::ARM::parseArch(ArchName);
152 if (ArchKind == llvm::ARM::AK_ARMV7S)
Tim Northovere0ccdc62015-10-28 22:46:43 +0000153 // Default to the Swift CPU when targeting armv7s/thumbv7s.
154 CPUString = "swift";
Zijiao Ma53d55f42016-08-17 02:08:28 +0000155 else if (ArchKind == llvm::ARM::AK_ARMV7K)
Tim Northovere0ccdc62015-10-28 22:46:43 +0000156 // Default to the Cortex-a7 CPU when targeting armv7k/thumbv7k.
157 // ARMv7k does not use SjLj exception handling.
158 CPUString = "cortex-a7";
159 }
Tilmann Scheller63872ce2013-09-02 17:09:01 +0000160 }
Evan Chengec415ef2009-03-08 04:02:49 +0000161
Evan Cheng0b33a322011-06-30 02:12:44 +0000162 // Insert the architecture feature derived from the target triple into the
163 // feature string. This is important for setting features that are implied
164 // based on the architecture version.
Daniel Sanders50f17232015-09-15 16:17:27 +0000165 std::string ArchFS = ARM_MC::ParseARMTriple(TargetTriple, CPUString);
Evan Cheng2bd65362011-07-07 00:08:19 +0000166 if (!FS.empty()) {
167 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000168 ArchFS = (Twine(ArchFS) + "," + FS).str();
Evan Cheng2bd65362011-07-07 00:08:19 +0000169 else
170 ArchFS = FS;
171 }
Evan Cheng1a72add62011-07-07 07:07:08 +0000172 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng2bd65362011-07-07 00:08:19 +0000173
Joerg Sonnenberger002a1472013-12-13 11:16:00 +0000174 // FIXME: This used enable V6T2 support implicitly for Thumb2 mode.
175 // Assert this for now to make the change obvious.
176 assert(hasV6T2Ops() || !hasThumb2());
Bob Wilsond0046ca2010-11-09 22:50:47 +0000177
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000178 // Execute only support requires movt support
179 if (genExecuteOnly())
180 assert(hasV8MBaselineOps() && !NoMovt && "Cannot generate execute-only code for this target");
181
Andrew Trick352abc12012-08-08 02:44:16 +0000182 // Keep a pointer to static instruction cost data for the specified CPU.
183 SchedModel = getSchedModelForCPU(CPUString);
184
Evan Cheng54b68e32011-07-01 20:45:01 +0000185 // Initialize scheduling itinerary for the specified CPU.
186 InstrItins = getInstrItineraryForCPU(CPUString);
187
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000188 // FIXME: this is invalid for WindowsCE
Eric Christopher1971c352014-12-18 02:08:45 +0000189 if (isTargetWindows())
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000190 NoARM = true;
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000191
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000192 if (isAAPCS_ABI())
193 stackAlignment = 8;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000194 if (isTargetNaCl() || isAAPCS16_ABI())
Mark Seabornbe266aa2014-02-16 18:59:48 +0000195 stackAlignment = 16;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000196
Artyom Skrobovad8a0632015-09-28 09:44:11 +0000197 // FIXME: Completely disable sibcall for Thumb1 since ThumbRegisterInfo::
198 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
199 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
200 // support in the assembler and linker to be used. This would need to be
201 // fixed to fully support tail calls in Thumb1.
202 //
203 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
204 // LR. This means if we need to reload LR, it takes an extra instructions,
205 // which outweighs the value of the tail call; but here we don't know yet
206 // whether LR is going to be used. Probably the right approach is to
207 // generate the tail call here and turn it back into CALL/RET in
208 // emitEpilogue if LR is used.
209
210 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
211 // but we need to make sure there are enough registers; the only valid
212 // registers are the 4 used for parameters. We don't currently do this
213 // case.
214
Bradley Smitha1189102016-01-15 10:26:17 +0000215 SupportsTailCall = !isThumb() || hasV8MBaselineOps();
Artyom Skrobovad8a0632015-09-28 09:44:11 +0000216
217 if (isTargetMachO() && isTargetIOS() && getTargetTriple().isOSVersionLT(5, 0))
218 SupportsTailCall = false;
David Goodwin9a051a52009-10-01 21:46:35 +0000219
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000220 switch (IT) {
221 case DefaultIT:
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +0000222 RestrictIT = hasV8Ops();
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000223 break;
224 case RestrictedIT:
225 RestrictIT = true;
226 break;
227 case NoRestrictedIT:
228 RestrictIT = false;
229 break;
230 }
231
Renato Golinb4dd6c52013-03-21 18:47:47 +0000232 // NEON f32 ops are non-IEEE 754 compliant. Darwin is ok with it by default.
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000233 const FeatureBitset &Bits = getFeatureBits();
234 if ((Bits[ARM::ProcA5] || Bits[ARM::ProcA8]) && // Where this matters
Renato Golinb4dd6c52013-03-21 18:47:47 +0000235 (Options.UnsafeFPMath || isTargetDarwin()))
236 UseNEONForSinglePrecisionFP = true;
Diana Picus92423ce2016-06-27 09:08:23 +0000237
Oliver Stannard8331aae2016-08-08 15:28:31 +0000238 if (isRWPI())
239 ReserveR9 = true;
240
Diana Picus92423ce2016-06-27 09:08:23 +0000241 // FIXME: Teach TableGen to deal with these instead of doing it manually here.
242 switch (ARMProcFamily) {
243 case Others:
244 case CortexA5:
245 break;
246 case CortexA7:
247 LdStMultipleTiming = DoubleIssue;
248 break;
249 case CortexA8:
250 LdStMultipleTiming = DoubleIssue;
251 break;
252 case CortexA9:
253 LdStMultipleTiming = DoubleIssueCheckUnalignedAccess;
254 PreISelOperandLatencyAdjustment = 1;
255 break;
256 case CortexA12:
257 break;
258 case CortexA15:
259 MaxInterleaveFactor = 2;
260 PreISelOperandLatencyAdjustment = 1;
Diana Picusb772e402016-07-06 11:22:11 +0000261 PartialUpdateClearance = 12;
Diana Picus92423ce2016-06-27 09:08:23 +0000262 break;
263 case CortexA17:
264 case CortexA32:
265 case CortexA35:
266 case CortexA53:
267 case CortexA57:
268 case CortexA72:
269 case CortexA73:
270 case CortexR4:
271 case CortexR4F:
272 case CortexR5:
273 case CortexR7:
274 case CortexM3:
275 case ExynosM1:
Javed Absar97979892016-10-07 13:41:55 +0000276 case CortexR52:
Diana Picus92423ce2016-06-27 09:08:23 +0000277 break;
278 case Krait:
279 PreISelOperandLatencyAdjustment = 1;
280 break;
281 case Swift:
282 MaxInterleaveFactor = 2;
283 LdStMultipleTiming = SingleIssuePlusExtras;
284 PreISelOperandLatencyAdjustment = 1;
Diana Picusb772e402016-07-06 11:22:11 +0000285 PartialUpdateClearance = 12;
Diana Picus92423ce2016-06-27 09:08:23 +0000286 break;
287 }
Evan Cheng10043e22007-01-19 07:51:42 +0000288}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000289
Eric Christopher661f2d12014-12-18 02:20:58 +0000290bool ARMSubtarget::isAPCS_ABI() const {
291 assert(TM.TargetABI != ARMBaseTargetMachine::ARM_ABI_UNKNOWN);
292 return TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_APCS;
293}
294bool ARMSubtarget::isAAPCS_ABI() const {
295 assert(TM.TargetABI != ARMBaseTargetMachine::ARM_ABI_UNKNOWN);
Tim Northovere0ccdc62015-10-28 22:46:43 +0000296 return TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_AAPCS ||
297 TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_AAPCS16;
Eric Christopher661f2d12014-12-18 02:20:58 +0000298}
Tim Northovere0ccdc62015-10-28 22:46:43 +0000299bool ARMSubtarget::isAAPCS16_ABI() const {
300 assert(TM.TargetABI != ARMBaseTargetMachine::ARM_ABI_UNKNOWN);
301 return TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_AAPCS16;
302}
303
Oliver Stannard8331aae2016-08-08 15:28:31 +0000304bool ARMSubtarget::isROPI() const {
305 return TM.getRelocationModel() == Reloc::ROPI ||
306 TM.getRelocationModel() == Reloc::ROPI_RWPI;
307}
308bool ARMSubtarget::isRWPI() const {
309 return TM.getRelocationModel() == Reloc::RWPI ||
310 TM.getRelocationModel() == Reloc::ROPI_RWPI;
311}
312
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000313bool ARMSubtarget::isGVIndirectSymbol(const GlobalValue *GV) const {
Rafael Espindola3beef8d2016-06-27 23:15:57 +0000314 if (!TM.shouldAssumeDSOLocal(*GV->getParent(), GV))
Evan Cheng1b389522009-09-03 07:04:02 +0000315 return true;
Peter Collingbourne6a9d1772015-07-05 20:52:35 +0000316
Rafael Espindolaeece1132016-05-27 22:41:51 +0000317 // 32 bit macho has no relocation for a-b if a is undefined, even if b is in
318 // the section that is being relocated. This means we have to use o load even
319 // for GVs that are known to be local to the dso.
Rafael Espindola70c6a392016-08-24 19:02:29 +0000320 if (isTargetMachO() && TM.isPositionIndependent() &&
Rafael Espindolaeece1132016-05-27 22:41:51 +0000321 (GV->isDeclarationForLinker() || GV->hasCommonLinkage()))
322 return true;
Evan Cheng1b389522009-09-03 07:04:02 +0000323
324 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000325}
David Goodwin0d412c22009-11-10 00:48:55 +0000326
Owen Andersona3181e22010-09-28 21:57:50 +0000327unsigned ARMSubtarget::getMispredictionPenalty() const {
Pete Cooper11759452014-09-02 17:43:54 +0000328 return SchedModel.MispredictPenalty;
Owen Andersona3181e22010-09-28 21:57:50 +0000329}
330
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000331bool ARMSubtarget::hasSinCos() const {
Tim Northover8b403662015-10-28 22:51:16 +0000332 return isTargetWatchOS() ||
333 (isTargetIOS() && !getTargetTriple().isOSVersionLT(7, 0));
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000334}
335
Matthias Braun9e859802015-07-17 23:18:30 +0000336bool ARMSubtarget::enableMachineScheduler() const {
337 // Enable the MachineScheduler before register allocation for out-of-order
338 // architectures where we do not use the PostRA scheduler anymore (for now
339 // restricted to swift).
340 return getSchedModel().isOutOfOrder() && isSwift();
341}
342
Sanjay Patela2f658d2014-07-15 22:39:58 +0000343// This overrides the PostRAScheduler bit in the SchedModel for any CPU.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000344bool ARMSubtarget::enablePostRAScheduler() const {
Matthias Braun9e859802015-07-17 23:18:30 +0000345 // No need for PostRA scheduling on out of order CPUs (for now restricted to
346 // swift).
347 if (getSchedModel().isOutOfOrder() && isSwift())
348 return false;
Sanjay Patela2f658d2014-07-15 22:39:58 +0000349 return (!isThumb() || hasThumb2());
Andrew Trick8d2ee372014-06-04 07:06:27 +0000350}
351
Weiming Zhao962eaae2016-11-03 21:49:08 +0000352bool ARMSubtarget::enableAtomicExpand() const { return hasAnyDataBarrier(); }
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000353
Tim Northover910dde72015-08-03 17:20:10 +0000354bool ARMSubtarget::useStride4VFPs(const MachineFunction &MF) const {
Tim Northoverf8e47e42015-10-28 22:56:36 +0000355 // For general targets, the prologue can grow when VFPs are allocated with
356 // stride 4 (more vpush instructions). But WatchOS uses a compact unwind
357 // format which it's more important to get right.
Tim Northover042a6c12016-01-27 19:32:29 +0000358 return isTargetWatchABI() || (isSwift() && !MF.getFunction()->optForMinSize());
Tim Northover910dde72015-08-03 17:20:10 +0000359}
360
Eric Christopherc1058df2014-07-04 01:55:26 +0000361bool ARMSubtarget::useMovt(const MachineFunction &MF) const {
362 // NOTE Windows on ARM needs to use mov.w/mov.t pairs to materialise 32-bit
363 // immediates as it is inherently position independent, and may be out of
364 // range otherwise.
Bradley Smithd9a99ce2016-01-15 10:25:14 +0000365 return !NoMovt && hasV8MBaselineOps() &&
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000366 (isTargetWindows() || !MF.getFunction()->optForMinSize() || genExecuteOnly());
Eric Christopherc1058df2014-07-04 01:55:26 +0000367}
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000368
369bool ARMSubtarget::useFastISel() const {
Oliver Stannardf2ed5c62015-09-23 09:19:54 +0000370 // Enable fast-isel for any target, for testing only.
371 if (ForceFastISel)
372 return true;
373
Eric Christophera8359562015-09-18 20:08:18 +0000374 // Limit fast-isel to the targets that are or have been tested.
375 if (!hasV6Ops())
376 return false;
377
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000378 // Thumb2 support on iOS; ARM support on iOS, Linux and NaCl.
379 return TM.Options.EnableFastISel &&
380 ((isTargetMachO() && !isThumb1Only()) ||
381 (isTargetLinux() && !isThumb()) || (isTargetNaCl() && !isThumb()));
382}