Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 1 | //===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the targeting of the Machinelegalizer class for X86. |
| 11 | /// \todo This should be generated by TableGen. |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "X86LegalizerInfo.h" |
| 15 | #include "X86Subtarget.h" |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 16 | #include "X86TargetMachine.h" |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/ValueTypes.h" |
| 18 | #include "llvm/IR/DerivedTypes.h" |
| 19 | #include "llvm/IR/Type.h" |
| 20 | #include "llvm/Target/TargetOpcodes.h" |
| 21 | |
| 22 | using namespace llvm; |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 23 | using namespace TargetOpcode; |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 24 | |
| 25 | #ifndef LLVM_BUILD_GLOBAL_ISEL |
| 26 | #error "You shouldn't build this" |
| 27 | #endif |
| 28 | |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 29 | X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI, |
| 30 | const X86TargetMachine &TM) |
| 31 | : Subtarget(STI), TM(TM) { |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 32 | |
| 33 | setLegalizerInfo32bit(); |
| 34 | setLegalizerInfo64bit(); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 35 | setLegalizerInfoSSE1(); |
| 36 | setLegalizerInfoSSE2(); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 37 | setLegalizerInfoSSE41(); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 38 | setLegalizerInfoAVX(); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 39 | setLegalizerInfoAVX2(); |
| 40 | setLegalizerInfoAVX512(); |
| 41 | setLegalizerInfoAVX512DQ(); |
| 42 | setLegalizerInfoAVX512BW(); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 43 | |
| 44 | computeTables(); |
| 45 | } |
| 46 | |
| 47 | void X86LegalizerInfo::setLegalizerInfo32bit() { |
| 48 | |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 49 | if (Subtarget.is64Bit()) |
| 50 | return; |
| 51 | |
| 52 | const LLT p0 = LLT::pointer(0, 32); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 53 | const LLT s1 = LLT::scalar(1); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 54 | const LLT s8 = LLT::scalar(8); |
| 55 | const LLT s16 = LLT::scalar(16); |
| 56 | const LLT s32 = LLT::scalar(32); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 57 | const LLT s64 = LLT::scalar(64); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 58 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 59 | for (unsigned BinOp : {G_ADD, G_SUB, G_MUL}) |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 60 | for (auto Ty : {s8, s16, s32}) |
| 61 | setAction({BinOp, Ty}, Legal); |
| 62 | |
Igor Breger | 28f290f | 2017-05-17 12:48:08 +0000 | [diff] [blame] | 63 | for (unsigned Op : {G_UADDE}) { |
| 64 | setAction({Op, s32}, Legal); |
| 65 | setAction({Op, 1, s1}, Legal); |
| 66 | } |
| 67 | |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 68 | for (unsigned MemOp : {G_LOAD, G_STORE}) { |
| 69 | for (auto Ty : {s8, s16, s32, p0}) |
| 70 | setAction({MemOp, Ty}, Legal); |
| 71 | |
| 72 | // And everything's fine in addrspace 0. |
| 73 | setAction({MemOp, 1, p0}, Legal); |
Igor Breger | f7359d8 | 2017-02-22 12:25:09 +0000 | [diff] [blame] | 74 | } |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 75 | |
| 76 | // Pointer-handling |
| 77 | setAction({G_FRAME_INDEX, p0}, Legal); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 78 | |
Igor Breger | 810c625 | 2017-05-08 09:40:43 +0000 | [diff] [blame] | 79 | setAction({G_GEP, p0}, Legal); |
| 80 | setAction({G_GEP, 1, s32}, Legal); |
| 81 | |
| 82 | for (auto Ty : {s1, s8, s16}) |
| 83 | setAction({G_GEP, 1, Ty}, WidenScalar); |
| 84 | |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 85 | // Constants |
| 86 | for (auto Ty : {s8, s16, s32, p0}) |
| 87 | setAction({TargetOpcode::G_CONSTANT, Ty}, Legal); |
| 88 | |
| 89 | setAction({TargetOpcode::G_CONSTANT, s1}, WidenScalar); |
| 90 | setAction({TargetOpcode::G_CONSTANT, s64}, NarrowScalar); |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 91 | |
| 92 | // Extensions |
| 93 | setAction({G_ZEXT, s32}, Legal); |
| 94 | setAction({G_SEXT, s32}, Legal); |
| 95 | |
Igor Breger | fda31e6 | 2017-05-10 06:52:58 +0000 | [diff] [blame] | 96 | for (auto Ty : {s1, s8, s16}) { |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 97 | setAction({G_ZEXT, 1, Ty}, Legal); |
| 98 | setAction({G_SEXT, 1, Ty}, Legal); |
| 99 | } |
Igor Breger | c7b5977 | 2017-05-11 07:17:40 +0000 | [diff] [blame] | 100 | |
| 101 | // Comparison |
| 102 | setAction({G_ICMP, s1}, Legal); |
| 103 | |
| 104 | for (auto Ty : {s8, s16, s32, p0}) |
| 105 | setAction({G_ICMP, 1, Ty}, Legal); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 106 | } |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 107 | |
Igor Breger | f7359d8 | 2017-02-22 12:25:09 +0000 | [diff] [blame] | 108 | void X86LegalizerInfo::setLegalizerInfo64bit() { |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 109 | |
| 110 | if (!Subtarget.is64Bit()) |
| 111 | return; |
| 112 | |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 113 | const LLT p0 = LLT::pointer(0, TM.getPointerSize() * 8); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 114 | const LLT s1 = LLT::scalar(1); |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 115 | const LLT s8 = LLT::scalar(8); |
| 116 | const LLT s16 = LLT::scalar(16); |
| 117 | const LLT s32 = LLT::scalar(32); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 118 | const LLT s64 = LLT::scalar(64); |
| 119 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 120 | for (unsigned BinOp : {G_ADD, G_SUB, G_MUL}) |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 121 | for (auto Ty : {s8, s16, s32, s64}) |
| 122 | setAction({BinOp, Ty}, Legal); |
| 123 | |
| 124 | for (unsigned MemOp : {G_LOAD, G_STORE}) { |
| 125 | for (auto Ty : {s8, s16, s32, s64, p0}) |
| 126 | setAction({MemOp, Ty}, Legal); |
| 127 | |
| 128 | // And everything's fine in addrspace 0. |
| 129 | setAction({MemOp, 1, p0}, Legal); |
| 130 | } |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 131 | |
| 132 | // Pointer-handling |
| 133 | setAction({G_FRAME_INDEX, p0}, Legal); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 134 | |
Igor Breger | 810c625 | 2017-05-08 09:40:43 +0000 | [diff] [blame] | 135 | setAction({G_GEP, p0}, Legal); |
| 136 | setAction({G_GEP, 1, s32}, Legal); |
| 137 | setAction({G_GEP, 1, s64}, Legal); |
| 138 | |
| 139 | for (auto Ty : {s1, s8, s16}) |
| 140 | setAction({G_GEP, 1, Ty}, WidenScalar); |
| 141 | |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 142 | // Constants |
| 143 | for (auto Ty : {s8, s16, s32, s64, p0}) |
| 144 | setAction({TargetOpcode::G_CONSTANT, Ty}, Legal); |
| 145 | |
| 146 | setAction({TargetOpcode::G_CONSTANT, s1}, WidenScalar); |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 147 | |
| 148 | // Extensions |
| 149 | for (auto Ty : {s32, s64}) { |
| 150 | setAction({G_ZEXT, Ty}, Legal); |
| 151 | setAction({G_SEXT, Ty}, Legal); |
| 152 | } |
| 153 | |
Igor Breger | fda31e6 | 2017-05-10 06:52:58 +0000 | [diff] [blame] | 154 | for (auto Ty : {s1, s8, s16, s32}) { |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 155 | setAction({G_ZEXT, 1, Ty}, Legal); |
| 156 | setAction({G_SEXT, 1, Ty}, Legal); |
| 157 | } |
Igor Breger | c7b5977 | 2017-05-11 07:17:40 +0000 | [diff] [blame] | 158 | |
| 159 | // Comparison |
| 160 | setAction({G_ICMP, s1}, Legal); |
| 161 | |
| 162 | for (auto Ty : {s8, s16, s32, s64, p0}) |
| 163 | setAction({G_ICMP, 1, Ty}, Legal); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | void X86LegalizerInfo::setLegalizerInfoSSE1() { |
| 167 | if (!Subtarget.hasSSE1()) |
| 168 | return; |
| 169 | |
| 170 | const LLT s32 = LLT::scalar(32); |
| 171 | const LLT v4s32 = LLT::vector(4, 32); |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 172 | const LLT v2s64 = LLT::vector(2, 64); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 173 | |
| 174 | for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV}) |
| 175 | for (auto Ty : {s32, v4s32}) |
| 176 | setAction({BinOp, Ty}, Legal); |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 177 | |
| 178 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 179 | for (auto Ty : {v4s32, v2s64}) |
| 180 | setAction({MemOp, Ty}, Legal); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 181 | } |
| 182 | |
| 183 | void X86LegalizerInfo::setLegalizerInfoSSE2() { |
| 184 | if (!Subtarget.hasSSE2()) |
| 185 | return; |
| 186 | |
| 187 | const LLT s64 = LLT::scalar(64); |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 188 | const LLT v16s8 = LLT::vector(16, 8); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 189 | const LLT v8s16 = LLT::vector(8, 16); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 190 | const LLT v4s32 = LLT::vector(4, 32); |
| 191 | const LLT v2s64 = LLT::vector(2, 64); |
| 192 | |
| 193 | for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV}) |
| 194 | for (auto Ty : {s64, v2s64}) |
| 195 | setAction({BinOp, Ty}, Legal); |
| 196 | |
| 197 | for (unsigned BinOp : {G_ADD, G_SUB}) |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 198 | for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 199 | setAction({BinOp, Ty}, Legal); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 200 | |
| 201 | setAction({G_MUL, v8s16}, Legal); |
| 202 | } |
| 203 | |
| 204 | void X86LegalizerInfo::setLegalizerInfoSSE41() { |
| 205 | if (!Subtarget.hasSSE41()) |
| 206 | return; |
| 207 | |
| 208 | const LLT v4s32 = LLT::vector(4, 32); |
| 209 | |
| 210 | setAction({G_MUL, v4s32}, Legal); |
| 211 | } |
| 212 | |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 213 | void X86LegalizerInfo::setLegalizerInfoAVX() { |
| 214 | if (!Subtarget.hasAVX()) |
| 215 | return; |
| 216 | |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame^] | 217 | const LLT v16s8 = LLT::vector(16, 8); |
| 218 | const LLT v8s16 = LLT::vector(8, 16); |
| 219 | const LLT v4s32 = LLT::vector(4, 32); |
| 220 | const LLT v2s64 = LLT::vector(2, 64); |
| 221 | |
| 222 | const LLT v32s8 = LLT::vector(32, 8); |
| 223 | const LLT v16s16 = LLT::vector(16, 16); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 224 | const LLT v8s32 = LLT::vector(8, 32); |
| 225 | const LLT v4s64 = LLT::vector(4, 64); |
| 226 | |
| 227 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 228 | for (auto Ty : {v8s32, v4s64}) |
| 229 | setAction({MemOp, Ty}, Legal); |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame^] | 230 | |
| 231 | for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) |
| 232 | setAction({G_INSERT, Ty}, Legal); |
| 233 | for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) |
| 234 | setAction({G_INSERT, 1, Ty}, Legal); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 235 | } |
| 236 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 237 | void X86LegalizerInfo::setLegalizerInfoAVX2() { |
| 238 | if (!Subtarget.hasAVX2()) |
| 239 | return; |
| 240 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 241 | const LLT v32s8 = LLT::vector(32, 8); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 242 | const LLT v16s16 = LLT::vector(16, 16); |
| 243 | const LLT v8s32 = LLT::vector(8, 32); |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 244 | const LLT v4s64 = LLT::vector(4, 64); |
| 245 | |
| 246 | for (unsigned BinOp : {G_ADD, G_SUB}) |
| 247 | for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) |
| 248 | setAction({BinOp, Ty}, Legal); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 249 | |
| 250 | for (auto Ty : {v16s16, v8s32}) |
| 251 | setAction({G_MUL, Ty}, Legal); |
| 252 | } |
| 253 | |
| 254 | void X86LegalizerInfo::setLegalizerInfoAVX512() { |
| 255 | if (!Subtarget.hasAVX512()) |
| 256 | return; |
| 257 | |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame^] | 258 | const LLT v16s8 = LLT::vector(16, 8); |
| 259 | const LLT v8s16 = LLT::vector(8, 16); |
| 260 | const LLT v4s32 = LLT::vector(4, 32); |
| 261 | const LLT v2s64 = LLT::vector(2, 64); |
| 262 | |
| 263 | const LLT v32s8 = LLT::vector(32, 8); |
| 264 | const LLT v16s16 = LLT::vector(16, 16); |
| 265 | const LLT v8s32 = LLT::vector(8, 32); |
| 266 | const LLT v4s64 = LLT::vector(4, 64); |
| 267 | |
| 268 | const LLT v64s8 = LLT::vector(64, 8); |
| 269 | const LLT v32s16 = LLT::vector(32, 16); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 270 | const LLT v16s32 = LLT::vector(16, 32); |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 271 | const LLT v8s64 = LLT::vector(8, 64); |
| 272 | |
| 273 | for (unsigned BinOp : {G_ADD, G_SUB}) |
| 274 | for (auto Ty : {v16s32, v8s64}) |
| 275 | setAction({BinOp, Ty}, Legal); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 276 | |
| 277 | setAction({G_MUL, v16s32}, Legal); |
| 278 | |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 279 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 280 | for (auto Ty : {v16s32, v8s64}) |
| 281 | setAction({MemOp, Ty}, Legal); |
| 282 | |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame^] | 283 | for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) |
| 284 | setAction({G_INSERT, Ty}, Legal); |
| 285 | for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) |
| 286 | setAction({G_INSERT, 1, Ty}, Legal); |
| 287 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 288 | /************ VLX *******************/ |
| 289 | if (!Subtarget.hasVLX()) |
| 290 | return; |
| 291 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 292 | for (auto Ty : {v4s32, v8s32}) |
| 293 | setAction({G_MUL, Ty}, Legal); |
| 294 | } |
| 295 | |
| 296 | void X86LegalizerInfo::setLegalizerInfoAVX512DQ() { |
| 297 | if (!(Subtarget.hasAVX512() && Subtarget.hasDQI())) |
| 298 | return; |
| 299 | |
| 300 | const LLT v8s64 = LLT::vector(8, 64); |
| 301 | |
| 302 | setAction({G_MUL, v8s64}, Legal); |
| 303 | |
| 304 | /************ VLX *******************/ |
| 305 | if (!Subtarget.hasVLX()) |
| 306 | return; |
| 307 | |
| 308 | const LLT v2s64 = LLT::vector(2, 64); |
| 309 | const LLT v4s64 = LLT::vector(4, 64); |
| 310 | |
| 311 | for (auto Ty : {v2s64, v4s64}) |
| 312 | setAction({G_MUL, Ty}, Legal); |
| 313 | } |
| 314 | |
| 315 | void X86LegalizerInfo::setLegalizerInfoAVX512BW() { |
| 316 | if (!(Subtarget.hasAVX512() && Subtarget.hasBWI())) |
| 317 | return; |
| 318 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 319 | const LLT v64s8 = LLT::vector(64, 8); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 320 | const LLT v32s16 = LLT::vector(32, 16); |
| 321 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 322 | for (unsigned BinOp : {G_ADD, G_SUB}) |
| 323 | for (auto Ty : {v64s8, v32s16}) |
| 324 | setAction({BinOp, Ty}, Legal); |
| 325 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 326 | setAction({G_MUL, v32s16}, Legal); |
| 327 | |
| 328 | /************ VLX *******************/ |
| 329 | if (!Subtarget.hasVLX()) |
| 330 | return; |
| 331 | |
| 332 | const LLT v8s16 = LLT::vector(8, 16); |
| 333 | const LLT v16s16 = LLT::vector(16, 16); |
| 334 | |
| 335 | for (auto Ty : {v8s16, v16s16}) |
| 336 | setAction({G_MUL, Ty}, Legal); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 337 | } |