blob: 528ad0adc2b1d27dd4844e0f6c9f7c8539a86e24 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnera8713b12006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattner27f53452006-03-01 05:50:56 +000033//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000034// PowerPC specific DAG Nodes.
35//
36
37def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
38def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
39def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000040def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000041
Chris Lattner261009a2005-10-25 20:55:47 +000042def PPCfsel : SDNode<"PPCISD::FSEL",
43 // Type constraint for fsel.
44 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
45 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000046
Nate Begeman69caef22005-12-13 22:55:22 +000047def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
48def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
49def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
50def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000051
Chris Lattner7e9440a2006-03-19 06:55:52 +000052def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000053def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000054
Chris Lattnerfea33f72005-12-06 02:10:38 +000055// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
56// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000057def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
58def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
59def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
60
Chris Lattner4a66d692006-03-22 05:30:33 +000061def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
62def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
63
Chris Lattnerf9797942005-12-04 19:01:59 +000064// These are target-independent nodes, but have target-specific formats.
Chris Lattnerf9797942005-12-04 19:01:59 +000065def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
66def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
67
Evan Cheng7785e5b2006-01-09 18:28:21 +000068def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
69 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000070
Chris Lattner0ec8fa02005-09-08 19:50:41 +000071//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000072// PowerPC specific transformation functions and pattern fragments.
73//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000074
Nate Begeman9f3c26c2005-10-19 18:42:01 +000075def SHL32 : SDNodeXForm<imm, [{
76 // Transformation function: 31 - imm
77 return getI32Imm(31 - N->getValue());
78}]>;
79
80def SHL64 : SDNodeXForm<imm, [{
81 // Transformation function: 63 - imm
82 return getI32Imm(63 - N->getValue());
83}]>;
84
85def SRL32 : SDNodeXForm<imm, [{
86 // Transformation function: 32 - imm
87 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
88}]>;
89
90def SRL64 : SDNodeXForm<imm, [{
91 // Transformation function: 64 - imm
92 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
93}]>;
94
Chris Lattner39b4d83f2005-09-09 00:39:56 +000095def LO16 : SDNodeXForm<imm, [{
96 // Transformation function: get the low 16 bits.
97 return getI32Imm((unsigned short)N->getValue());
98}]>;
99
100def HI16 : SDNodeXForm<imm, [{
101 // Transformation function: shift the immediate value down into the low bits.
102 return getI32Imm((unsigned)N->getValue() >> 16);
103}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000104
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000105def HA16 : SDNodeXForm<imm, [{
106 // Transformation function: shift the immediate value down into the low bits.
107 signed int Val = N->getValue();
108 return getI32Imm((Val - (signed short)Val) >> 16);
109}]>;
110
111
Chris Lattner2d8032b2005-09-08 17:33:10 +0000112def immSExt16 : PatLeaf<(imm), [{
113 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
114 // field. Used by instructions like 'addi'.
115 return (int)N->getValue() == (short)N->getValue();
116}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000117def immZExt16 : PatLeaf<(imm), [{
118 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
119 // field. Used by instructions like 'ori'.
120 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000121}], LO16>;
122
Chris Lattner2d8032b2005-09-08 17:33:10 +0000123def imm16Shifted : PatLeaf<(imm), [{
124 // imm16Shifted predicate - True if only bits in the top 16-bits of the
125 // immediate are set. Used by instructions like 'addis'.
126 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000127}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000128
Chris Lattner382f3562006-03-20 06:15:45 +0000129// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
130def VSPLT_get_imm : SDNodeXForm<build_vector, [{
131 return getI32Imm(PPC::getVSPLTImmediate(N));
132}]>;
133
134def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
135 return PPC::isSplatShuffleMask(N);
136}], VSPLT_get_imm>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000137
Chris Lattnerab882ab2006-03-24 07:48:08 +0000138def vecimm0 : PatLeaf<(build_vector), [{
139 return PPC::isZeroVector(N);
140}]>;
141
142
Chris Lattner2771e2c2006-03-25 06:12:06 +0000143// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
144def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
145 char Val;
146 PPC::isVecSplatImm(N, 1, &Val);
147 return getI32Imm(Val);
148}]>;
149def vecspltisb : PatLeaf<(build_vector), [{
150 return PPC::isVecSplatImm(N, 1);
151}], VSPLTISB_get_imm>;
152
153// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
154def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
155 char Val;
156 PPC::isVecSplatImm(N, 2, &Val);
157 return getI32Imm(Val);
158}]>;
159def vecspltish : PatLeaf<(build_vector), [{
160 return PPC::isVecSplatImm(N, 2);
161}], VSPLTISH_get_imm>;
162
163// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
164def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
165 char Val;
166 PPC::isVecSplatImm(N, 4, &Val);
167 return getI32Imm(Val);
168}]>;
169def vecspltisw : PatLeaf<(build_vector), [{
170 return PPC::isVecSplatImm(N, 4);
171}], VSPLTISW_get_imm>;
172
173
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000174//===----------------------------------------------------------------------===//
175// PowerPC Flag Definitions.
176
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000177class isPPC64 { bit PPC64 = 1; }
178class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000179class isDOT {
180 list<Register> Defs = [CR0];
181 bit RC = 1;
182}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000183
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000184
185
186//===----------------------------------------------------------------------===//
187// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000188
Chris Lattner2771e2c2006-03-25 06:12:06 +0000189def s5imm : Operand<i32> {
190 let PrintMethod = "printS5ImmOperand";
191}
Chris Lattnerf006d152005-09-14 20:53:05 +0000192def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000193 let PrintMethod = "printU5ImmOperand";
194}
Chris Lattnerf006d152005-09-14 20:53:05 +0000195def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000196 let PrintMethod = "printU6ImmOperand";
197}
Chris Lattnerf006d152005-09-14 20:53:05 +0000198def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000199 let PrintMethod = "printS16ImmOperand";
200}
Chris Lattnerf006d152005-09-14 20:53:05 +0000201def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000202 let PrintMethod = "printU16ImmOperand";
203}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000204def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
205 let PrintMethod = "printS16X4ImmOperand";
206}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000207def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000208 let PrintMethod = "printBranchOperand";
209}
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000210def calltarget : Operand<i32> {
211 let PrintMethod = "printCallOperand";
212}
Nate Begemana171f6b2005-11-16 00:48:01 +0000213def aaddr : Operand<i32> {
214 let PrintMethod = "printAbsAddrOperand";
215}
Nate Begeman61738782004-09-02 08:13:00 +0000216def piclabel: Operand<i32> {
217 let PrintMethod = "printPICLabel";
218}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000219def symbolHi: Operand<i32> {
220 let PrintMethod = "printSymbolHi";
221}
222def symbolLo: Operand<i32> {
223 let PrintMethod = "printSymbolLo";
224}
Nate Begeman8465fe82005-07-20 22:42:00 +0000225def crbitm: Operand<i8> {
226 let PrintMethod = "printcrbitm";
227}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000228// Address operands
229def memri : Operand<i32> {
230 let PrintMethod = "printMemRegImm";
231 let NumMIOperands = 2;
232 let MIOperandInfo = (ops i32imm, GPRC);
233}
234def memrr : Operand<i32> {
235 let PrintMethod = "printMemRegReg";
236 let NumMIOperands = 2;
237 let MIOperandInfo = (ops GPRC, GPRC);
238}
Chris Lattner4a66d692006-03-22 05:30:33 +0000239def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
240 let PrintMethod = "printMemRegImmShifted";
241 let NumMIOperands = 2;
242 let MIOperandInfo = (ops i32imm, GPRC);
243}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000244
Chris Lattner268d3582006-01-12 02:05:36 +0000245// Define PowerPC specific addressing mode.
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000246def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
247def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
248def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000249def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000250
Evan Cheng3db275d2005-12-14 22:07:12 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000253def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000254
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000255//===----------------------------------------------------------------------===//
256// PowerPC Instruction Definitions.
257
Misha Brukmane05203f2004-06-21 16:55:25 +0000258// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000259
Chris Lattner51348c52006-03-12 09:13:49 +0000260let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000261def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
262 "; ADJCALLSTACKDOWN",
263 [(callseq_start imm:$amt)]>;
264def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
265 "; ADJCALLSTACKUP",
266 [(callseq_end imm:$amt)]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000267
268def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
269 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000270}
Chris Lattner81ff73e2005-10-25 21:03:41 +0000271def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
272 [(set GPRC:$rD, (undef))]>;
Chris Lattner0c9eb672006-03-19 05:43:01 +0000273def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000274 [(set F8RC:$rD, (undef))]>;
Chris Lattner0c9eb672006-03-19 05:43:01 +0000275def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000276 [(set F4RC:$rD, (undef))]>;
Chris Lattner5b595af2006-03-19 06:10:09 +0000277def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
278 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000279
Chris Lattner9b577f12005-08-26 21:23:58 +0000280// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
281// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000282let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
283 PPC970_Single = 1 in {
Chris Lattner9b577f12005-08-26 21:23:58 +0000284 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000285 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000286 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000287 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000288 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000289 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000290}
291
Chris Lattner51348c52006-03-12 09:13:49 +0000292let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000293 let isReturn = 1 in
294 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000295 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000296}
297
Chris Lattner915fd0d2005-02-15 20:26:49 +0000298let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000299 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
300 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000301
Chris Lattner51348c52006-03-12 09:13:49 +0000302let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
303 noResults = 1, PPC970_Unit = 7 in {
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000304 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattnerb439dad2005-10-25 20:58:43 +0000305 "; COND_BRANCH", []>;
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000306 def B : IForm<18, 0, 0, (ops target:$dst),
307 "b $dst", BrB,
308 [(br bb:$dst)]>;
Chris Lattner40565d72004-11-22 23:07:01 +0000309
Misha Brukman5295e1d2004-08-09 17:24:04 +0000310 // FIXME: 4*CR# needs to be added to the BI field!
311 // This will only work for CR0 as it stands now
Nate Begeman7b809f52005-08-26 04:11:42 +0000312 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000313 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000314 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000315 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000316 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000317 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000318 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000319 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000320 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000321 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000322 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000323 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000324 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
325 "bun $crS, $block", BrB>;
326 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
327 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000328}
329
Chris Lattner51348c52006-03-12 09:13:49 +0000330let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000331 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000332 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
333 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000334 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000335 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000336 CR0,CR1,CR5,CR6,CR7] in {
337 // Convenient aliases for call instructions
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000338 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
339 "bl $func", BrB, []>;
340 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
341 "bla $func", BrB, []>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000342 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
343 []>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000344}
345
Nate Begeman143cf942004-08-30 02:28:06 +0000346// D-Form instructions. Most instructions that perform an operation on a
347// register and an immediate are of this type.
348//
Chris Lattner51348c52006-03-12 09:13:49 +0000349let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000350def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
351 "lbz $rD, $src", LdStGeneral,
352 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
353def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
354 "lha $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000355 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
356 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000357def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
358 "lhz $rD, $src", LdStGeneral,
359 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000360def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
361 "lwz $rD, $src", LdStGeneral,
362 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000363def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000364 "lwzu $rD, $disp($rA)", LdStGeneral,
365 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000366}
Chris Lattner51348c52006-03-12 09:13:49 +0000367let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000368def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000369 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000370 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000371def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000372 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000373 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
374 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000375def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000376 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000377 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000378def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000379 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000380 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000381def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000382 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000383 [(set GPRC:$rD, (add GPRC:$rA,
384 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000385def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000386 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000387 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000388def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000389 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000390 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000391def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000392 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000393 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000394def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000395 "lis $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000396 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000397}
398let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000399def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
400 "stb $rS, $src", LdStGeneral,
401 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
402def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
403 "sth $rS, $src", LdStGeneral,
404 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
405def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
406 "stw $rS, $src", LdStGeneral,
407 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000408def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000409 "stwu $rS, $disp($rA)", LdStGeneral,
410 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000411}
Chris Lattner51348c52006-03-12 09:13:49 +0000412let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000413def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000414 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000415 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
416 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000417def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000418 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000419 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
420 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000421def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000422 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000423 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000424def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000425 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000426 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000427def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000428 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000429 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000430def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000431 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattnerf006d152005-09-14 20:53:05 +0000432 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000433def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
434 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000435def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000436 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000437def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000438 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000439def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000440 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000441def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000442 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000443def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000444 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000445def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000446 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner51348c52006-03-12 09:13:49 +0000447}
448let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000449def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
450 "lfs $rD, $src", LdStLFDU,
451 [(set F4RC:$rD, (load iaddr:$src))]>;
452def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
453 "lfd $rD, $src", LdStLFD,
454 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000455}
Chris Lattner51348c52006-03-12 09:13:49 +0000456let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000457def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
458 "stfs $rS, $dst", LdStUX,
459 [(store F4RC:$rS, iaddr:$dst)]>;
460def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
461 "stfd $rS, $dst", LdStUX,
462 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000463}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000464
465// DS-Form instructions. Load/Store instructions available in PPC-64
466//
Chris Lattner51348c52006-03-12 09:13:49 +0000467let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000468def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000469 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000470 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000471def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000472 "ld $rT, $DS($rA)", LdStLD,
473 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000474}
Chris Lattner51348c52006-03-12 09:13:49 +0000475let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000476def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000477 "std $rT, $DS($rA)", LdStSTD,
478 []>, isPPC64;
Chris Lattner4a66d692006-03-22 05:30:33 +0000479
480// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
481def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
482 "std $rT, $dst", LdStSTD,
483 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
484def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
485 "stdx $rT, $dst", LdStSTD,
486 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
487 PPC970_DGroup_Cracked;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000488}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000489
Nate Begeman143cf942004-08-30 02:28:06 +0000490// X-Form instructions. Most instructions that perform an operation on a
491// register and another register are of this type.
492//
Chris Lattner51348c52006-03-12 09:13:49 +0000493let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000494def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
495 "lbzx $rD, $src", LdStGeneral,
496 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
497def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
498 "lhax $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000499 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
500 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000501def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
502 "lhzx $rD, $src", LdStGeneral,
503 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
504def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
505 "lwax $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000506 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
507 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000508def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
509 "lwzx $rD, $src", LdStGeneral,
510 [(set GPRC:$rD, (load xaddr:$src))]>;
511def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
512 "ldx $rD, $src", LdStLD,
513 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000514def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
515 "lvebx $vD, $src", LdStGeneral,
Chris Lattner1cb91b32006-03-25 07:39:07 +0000516 [(set VRRC:$vD, (v16i8 (PPClve_x xoaddr:$src)))]>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000517def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
518 "lvehx $vD, $src", LdStGeneral,
Chris Lattner1cb91b32006-03-25 07:39:07 +0000519 [(set VRRC:$vD, (v8i16 (PPClve_x xoaddr:$src)))]>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000520def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
521 "lvewx $vD, $src", LdStGeneral,
522 [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000523def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
524 "lvx $vD, $src", LdStGeneral,
Nate Begeman336dba62005-12-30 00:12:56 +0000525 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000526}
Nate Begemanade6f9a2005-12-09 23:54:18 +0000527def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
528 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000529 []>, PPC970_Unit_LSU;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000530def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
531 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000532 []>, PPC970_Unit_LSU;
533let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000534def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000535 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000536 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000537def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000538 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000539 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000540def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000541 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000542 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000543def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000544 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000545 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000546def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000547 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000548 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000549def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000550 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000551 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000552def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000553 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000554 []>;
555def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000556 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000557 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000558def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000559 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000560 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000561def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000562 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000563 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000564def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000565 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000566 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
567def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000568 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000569 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000570def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000571 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000572 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000573def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000574 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000575 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000576def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000577 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000578 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000579def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000580 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000581 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000582def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000583 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000584 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000585def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000586 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000587 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000588def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000589 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000590 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000591}
592let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000593def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
594 "stbx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000595 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
596 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000597def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
598 "sthx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000599 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
600 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000601def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
602 "stwx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000603 [(store GPRC:$rS, xaddr:$dst)]>,
604 PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000605def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000606 "stwux $rS, $rA, $rB", LdStGeneral,
607 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000608def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000609 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000610 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000611def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000612 "stdux $rS, $rA, $rB", LdStSTD,
613 []>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000614def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000615 "stvebx $rS, $rA, $rB", LdStGeneral,
616 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000617def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000618 "stvehx $rS, $rA, $rB", LdStGeneral,
619 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000620def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000621 "stvewx $rS, $rA, $rB", LdStGeneral,
622 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000623def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
624 "stvx $rS, $dst", LdStGeneral,
Nate Begeman336dba62005-12-30 00:12:56 +0000625 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000626}
Chris Lattner51348c52006-03-12 09:13:49 +0000627let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000628def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000629 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000630 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000631def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000632 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000633 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000634def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000635 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000636 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000637def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000638 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000639 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman11fd6b22005-11-26 22:39:34 +0000640def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
641 "extsw $rA, $rS", IntGeneral,
642 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattner4a66d692006-03-22 05:30:33 +0000643/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
644def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
645 "extsw $rA, $rS", IntGeneral,
646 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
647
Chris Lattner15709c22005-04-19 04:51:30 +0000648def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000649 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000650def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000651 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000652def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000653 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000654def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000655 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000656def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000657 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000658def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000659 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner51348c52006-03-12 09:13:49 +0000660}
661let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000662//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000663// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000664def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000665 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000666def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000667 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000668}
669let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000670def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
671 "lfsx $frD, $src", LdStLFDU,
672 [(set F4RC:$frD, (load xaddr:$src))]>;
673def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
674 "lfdx $frD, $src", LdStLFDU,
675 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000676}
Chris Lattner51348c52006-03-12 09:13:49 +0000677let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000678def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000679 "fcfid $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000680 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000681def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000682 "fctidz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000683 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000684def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000685 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000686 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000687def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000688 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000689 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000690def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000691 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000692 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
693def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000694 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000695 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000696}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000697
698/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000699///
700/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000701/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000702/// that they will fill slots (which could cause the load of a LSU reject to
703/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000704def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000705 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000706 []>, // (set F4RC:$frD, F4RC:$frB)
707 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000708def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000709 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000710 []>, // (set F8RC:$frD, F8RC:$frB)
711 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000712def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000713 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000714 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
715 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000716
Chris Lattner51348c52006-03-12 09:13:49 +0000717let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000718// These are artificially split into two different forms, for 4/8 byte FP.
719def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000720 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000721 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
722def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000723 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000724 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
725def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000726 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000727 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
728def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000729 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000730 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
731def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000732 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000733 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
734def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000735 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000736 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000737}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000738
Chris Lattner51348c52006-03-12 09:13:49 +0000739let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner27f53452006-03-01 05:50:56 +0000740def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000741 "stfiwx $frS, $dst", LdStUX,
Chris Lattner27f53452006-03-01 05:50:56 +0000742 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000743def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
744 "stfsx $frS, $dst", LdStUX,
745 [(store F4RC:$frS, xaddr:$dst)]>;
746def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
747 "stfdx $frS, $dst", LdStUX,
748 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000749}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000750
Nate Begeman143cf942004-08-30 02:28:06 +0000751// XL-Form instructions. condition register logical ops.
752//
Chris Lattner15709c22005-04-19 04:51:30 +0000753def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000754 "mcrf $BF, $BFA", BrMCR>,
755 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000756
Chris Lattner51348c52006-03-12 09:13:49 +0000757// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000758//
Chris Lattner51348c52006-03-12 09:13:49 +0000759def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
760 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000761def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
762 PPC970_DGroup_First, PPC970_Unit_FXU;
763
764def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
765 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner51348c52006-03-12 09:13:49 +0000766def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
767 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000768
769// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
770// a GPR on the PPC970. As such, copies in and out have the same performance
771// characteristics as an OR instruction.
772def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
773 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000774 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000775def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
776 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000777 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000778
Chris Lattner51348c52006-03-12 09:13:49 +0000779def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
780 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner422e23d2005-08-26 22:05:54 +0000781def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000782 "mtcrf $FXM, $rS", BrMCRX>,
783 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000784def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000785 "mfcr $rT, $FXM", SprMFCR>,
786 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000787
Nate Begeman143cf942004-08-30 02:28:06 +0000788// XS-Form instructions. Just 'sradi'
789//
Chris Lattner51348c52006-03-12 09:13:49 +0000790let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000791def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000792 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000793
794// XO-Form instructions. Arithmetic instructions that can set overflow bit
795//
Nate Begeman0b71e002005-10-18 00:28:58 +0000796def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000797 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000798 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000799def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000800 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000801 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000802def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000803 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000804 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
805 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000806def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000807 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000808 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000809def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000810 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner51348c52006-03-12 09:13:49 +0000811 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000812 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000813def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000814 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner51348c52006-03-12 09:13:49 +0000815 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000816 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000817def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000818 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000819 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000820 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000821def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000822 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000823 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000824 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000825def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
826 "mulhd $rT, $rA, $rB", IntMulHW,
827 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
828def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
829 "mulhdu $rT, $rA, $rB", IntMulHWU,
830 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000831def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000832 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000833 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000834def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000835 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000836 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000837def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000838 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000839 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000840def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000841 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000842 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000843def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000844 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000845 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000846def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000847 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000848 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
849 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000850def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000851 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000852 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000853def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000854 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000855 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000856def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000857 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000858 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000859def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000860 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000861 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000862def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
863 "subfme $rT, $rA", IntGeneral,
864 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000865def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000866 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000867 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000868}
Nate Begeman143cf942004-08-30 02:28:06 +0000869
870// A-Form instructions. Most of the instructions executed in the FPU are of
871// this type.
872//
Chris Lattner51348c52006-03-12 09:13:49 +0000873let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000874def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000875 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000876 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000877 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000878 F8RC:$FRB))]>,
879 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000880def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000881 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000882 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000883 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000884 F4RC:$FRB))]>,
885 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000886def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000887 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000888 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000889 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000890 F8RC:$FRB))]>,
891 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000892def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000893 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000894 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000895 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000896 F4RC:$FRB))]>,
897 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000898def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000899 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000900 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000901 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000902 F8RC:$FRB)))]>,
903 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000904def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000905 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000906 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000907 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000908 F4RC:$FRB)))]>,
909 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000910def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000911 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000912 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000913 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000914 F8RC:$FRB)))]>,
915 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000916def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000917 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000918 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000919 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000920 F4RC:$FRB)))]>,
921 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000922// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
923// having 4 of these, force the comparison to always be an 8-byte double (code
924// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000925// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000926def FSELD : AForm_1<63, 23,
927 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000928 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000929 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000930def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000931 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000932 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000933 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000934def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000935 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000936 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000937 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000938def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000939 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000940 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000941 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000942def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000943 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000944 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000945 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000946def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000947 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000948 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000949 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000950def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000951 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000952 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000953 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000954def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000955 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000956 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000957 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000958def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000959 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000960 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000961 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000962def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000963 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000964 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000965 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000966}
Nate Begeman143cf942004-08-30 02:28:06 +0000967
Chris Lattner51348c52006-03-12 09:13:49 +0000968let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +0000969// M-Form instructions. rotate and mask instructions.
970//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000971let isTwoAddress = 1, isCommutable = 1 in {
972// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000973def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000974 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000975 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000976 []>, PPC970_DGroup_Cracked;
Nate Begeman0b71e002005-10-18 00:28:58 +0000977def RLDIMI : MDForm_1<30, 3,
978 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000979 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000980 []>, isPPC64;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000981}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000982def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000983 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000984 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000985 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000986def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000987 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000988 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000989 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000990def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000991 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000992 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000993 []>;
Nate Begemana113d742004-08-31 02:28:08 +0000994
995// MD-Form instructions. 64 bit rotate instructions.
996//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000997def RLDICL : MDForm_1<30, 0,
Nate Begeman0b71e002005-10-18 00:28:58 +0000998 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000999 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001000 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001001def RLDICR : MDForm_1<30, 1,
Nate Begeman0b71e002005-10-18 00:28:58 +00001002 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +00001003 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001004 []>, isPPC64;
Chris Lattner51348c52006-03-12 09:13:49 +00001005}
Nate Begemana113d742004-08-31 02:28:08 +00001006
Chris Lattner382f3562006-03-20 06:15:45 +00001007
Chris Lattner51348c52006-03-12 09:13:49 +00001008let PPC970_Unit = 5 in { // VALU Operations.
Nate Begeman8492fd32005-11-23 05:29:52 +00001009// VA-Form instructions. 3-input AltiVec ops.
Chris Lattner4e737172006-03-22 01:44:36 +00001010def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begemanc1381182005-11-29 08:04:45 +00001011 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
1012 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemane37cb602005-12-14 22:54:33 +00001013 VRRC:$vB))]>,
1014 Requires<[FPContractions]>;
Chris Lattner4e737172006-03-22 01:44:36 +00001015def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begemane37cb602005-12-14 22:54:33 +00001016 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
Chris Lattner4e737172006-03-22 01:44:36 +00001017 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
1018 VRRC:$vB)))]>,
Nate Begemane37cb602005-12-14 22:54:33 +00001019 Requires<[FPContractions]>;
Nate Begeman8492fd32005-11-23 05:29:52 +00001020
Chris Lattner4e737172006-03-22 01:44:36 +00001021def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Chris Lattnerd589dd12006-03-24 18:24:43 +00001022 "vperm $vD, $vA, $vB, $vC", VecPerm,
Chris Lattnera8713b12006-03-20 01:53:53 +00001023 [(set VRRC:$vD,
Chris Lattnerd589dd12006-03-24 18:24:43 +00001024 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC))]>;
Chris Lattnere7a058d2006-03-20 01:00:56 +00001025
1026
Nate Begeman8492fd32005-11-23 05:29:52 +00001027// VX-Form instructions. AltiVec arithmetic ops.
1028def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1029 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begemanc1381182005-11-29 08:04:45 +00001030 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begeman336dba62005-12-30 00:12:56 +00001031def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1032 "vadduwm $vD, $vA, $vB", VecGeneral,
Chris Lattnerf96d523b2006-03-20 17:51:58 +00001033 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
Nate Begeman8492fd32005-11-23 05:29:52 +00001034def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1035 "vcfsx $vD, $vB, $UIMM", VecFP,
1036 []>;
1037def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1038 "vcfux $vD, $vB, $UIMM", VecFP,
1039 []>;
Nate Begemanc1381182005-11-29 08:04:45 +00001040def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1041 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +00001042 []>;
Nate Begemanc1381182005-11-29 08:04:45 +00001043def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1044 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +00001045 []>;
Nate Begemanc1381182005-11-29 08:04:45 +00001046def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
1047 "vexptefp $vD, $vB", VecFP,
1048 []>;
1049def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
1050 "vlogefp $vD, $vB", VecFP,
1051 []>;
1052def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1053 "vmaxfp $vD, $vA, $vB", VecFP,
1054 []>;
1055def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1056 "vminfp $vD, $vA, $vB", VecFP,
1057 []>;
1058def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
1059 "vrefp $vD, $vB", VecFP,
1060 []>;
1061def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
1062 "vrfim $vD, $vB", VecFP,
1063 []>;
1064def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
1065 "vrfin $vD, $vB", VecFP,
1066 []>;
1067def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1068 "vrfip $vD, $vB", VecFP,
1069 []>;
1070def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1071 "vrfiz $vD, $vB", VecFP,
1072 []>;
1073def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1074 "vrsqrtefp $vD, $vB", VecFP,
1075 []>;
1076def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1077 "vsubfp $vD, $vA, $vB", VecFP,
1078 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattnerfd9f3e82006-03-16 20:03:58 +00001079def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1080 "vor $vD, $vA, $vB", VecFP,
1081 []>;
Nate Begeman40f081d2005-12-14 00:34:09 +00001082def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1083 "vxor $vD, $vA, $vB", VecFP,
1084 []>;
Chris Lattner366b2512006-03-20 04:47:33 +00001085
Chris Lattner93d99f92006-03-20 05:05:55 +00001086def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner366b2512006-03-20 04:47:33 +00001087 "vspltb $vD, $vB, $UIMM", VecPerm,
1088 []>;
Chris Lattner93d99f92006-03-20 05:05:55 +00001089def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner366b2512006-03-20 04:47:33 +00001090 "vsplth $vD, $vB, $UIMM", VecPerm,
1091 []>;
Chris Lattnera9a13132006-03-20 06:51:10 +00001092def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1093 "vspltw $vD, $vB, $UIMM", VecPerm,
Evan Cheng89f3cff2006-03-20 08:14:16 +00001094 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
1095 VSPLT_shuffle_mask:$UIMM))]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001096
1097def VSPLTISB : VXForm_1<780, (ops VRRC:$vD, s5imm:$SIMM),
1098 "vspltisb $vD, $SIMM", VecPerm,
1099 [(set VRRC:$vD, (v4f32 vecspltisb:$SIMM))]>;
1100def VSPLTISH : VXForm_1<844, (ops VRRC:$vD, s5imm:$SIMM),
1101 "vspltish $vD, $SIMM", VecPerm,
1102 [(set VRRC:$vD, (v4f32 vecspltish:$SIMM))]>;
1103def VSPLTISW : VXForm_1<908, (ops VRRC:$vD, s5imm:$SIMM),
1104 "vspltisw $vD, $SIMM", VecPerm,
1105 [(set VRRC:$vD, (v4f32 vecspltisw:$SIMM))]>;
1106
Nate Begeman40f081d2005-12-14 00:34:09 +00001107
1108// VX-Form Pseudo Instructions
1109
1110def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1111 "vxor $vD, $vD, $vD", VecFP,
Chris Lattnerab882ab2006-03-24 07:48:08 +00001112 [(set VRRC:$vD, (v4f32 vecimm0))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001113}
Nate Begeman8492fd32005-11-23 05:29:52 +00001114
Chris Lattner382f3562006-03-20 06:15:45 +00001115
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001116//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +00001117// DWARF Pseudo Instructions
1118//
1119
Jim Laskey762e9ec2006-01-05 01:25:28 +00001120def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1121 "; .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +00001122 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +00001123 (i32 imm:$file))]>;
1124
1125def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1126 "\nLdebug_loc$id:",
1127 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +00001128
1129//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001130// PowerPC Instruction Patterns
1131//
1132
Chris Lattner4435b142005-09-26 22:20:16 +00001133// Arbitrary immediate support. Implement in terms of LIS/ORI.
1134def : Pat<(i32 imm:$imm),
1135 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00001136
1137// Implement the 'not' operation with the NOR instruction.
1138def NOT : Pat<(not GPRC:$in),
1139 (NOR GPRC:$in, GPRC:$in)>;
1140
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001141// ADD an arbitrary immediate.
1142def : Pat<(add GPRC:$in, imm:$imm),
1143 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1144// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001145def : Pat<(or GPRC:$in, imm:$imm),
1146 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00001147// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001148def : Pat<(xor GPRC:$in, imm:$imm),
1149 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00001150// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +00001151def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +00001152 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001153
Chris Lattnerbfb2de92006-01-09 23:20:37 +00001154// Return void support.
1155def : Pat<(ret), (BLR)>;
1156
1157// 64-bit support
Nate Begeman672578b2005-12-16 09:19:13 +00001158def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerc16b0c32005-10-19 04:32:04 +00001159 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begeman672578b2005-12-16 09:19:13 +00001160def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001161 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begeman672578b2005-12-16 09:19:13 +00001162def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00001163 (OR8To4 G8RC:$in, G8RC:$in)>;
1164
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001165// SHL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001166def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001167 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001168def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001169 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1170// SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +00001171def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001172 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerf3322af2005-12-05 02:34:05 +00001173def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001174 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1175
Nate Begeman1b8121b2006-01-11 21:21:00 +00001176// ROTL
1177def : Pat<(rotl GPRC:$in, GPRC:$sh),
1178 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1179def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1180 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1181
Chris Lattner595088a2005-11-17 07:30:41 +00001182// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001183def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1184def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1185def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1186def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001187def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1188 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001189def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1190 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001191
Nate Begeman40f081d2005-12-14 00:34:09 +00001192def : Pat<(fmul VRRC:$vA, VRRC:$vB),
Chris Lattnerd2132f82006-03-21 00:51:38 +00001193 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
Nate Begeman40f081d2005-12-14 00:34:09 +00001194
Nate Begemane37cb602005-12-14 22:54:33 +00001195// Fused negative multiply subtract, alternate pattern
1196def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1197 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1198 Requires<[FPContractions]>;
1199def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1200 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1201 Requires<[FPContractions]>;
1202
Nate Begeman69caef22005-12-13 22:55:22 +00001203// Fused multiply add and multiply sub for packed float. These are represented
1204// separately from the real instructions above, for operations that must have
1205// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1206def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1207 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1208def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1209 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1210
Chris Lattnerf653cdd2006-03-25 07:05:55 +00001211def : Pat<(int_ppc_altivec_vmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1212 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1213def : Pat<(int_ppc_altivec_vnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1214 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1215
Chris Lattnerfea33f72005-12-06 02:10:38 +00001216// Standard shifts. These are represented separately from the real shifts above
1217// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1218// amounts.
1219def : Pat<(sra GPRC:$rS, GPRC:$rB),
1220 (SRAW GPRC:$rS, GPRC:$rB)>;
1221def : Pat<(srl GPRC:$rS, GPRC:$rB),
1222 (SRW GPRC:$rS, GPRC:$rB)>;
1223def : Pat<(shl GPRC:$rS, GPRC:$rB),
1224 (SLW GPRC:$rS, GPRC:$rB)>;
1225
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001226def : Pat<(i32 (zextload iaddr:$src, i1)),
1227 (LBZ iaddr:$src)>;
1228def : Pat<(i32 (zextload xaddr:$src, i1)),
1229 (LBZX xaddr:$src)>;
1230def : Pat<(i32 (extload iaddr:$src, i1)),
1231 (LBZ iaddr:$src)>;
1232def : Pat<(i32 (extload xaddr:$src, i1)),
1233 (LBZX xaddr:$src)>;
1234def : Pat<(i32 (extload iaddr:$src, i8)),
1235 (LBZ iaddr:$src)>;
1236def : Pat<(i32 (extload xaddr:$src, i8)),
1237 (LBZX xaddr:$src)>;
1238def : Pat<(i32 (extload iaddr:$src, i16)),
1239 (LHZ iaddr:$src)>;
1240def : Pat<(i32 (extload xaddr:$src, i16)),
1241 (LHZX xaddr:$src)>;
1242def : Pat<(f64 (extload iaddr:$src, f32)),
1243 (FMRSD (LFS iaddr:$src))>;
1244def : Pat<(f64 (extload xaddr:$src, f32)),
1245 (FMRSD (LFSX xaddr:$src))>;
1246
Chris Lattner1cb91b32006-03-25 07:39:07 +00001247def : Pat<(v4i32 (load xoaddr:$src)), (v4i32 (LVX xoaddr:$src))>;
1248def : Pat<(v8i16 (load xoaddr:$src)), (v8i16 (LVX xoaddr:$src))>;
1249def : Pat<(v16i8 (load xoaddr:$src)), (v16i8 (LVX xoaddr:$src))>;
Chris Lattnera8713b12006-03-20 01:53:53 +00001250
1251
Chris Lattnerf96d523b2006-03-20 17:51:58 +00001252def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
1253 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
1254
Chris Lattnera8713b12006-03-20 01:53:53 +00001255def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
1256 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
1257
Chris Lattner1cb91b32006-03-25 07:39:07 +00001258def : Pat<(store (v16i8 VRRC:$rS), xoaddr:$dst),
1259 (STVX (v16i8 VRRC:$rS), xoaddr:$dst)>;
1260def : Pat<(store (v8i16 VRRC:$rS), xoaddr:$dst),
1261 (STVX (v8i16 VRRC:$rS), xoaddr:$dst)>;
Nate Begeman336dba62005-12-30 00:12:56 +00001262def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1263 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattner1cb91b32006-03-25 07:39:07 +00001264
Chris Lattner7e9440a2006-03-19 06:55:52 +00001265def : Pat<(v4i32 (PPClve_x xoaddr:$src)),
1266 (v4i32 (LVEWX xoaddr:$src))>;
Nate Begeman336dba62005-12-30 00:12:56 +00001267
Chris Lattner5b595af2006-03-19 06:10:09 +00001268def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Chris Lattnerab882ab2006-03-24 07:48:08 +00001269def : Pat<(v4i32 vecimm0), (v4i32 (V_SET0))>;
Chris Lattner5b595af2006-03-19 06:10:09 +00001270
Chris Lattner2771e2c2006-03-25 06:12:06 +00001271def : Pat<(v4i32 vecspltisb:$invec), (v4i32 (VSPLTISB vecspltisb:$invec))>;
1272def : Pat<(v4i32 vecspltish:$invec), (v4i32 (VSPLTISH vecspltish:$invec))>;
1273def : Pat<(v4i32 vecspltisw:$invec), (v4i32 (VSPLTISW vecspltisw:$invec))>;
1274
1275
Chris Lattner81137622006-03-23 19:54:27 +00001276// bit_convert
1277def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
1278def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
Chris Lattnerfd9f3e82006-03-16 20:03:58 +00001279
Chris Lattner6736a6c2005-09-24 00:41:58 +00001280// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner0ebec062005-09-15 21:44:00 +00001281/*
Chris Lattner6b013fc2005-09-14 18:18:39 +00001282def : Pattern<(xor GPRC:$in, imm:$imm),
1283 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1284 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner0ebec062005-09-15 21:44:00 +00001285*/
Chris Lattner6b013fc2005-09-14 18:18:39 +00001286