blob: 848bc3f18d556374c4a8d15a9490dd10558007e8 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner27f53452006-03-01 05:50:56 +000027
Chris Lattnera8713b12006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnerd7495ae2006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner9754d142006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattner27f53452006-03-01 05:50:56 +000040//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000041// PowerPC specific DAG Nodes.
42//
43
44def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
45def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
46def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000047def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000048
Chris Lattner261009a2005-10-25 20:55:47 +000049def PPCfsel : SDNode<"PPCISD::FSEL",
50 // Type constraint for fsel.
51 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
52 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000053
Nate Begeman69caef22005-12-13 22:55:22 +000054def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
55def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
56def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
57def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000058
Chris Lattnera8713b12006-03-20 01:53:53 +000059def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000060
Chris Lattnerfea33f72005-12-06 02:10:38 +000061// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
62// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000063def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
64def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
65def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
66
Chris Lattner4a66d692006-03-22 05:30:33 +000067def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
68def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
69
Chris Lattnerf9797942005-12-04 19:01:59 +000070// These are target-independent nodes, but have target-specific formats.
Chris Lattnerf9797942005-12-04 19:01:59 +000071def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
72def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
73
Chris Lattner006b2c62006-06-10 01:14:28 +000074def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000075def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +000076 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000077def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
78 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
79def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
80 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +000081
Chris Lattnereb755fc2006-05-17 19:00:46 +000082def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng7785e5b2006-01-09 18:28:21 +000083 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000084
Chris Lattnerd7495ae2006-03-31 05:13:27 +000085def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
86def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +000087
Chris Lattner9754d142006-04-18 17:59:36 +000088def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
89 [SDNPHasChain, SDNPOptInFlag]>;
90
Chris Lattner0ec8fa02005-09-08 19:50:41 +000091//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000092// PowerPC specific transformation functions and pattern fragments.
93//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000094
Nate Begeman9f3c26c2005-10-19 18:42:01 +000095def SHL32 : SDNodeXForm<imm, [{
96 // Transformation function: 31 - imm
97 return getI32Imm(31 - N->getValue());
98}]>;
99
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000100def SRL32 : SDNodeXForm<imm, [{
101 // Transformation function: 32 - imm
102 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
103}]>;
104
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000105def LO16 : SDNodeXForm<imm, [{
106 // Transformation function: get the low 16 bits.
107 return getI32Imm((unsigned short)N->getValue());
108}]>;
109
110def HI16 : SDNodeXForm<imm, [{
111 // Transformation function: shift the immediate value down into the low bits.
112 return getI32Imm((unsigned)N->getValue() >> 16);
113}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000114
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000115def HA16 : SDNodeXForm<imm, [{
116 // Transformation function: shift the immediate value down into the low bits.
117 signed int Val = N->getValue();
118 return getI32Imm((Val - (signed short)Val) >> 16);
119}]>;
120
121
Chris Lattner2d8032b2005-09-08 17:33:10 +0000122def immSExt16 : PatLeaf<(imm), [{
123 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
124 // field. Used by instructions like 'addi'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000125 if (N->getValueType(0) == MVT::i32)
126 return (int32_t)N->getValue() == (short)N->getValue();
127 else
128 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000129}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000130def immZExt16 : PatLeaf<(imm), [{
131 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
132 // field. Used by instructions like 'ori'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000133 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000134}], LO16>;
135
Chris Lattner7e742e42006-06-20 22:34:10 +0000136// imm16Shifted* - These match immediates where the low 16-bits are zero. There
137// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
138// identical in 32-bit mode, but in 64-bit mode, they return true if the
139// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
140// clear).
141def imm16ShiftedZExt : PatLeaf<(imm), [{
142 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
143 // immediate are set. Used by instructions like 'xoris'.
144 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
145}], HI16>;
146
147def imm16ShiftedSExt : PatLeaf<(imm), [{
148 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
149 // immediate are set. Used by instructions like 'addis'. Identical to
150 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000151 if (N->getValue() & 0xFFFF) return false;
152 if (N->getValueType(0) == MVT::i32)
153 return true;
154 // For 64-bit, make sure it is sext right.
155 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000156}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000157
Chris Lattner2771e2c2006-03-25 06:12:06 +0000158
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000159//===----------------------------------------------------------------------===//
160// PowerPC Flag Definitions.
161
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000162class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000163class isDOT {
164 list<Register> Defs = [CR0];
165 bit RC = 1;
166}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000167
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000168
169
170//===----------------------------------------------------------------------===//
171// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000172
Chris Lattner2771e2c2006-03-25 06:12:06 +0000173def s5imm : Operand<i32> {
174 let PrintMethod = "printS5ImmOperand";
175}
Chris Lattnerf006d152005-09-14 20:53:05 +0000176def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000177 let PrintMethod = "printU5ImmOperand";
178}
Chris Lattnerf006d152005-09-14 20:53:05 +0000179def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000180 let PrintMethod = "printU6ImmOperand";
181}
Chris Lattnerf006d152005-09-14 20:53:05 +0000182def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000183 let PrintMethod = "printS16ImmOperand";
184}
Chris Lattnerf006d152005-09-14 20:53:05 +0000185def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000186 let PrintMethod = "printU16ImmOperand";
187}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000188def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
189 let PrintMethod = "printS16X4ImmOperand";
190}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000191def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000192 let PrintMethod = "printBranchOperand";
193}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000194def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000195 let PrintMethod = "printCallOperand";
196}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000197def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000198 let PrintMethod = "printAbsAddrOperand";
199}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000200def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000201 let PrintMethod = "printPICLabel";
202}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000203def symbolHi: Operand<i32> {
204 let PrintMethod = "printSymbolHi";
205}
206def symbolLo: Operand<i32> {
207 let PrintMethod = "printSymbolLo";
208}
Nate Begeman8465fe82005-07-20 22:42:00 +0000209def crbitm: Operand<i8> {
210 let PrintMethod = "printcrbitm";
211}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000212// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000213def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000214 let PrintMethod = "printMemRegImm";
215 let NumMIOperands = 2;
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000216 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000217}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000218def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000219 let PrintMethod = "printMemRegReg";
220 let NumMIOperands = 2;
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000221 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000222}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000223def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000224 let PrintMethod = "printMemRegImmShifted";
225 let NumMIOperands = 2;
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000226 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattner4a66d692006-03-22 05:30:33 +0000227}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000228
Chris Lattner268d3582006-01-12 02:05:36 +0000229// Define PowerPC specific addressing mode.
Chris Lattnera5190ae2006-06-16 21:01:35 +0000230def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", []>;
231def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", []>;
232def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[]>;
233def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000234
Evan Cheng3db275d2005-12-14 22:07:12 +0000235//===----------------------------------------------------------------------===//
236// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000237def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000238
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000239//===----------------------------------------------------------------------===//
240// PowerPC Instruction Definitions.
241
Misha Brukmane05203f2004-06-21 16:55:25 +0000242// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000243
Chris Lattner51348c52006-03-12 09:13:49 +0000244let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000245def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
246 "; ADJCALLSTACKDOWN",
247 [(callseq_start imm:$amt)]>;
248def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
249 "; ADJCALLSTACKUP",
250 [(callseq_end imm:$amt)]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000251
252def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
253 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000254}
Chris Lattner81ff73e2005-10-25 21:03:41 +0000255def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
256 [(set GPRC:$rD, (undef))]>;
Chris Lattner0c9eb672006-03-19 05:43:01 +0000257def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000258 [(set F8RC:$rD, (undef))]>;
Chris Lattner0c9eb672006-03-19 05:43:01 +0000259def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000260 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000261
Chris Lattner9b577f12005-08-26 21:23:58 +0000262// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
263// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000264let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
265 PPC970_Single = 1 in {
Chris Lattner9b577f12005-08-26 21:23:58 +0000266 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000267 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000268 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000269 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000270 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000271 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +0000272 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
273 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000274}
275
Chris Lattner51348c52006-03-12 09:13:49 +0000276let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000277 let isReturn = 1 in
278 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000279 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000280}
281
Chris Lattner915fd0d2005-02-15 20:26:49 +0000282let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000283 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
284 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000285
Chris Lattner51348c52006-03-12 09:13:49 +0000286let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
287 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner9754d142006-04-18 17:59:36 +0000288 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
289 "; COND_BRANCH $crS, $opc, $dst",
290 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000291 def B : IForm<18, 0, 0, (ops target:$dst),
292 "b $dst", BrB,
293 [(br bb:$dst)]>;
Chris Lattner40565d72004-11-22 23:07:01 +0000294
Nate Begeman7b809f52005-08-26 04:11:42 +0000295 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000296 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000297 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000298 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000299 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000300 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000301 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000302 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000303 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000304 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000305 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000306 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000307 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
308 "bun $crS, $block", BrB>;
309 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
310 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000311}
312
Chris Lattner51348c52006-03-12 09:13:49 +0000313let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000314 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000315 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
316 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000317 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000318 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000319 CR0,CR1,CR5,CR6,CR7] in {
320 // Convenient aliases for call instructions
Chris Lattner006b2c62006-06-10 01:14:28 +0000321 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000322 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner006b2c62006-06-10 01:14:28 +0000323 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000324 "bla $func", BrB, [(PPCcall imm:$func)]>;
Chris Lattner006b2c62006-06-10 01:14:28 +0000325 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnereb755fc2006-05-17 19:00:46 +0000326 [(PPCbctrl)]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000327}
328
Chris Lattnerc8587d42006-06-06 21:29:23 +0000329// DCB* instructions.
330def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
331 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
332 PPC970_DGroup_Single;
333def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
334 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
335 PPC970_DGroup_Single;
336
Nate Begeman143cf942004-08-30 02:28:06 +0000337// D-Form instructions. Most instructions that perform an operation on a
338// register and an immediate are of this type.
339//
Chris Lattner51348c52006-03-12 09:13:49 +0000340let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000341def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
342 "lbz $rD, $src", LdStGeneral,
343 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
344def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
345 "lha $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000346 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
347 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000348def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
349 "lhz $rD, $src", LdStGeneral,
350 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000351def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
352 "lwz $rD, $src", LdStGeneral,
353 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000354def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000355 "lwzu $rD, $disp($rA)", LdStGeneral,
356 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000357}
Chris Lattner51348c52006-03-12 09:13:49 +0000358let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000359def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000360 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000361 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000362def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000363 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000364 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
365 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000366def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000367 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000368 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000369def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000370 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000371 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000372def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000373 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000374 [(set GPRC:$rD, (add GPRC:$rA,
375 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000376def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000377 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000378 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000379def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000380 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000381 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000382def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000383 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000384 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000385def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000386 "lis $rD, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000387 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000388}
389let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000390def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
391 "stb $rS, $src", LdStGeneral,
392 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
393def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
394 "sth $rS, $src", LdStGeneral,
395 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
396def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
397 "stw $rS, $src", LdStGeneral,
398 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000399def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000400 "stwu $rS, $disp($rA)", LdStGeneral,
401 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000402}
Chris Lattner51348c52006-03-12 09:13:49 +0000403let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000404def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000405 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000406 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
407 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000408def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000409 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000410 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000411 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000412def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000413 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000414 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000415def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000416 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000417 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000418def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000419 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000420 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000421def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000422 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000423 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000424def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
425 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000426def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000427 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000428def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000429 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000430def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000431 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000432def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000433 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000434}
435let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000436def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
437 "lfs $rD, $src", LdStLFDU,
438 [(set F4RC:$rD, (load iaddr:$src))]>;
439def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
440 "lfd $rD, $src", LdStLFD,
441 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000442}
Chris Lattner51348c52006-03-12 09:13:49 +0000443let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000444def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
445 "stfs $rS, $dst", LdStUX,
446 [(store F4RC:$rS, iaddr:$dst)]>;
447def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
448 "stfd $rS, $dst", LdStUX,
449 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000450}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000451
Nate Begeman143cf942004-08-30 02:28:06 +0000452// X-Form instructions. Most instructions that perform an operation on a
453// register and another register are of this type.
454//
Chris Lattner51348c52006-03-12 09:13:49 +0000455let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000456def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
457 "lbzx $rD, $src", LdStGeneral,
458 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
459def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
460 "lhax $rD, $src", LdStLHA,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000461 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
462 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000463def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
464 "lhzx $rD, $src", LdStGeneral,
465 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000466def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
467 "lwzx $rD, $src", LdStGeneral,
468 [(set GPRC:$rD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000469}
Chris Lattner2a85fa12006-03-25 07:51:43 +0000470
Chris Lattner51348c52006-03-12 09:13:49 +0000471let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000472def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000473 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000474 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000475def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000476 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000477 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000478def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000479 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000480 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner52a956d2006-06-20 23:18:58 +0000481def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000482 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000483 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000484def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000485 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000486 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000487def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000488 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000489 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
490def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000491 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000492 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000493def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000494 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000495 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000496def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000497 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000498 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000499def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000500 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000501 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000502def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000503 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000504 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000505}
506let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000507def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
508 "stbx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000509 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
510 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000511def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
512 "sthx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000513 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
514 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000515def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
516 "stwx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000517 [(store GPRC:$rS, xaddr:$dst)]>,
518 PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000519def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000520 "stwux $rS, $rA, $rB", LdStGeneral,
521 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000522}
Chris Lattner51348c52006-03-12 09:13:49 +0000523let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000524def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000525 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000526 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000527def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000528 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000529 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000530def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000531 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000532 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000533def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000534 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000535 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000536
Chris Lattner15709c22005-04-19 04:51:30 +0000537def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000538 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000539def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000540 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000541def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000542 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000543def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000544 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000545}
546let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000547//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000548// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000549def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000550 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000551def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000552 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000553}
554let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000555def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
556 "lfsx $frD, $src", LdStLFDU,
557 [(set F4RC:$frD, (load xaddr:$src))]>;
558def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
559 "lfdx $frD, $src", LdStLFDU,
560 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000561}
Chris Lattner51348c52006-03-12 09:13:49 +0000562let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000563def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000564 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000565 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000566def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000567 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000568 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000569def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000570 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000571 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
572def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000573 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000574 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000575}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000576
577/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000578///
579/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000580/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000581/// that they will fill slots (which could cause the load of a LSU reject to
582/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000583def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000584 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000585 []>, // (set F4RC:$frD, F4RC:$frB)
586 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000587def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000588 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000589 []>, // (set F8RC:$frD, F8RC:$frB)
590 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000591def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000592 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000593 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
594 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000595
Chris Lattner51348c52006-03-12 09:13:49 +0000596let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000597// These are artificially split into two different forms, for 4/8 byte FP.
598def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000599 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000600 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
601def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000602 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000603 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
604def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000605 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000606 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
607def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000608 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000609 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
610def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000611 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000612 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
613def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000614 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000615 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000616}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000617
Chris Lattner51348c52006-03-12 09:13:49 +0000618let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner27f53452006-03-01 05:50:56 +0000619def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000620 "stfiwx $frS, $dst", LdStUX,
Chris Lattner27f53452006-03-01 05:50:56 +0000621 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000622def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
623 "stfsx $frS, $dst", LdStUX,
624 [(store F4RC:$frS, xaddr:$dst)]>;
625def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
626 "stfdx $frS, $dst", LdStUX,
627 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000628}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000629
Nate Begeman143cf942004-08-30 02:28:06 +0000630// XL-Form instructions. condition register logical ops.
631//
Chris Lattner15709c22005-04-19 04:51:30 +0000632def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000633 "mcrf $BF, $BFA", BrMCR>,
634 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000635
Chris Lattner51348c52006-03-12 09:13:49 +0000636// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000637//
Chris Lattner51348c52006-03-12 09:13:49 +0000638def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
639 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000640let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner02e2c182006-03-13 21:52:10 +0000641def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
642 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000643}
Chris Lattner02e2c182006-03-13 21:52:10 +0000644
645def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
646 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000647def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000648 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000649
650// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
651// a GPR on the PPC970. As such, copies in and out have the same performance
652// characteristics as an OR instruction.
653def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
654 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000655 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000656def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
657 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000658 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000659
Chris Lattner422e23d2005-08-26 22:05:54 +0000660def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000661 "mtcrf $FXM, $rS", BrMCRX>,
662 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6961fc72006-03-26 10:06:40 +0000663def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
664 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000665def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000666 "mfcr $rT, $FXM", SprMFCR>,
667 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000668
Chris Lattner51348c52006-03-12 09:13:49 +0000669let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000670
671// XO-Form instructions. Arithmetic instructions that can set overflow bit
672//
Nate Begeman0b71e002005-10-18 00:28:58 +0000673def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000674 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000675 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000676def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000677 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000678 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
679 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000680def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000681 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000682 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000683def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000684 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000685 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000686 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000687def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000688 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000689 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000690 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000691def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000692 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000693 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000694def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000695 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000696 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000697def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000698 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000699 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000700def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000701 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000702 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000703def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000704 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000705 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
706 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000707def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000708 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000709 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000710def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000711 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000712 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000713def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000714 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000715 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000716def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000717 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000718 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000719def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
720 "subfme $rT, $rA", IntGeneral,
721 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000722def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000723 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000724 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000725}
Nate Begeman143cf942004-08-30 02:28:06 +0000726
727// A-Form instructions. Most of the instructions executed in the FPU are of
728// this type.
729//
Chris Lattner51348c52006-03-12 09:13:49 +0000730let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000731def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000732 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000733 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000734 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000735 F8RC:$FRB))]>,
736 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000737def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000738 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000739 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000740 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000741 F4RC:$FRB))]>,
742 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000743def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000744 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000745 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000746 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000747 F8RC:$FRB))]>,
748 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000749def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000750 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000751 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000752 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000753 F4RC:$FRB))]>,
754 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000755def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000756 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000757 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000758 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000759 F8RC:$FRB)))]>,
760 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000761def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000762 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000763 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000764 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000765 F4RC:$FRB)))]>,
766 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000767def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000768 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000769 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000770 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000771 F8RC:$FRB)))]>,
772 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000773def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000774 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000775 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000776 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000777 F4RC:$FRB)))]>,
778 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000779// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
780// having 4 of these, force the comparison to always be an 8-byte double (code
781// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000782// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000783def FSELD : AForm_1<63, 23,
784 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000785 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000786 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000787def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000788 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000789 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000790 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000791def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000792 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000793 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000794 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000795def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000796 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000797 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000798 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000799def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000800 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000801 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000802 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000803def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000804 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000805 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000806 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000807def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000808 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000809 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000810 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000811def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000812 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000813 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000814 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000815def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000816 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000817 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000818 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000819def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000820 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000821 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000822 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000823}
Nate Begeman143cf942004-08-30 02:28:06 +0000824
Chris Lattner51348c52006-03-12 09:13:49 +0000825let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +0000826// M-Form instructions. rotate and mask instructions.
827//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000828let isTwoAddress = 1, isCommutable = 1 in {
829// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000830def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000831 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000832 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000833 []>, PPC970_DGroup_Cracked;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000834}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000835def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000836 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000837 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000838 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000839def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000840 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000841 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000842 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000843def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000844 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000845 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000846 []>;
Chris Lattner51348c52006-03-12 09:13:49 +0000847}
Nate Begemana113d742004-08-31 02:28:08 +0000848
Chris Lattner382f3562006-03-20 06:15:45 +0000849
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000850//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +0000851// DWARF Pseudo Instructions
852//
853
Jim Laskey762e9ec2006-01-05 01:25:28 +0000854def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
855 "; .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +0000856 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +0000857 (i32 imm:$file))]>;
858
859def DWARF_LABEL : Pseudo<(ops i32imm:$id),
860 "\nLdebug_loc$id:",
861 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +0000862
863//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000864// PowerPC Instruction Patterns
865//
866
Chris Lattner4435b142005-09-26 22:20:16 +0000867// Arbitrary immediate support. Implement in terms of LIS/ORI.
868def : Pat<(i32 imm:$imm),
869 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000870
871// Implement the 'not' operation with the NOR instruction.
872def NOT : Pat<(not GPRC:$in),
873 (NOR GPRC:$in, GPRC:$in)>;
874
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000875// ADD an arbitrary immediate.
876def : Pat<(add GPRC:$in, imm:$imm),
877 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
878// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000879def : Pat<(or GPRC:$in, imm:$imm),
880 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000881// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000882def : Pat<(xor GPRC:$in, imm:$imm),
883 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000884// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +0000885def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +0000886 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000887
Chris Lattnerbfb2de92006-01-09 23:20:37 +0000888// Return void support.
889def : Pat<(ret), (BLR)>;
890
Chris Lattnerb4299832006-06-16 20:22:01 +0000891// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000892def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000893 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000894def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000895 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000896
Nate Begeman1b8121b2006-01-11 21:21:00 +0000897// ROTL
898def : Pat<(rotl GPRC:$in, GPRC:$sh),
899 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
900def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
901 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000902
903// Calls
904def : Pat<(PPCcall tglobaladdr:$dst),
905 (BL tglobaladdr:$dst)>;
906def : Pat<(PPCcall texternalsym:$dst),
907 (BL texternalsym:$dst)>;
908
Chris Lattner595088a2005-11-17 07:30:41 +0000909// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +0000910def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
911def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
912def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
913def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000914def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
915def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +0000916def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
917 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +0000918def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
919 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000920def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
921 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +0000922
Nate Begemane37cb602005-12-14 22:54:33 +0000923// Fused negative multiply subtract, alternate pattern
924def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
925 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
926 Requires<[FPContractions]>;
927def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
928 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
929 Requires<[FPContractions]>;
930
Chris Lattnerfea33f72005-12-06 02:10:38 +0000931// Standard shifts. These are represented separately from the real shifts above
932// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
933// amounts.
934def : Pat<(sra GPRC:$rS, GPRC:$rB),
935 (SRAW GPRC:$rS, GPRC:$rB)>;
936def : Pat<(srl GPRC:$rS, GPRC:$rB),
937 (SRW GPRC:$rS, GPRC:$rB)>;
938def : Pat<(shl GPRC:$rS, GPRC:$rB),
939 (SLW GPRC:$rS, GPRC:$rB)>;
940
Chris Lattner868a75b2006-06-20 00:39:56 +0000941def : Pat<(zextload iaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000942 (LBZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000943def : Pat<(zextload xaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000944 (LBZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000945def : Pat<(extload iaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000946 (LBZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000947def : Pat<(extload xaddr:$src, i1),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000948 (LBZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000949def : Pat<(extload iaddr:$src, i8),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000950 (LBZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000951def : Pat<(extload xaddr:$src, i8),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000952 (LBZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000953def : Pat<(extload iaddr:$src, i16),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000954 (LHZ iaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000955def : Pat<(extload xaddr:$src, i16),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000956 (LHZX xaddr:$src)>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000957def : Pat<(extload iaddr:$src, f32),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000958 (FMRSD (LFS iaddr:$src))>;
Chris Lattner868a75b2006-06-20 00:39:56 +0000959def : Pat<(extload xaddr:$src, f32),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000960 (FMRSD (LFSX xaddr:$src))>;
961
Chris Lattner2a85fa12006-03-25 07:51:43 +0000962include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +0000963include "PPCInstr64Bit.td"