blob: 89be3bd5d04fdd2aa2f266be9679af825055b297 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000010// Table of contents:
11// (0) Definitions
12// (1) Immediates
13// (2) Type casts
14// (3) Extend/truncate
15// (4) Logical
16// (5) Compare
17// (6) Select
18// (7) Insert/extract
19// (8) Shift/permute
20// (9) Arithmetic/bitwise
21// (10) Bit
22// (11) Load
23// (12) Store
24// (13) Memop
25// (14) PIC
26// (15) Call
27// (16) Branch
28// (17) Misc
29
30// Guidelines (in no particular order):
31// 1. Avoid relying on pattern ordering to give preference to one pattern
32// over another, prefer using AddedComplexity instead. The reason for
33// this is to avoid unintended conseqeuences (caused by altering the
34// order) when making changes. The current order of patterns in this
35// file obviously does play some role, but none of the ordering was
36// deliberately chosen (other than to create a logical structure of
37// this file). When making changes, adding AddedComplexity to existing
38// patterns may be needed.
39// 2. Maintain the logical structure of the file, try to put new patterns
40// in designated sections.
41// 3. Do not use A2_combinew instruction directly, use Combinew fragment
42// instead. It uses REG_SEQUENCE, which is more amenable to optimizations.
43// 4. Most selection macros are based on PatFrags. For DAGs that involve
44// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags
45// whenever possible (see the Definitions section). When adding new
46// macro, try to make is general to enable reuse across sections.
47// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition
48// that the nested operation has only one use. Having it separated in case
49// of multiple uses avoids duplication of (processor) work.
50// 6. The v4 vector instructions (64-bit) are treated as core instructions,
51// for example, A2_vaddh is in the "arithmetic" section with A2_add.
52// 7. When adding a pattern for an instruction with a constant-extendable
53// operand, allow all possible kinds of inputs for the immediate value
54// (see AnyImm/anyimm and their variants in the Definitions section).
55
56
57// --(0) Definitions -----------------------------------------------------
58//
59
60// This complex pattern exists only to create a machine instruction operand
61// of type "frame index". There doesn't seem to be a way to do that directly
62// in the patterns.
63def AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>;
64
65// These complex patterns are not strictly necessary, since global address
66// folding will happen during DAG combining. For distinguishing between GA
67// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used.
68def AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>;
69def AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>;
70def AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>;
71def AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>;
72
73// Global address or a constant being a multiple of 2^n.
74def AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>;
75def AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>;
76def AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>;
77def AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>;
78
79
80// Type helper frags.
81def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
82def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
83def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
84def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
85def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
86
87def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
88def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
89def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
90
91def HVI8: PatLeaf<(VecI8 HvxVR:$R)>;
92def HVI16: PatLeaf<(VecI16 HvxVR:$R)>;
93def HVI32: PatLeaf<(VecI32 HvxVR:$R)>;
94def HVI64: PatLeaf<(VecI64 HvxVR:$R)>;
95
96def HWI8: PatLeaf<(VecPI8 HvxWR:$R)>;
97def HWI16: PatLeaf<(VecPI16 HvxWR:$R)>;
98def HWI32: PatLeaf<(VecPI32 HvxWR:$R)>;
99def HWI64: PatLeaf<(VecPI64 HvxWR:$R)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000100
101// Pattern fragments to extract the low and high subregisters from a
102// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000103def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
104def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000105
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000106def IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{
107 return isOrEquivalentToAdd(N);
108}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000109
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000110def IsVecOff : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +0000111 int32_t V = N->getSExtValue();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000112 int32_t VecSize = HRI->getSpillSize(Hexagon::HvxVRRegClass);
113 assert(isPowerOf2_32(VecSize));
114 if ((uint32_t(V) & (uint32_t(VecSize)-1)) != 0)
115 return false;
116 int32_t L = Log2_32(VecSize);
117 return isInt<4>(V >> L);
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +0000118}]>;
119
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000120def IsPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000121 uint32_t V = N->getZExtValue();
122 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000123}]>;
124
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000125def IsPow2_64: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000126 uint64_t V = N->getZExtValue();
127 return isPowerOf2_64(V);
128}]>;
129
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000130def IsNPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000131 uint32_t NV = ~N->getZExtValue();
132 return isPowerOf2_32(NV);
133}]>;
134
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000135def IsPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000136 uint64_t V = N->getZExtValue();
137 return isPowerOf2_64(V) && Log2_64(V) < 32;
138}]>;
139
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000140def IsPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000141 uint64_t V = N->getZExtValue();
142 return isPowerOf2_64(V) && Log2_64(V) >= 32;
143}]>;
144
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000145def IsNPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000146 uint64_t NV = ~N->getZExtValue();
147 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
148}]>;
149
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000150def IsNPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000151 uint64_t NV = ~N->getZExtValue();
152 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000153}]>;
154
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000155class IsUGT<int Width, int Arg>: PatLeaf<(i32 imm),
156 "uint64_t V = N->getZExtValue();" #
157 "return isUInt<" # Width # ">(V) && V > " # Arg # ";"
158>;
159
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000160def SDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000161 int32_t V = N->getSExtValue();
162 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000163}]>;
164
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000165def UDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000166 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000167 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000168 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000169}]>;
170
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000171def UDEC32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000172 uint32_t V = N->getZExtValue();
173 assert(V >= 32);
174 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
175}]>;
176
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000177def Log2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000178 uint32_t V = N->getZExtValue();
179 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
180}]>;
181
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000182def Log2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000183 uint64_t V = N->getZExtValue();
184 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
185}]>;
186
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000187def LogN2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000188 uint32_t NV = ~N->getZExtValue();
189 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
190}]>;
191
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000192def LogN2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000193 uint64_t NV = ~N->getZExtValue();
194 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
195}]>;
196
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000197def NegImm8: SDNodeXForm<imm, [{
198 int8_t NV = -N->getSExtValue();
199 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
200}]>;
201
202def NegImm16: SDNodeXForm<imm, [{
203 int16_t NV = -N->getSExtValue();
204 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
205}]>;
206
207def NegImm32: SDNodeXForm<imm, [{
208 int32_t NV = -N->getSExtValue();
209 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
210}]>;
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000211
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000212
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000213// Helpers for type promotions/contractions.
214def I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>;
215def I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_tfrrp (i32 $Rs)))>;
216def ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>;
217def ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000218
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000219def Combinew: OutPatFrag<(ops node:$Rs, node:$Rt),
220 (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>;
221
222def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
223def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
224def anyimm: PatLeaf<(i32 AnyImm:$Imm)>;
225def anyint: PatLeaf<(i32 AnyInt:$Imm)>;
226
227// Global address or an aligned constant.
228def anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>;
229def anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>;
230def anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>;
231def anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>;
232
233def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
234def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
235
236// This complex pattern is really only to detect various forms of
237// sign-extension i32->i64. The selected value will be of type i64
238// whose low word is the value being extended. The high word is
239// unspecified.
240def Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
241
242def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
243def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
244def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
245
246def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
247 (PS_fi (i32 AddrFI:$Rs), imm:$off)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000248
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000249
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000250def alignedload: PatFrag<(ops node:$a), (load $a), [{
251 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
252}]>;
253
254def unalignedload: PatFrag<(ops node:$a), (load $a), [{
255 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
256}]>;
257
258def alignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{
259 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
260}]>;
261
262def unalignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{
263 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
264}]>;
265
266
267// Converters from unary/binary SDNode to PatFrag.
268class pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>;
269class pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>;
270
271class Not2<PatFrag P>
272 : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>;
273
274class Su<PatFrag Op>
275 : PatFrag<Op.Operands, Op.Fragment, [{ return hasOneUse(N); }],
276 Op.OperandTransform>;
277
278// Main selection macros.
279
280class OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred>
281 : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>;
282
283class OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
284 PatFrag RegPred, PatFrag ImmPred>
285 : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)),
286 (MI RegPred:$Rs, imm:$I)>;
287
288class OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
289 PatFrag RsPred, PatFrag RtPred = RsPred>
290 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
291 (MI RsPred:$Rs, RtPred:$Rt)>;
292
293class AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
294 PatFrag RegPred, PatFrag ImmPred>
295 : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)),
296 (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>;
297
298class AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
299 PatFrag RsPred, PatFrag RtPred>
300 : Pat<(AccOp RsPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)),
301 (MI RsPred:$Rx, RsPred:$Rs, RtPred:$Rt)>;
302
303multiclass SelMinMax_pats<PatFrag CmpOp, PatFrag Val,
304 InstHexagon InstA, InstHexagon InstB> {
305 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B),
306 (InstA Val:$A, Val:$B)>;
307 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A),
308 (InstB Val:$A, Val:$B)>;
309}
310
311
312// Frags for commonly used SDNodes.
313def Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>;
314def Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>;
315def Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>;
316
317
318// --(1) Immediate -------------------------------------------------------
319//
320
321def SDTHexagonCONST32
322 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>;
323
324def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
325def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
326def HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
327def HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
328
329def TruncI64ToI32: SDNodeXForm<imm, [{
330 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
331}]>;
332
333def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
334def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
335
336def: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>;
337def: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>;
338def: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>;
339def: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>;
340def: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>;
341def: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>;
342def: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>;
343
344def: Pat<(i1 0), (PS_false)>;
345def: Pat<(i1 1), (PS_true)>;
346def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
347
348def ftoi : SDNodeXForm<fpimm, [{
349 APInt I = N->getValueAPF().bitcastToAPInt();
350 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
351 MVT::getIntegerVT(I.getBitWidth()));
352}]>;
353
354def: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>;
355def: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>;
356
357def ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>;
358
359// --(2) Type cast -------------------------------------------------------
360//
361
362let Predicates = [HasV5T] in {
363 def: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>;
364 def: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>;
365
366 def: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>;
367 def: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>;
368 def: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>;
369 def: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>;
370
371 def: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>;
372 def: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>;
373 def: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>;
374 def: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>;
375
376 def: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>;
377 def: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>;
378 def: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>;
379 def: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>;
380
381 def: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>;
382 def: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>;
383 def: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>;
384 def: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>;
385}
386
387// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
388let Predicates = [HasV5T] in {
389 def: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>;
390 def: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>;
391 def: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>;
392 def: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>;
393}
394
395multiclass Cast_pat<ValueType Ta, ValueType Tb, RegisterClass RC> {
396 def: Pat<(Tb (bitconvert (Ta RC:$Rs))), (Tb RC:$Rs)>;
397 def: Pat<(Ta (bitconvert (Tb RC:$Rs))), (Ta RC:$Rs)>;
398}
399
400// Bit convert vector types to integers.
401defm: Cast_pat<v4i8, i32, IntRegs>;
402defm: Cast_pat<v2i16, i32, IntRegs>;
403defm: Cast_pat<v8i8, i64, DoubleRegs>;
404defm: Cast_pat<v4i16, i64, DoubleRegs>;
405defm: Cast_pat<v2i32, i64, DoubleRegs>;
406
407
408// --(3) Extend/truncate -------------------------------------------------
409//
410
411def: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>;
412def: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>;
413def: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>;
414def: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>;
415def: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>;
416
417def: Pat<(i64 (sext I1:$Pu)),
418 (Combinew (C2_muxii PredRegs:$Pu, -1, 0),
419 (C2_muxii PredRegs:$Pu, -1, 0))>;
420
421def: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>;
422def: Pat<(i32 (zext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
423def: Pat<(i64 (zext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
424
425def: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>;
426def: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>;
427def: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>;
428
429def: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>;
430def: Pat<(i1 (trunc I64:$Rs)), (C2_tfrrp (LoReg $Rs))>;
431
432let AddedComplexity = 20 in {
433 def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>;
434 def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>;
435}
436
437def: Pat<(i32 (anyext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
438def: Pat<(i64 (anyext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
439
440def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
441def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
442def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
443def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
444def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
445def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
446
447def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
448 (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
449
450def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
451 (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
452
453// Truncate: from vector B copy all 'E'ven 'B'yte elements:
454// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
455def: Pat<(v4i8 (trunc V4I16:$Rs)),
456 (S2_vtrunehb V4I16:$Rs)>;
457
458// Truncate: from vector B copy all 'O'dd 'B'yte elements:
459// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
460// S2_vtrunohb
461
462// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
463// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
464// S2_vtruneh
465
466def: Pat<(v2i16 (trunc V2I32:$Rs)),
467 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
468
469
470// --(4) Logical ---------------------------------------------------------
471//
472
473def: Pat<(not I1:$Ps), (C2_not I1:$Ps)>;
474def: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>;
475
476def: OpR_RR_pat<C2_and, And, i1, I1>;
477def: OpR_RR_pat<C2_or, Or, i1, I1>;
478def: OpR_RR_pat<C2_xor, Xor, i1, I1>;
479def: OpR_RR_pat<C2_andn, Not2<And>, i1, I1>;
480def: OpR_RR_pat<C2_orn, Not2<Or>, i1, I1>;
481
482// op(Ps, op(Pt, Pu))
483def: AccRRR_pat<C4_and_and, And, Su<And>, I1, I1>;
484def: AccRRR_pat<C4_and_or, And, Su<Or>, I1, I1>;
485def: AccRRR_pat<C4_or_and, Or, Su<And>, I1, I1>;
486def: AccRRR_pat<C4_or_or, Or, Su<Or>, I1, I1>;
487
488// op(Ps, op(Pt, ~Pu))
489def: AccRRR_pat<C4_and_andn, And, Su<Not2<And>>, I1, I1>;
490def: AccRRR_pat<C4_and_orn, And, Su<Not2<Or>>, I1, I1>;
491def: AccRRR_pat<C4_or_andn, Or, Su<Not2<And>>, I1, I1>;
492def: AccRRR_pat<C4_or_orn, Or, Su<Not2<Or>>, I1, I1>;
493
494
495// --(5) Compare ---------------------------------------------------------
496//
497
498// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)".
499// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt).
500
501def: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>;
502def: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>;
503def: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>;
504
505def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
506 (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>;
507def: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)),
508 (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>;
509
510def: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)),
511 (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>;
512def: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)),
513 (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>;
514
515// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
516// that reverse the order of the operands.
517class RevCmp<PatFrag F>
518 : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment, F.PredicateCode,
519 F.OperandTransform>;
520
521def: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>;
522def: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>;
523def: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>;
524def: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>;
525def: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>;
526def: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>;
527def: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>;
528def: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>;
529def: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>;
530def: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>;
531def: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>;
532def: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>;
533def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>;
534def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>;
535def: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>;
536def: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>;
537def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>;
538def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>;
539def: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>;
540def: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>;
541def: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>;
542def: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>;
543def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>;
544def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>;
545def: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>;
546def: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>;
547def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>;
548def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>;
549def: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>;
550def: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>;
551def: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>;
552def: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>;
553def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>;
554def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>;
555def: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>;
556def: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>;
557def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>;
558def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>;
559def: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>;
560def: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>;
561
562let Predicates = [HasV5T] in {
563 def: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>;
564 def: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>;
565 def: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>;
566 def: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>;
567 def: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>;
568 def: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>;
569 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>;
570 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>;
571 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>;
572 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>;
573 def: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>;
574
575 def: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>;
576 def: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>;
577 def: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>;
578 def: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>;
579 def: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>;
580 def: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>;
581 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>;
582 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>;
583 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>;
584 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>;
585 def: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>;
586}
587
588// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds.
589
590def: Pat<(i1 (setne I32:$Rs, anyimm:$u5)),
591 (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>;
592def: Pat<(i1 (setle I32:$Rs, anyimm:$u5)),
593 (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>;
594def: Pat<(i1 (setule I32:$Rs, anyimm:$u5)),
595 (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>;
596
597def: Pat<(i1 (setne I32:$Rs, I32:$Rt)),
598 (C2_not (C2_cmpeq I32:$Rs, I32:$Rt))>;
599def: Pat<(i1 (setle I32:$Rs, I32:$Rt)),
600 (C2_not (C2_cmpgt I32:$Rs, I32:$Rt))>;
601def: Pat<(i1 (setule I32:$Rs, I32:$Rt)),
602 (C2_not (C2_cmpgtu I32:$Rs, I32:$Rt))>;
603def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
604 (C2_not (C2_cmpgt I32:$Rt, I32:$Rs))>;
605def: Pat<(i1 (setuge I32:$Rs, I32:$Rt)),
606 (C2_not (C2_cmpgtu I32:$Rt, I32:$Rs))>;
607
608def: Pat<(i1 (setle I64:$Rs, I64:$Rt)),
609 (C2_not (C2_cmpgtp I64:$Rs, I64:$Rt))>;
610def: Pat<(i1 (setne I64:$Rs, I64:$Rt)),
611 (C2_not (C2_cmpeqp I64:$Rs, I64:$Rt))>;
612def: Pat<(i1 (setge I64:$Rs, I64:$Rt)),
613 (C2_not (C2_cmpgtp I64:$Rt, I64:$Rs))>;
614def: Pat<(i1 (setuge I64:$Rs, I64:$Rt)),
615 (C2_not (C2_cmpgtup I64:$Rt, I64:$Rs))>;
616def: Pat<(i1 (setule I64:$Rs, I64:$Rt)),
617 (C2_not (C2_cmpgtup I64:$Rs, I64:$Rt))>;
618
619let AddedComplexity = 100 in {
620 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)),
621 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
622 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)),
623 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
624 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
625 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
626 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
627 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
628}
629
630// PatFrag for AsserZext which takes the original type as a parameter.
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000631def SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>;
632def AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>;
633class AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>;
634
635multiclass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000636 PatLeaf ImmPred, int Mask> {
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000637 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
638 (MI I32:$Rs, imm:$I)>;
639 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
640 (MI I32:$Rs, imm:$I)>;
641}
642
643multiclass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
644 PatLeaf ImmPred, int Mask> {
645 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
646 (C2_not (MI I32:$Rs, imm:$I))>;
647 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
648 (C2_not (MI I32:$Rs, imm:$I))>;
649}
650
651multiclass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
652 PatLeaf ImmPred, int Mask> {
653 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
654 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
655 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
656 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
657}
658
659let AddedComplexity = 200 in {
660 defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>;
661 defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>;
662 defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>;
663 defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>;
664 defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>;
665 defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>;
666 defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>;
667 defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>;
668}
669
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000670def: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))),
671 (A4_rcmpeq I32:$Rs, I32:$Rt)>;
672def: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))),
673 (A4_rcmpneq I32:$Rs, I32:$Rt)>;
674def: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))),
675 (A4_rcmpeqi I32:$Rs, imm:$s8)>;
676def: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))),
677 (A4_rcmpneqi I32:$Rs, imm:$s8)>;
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000678
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000679def: Pat<(i1 (setne I1:$Ps, I1:$Pt)),
680 (C2_xor I1:$Ps, I1:$Pt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000681
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000682def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
683 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
684def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
685 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
686def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
687 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000688
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000689def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
690 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
691def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
692 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
693def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
694 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000695
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000696def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
697 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000698
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000699// Floating-point comparisons with checks for ordered/unordered status.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000700
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000701class T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3>
702 : OutPatFrag<(ops node:$Rs, node:$Rt),
703 (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000704
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000705class OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType,
706 PatFrag RsPred, PatFrag RtPred = RsPred>
707 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
708 (Output RsPred:$Rs, RtPred:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000709
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000710class Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>;
711class Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000712
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000713class Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>;
714class Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>;
715
716let Predicates = [HasV5T] in {
717 def: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>;
718 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>;
719 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>;
720 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>;
721 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>;
722 def: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>;
723
724 def: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>;
725 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>;
726 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>;
727 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>;
728 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>;
729 def: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>;
730}
731
732class Outn<InstHexagon MI>
733 : OutPatFrag<(ops node:$Rs, node:$Rt),
734 (C2_not (MI $Rs, $Rt))>;
735
736let Predicates = [HasV5T] in {
737 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>;
738 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>;
739
740 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>;
741 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>;
742
743 def: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>;
744 def: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>;
745}
746
747
748// --(6) Select ----------------------------------------------------------
749//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000750
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000751def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000752 (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>;
753def: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs),
754 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
755def: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8),
756 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
757def: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8),
758 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000759
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000760def: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt),
761 (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>;
762def: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8),
763 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
764def: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs),
765 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
766def: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8),
767 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000768
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000769// Map from a 64-bit select to an emulated 64-bit mux.
770// Hexagon does not support 64-bit MUXes; so emulate with combines.
771def: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt),
772 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
773 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000774
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000775let Predicates = [HasV5T] in {
776 def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I),
777 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
778 def: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt),
779 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
780 def: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt),
781 (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>;
782 def: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt),
783 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
784 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000785
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000786 def: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt),
787 (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>;
788 def: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt),
789 (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000790
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000791 def: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs),
792 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
793 def: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I),
794 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000795}
796
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000797def: Pat<(select I1:$Pu, V4I8:$Rs, V4I8:$Rt),
798 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
799def: Pat<(select I1:$Pu, V2I16:$Rs, V2I16:$Rt),
800 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
801def: Pat<(select I1:$Pu, V2I32:$Rs, V2I32:$Rt),
802 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
803 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
804
805def: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt),
806 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
807def: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt),
808 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
809def: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt),
810 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
811
812
813class HvxSel_pat<InstHexagon MI, PatFrag RegPred>
814 : Pat<(select I1:$Pu, RegPred:$Vs, RegPred:$Vt),
815 (MI I1:$Pu, RegPred:$Vs, RegPred:$Vt)>;
816
817let Predicates = [HasV60T,UseHVX] in {
818 def: HvxSel_pat<PS_vselect, HVI8>;
819 def: HvxSel_pat<PS_vselect, HVI16>;
820 def: HvxSel_pat<PS_vselect, HVI32>;
821 def: HvxSel_pat<PS_vselect, HVI64>;
822 def: HvxSel_pat<PS_wselect, HWI8>;
823 def: HvxSel_pat<PS_wselect, HWI16>;
824 def: HvxSel_pat<PS_wselect, HWI32>;
825 def: HvxSel_pat<PS_wselect, HWI64>;
826}
827
828// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw).
829def: Pat<(select I1:$Pu, I1:$Pv, I1:$Pw),
830 (C2_or (C2_and I1:$Pu, I1:$Pv),
831 (C2_andn I1:$Pw, I1:$Pu))>;
832
833
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000834def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000835 return isPositiveHalfWord(N);
836}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000837
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000838multiclass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA,
839 InstHexagon InstB> {
840 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
841 IsPosHalf:$Rs, IsPosHalf:$Rt), i16),
842 (InstA IntRegs:$Rs, IntRegs:$Rt)>;
843 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
844 IsPosHalf:$Rt, IsPosHalf:$Rs), i16),
845 (InstB IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000846}
847
848let AddedComplexity = 200 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000849 defm: SelMinMax16_pats<setge, A2_max, A2_min>;
850 defm: SelMinMax16_pats<setgt, A2_max, A2_min>;
851 defm: SelMinMax16_pats<setle, A2_min, A2_max>;
852 defm: SelMinMax16_pats<setlt, A2_min, A2_max>;
853 defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>;
854 defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>;
855 defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>;
856 defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000857}
858
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000859let AddedComplexity = 200 in {
860 defm: SelMinMax_pats<setge, I32, A2_max, A2_min>;
861 defm: SelMinMax_pats<setgt, I32, A2_max, A2_min>;
862 defm: SelMinMax_pats<setle, I32, A2_min, A2_max>;
863 defm: SelMinMax_pats<setlt, I32, A2_min, A2_max>;
864 defm: SelMinMax_pats<setuge, I32, A2_maxu, A2_minu>;
865 defm: SelMinMax_pats<setugt, I32, A2_maxu, A2_minu>;
866 defm: SelMinMax_pats<setule, I32, A2_minu, A2_maxu>;
867 defm: SelMinMax_pats<setult, I32, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000868
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000869 defm: SelMinMax_pats<setge, I64, A2_maxp, A2_minp>;
870 defm: SelMinMax_pats<setgt, I64, A2_maxp, A2_minp>;
871 defm: SelMinMax_pats<setle, I64, A2_minp, A2_maxp>;
872 defm: SelMinMax_pats<setlt, I64, A2_minp, A2_maxp>;
873 defm: SelMinMax_pats<setuge, I64, A2_maxup, A2_minup>;
874 defm: SelMinMax_pats<setugt, I64, A2_maxup, A2_minup>;
875 defm: SelMinMax_pats<setule, I64, A2_minup, A2_maxup>;
876 defm: SelMinMax_pats<setult, I64, A2_minup, A2_maxup>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000877}
878
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000879let AddedComplexity = 100, Predicates = [HasV5T] in {
880 defm: SelMinMax_pats<setolt, F32, F2_sfmin, F2_sfmax>;
881 defm: SelMinMax_pats<setole, F32, F2_sfmin, F2_sfmax>;
882 defm: SelMinMax_pats<setogt, F32, F2_sfmax, F2_sfmin>;
883 defm: SelMinMax_pats<setoge, F32, F2_sfmax, F2_sfmin>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000884}
885
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000886
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000887// --(7) Insert/extract --------------------------------------------------
888//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000889
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000890def SDTHexagonINSERT:
891 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
892 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
893def SDTHexagonINSERTRP:
894 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
895 SDTCisInt<0>, SDTCisVT<3, i64>]>;
896
897def HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
898def HexagonINSERTRP: SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
899
900def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
901 (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>;
902def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
903 (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>;
904def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
905 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
906def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
907 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
908
909def SDTHexagonEXTRACTU
910 : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
911 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
912def SDTHexagonEXTRACTURP
913 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
914 SDTCisVT<2, i64>]>;
915
916def HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
917def HexagonEXTRACTURP: SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
918
919def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5),
920 (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>;
921def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6),
922 (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>;
923def: Pat<(HexagonEXTRACTURP I32:$Rs, I64:$Rt),
924 (S2_extractu_rp I32:$Rs, I64:$Rt)>;
925def: Pat<(HexagonEXTRACTURP I64:$Rs, I64:$Rt),
926 (S2_extractup_rp I64:$Rs, I64:$Rt)>;
927
928def SDTHexagonVSPLAT:
929 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
930
931def HexagonVSPLAT: SDNode<"HexagonISD::VSPLAT", SDTHexagonVSPLAT>;
932
933def: Pat<(v4i8 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
934def: Pat<(v4i16 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
935def: Pat<(v2i32 (HexagonVSPLAT s8_0ImmPred:$s8)),
936 (A2_combineii imm:$s8, imm:$s8)>;
937def: Pat<(v2i32 (HexagonVSPLAT I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>;
938
939
940// --(8) Shift/permute ---------------------------------------------------
941//
942
943def SDTHexagonI64I32I32: SDTypeProfile<1, 2,
944 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
945def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
946 SDTCisSubVecOfVec<1, 0>]>;
947def SDTHexagonVPACK: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>, SDTCisVec<1>]>;
948
949def HexagonPACKHL: SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
950def HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
951def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
952def HexagonVPACKE: SDNode<"HexagonISD::VPACKE", SDTHexagonVPACK>;
953def HexagonVPACKO: SDNode<"HexagonISD::VPACKO", SDTHexagonVPACK>;
954
955def: OpR_RR_pat<S2_packhl, pf2<HexagonPACKHL>, i64, I32>;
956
957def: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>;
958
959// The complexity of the combines involving immediates should be greater
960// than the complexity of the combine with two registers.
961let AddedComplexity = 50 in {
962 def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8),
963 (A4_combineri IntRegs:$Rs, imm:$s8)>;
964 def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs),
965 (A4_combineir imm:$s8, IntRegs:$Rs)>;
966}
967
968// The complexity of the combine with two immediates should be greater than
969// the complexity of a combine involving a register.
970let AddedComplexity = 75 in {
971 def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6),
972 (A4_combineii imm:$s8, imm:$u6)>;
973 def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8),
974 (A2_combineii imm:$s8, imm:$S8)>;
975}
976
977let Predicates = [UseHVX] in {
978 def: OpR_RR_pat<V6_vcombine, pf2<HexagonVCOMBINE>, VecPI32, HVI32>;
979 def: OpR_RR_pat<V6_vpackeb, pf2<HexagonVPACKE>, VecI8, HVI8>;
980 def: OpR_RR_pat<V6_vpackob, pf2<HexagonVPACKO>, VecI8, HVI8>;
981 def: OpR_RR_pat<V6_vpackeh, pf2<HexagonVPACKE>, VecI16, HVI16>;
982 def: OpR_RR_pat<V6_vpackoh, pf2<HexagonVPACKO>, VecI16, HVI16>;
983}
984
985def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
986def: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)),
987 (A2_swiz (HiReg $Rss)))>;
988
989def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>;
990def: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>;
991def: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>;
992
993def: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>;
994def: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>;
995def: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>;
996def: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>;
997def: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>;
998def: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>;
999def: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>;
1000def: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>;
1001def: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>;
1002def: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>;
1003def: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>;
1004def: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>;
1005
1006def: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>;
1007def: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>;
1008def: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>;
1009def: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>;
1010def: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>;
1011def: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>;
1012
1013
1014def: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)),
1015 (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>;
1016def: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)),
1017 (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>, Requires<[HasV5T]>;
1018
1019// Prefer S2_addasl_rrri over S2_asl_i_r_acc.
1020let AddedComplexity = 120 in
1021def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
1022 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
1023
1024let AddedComplexity = 100 in {
1025 def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>;
1026 def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>;
1027 def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>;
1028 def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>;
1029
1030 def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>;
1031 def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>;
1032 def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>;
1033 def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>;
1034
1035 def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>;
1036 def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>;
1037 def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>;
1038 def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>;
1039 def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>;
1040
1041 def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>;
1042 def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>;
1043 def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>;
1044 def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>;
1045 def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>;
1046
1047 def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>;
1048 def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>;
1049 def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>;
1050 def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>;
1051 def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>;
1052
1053 def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>;
1054 def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>;
1055 def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>;
1056 def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>;
1057 def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>;
1058}
1059
1060let AddedComplexity = 100 in {
1061 def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32>;
1062 def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32>;
1063 def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32>;
1064 def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32>;
1065
1066 def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I32>;
1067 def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I32>;
1068 def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I32>;
1069 def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I32>;
1070 def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I32>;
1071
1072 def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32>;
1073 def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32>;
1074 def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32>;
1075 def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32>;
1076
1077 def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I32>;
1078 def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I32>;
1079 def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I32>;
1080 def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I32>;
1081 def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I32>;
1082
1083 def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32>;
1084 def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32>;
1085 def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32>;
1086 def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32>;
1087
1088 def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I32>;
1089 def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I32>;
1090 def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I32>;
1091 def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I32>;
1092 def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I32>;
1093}
1094
1095
1096class OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp,
1097 PatFrag RegPred, PatFrag ImmPred>
1098 : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)),
1099 (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>;
1100
1101let AddedComplexity = 200 in {
1102 def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>;
1103 def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>;
1104 def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>;
1105 def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>;
1106 def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>;
1107 def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>;
1108 def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>;
1109 def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>;
1110}
1111
1112// Prefer this pattern to S2_asl_i_p_or for the special case of joining
1113// two 32-bit words into a 64-bit word.
1114let AddedComplexity = 200 in
1115def: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)),
1116 (Combinew I32:$a, I32:$b)>;
1117
1118def: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)),
1119 (Zext64 (and I32:$a, (i32 65535)))),
1120 (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))),
1121 (shl (Aext64 I32:$d), (i32 48))),
1122 (Combinew (A2_combine_ll I32:$d, I32:$c),
1123 (A2_combine_ll I32:$b, I32:$a))>;
1124
1125def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
1126 (i32 8)),
1127 (i32 (zextloadi8 (add I32:$b, 2)))),
1128 (i32 16)),
1129 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1130 (zextloadi8 I32:$b)),
1131 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
1132
1133
1134def SDTHexagonVShift
1135 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>;
1136
1137def HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>;
1138def HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>;
1139def HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>;
1140
1141def: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>;
1142def: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>;
1143def: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>;
1144def: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>;
1145def: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>;
1146def: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>;
1147
1148def: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>;
1149def: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>;
1150def: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>;
1151def: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>;
1152def: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>;
1153def: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>;
1154
1155def: Pat<(sra V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1156 (S2_asr_i_vw V2I32:$b, imm:$c)>;
1157def: Pat<(srl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1158 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
1159def: Pat<(shl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1160 (S2_asl_i_vw V2I32:$b, imm:$c)>;
1161def: Pat<(sra V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1162 (S2_asr_i_vh V4I16:$b, imm:$c)>;
1163def: Pat<(srl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1164 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
1165def: Pat<(shl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1166 (S2_asl_i_vh V4I16:$b, imm:$c)>;
1167
1168
1169// --(9) Arithmetic/bitwise ----------------------------------------------
1170//
1171
1172def: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>;
1173def: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>;
1174def: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>;
1175
1176let Predicates = [HasV5T] in {
1177 def: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>;
1178 def: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>;
1179
1180 def: Pat<(fabs F64:$Rs),
1181 (Combinew (S2_clrbit_i (HiReg $Rs), 31),
1182 (i32 (LoReg $Rs)))>;
1183 def: Pat<(fneg F64:$Rs),
1184 (Combinew (S2_togglebit_i (HiReg $Rs), 31),
1185 (i32 (LoReg $Rs)))>;
1186}
1187
1188let AddedComplexity = 50 in
1189def: Pat<(xor (add (sra I32:$Rs, (i32 31)),
1190 I32:$Rs),
1191 (sra I32:$Rs, (i32 31))),
1192 (A2_abs I32:$Rs)>;
1193
1194
1195def: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>;
1196def: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>;
1197def: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>;
1198def: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>;
1199
1200def: OpR_RR_pat<A2_add, Add, i32, I32>;
1201def: OpR_RR_pat<A2_sub, Sub, i32, I32>;
1202def: OpR_RR_pat<A2_and, And, i32, I32>;
1203def: OpR_RR_pat<A2_or, Or, i32, I32>;
1204def: OpR_RR_pat<A2_xor, Xor, i32, I32>;
1205def: OpR_RR_pat<A2_addp, Add, i64, I64>;
1206def: OpR_RR_pat<A2_subp, Sub, i64, I64>;
1207def: OpR_RR_pat<A2_andp, And, i64, I64>;
1208def: OpR_RR_pat<A2_orp, Or, i64, I64>;
1209def: OpR_RR_pat<A2_xorp, Xor, i64, I64>;
1210def: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>;
1211def: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>;
1212
1213def: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>;
1214def: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>;
1215
1216def: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>;
1217def: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>;
1218def: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>;
1219def: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>;
1220def: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>;
1221def: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>;
1222
1223def: OpR_RR_pat<A2_and, And, v2i16, V2I16>;
1224def: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>;
1225def: OpR_RR_pat<A2_or, Or, v2i16, V2I16>;
1226
1227def: OpR_RR_pat<A2_andp, And, v8i8, V8I8>;
1228def: OpR_RR_pat<A2_andp, And, v4i16, V4I16>;
1229def: OpR_RR_pat<A2_andp, And, v2i32, V2I32>;
1230def: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>;
1231def: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>;
1232def: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>;
1233def: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>;
1234def: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>;
1235def: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>;
1236
1237def: OpR_RR_pat<M2_mpyi, Mul, i32, I32>;
1238def: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>;
1239def: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>;
1240def: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>;
1241def: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>;
1242
1243// Arithmetic on predicates.
1244def: OpR_RR_pat<C2_xor, Add, i1, I1>;
1245def: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>;
1246def: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>;
1247def: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>;
1248def: OpR_RR_pat<C2_xor, Sub, i1, I1>;
1249def: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>;
1250def: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>;
1251def: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>;
1252def: OpR_RR_pat<C2_and, Mul, i1, I1>;
1253def: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>;
1254def: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>;
1255def: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>;
1256
1257let Predicates = [HasV5T] in {
1258 def: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>;
1259 def: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>;
1260 def: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>;
1261 def: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>;
1262 def: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>;
1263}
1264
1265// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add,
1266// over add-add with individual multiplies as inputs.
1267let AddedComplexity = 10 in {
1268 def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>;
1269 def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>;
1270 def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32>;
1271}
1272
1273def: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>;
1274def: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>;
1275def: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32>;
1276
1277
1278def: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001279 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001280
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001281def n8_0ImmPred: PatLeaf<(i32 imm), [{
1282 int64_t V = N->getSExtValue();
1283 return -255 <= V && V <= 0;
1284}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001285
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001286// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
1287def: Pat<(mul I32:$Rs, n8_0ImmPred:$n8),
1288 (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001289
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001290def: Pat<(add Sext64:$Rs, I64:$Rt),
1291 (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001292
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001293def: AccRRR_pat<M4_and_and, And, Su<And>, I32, I32>;
1294def: AccRRR_pat<M4_and_or, And, Su<Or>, I32, I32>;
1295def: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32>;
1296def: AccRRR_pat<M4_or_and, Or, Su<And>, I32, I32>;
1297def: AccRRR_pat<M4_or_or, Or, Su<Or>, I32, I32>;
1298def: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32>;
1299def: AccRRR_pat<M4_xor_and, Xor, Su<And>, I32, I32>;
1300def: AccRRR_pat<M4_xor_or, Xor, Su<Or>, I32, I32>;
1301def: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32>;
1302def: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001303
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001304def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32>;
1305def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32>;
1306def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001307
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001308// S4_addaddi and S4_subaddi don't have tied operands, so give them
1309// a bit of preference.
1310let AddedComplexity = 30 in {
1311 def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)),
1312 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1313 def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)),
1314 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1315 def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru),
1316 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1317 def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6),
1318 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1319}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001320
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001321def: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)),
1322 (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>;
1323def: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)),
1324 (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
1325def: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)),
1326 (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001327
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001328
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001329def: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001330 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001331def: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001332 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
1333
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001334def: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)),
1335 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001336def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
1337 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001338def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
1339 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001340
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001341def: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001342 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001343def: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001344 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001345def: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001346 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001347def: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001348 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001349def: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
1350 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
1351def: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001352 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001353
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001354// Add halfword.
1355def: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16),
1356 (A2_addh_l16_ll I32:$Rt, I32:$Rs)>;
1357def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1358 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1359def: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)),
1360 (A2_addh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001361
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001362// Subtract halfword.
1363def: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16),
1364 (A2_subh_l16_ll I32:$Rt, I32:$Rs)>;
1365def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1366 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1367def: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)),
1368 (A2_subh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001369
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001370def: Pat<(mul I64:$Rss, I64:$Rtt),
1371 (Combinew
1372 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
1373 (LoReg $Rss),
1374 (HiReg $Rtt)),
1375 (LoReg $Rtt),
1376 (HiReg $Rss)),
1377 (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001378
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001379def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
1380 (A2_addp
1381 (M2_dpmpyuu_acc_s0
1382 (S2_lsr_i_p
1383 (A2_addp
1384 (M2_dpmpyuu_acc_s0
1385 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
1386 (HiReg $Rss),
1387 (LoReg $Rtt)),
1388 (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
1389 32),
1390 (HiReg $Rss),
1391 (HiReg $Rtt)),
1392 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001393
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001394// Multiply 64-bit unsigned and use upper result.
1395def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001396
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001397// Multiply 64-bit signed and use upper result.
1398//
1399// For two signed 64-bit integers A and B, let A' and B' denote A and B
1400// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
1401// sign bit of A (and identically for B). With this notation, the signed
1402// product A*B can be written as:
1403// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
1404// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
1405// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
1406// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
1407
1408// Clear the sign bit in a 64-bit register.
1409def ClearSign : OutPatFrag<(ops node:$Rss),
1410 (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>;
1411
1412def : Pat <(mulhs I64:$Rss, I64:$Rtt),
1413 (A2_subp
1414 (MulHU $Rss, $Rtt),
1415 (A2_addp
1416 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
1417 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
1418
1419def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6),
1420 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
1421def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6),
1422 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1423def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)),
1424 (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>;
1425def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)),
1426 (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>;
1427def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)),
1428 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>;
1429
1430
1431let Predicates = [HasV5T] in {
1432 def: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx),
1433 (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>;
1434 def: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx),
1435 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
1436 def: Pat<(fma F32:$Rs, (fneg F32:$Rt), F32:$Rx),
1437 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001438}
1439
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001440
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001441def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
1442 (PS_vmulw V2I32:$Rs, V2I32:$Rt)>;
1443def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
1444 (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001445
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001446// Add/subtract two v4i8: Hexagon does not have an insn for this one, so
1447// we use the double add v8i8, and use only the low part of the result.
1448def: Pat<(add V4I8:$Rs, V4I8:$Rt),
1449 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
1450def: Pat<(sub V4I8:$Rs, V4I8:$Rt),
1451 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001452
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001453// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two
1454// half-words, and saturates the result to a 32-bit value, except the
1455// saturation never happens (it can only occur with scaling).
1456def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
1457 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
1458 (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>;
1459def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
1460 (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)),
1461 (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001462
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001463// Multiplies two v4i8 vectors.
1464def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
1465 (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>,
1466 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001467
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001468// Multiplies two v8i8 vectors.
1469def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
1470 (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))),
1471 (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>,
1472 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001473
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001474
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001475// --(10) Bit ------------------------------------------------------------
1476//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001477
1478// Count leading zeros.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001479def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
1480def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001481
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001482// Count trailing zeros.
1483def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
1484def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001485
1486// Count leading ones.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001487def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001488def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
1489
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001490// Count trailing ones.
1491def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
1492def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1493
1494// Define leading/trailing patterns that require zero-extensions to 64 bits.
1495def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1496def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1497def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1498def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
1499
1500def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1501def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1502
1503def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1504def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1505
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001506
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001507let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1508 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
1509 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
1510 def: Pat<(or I32:$Rs, IsPow2_32:$V),
1511 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
1512 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
1513 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
1514
1515 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
1516 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1517 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
1518 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1519 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
1520 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
1521}
1522
1523// Clr/set/toggle bit for 64-bit values with immediate bit index.
1524let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1525 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001526 (Combinew (i32 (HiReg $Rss)),
1527 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001528 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001529 (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
1530 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001531
1532 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001533 (Combinew (i32 (HiReg $Rss)),
1534 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001535 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001536 (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1537 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001538
1539 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001540 (Combinew (i32 (HiReg $Rss)),
1541 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001542 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001543 (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1544 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001545}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001546
1547let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001548 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001549 (S2_tstbit_i IntRegs:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001550 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001551 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001552 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001553 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001554 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001555 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
1556}
1557
1558let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001559 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001560 (C2_bitsclri IntRegs:$Rs, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001561 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001562 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
1563}
1564
1565let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001566def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001567 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
1568
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001569let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001570 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001571 (S4_ntstbit_i I32:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001572 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1573 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001574}
1575
1576// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1577// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1578// if ([!]tstbit(...)) jump ...
1579let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001580def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1581 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001582
1583let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001584def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1585 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001586
1587// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1588// represented as a compare against "value & 0xFF", which is an exact match
1589// for cmpb (same for cmph). The patterns below do not contain any additional
1590// complexity that would make them preferable, and if they were actually used
1591// instead of cmpb/cmph, they would result in a compare against register that
1592// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1593def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001594 (C4_nbitsclri I32:$Rs, imm:$u6)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001595def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1596 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1597def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1598 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1599
1600
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001601// --(11) Load -----------------------------------------------------------
1602//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001603
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001604def extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1605 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1606}]>;
1607def extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1608 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1609}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001610
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001611def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1612 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1613}]>;
1614def zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1615 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1616}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001617
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001618def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1619 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1620}]>;
1621def sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1622 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1623}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001624
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001625// Patterns to select load-indexed: Rs + Off.
1626// - frameindex [+ imm],
1627multiclass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1628 InstHexagon MI> {
1629 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1630 (VT (MI AddrFI:$fi, imm:$Off))>;
1631 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1632 (VT (MI AddrFI:$fi, imm:$Off))>;
1633 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001634}
1635
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001636// Patterns to select load-indexed: Rs + Off.
1637// - base reg [+ imm]
1638multiclass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1639 InstHexagon MI> {
1640 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1641 (VT (MI IntRegs:$Rs, imm:$Off))>;
1642 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1643 (VT (MI IntRegs:$Rs, imm:$Off))>;
1644 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
1645}
1646
1647// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi.
1648multiclass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1649 InstHexagon MI> {
1650 defm: Loadxfi_pat<Load, VT, ImmPred, MI>;
1651 defm: Loadxgi_pat<Load, VT, ImmPred, MI>;
1652}
1653
1654// Patterns to select load reg indexed: Rs + Off with a value modifier.
1655// - frameindex [+ imm]
1656multiclass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1657 PatLeaf ImmPred, InstHexagon MI> {
1658 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1659 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1660 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1661 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1662 def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1663}
1664
1665// Patterns to select load reg indexed: Rs + Off with a value modifier.
1666// - base reg [+ imm]
1667multiclass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1668 PatLeaf ImmPred, InstHexagon MI> {
1669 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1670 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1671 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1672 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1673 def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1674}
1675
1676// Patterns to select load reg indexed: Rs + Off with a value modifier.
1677// Combines Loadxfim + Loadxgim.
1678multiclass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1679 PatLeaf ImmPred, InstHexagon MI> {
1680 defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>;
1681 defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>;
1682}
1683
1684// Patterns to select load reg reg-indexed: Rs + Rt<<u2.
1685multiclass Loadxr_pat<PatFrag Load, ValueType VT, InstHexagon MI> {
1686 let AddedComplexity = 40 in
1687 def: Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1688 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1689
1690 let AddedComplexity = 20 in
1691 def: Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1692 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1693}
1694
1695// Patterns to select load reg reg-indexed: Rs + Rt<<u2 with value modifier.
1696multiclass Loadxrm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1697 InstHexagon MI> {
1698 let AddedComplexity = 40 in
1699 def: Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1700 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>;
1701
1702 let AddedComplexity = 20 in
1703 def: Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1704 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>;
1705}
1706
1707// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2.
1708// Don't match for u2==0, instead use reg+imm for those cases.
1709class Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI>
1710 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1711 (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>;
1712
1713class Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod,
1714 InstHexagon MI>
1715 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1716 (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>;
1717
1718// Pattern to select load absolute.
1719class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1720 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1721
1722// Pattern to select load absolute with value modifier.
1723class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1724 InstHexagon MI>
1725 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1726
1727
1728let AddedComplexity = 20 in {
1729 defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>;
1730 defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>;
1731 defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>;
1732 defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1733 defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1734 defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>;
1735 defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>;
1736 defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>;
1737 defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1738 defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>;
1739 defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>;
1740 defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>;
1741 defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1742 defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1743 defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>;
1744 defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>;
1745 defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>;
1746 defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>;
1747 // No sextloadi1.
1748
1749 defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>;
1750 defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>;
1751 defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>;
1752 defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>;
1753}
1754
1755defm: Loadxim_pat<extloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1756defm: Loadxim_pat<extloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1757defm: Loadxim_pat<extloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1758defm: Loadxim_pat<extloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1759defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1760defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1761defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1762defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1763defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>;
1764defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>;
1765defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>;
1766
1767let AddedComplexity = 60 in {
1768 def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>;
1769 def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>;
1770 def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1771 def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1772 def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>;
1773 def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>;
1774 def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>;
1775 def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1776 def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>;
1777 def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>;
1778 def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1779 def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1780 def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>;
1781 def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>;
1782 def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>;
1783 def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>;
1784
1785 def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>;
1786 def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1787 def: Loadxum_pat<extloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1788 def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>;
1789 def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1790 def: Loadxum_pat<extloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1791 def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>;
1792 def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1793 def: Loadxum_pat<extloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1794}
1795
1796defm: Loadxr_pat<extloadi8, i32, L4_loadrub_rr>;
1797defm: Loadxr_pat<zextloadi8, i32, L4_loadrub_rr>;
1798defm: Loadxr_pat<sextloadi8, i32, L4_loadrb_rr>;
1799defm: Loadxr_pat<extloadi16, i32, L4_loadruh_rr>;
1800defm: Loadxr_pat<zextloadi16, i32, L4_loadruh_rr>;
1801defm: Loadxr_pat<sextloadi16, i32, L4_loadrh_rr>;
1802defm: Loadxr_pat<load, i32, L4_loadri_rr>;
1803defm: Loadxr_pat<load, i64, L4_loadrd_rr>;
1804defm: Loadxr_pat<load, f32, L4_loadri_rr>;
1805defm: Loadxr_pat<load, f64, L4_loadrd_rr>;
1806
1807defm: Loadxrm_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1808defm: Loadxrm_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1809defm: Loadxrm_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1810defm: Loadxrm_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1811defm: Loadxrm_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1812defm: Loadxrm_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1813defm: Loadxrm_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1814defm: Loadxrm_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1815defm: Loadxrm_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1816
1817// Absolute address
1818
1819let AddedComplexity = 60 in {
1820 def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>;
1821 def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>;
1822 def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>;
1823 def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>;
1824 def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>;
1825 def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>;
1826 def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>;
1827 def: Loada_pat<load, i32, anyimm2, PS_loadriabs>;
1828 def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>;
1829 def: Loada_pat<load, f32, anyimm2, PS_loadriabs>;
1830 def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>;
1831
1832 def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>;
1833 def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>;
1834 def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>;
1835 def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>;
1836}
1837
1838let AddedComplexity = 30 in {
1839 def: Loadam_pat<extloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1840 def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>;
1841 def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1842 def: Loadam_pat<extloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1843 def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>;
1844 def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1845 def: Loadam_pat<extloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1846 def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>;
1847 def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
1848
1849 def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>;
1850 def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>;
1851}
1852
1853// GP-relative address
1854
1855let AddedComplexity = 100 in {
1856 def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>;
1857 def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>;
1858 def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>;
1859 def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>;
1860 def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>;
1861 def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>;
1862 def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>;
1863 def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>;
1864 def: Loada_pat<load, i32, addrgp, L2_loadrigp>;
1865 def: Loada_pat<load, i64, addrgp, L2_loadrdgp>;
1866 def: Loada_pat<load, f32, addrgp, L2_loadrigp>;
1867 def: Loada_pat<load, f64, addrgp, L2_loadrdgp>;
1868
1869 def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
1870 def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
1871 def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
1872 def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
1873}
1874
1875let AddedComplexity = 70 in {
1876 def: Loadam_pat<extloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1877 def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>;
1878 def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
1879 def: Loadam_pat<extloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1880 def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>;
1881 def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
1882 def: Loadam_pat<extloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
1883 def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>;
1884 def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
1885
1886 def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
1887 def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>;
1888}
1889
1890
1891// Sign-extending loads of i1 need to replicate the lowest bit throughout
1892// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
1893// do the trick.
1894let AddedComplexity = 20 in
1895def: Pat<(i32 (sextloadi1 I32:$Rs)),
1896 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
1897
1898// Patterns for loads of i1:
1899def: Pat<(i1 (load AddrFI:$fi)),
1900 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
1901def: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))),
1902 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
1903def: Pat<(i1 (load I32:$Rs)),
1904 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
1905
1906// HVX loads
1907
1908multiclass HvxLd_pat<InstHexagon MI, PatFrag Load, ValueType VT,
1909 PatFrag ImmPred> {
1910 def: Pat<(VT (Load I32:$Rt)), (MI I32:$Rt, 0)>;
1911 def: Pat<(VT (Load (add I32:$Rt, ImmPred:$s))), (MI I32:$Rt, imm:$s)>;
1912}
1913
1914
1915let Predicates = [UseHVX] in {
1916 multiclass HvxLdVs_pat<InstHexagon MI, PatFrag Load> {
1917 defm: HvxLd_pat<MI, Load, VecI8, IsVecOff>;
1918 defm: HvxLd_pat<MI, Load, VecI16, IsVecOff>;
1919 defm: HvxLd_pat<MI, Load, VecI32, IsVecOff>;
1920 defm: HvxLd_pat<MI, Load, VecI64, IsVecOff>;
1921 }
1922 defm: HvxLdVs_pat<V6_vL32b_nt_ai, alignednontemporalload>;
1923 defm: HvxLdVs_pat<V6_vL32b_ai, alignedload>;
1924 defm: HvxLdVs_pat<V6_vL32Ub_ai, unalignedload>;
1925
1926 multiclass HvxLdWs_pat<InstHexagon MI, PatFrag Load> {
1927 defm: HvxLd_pat<MI, Load, VecPI8, IsVecOff>;
1928 defm: HvxLd_pat<MI, Load, VecPI16, IsVecOff>;
1929 defm: HvxLd_pat<MI, Load, VecPI32, IsVecOff>;
1930 defm: HvxLd_pat<MI, Load, VecPI64, IsVecOff>;
1931 }
1932 defm: HvxLdWs_pat<PS_vloadrw_nt_ai, alignednontemporalload>;
1933 defm: HvxLdWs_pat<PS_vloadrw_ai, alignedload>;
1934 defm: HvxLdWs_pat<PS_vloadrwu_ai, unalignedload>;
1935}
1936
1937
1938// --(12) Store ----------------------------------------------------------
1939//
1940
1941
1942class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI>
1943 : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4),
1944 (MI I32:$Rx, imm:$s4, Value:$Rt)>;
1945
1946def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
1947def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
1948def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
1949def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
1950
1951// Patterns for generating stores, where the address takes different forms:
1952// - frameindex,
1953// - frameindex + offset,
1954// - base + offset,
1955// - simple (base address without offset).
1956// These would usually be used together (via Storexi_pat defined below), but
1957// in some cases one may want to apply different properties (such as
1958// AddedComplexity) to the individual patterns.
1959class Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1960 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
1961
1962multiclass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
1963 InstHexagon MI> {
1964 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
1965 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
1966 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
1967 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
1968}
1969
1970multiclass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
1971 InstHexagon MI> {
1972 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
1973 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
1974 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
1975 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
1976}
1977
1978class Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1979 : Pat<(Store Value:$Rt, I32:$Rs),
1980 (MI IntRegs:$Rs, 0, Value:$Rt)>;
1981
1982// Patterns for generating stores, where the address takes different forms,
1983// and where the value being stored is transformed through the value modifier
1984// ValueMod. The address forms are same as above.
1985class Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
1986 InstHexagon MI>
1987 : Pat<(Store Value:$Rs, AddrFI:$fi),
1988 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
1989
1990multiclass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
1991 PatFrag ValueMod, InstHexagon MI> {
1992 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
1993 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
1994 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
1995 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
1996}
1997
1998multiclass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
1999 PatFrag ValueMod, InstHexagon MI> {
2000 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2001 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2002 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2003 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2004}
2005
2006class Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2007 InstHexagon MI>
2008 : Pat<(Store Value:$Rt, I32:$Rs),
2009 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
2010
2011multiclass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2012 InstHexagon MI> {
2013 defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>;
2014 def: Storexi_fi_pat <Store, Value, MI>;
2015 defm: Storexi_add_pat <Store, Value, ImmPred, MI>;
2016}
2017
2018multiclass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2019 PatFrag ValueMod, InstHexagon MI> {
2020 defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2021 def: Storexim_fi_pat <Store, Value, ValueMod, MI>;
2022 defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2023}
2024
2025// Reg<<S + Imm
2026class Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI>
2027 : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)),
2028 (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>;
2029
2030// Reg<<S + Reg
2031class Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2032 : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))),
2033 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
2034
2035// Reg + Reg
2036class Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2037 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
2038 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
2039
2040class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2041 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2042
2043class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2044 InstHexagon MI>
2045 : Pat<(Store Value:$val, Addr:$addr),
2046 (MI Addr:$addr, (ValueMod Value:$val))>;
2047
2048// Regular stores in the DAG have two operands: value and address.
2049// Atomic stores also have two, but they are reversed: address, value.
2050// To use atomic stores with the patterns, they need to have their operands
2051// swapped. This relies on the knowledge that the F.Fragment uses names
2052// "ptr" and "val".
2053class SwapSt<PatFrag F>
2054 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
2055 F.OperandTransform>;
2056
2057def IMM_BYTE : SDNodeXForm<imm, [{
2058 // -1 can be represented as 255, etc.
2059 // assigning to a byte restores our desired signed value.
2060 int8_t imm = N->getSExtValue();
2061 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2062}]>;
2063
2064def IMM_HALF : SDNodeXForm<imm, [{
2065 // -1 can be represented as 65535, etc.
2066 // assigning to a short restores our desired signed value.
2067 int16_t imm = N->getSExtValue();
2068 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2069}]>;
2070
2071def IMM_WORD : SDNodeXForm<imm, [{
2072 // -1 can be represented as 4294967295, etc.
2073 // Currently, it's not doing this. But some optimization
2074 // might convert -1 to a large +ve number.
2075 // assigning to a word restores our desired signed value.
2076 int32_t imm = N->getSExtValue();
2077 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2078}]>;
2079
2080def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
2081def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
2082def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
2083
2084// Even though the offset is not extendable in the store-immediate, we
2085// can still generate the fi# in the base address. If the final offset
2086// is not valid for the instruction, we will replace it with a scratch
2087// register.
2088class SmallStackStore<PatFrag Store>
2089 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2090 return isSmallStackStore(cast<StoreSDNode>(N));
2091}]>;
2092
2093// This is the complement of SmallStackStore.
2094class LargeStackStore<PatFrag Store>
2095 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2096 return !isSmallStackStore(cast<StoreSDNode>(N));
2097}]>;
2098
2099// Preferred addressing modes for various combinations of stored value
2100// and address computation.
2101// For stores where the address and value are both immediates, prefer
2102// store-immediate. The reason is that the constant-extender optimization
2103// can replace store-immediate with a store-register, but there is nothing
2104// to generate a store-immediate out of a store-register.
2105//
2106// C R F F+C R+C R+R R<<S+C R<<S+R
2107// --+-------+-----+-----+------+-----+-----+--------+--------
2108// C | imm | imm | imm | imm | imm | rr | ur | rr
2109// R | abs* | io | io | io | io | rr | ur | rr
2110//
2111// (*) Absolute or GP-relative.
2112//
2113// Note that any expression can be matched by Reg. In particular, an immediate
2114// can always be placed in a register, so patterns checking for Imm should
2115// have a higher priority than the ones involving Reg that could also match.
2116// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the
2117// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before
2118// Reg alone.
2119//
2120// The order in which the different combinations are tried:
2121//
2122// C F R F+C R+C R+R R<<S+C R<<S+R
2123// --+-------+-----+-----+------+-----+-----+--------+--------
2124// C | 1 | 6 | - | 5 | 9 | - | - | -
2125// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4
2126
2127
2128// First, match the unusual case of doubleword store into Reg+Imm4, i.e.
2129// a store where the offset Imm4 is a multiple of 4, but not of 8. This
2130// implies that Reg is also a proper multiple of 4. To still generate a
2131// doubleword store, add 4 to Reg, and subtract 4 from the offset.
2132
2133def s30_2ProperPred : PatLeaf<(i32 imm), [{
2134 int64_t v = (int64_t)N->getSExtValue();
2135 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
2136}]>;
2137def RoundTo8 : SDNodeXForm<imm, [{
2138 int32_t Imm = N->getSExtValue();
2139 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
2140}]>;
2141
2142let AddedComplexity = 150 in
2143def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
2144 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
2145
2146class Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2147 : Pat<(Store Value:$val, anyimm:$addr),
2148 (MI (ToI32 $addr), 0, Value:$val)>;
2149class Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2150 InstHexagon MI>
2151 : Pat<(Store Value:$val, anyimm:$addr),
2152 (MI (ToI32 $addr), 0, (ValueMod Value:$val))>;
2153
2154let AddedComplexity = 140 in {
2155 def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2156 def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2157 def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>;
2158
2159 def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>;
2160 def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>;
2161 def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>;
2162}
2163
2164// GP-relative address
2165let AddedComplexity = 120 in {
2166 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2167 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2168 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2169 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2170 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2171 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2172 def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2173 def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2174 def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2175 def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2176
2177 def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>;
2178 def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>;
2179 def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>;
2180 def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2181}
2182
2183// Absolute address
2184let AddedComplexity = 110 in {
2185 def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>;
2186 def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>;
2187 def: Storea_pat<store, I32, anyimm2, PS_storeriabs>;
2188 def: Storea_pat<store, I64, anyimm3, PS_storerdabs>;
2189 def: Storea_pat<store, F32, anyimm2, PS_storeriabs>;
2190 def: Storea_pat<store, F64, anyimm3, PS_storerdabs>;
2191 def: Storea_pat<SwapSt<atomic_store_8>, I32, anyimm0, PS_storerbabs>;
2192 def: Storea_pat<SwapSt<atomic_store_16>, I32, anyimm1, PS_storerhabs>;
2193 def: Storea_pat<SwapSt<atomic_store_32>, I32, anyimm2, PS_storeriabs>;
2194 def: Storea_pat<SwapSt<atomic_store_64>, I64, anyimm3, PS_storerdabs>;
2195
2196 def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>;
2197 def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>;
2198 def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>;
2199 def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>;
2200}
2201
2202// Reg<<S + Imm
2203let AddedComplexity = 100 in {
2204 def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>;
2205 def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>;
2206 def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>;
2207 def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>;
2208 def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>;
2209 def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>;
2210
2211 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)),
2212 (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>;
2213}
2214
2215// Reg<<S + Reg
2216let AddedComplexity = 90 in {
2217 def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>;
2218 def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>;
2219 def: Storexr_shl_pat<store, I32, S4_storeri_rr>;
2220 def: Storexr_shl_pat<store, I64, S4_storerd_rr>;
2221 def: Storexr_shl_pat<store, F32, S4_storeri_rr>;
2222 def: Storexr_shl_pat<store, F64, S4_storerd_rr>;
2223
2224 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)),
2225 (S4_storerb_ur IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>;
2226}
2227
2228class SS_<PatFrag F> : SmallStackStore<F>;
2229class LS_<PatFrag F> : LargeStackStore<F>;
2230
2231multiclass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2232 defm: Storexim_fi_add_pat<S, V, O, M, I>;
2233}
2234multiclass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2235 defm: Storexi_fi_add_pat<S, V, O, I>;
2236}
2237
2238// Fi+Imm, store-immediate
2239let AddedComplexity = 80 in {
2240 defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2241 defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2242 defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2243
2244 defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>;
2245 defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>;
2246 defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>;
2247
2248 // For large-stack stores, generate store-register (prefer explicit Fi
2249 // in the address).
2250 defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>;
2251 defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>;
2252 defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>;
2253}
2254
2255// Fi, store-immediate
2256let AddedComplexity = 70 in {
2257 def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>;
2258 def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>;
2259 def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>;
2260
2261 def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>;
2262 def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>;
2263 def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>;
2264
2265 // For large-stack stores, generate store-register (prefer explicit Fi
2266 // in the address).
2267 def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>;
2268 def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>;
2269 def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>;
2270}
2271
2272// Fi+Imm, Fi, store-register
2273let AddedComplexity = 60 in {
2274 defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>;
2275 defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>;
2276 defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>;
2277 defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>;
2278 defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>;
2279 defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>;
2280 defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>;
2281
2282 def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>;
2283 def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>;
2284 def: Storexi_fi_pat<store, I32, S2_storeri_io>;
2285 def: Storexi_fi_pat<store, I64, S2_storerd_io>;
2286 def: Storexi_fi_pat<store, F32, S2_storeri_io>;
2287 def: Storexi_fi_pat<store, F64, S2_storerd_io>;
2288 def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>;
2289}
2290
2291
2292multiclass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2293 defm: Storexim_add_pat<S, V, O, M, I>;
2294}
2295multiclass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2296 defm: Storexi_add_pat<S, V, O, I>;
2297}
2298
2299// Reg+Imm, store-immediate
2300let AddedComplexity = 50 in {
2301 defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2302 defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2303 defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2304
2305 defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>;
2306 defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>;
2307 defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>;
2308}
2309
2310// Reg+Imm, store-register
2311let AddedComplexity = 40 in {
2312 defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>;
2313 defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>;
2314 defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>;
2315 defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>;
2316 defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>;
2317 defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>;
2318
2319 defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>;
2320 defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>;
2321 defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>;
2322 defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>;
2323
2324 defm: Storexi_pat<SwapSt<atomic_store_8>, I32, anyimm0, S2_storerb_io>;
2325 defm: Storexi_pat<SwapSt<atomic_store_16>, I32, anyimm1, S2_storerh_io>;
2326 defm: Storexi_pat<SwapSt<atomic_store_32>, I32, anyimm2, S2_storeri_io>;
2327 defm: Storexi_pat<SwapSt<atomic_store_64>, I64, anyimm3, S2_storerd_io>;
2328}
2329
2330// Reg+Reg
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002331let AddedComplexity = 30 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002332 def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>;
2333 def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>;
2334 def: Storexr_add_pat<store, I32, S4_storeri_rr>;
2335 def: Storexr_add_pat<store, I64, S4_storerd_rr>;
2336 def: Storexr_add_pat<store, F32, S4_storeri_rr>;
2337 def: Storexr_add_pat<store, F64, S4_storerd_rr>;
2338
2339 def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)),
2340 (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002341}
2342
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002343// Reg, store-immediate
2344let AddedComplexity = 20 in {
2345 def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2346 def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2347 def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002348
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002349 def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>;
2350 def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>;
2351 def: Storexi_base_pat<store, anyimm, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002352}
2353
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002354// Reg, store-register
2355let AddedComplexity = 10 in {
2356 def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>;
2357 def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>;
2358 def: Storexi_base_pat<store, I32, S2_storeri_io>;
2359 def: Storexi_base_pat<store, I64, S2_storerd_io>;
2360 def: Storexi_base_pat<store, F32, S2_storeri_io>;
2361 def: Storexi_base_pat<store, F64, S2_storerd_io>;
2362
2363 def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
2364 def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
2365 def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
2366 def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>;
2367
2368 def: Storexi_base_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
2369 def: Storexi_base_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
2370 def: Storexi_base_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
2371 def: Storexi_base_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
2372}
2373
2374// HVX stores
2375
2376multiclass HvxSt_pat<InstHexagon MI, PatFrag Store, PatFrag ImmPred,
2377 PatFrag Value> {
2378 def: Pat<(Store Value:$Vs, I32:$Rt),
2379 (MI I32:$Rt, 0, Value:$Vs)>;
2380 def: Pat<(Store Value:$Vs, (add I32:$Rt, ImmPred:$s)),
2381 (MI I32:$Rt, imm:$s, Value:$Vs)>;
2382}
2383
2384let Predicates = [UseHVX] in {
2385 multiclass HvxStVs_pat<InstHexagon MI, PatFrag Store> {
2386 defm: HvxSt_pat<MI, Store, IsVecOff, HVI8>;
2387 defm: HvxSt_pat<MI, Store, IsVecOff, HVI16>;
2388 defm: HvxSt_pat<MI, Store, IsVecOff, HVI32>;
2389 defm: HvxSt_pat<MI, Store, IsVecOff, HVI64>;
2390 }
2391 defm: HvxStVs_pat<V6_vS32b_nt_ai, alignednontemporalstore>;
2392 defm: HvxStVs_pat<V6_vS32b_ai, alignedstore>;
2393 defm: HvxStVs_pat<V6_vS32Ub_ai, unalignedstore>;
2394
2395 multiclass HvxStWs_pat<InstHexagon MI, PatFrag Store> {
2396 defm: HvxSt_pat<MI, Store, IsVecOff, HWI8>;
2397 defm: HvxSt_pat<MI, Store, IsVecOff, HWI16>;
2398 defm: HvxSt_pat<MI, Store, IsVecOff, HWI32>;
2399 defm: HvxSt_pat<MI, Store, IsVecOff, HWI64>;
2400 }
2401 defm: HvxStWs_pat<PS_vstorerw_nt_ai, alignednontemporalstore>;
2402 defm: HvxStWs_pat<PS_vstorerw_ai, alignedstore>;
2403 defm: HvxStWs_pat<PS_vstorerwu_ai, unalignedstore>;
2404}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002405
2406
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002407// --(13) Memop ----------------------------------------------------------
2408//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002409
2410def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002411 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002412 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002413}]>;
2414
2415def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002416 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002417 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002418}]>;
2419
2420def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002421 int64_t V = N->getSExtValue();
2422 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002423}]>;
2424
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002425def IsNPow2_8 : PatLeaf<(i32 imm), [{
2426 uint8_t NV = ~N->getZExtValue();
2427 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002428}]>;
2429
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002430def IsNPow2_16 : PatLeaf<(i32 imm), [{
2431 uint16_t NV = ~N->getZExtValue();
2432 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002433}]>;
2434
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002435def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002436 uint8_t V = N->getZExtValue();
2437 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002438}]>;
2439
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002440def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002441 uint16_t V = N->getZExtValue();
2442 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002443}]>;
2444
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002445def LogN2_8 : SDNodeXForm<imm, [{
2446 uint8_t NV = ~N->getZExtValue();
2447 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002448}]>;
2449
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002450def LogN2_16 : SDNodeXForm<imm, [{
2451 uint16_t NV = ~N->getZExtValue();
2452 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002453}]>;
2454
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002455def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
2456
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002457multiclass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2458 InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002459 // Addr: i32
2460 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
2461 (MI I32:$Rs, 0, I32:$A)>;
2462 // Addr: fi
2463 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
2464 (MI AddrFI:$Rs, 0, I32:$A)>;
2465}
2466
2467multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2468 SDNode Oper, InstHexagon MI> {
2469 // Addr: i32
2470 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
2471 (add I32:$Rs, ImmPred:$Off)),
2472 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002473 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
2474 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002475 (MI I32:$Rs, imm:$Off, I32:$A)>;
2476 // Addr: fi
2477 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2478 (add AddrFI:$Rs, ImmPred:$Off)),
2479 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002480 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2481 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002482 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
2483}
2484
2485multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2486 SDNode Oper, InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002487 defm: Memopxr_base_pat <Load, Store, Oper, MI>;
2488 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002489}
2490
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002491let AddedComplexity = 200 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002492 // add reg
2493 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
2494 /*anyext*/ L4_add_memopb_io>;
2495 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
2496 /*sext*/ L4_add_memopb_io>;
2497 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
2498 /*zext*/ L4_add_memopb_io>;
2499 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
2500 /*anyext*/ L4_add_memoph_io>;
2501 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
2502 /*sext*/ L4_add_memoph_io>;
2503 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
2504 /*zext*/ L4_add_memoph_io>;
2505 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
2506
2507 // sub reg
2508 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
2509 /*anyext*/ L4_sub_memopb_io>;
2510 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
2511 /*sext*/ L4_sub_memopb_io>;
2512 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
2513 /*zext*/ L4_sub_memopb_io>;
2514 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
2515 /*anyext*/ L4_sub_memoph_io>;
2516 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
2517 /*sext*/ L4_sub_memoph_io>;
2518 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
2519 /*zext*/ L4_sub_memoph_io>;
2520 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
2521
2522 // and reg
2523 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
2524 /*anyext*/ L4_and_memopb_io>;
2525 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
2526 /*sext*/ L4_and_memopb_io>;
2527 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
2528 /*zext*/ L4_and_memopb_io>;
2529 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
2530 /*anyext*/ L4_and_memoph_io>;
2531 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
2532 /*sext*/ L4_and_memoph_io>;
2533 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
2534 /*zext*/ L4_and_memoph_io>;
2535 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
2536
2537 // or reg
2538 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
2539 /*anyext*/ L4_or_memopb_io>;
2540 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
2541 /*sext*/ L4_or_memopb_io>;
2542 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
2543 /*zext*/ L4_or_memopb_io>;
2544 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
2545 /*anyext*/ L4_or_memoph_io>;
2546 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
2547 /*sext*/ L4_or_memoph_io>;
2548 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
2549 /*zext*/ L4_or_memoph_io>;
2550 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
2551}
2552
2553
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002554multiclass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2555 PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002556 // Addr: i32
2557 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
2558 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
2559 // Addr: fi
2560 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
2561 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
2562}
2563
2564multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2565 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2566 InstHexagon MI> {
2567 // Addr: i32
2568 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
2569 (add I32:$Rs, ImmPred:$Off)),
2570 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002571 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
2572 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002573 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2574 // Addr: fi
2575 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2576 (add AddrFI:$Rs, ImmPred:$Off)),
2577 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002578 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2579 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002580 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2581}
2582
2583multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2584 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2585 InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002586 defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>;
2587 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002588}
2589
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002590let AddedComplexity = 220 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002591 // add imm
2592 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2593 /*anyext*/ IdImm, L4_iadd_memopb_io>;
2594 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2595 /*sext*/ IdImm, L4_iadd_memopb_io>;
2596 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2597 /*zext*/ IdImm, L4_iadd_memopb_io>;
2598 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2599 /*anyext*/ IdImm, L4_iadd_memoph_io>;
2600 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2601 /*sext*/ IdImm, L4_iadd_memoph_io>;
2602 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2603 /*zext*/ IdImm, L4_iadd_memoph_io>;
2604 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
2605 L4_iadd_memopw_io>;
2606 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2607 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
2608 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2609 /*sext*/ NegImm8, L4_iadd_memopb_io>;
2610 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2611 /*zext*/ NegImm8, L4_iadd_memopb_io>;
2612 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2613 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
2614 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2615 /*sext*/ NegImm16, L4_iadd_memoph_io>;
2616 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2617 /*zext*/ NegImm16, L4_iadd_memoph_io>;
2618 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
2619 L4_iadd_memopw_io>;
2620
2621 // sub imm
2622 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2623 /*anyext*/ IdImm, L4_isub_memopb_io>;
2624 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2625 /*sext*/ IdImm, L4_isub_memopb_io>;
2626 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2627 /*zext*/ IdImm, L4_isub_memopb_io>;
2628 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2629 /*anyext*/ IdImm, L4_isub_memoph_io>;
2630 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2631 /*sext*/ IdImm, L4_isub_memoph_io>;
2632 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2633 /*zext*/ IdImm, L4_isub_memoph_io>;
2634 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
2635 L4_isub_memopw_io>;
2636 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2637 /*anyext*/ NegImm8, L4_isub_memopb_io>;
2638 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2639 /*sext*/ NegImm8, L4_isub_memopb_io>;
2640 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2641 /*zext*/ NegImm8, L4_isub_memopb_io>;
2642 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2643 /*anyext*/ NegImm16, L4_isub_memoph_io>;
2644 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2645 /*sext*/ NegImm16, L4_isub_memoph_io>;
2646 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2647 /*zext*/ NegImm16, L4_isub_memoph_io>;
2648 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
2649 L4_isub_memopw_io>;
2650
2651 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002652 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2653 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
2654 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2655 /*sext*/ LogN2_8, L4_iand_memopb_io>;
2656 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2657 /*zext*/ LogN2_8, L4_iand_memopb_io>;
2658 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2659 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
2660 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2661 /*sext*/ LogN2_16, L4_iand_memoph_io>;
2662 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2663 /*zext*/ LogN2_16, L4_iand_memoph_io>;
2664 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
2665 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002666
2667 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002668 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2669 /*anyext*/ Log2_8, L4_ior_memopb_io>;
2670 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2671 /*sext*/ Log2_8, L4_ior_memopb_io>;
2672 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2673 /*zext*/ Log2_8, L4_ior_memopb_io>;
2674 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2675 /*anyext*/ Log2_16, L4_ior_memoph_io>;
2676 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2677 /*sext*/ Log2_16, L4_ior_memoph_io>;
2678 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2679 /*zext*/ Log2_16, L4_ior_memoph_io>;
2680 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
2681 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002682}
2683
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002684
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002685// --(14) PIC ------------------------------------------------------------
2686//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002687
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002688def SDT_HexagonAtGot
2689 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
2690def SDT_HexagonAtPcrel
2691 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002692
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002693// AT_GOT address-of-GOT, address-of-global, offset-in-global
2694def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
2695// AT_PCREL address-of-global
2696def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
2697
2698def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
2699 (L2_loadri_io I32:$got, imm:$addr)>;
2700def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
2701 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
2702def: Pat<(HexagonAtPcrel I32:$addr),
2703 (C4_addipc imm:$addr)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002704
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002705
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002706// --(15) Call -----------------------------------------------------------
2707//
2708
2709// Pseudo instructions.
2710def SDT_SPCallSeqStart
2711 : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2712def SDT_SPCallSeqEnd
2713 : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2714
2715def callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
2716 [SDNPHasChain, SDNPOutGlue]>;
2717def callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
2718 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
2719
2720def SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
2721
2722def HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
2723 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2724def callv3: SDNode<"HexagonISD::CALL", SDT_SPCall,
2725 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2726def callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall,
2727 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2728
2729def: Pat<(callseq_start timm:$amt, timm:$amt2),
2730 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
2731def: Pat<(callseq_end timm:$amt1, timm:$amt2),
2732 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
2733
2734def: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>;
2735def: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>;
2736def: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>;
2737
2738def: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>;
2739def: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>;
2740def: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>;
2741def: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>;
2742
2743def: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>;
2744def: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>;
2745def: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>;
2746
2747def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
2748 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2749def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
2750
2751def: Pat<(retflag), (PS_jmpret (i32 R31))>;
2752def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
2753
2754
2755// --(16) Branch ---------------------------------------------------------
2756//
2757
2758def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
2759def: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>;
2760
2761def: Pat<(brcond I1:$Pu, bb:$dst),
2762 (J2_jumpt I1:$Pu, bb:$dst)>;
2763def: Pat<(brcond (not I1:$Pu), bb:$dst),
2764 (J2_jumpf I1:$Pu, bb:$dst)>;
2765def: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst),
2766 (J2_jumpf I1:$Pu, bb:$dst)>;
2767def: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst),
2768 (J2_jumpt I1:$Pu, bb:$dst)>;
2769
2770
2771// --(17) Misc -----------------------------------------------------------
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002772
2773
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002774// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002775// for C code of the form r = (c>='0' && c<='9') ? 1 : 0.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002776// The isdigit transformation relies on two 'clever' aspects:
2777// 1) The data type is unsigned which allows us to eliminate a zero test after
2778// biasing the expression by 48. We are depending on the representation of
2779// the unsigned types, and semantics.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002780// 2) The front end has converted <= 9 into < 10 on entry to LLVM.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002781//
2782// For the C code:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002783// retval = (c >= '0' && c <= '9') ? 1 : 0;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002784// The code is transformed upstream of llvm into
2785// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002786
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002787def u7_0PosImmPred : ImmLeaf<i32, [{
2788 // True if the immediate fits in an 7-bit unsigned field and is positive.
2789 return Imm > 0 && isUInt<7>(Imm);
2790}]>;
2791
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002792let AddedComplexity = 139 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002793def: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))),
2794 (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002795
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002796let AddedComplexity = 100 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002797def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
2798 (i32 (extloadi8 (add I32:$b, 3))),
2799 24, 8),
2800 (i32 16)),
2801 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
2802 (zextloadi8 I32:$b)),
2803 (A2_swiz (L2_loadri_io I32:$b, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002804
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002805
2806// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2807// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2808// We don't really want either one here.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002809def SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2810def HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2811 [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002812
2813def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2814 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2815def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2816 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2817
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002818def SDTHexagonALLOCA
2819 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2820def HexagonALLOCA
2821 : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002822
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002823def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
2824 (PS_alloca IntRegs:$Rs, imm:$A)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002825
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002826def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
2827def: Pat<(HexagonBARRIER), (Y2_barrier)>;
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002828
2829// Read cycle counter.
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002830def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
2831def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
2832 [SDNPHasChain]>;
2833
2834def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;