blob: a8c5658337b41034d48b06608cc8f98454995ae9 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000010// Pattern fragment that combines the value type and the register class
11// into a single parameter.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000012
13// Pattern fragments to extract the low and high subregisters from a
14// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +000015def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
16def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000017
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +000018def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
19 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000020
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +000021def Iss4_6 : PatLeaf<(i32 imm), [{
22 int32_t V = N->getSExtValue();
23 return isShiftedInt<4,6>(V);
24}]>;
25
26def Iss4_7 : PatLeaf<(i32 imm), [{
27 int32_t V = N->getSExtValue();
28 return isShiftedInt<4,7>(V);
29}]>;
30
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000031def IsPow2_32 : PatLeaf<(i32 imm), [{
32 uint32_t V = N->getZExtValue();
33 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000034}]>;
35
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000036def IsPow2_64 : PatLeaf<(i64 imm), [{
37 uint64_t V = N->getZExtValue();
38 return isPowerOf2_64(V);
39}]>;
40
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000041def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000042 uint32_t NV = ~N->getZExtValue();
43 return isPowerOf2_32(NV);
44}]>;
45
46def IsPow2_64L : PatLeaf<(i64 imm), [{
47 uint64_t V = N->getZExtValue();
48 return isPowerOf2_64(V) && Log2_64(V) < 32;
49}]>;
50
51def IsPow2_64H : PatLeaf<(i64 imm), [{
52 uint64_t V = N->getZExtValue();
53 return isPowerOf2_64(V) && Log2_64(V) >= 32;
54}]>;
55
56def IsNPow2_64L : PatLeaf<(i64 imm), [{
57 uint64_t NV = ~N->getZExtValue();
58 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
59}]>;
60
61def IsNPow2_64H : PatLeaf<(i64 imm), [{
62 uint64_t NV = ~N->getZExtValue();
63 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000064}]>;
65
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000066def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000067 int32_t V = N->getSExtValue();
68 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000069}]>;
70
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000071def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000072 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000073 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000074 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000075}]>;
76
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000077def UDEC32 : SDNodeXForm<imm, [{
78 uint32_t V = N->getZExtValue();
79 assert(V >= 32);
80 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
81}]>;
82
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000083def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000084 uint32_t V = N->getZExtValue();
85 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
86}]>;
87
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000088def Log2_64 : SDNodeXForm<imm, [{
89 uint64_t V = N->getZExtValue();
90 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
91}]>;
92
93def LogN2_32 : SDNodeXForm<imm, [{
94 uint32_t NV = ~N->getZExtValue();
95 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
96}]>;
97
98def LogN2_64 : SDNodeXForm<imm, [{
99 uint64_t NV = ~N->getZExtValue();
100 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
101}]>;
102
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000103def ToZext64: OutPatFrag<(ops node:$Rs),
104 (i64 (A4_combineir 0, (i32 $Rs)))>;
105def ToSext64: OutPatFrag<(ops node:$Rs),
106 (i64 (A2_sxtw (i32 $Rs)))>;
107
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000108
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000109class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000110 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000111 (MI IntRegs:$src1, ImmPred:$src2)>;
112
113def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
114def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
115def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
116
117def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
118 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
119
120def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
121def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
122
123// Pats for instruction selection.
124class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000125 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000126 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
127
128def: BinOp32_pat<add, A2_add, i32>;
129def: BinOp32_pat<and, A2_and, i32>;
130def: BinOp32_pat<or, A2_or, i32>;
131def: BinOp32_pat<sub, A2_sub, i32>;
132def: BinOp32_pat<xor, A2_xor, i32>;
133
134def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
135def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
136
137// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
138// that reverse the order of the operands.
139class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
140
141// Pats for compares. They use PatFrags as operands, not SDNodes,
142// since seteq/setgt/etc. are defined as ParFrags.
143class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000144 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000145 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000146
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000147def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
148def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000149def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
150
151def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
152def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
153
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000154def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000155 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
156
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000157def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
158 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000159
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000160def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000161 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000162def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000163 (A2_andir IntRegs:$Rs, imm:$s10)>;
164
165def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
166 (A2_subri imm:$s10, IntRegs:$Rs)>;
167
168// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000169def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000170 (A2_subri -1, IntRegs:$src1)>;
171
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000172def TruncI64ToI32: SDNodeXForm<imm, [{
173 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
174}]>;
175
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000176def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000177def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000178
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000179def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000180 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
181
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000182def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000183 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
184
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000185def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000186 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
187
188def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
189def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
190def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
191def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
192
193class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
194 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
195 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
196
197def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
198def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
199def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
200def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
201def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
202def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
203def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
204def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
205
206// Add halfword.
207def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
208 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
209
210def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
211 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
212
213def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
214 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
215
216// Subtract halfword.
217def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
218 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
219
220def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
221 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
222
223// Here, depending on the operand being selected, we'll either generate a
224// min or max instruction.
225// Ex:
226// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
227// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
228// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
229// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
230
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000231multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000232 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000233 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
234 (Inst Val:$src1, Val:$src2)>;
235 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
236 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000237}
238
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000239def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000240 return isPositiveHalfWord(N);
241}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000242
243multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000244 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000245
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000246 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
247 IsPosHalf:$src1, IsPosHalf:$src2),
248 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000249 (Inst IntRegs:$src1, IntRegs:$src2)>;
250
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000251 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
252 IsPosHalf:$src2, IsPosHalf:$src1),
253 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000254 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
255}
256
257let AddedComplexity = 200 in {
258 defm: MinMax_pats<setge, A2_max, A2_min>;
259 defm: MinMax_pats<setgt, A2_max, A2_min>;
260 defm: MinMax_pats<setle, A2_min, A2_max>;
261 defm: MinMax_pats<setlt, A2_min, A2_max>;
262 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
263 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
264 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
265 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
266}
267
268class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000269 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000270 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
271
272def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
273def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
274def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
275def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
276def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
277
278def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
279def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
280
281def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
282def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
283def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
284
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000285def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000286
287def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
288def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
289def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
290def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
291def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
292
293def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
294 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
295def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
296
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000297def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000298def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
299def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000300
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000301def: Pat<(retflag), (PS_jmpret (i32 R31))>;
302def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000303
304// Patterns to select load-indexed (i.e. load from base+offset).
305multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
306 InstHexagon MI> {
307 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
308 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
309 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000310 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000311 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000312 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000313 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000314 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000315}
316
317let AddedComplexity = 20 in {
318 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
319 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
320 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
321 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
322 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
323 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
324
325 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
326 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
327 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
328 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
329 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
330 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
331 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
332 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
333 // No sextloadi1.
334}
335
336// Sign-extending loads of i1 need to replicate the lowest bit throughout
337// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
338// do the trick.
339let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000340def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000341 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
342
343def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
344def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
345def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
346
347def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
348 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
349def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
350 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
351def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
352 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
353def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
354 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
355def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
356 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000357def: Pat<(add (add IntRegs:$src2, s32_0ImmPred:$src3), IntRegs:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000358 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
359def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
360 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
361
362class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
363 PatLeaf ImmPred>
364 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
365 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
366
367class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
368 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
369 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
370
371def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
372def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
373
374def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
375def : T_MType_acc_pat2 <M2_nacci, add, sub>;
376
377def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
378def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
379def: T_MType_acc_pat2 <M4_or_and, and, or>;
380def: T_MType_acc_pat2 <M4_and_and, and, and>;
381def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
382def: T_MType_acc_pat2 <M4_or_or, or, or>;
383def: T_MType_acc_pat2 <M4_and_or, or, and>;
384def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
385
386class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000387 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
388 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000389
390def: T_MType_acc_pat3 <M4_or_andn, and, or>;
391def: T_MType_acc_pat3 <M4_and_andn, and, and>;
392def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
393
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000394// This complex pattern is really only to detect various forms of
395// sign-extension i32->i64. The selected value will be of type i64
396// whose low word is the value being extended. The high word is
397// unspecified.
398def Usxtw : ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
399
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000400def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000401def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000402def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000403
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +0000404def: Pat<(i32 (trunc (sra (mul Sext64:$Rs, Sext64:$Rt), (i32 32)))),
405 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
406def: Pat<(i32 (trunc (srl (mul Sext64:$Rs, Sext64:$Rt), (i32 32)))),
407 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
408
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000409def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
410 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000411
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000412def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
413 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000414
415// Multiply and accumulate, use full result.
416// Rxx[+-]=mpy(Rs,Rt)
417
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000418def: Pat<(add I64:$Rx, (mul Sext64:$Rs, Sext64:$Rt)),
419 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000420
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000421def: Pat<(sub I64:$Rx, (mul Sext64:$Rs, Sext64:$Rt)),
422 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000423
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000424def: Pat<(add I64:$Rx, (mul (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
425 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000426
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000427def: Pat<(add I64:$Rx, (mul (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
428 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000429
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000430def: Pat<(sub I64:$Rx, (mul (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
431 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000432
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000433def: Pat<(sub I64:$Rx, (mul (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
434 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000435
436class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
437 InstHexagon MI>
438 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
439 (MI I32:$src2, imm:$offset, Value:$src1)>;
440
441def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
442def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
443def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
444def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
445
446// Patterns for generating stores, where the address takes different forms:
447// - frameindex,
448// - frameindex + offset,
449// - base + offset,
450// - simple (base address without offset).
451// These would usually be used together (via Storex_pat defined below), but
452// in some cases one may want to apply different properties (such as
453// AddedComplexity) to the individual patterns.
454class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
455 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
456multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
457 InstHexagon MI> {
458 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
459 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000460 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000461 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
462}
463multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
464 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000465 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000466 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000467 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000468 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
469}
470class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000471 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000472 (MI IntRegs:$Rs, 0, Value:$Rt)>;
473
474// Patterns for generating stores, where the address takes different forms,
475// and where the value being stored is transformed through the value modifier
476// ValueMod. The address forms are same as above.
477class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
478 InstHexagon MI>
479 : Pat<(Store Value:$Rs, AddrFI:$fi),
480 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
481multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
482 PatFrag ValueMod, InstHexagon MI> {
483 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
484 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000485 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000486 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
487}
488multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
489 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000490 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000491 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000492 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000493 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
494}
495class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
496 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000497 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000498 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
499
500multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
501 InstHexagon MI> {
502 def: Storex_fi_pat <Store, Value, MI>;
503 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
504 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
505}
506
507multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
508 PatFrag ValueMod, InstHexagon MI> {
509 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
510 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
511 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
512}
513
514// Regular stores in the DAG have two operands: value and address.
515// Atomic stores also have two, but they are reversed: address, value.
516// To use atomic stores with the patterns, they need to have their operands
517// swapped. This relies on the knowledge that the F.Fragment uses names
518// "ptr" and "val".
519class SwapSt<PatFrag F>
520 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
521 F.OperandTransform>;
522
523let AddedComplexity = 20 in {
524 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
525 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
526 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
527 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
528
529 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
530 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
531 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
532 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
533}
534
535// Simple patterns should be tried with the least priority.
536def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
537def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
538def: Storex_simple_pat<store, I32, S2_storeri_io>;
539def: Storex_simple_pat<store, I64, S2_storerd_io>;
540
541def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
542def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
543def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
544def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
545
546let AddedComplexity = 20 in {
547 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
548 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
549 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
550}
551
552def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
553def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
554def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
555
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000556def: Pat <(i64 (sext I32:$src)), (A2_sxtw I32:$src)>;
557def: Pat <(i64 (sext_inreg I64:$src, i32)), (A2_sxtw (LoReg I64:$src))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000558
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000559def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000560 (A2_abs IntRegs:$src)>;
561
562let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000563def: Pat<(xor (add (sra I32:$src, (i32 31)),
564 I32:$src),
565 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000566 (A2_abs IntRegs:$src)>;
567
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000568def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000569 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000570def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000571 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000572def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000573 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
574
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000575def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000576 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
577
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000578def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000579 (A2_notp DoubleRegs:$src1)>;
580
581// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000582def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000583def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
584
585// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000586def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000587
588// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000589def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000590def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
591
592// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000593def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000594
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000595let AddedComplexity = 20 in { // Complexity greater than and/or/xor
596 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
597 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
598 def: Pat<(or I32:$Rs, IsPow2_32:$V),
599 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
600 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
601 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
602
603 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
604 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
605 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
606 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
607 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
608 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
609}
610
611// Clr/set/toggle bit for 64-bit values with immediate bit index.
612let AddedComplexity = 20 in { // Complexity greater than and/or/xor
613 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
614 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000615 (i32 (HiReg $Rss)), isub_hi,
616 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000617 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
618 (REG_SEQUENCE DoubleRegs,
619 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000620 isub_hi,
621 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000622
623 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
624 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000625 (i32 (HiReg $Rss)), isub_hi,
626 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000627 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
628 (REG_SEQUENCE DoubleRegs,
629 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000630 isub_hi,
631 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000632
633 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
634 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000635 (i32 (HiReg $Rss)), isub_hi,
636 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000637 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
638 (REG_SEQUENCE DoubleRegs,
639 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000640 isub_hi,
641 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000642}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000643
644let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000645 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000646 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000647 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000648 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000649 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000650 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000651 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000652 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
653}
654
655let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000656 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000657 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000658 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000659 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
660}
661
662let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000663def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000664 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
665
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000666def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000667 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000668 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000669 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000670 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
671 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000672 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
673
674// Patterns for loads of i1:
675def: Pat<(i1 (load AddrFI:$fi)),
676 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000677def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000678 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000679def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000680 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
681
682def I1toI32: OutPatFrag<(ops node:$Rs),
683 (C2_muxii (i1 $Rs), 1, 0)>;
684
685def I32toI1: OutPatFrag<(ops node:$Rs),
686 (i1 (C2_tfrrp (i32 $Rs)))>;
687
688defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
689def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
690
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000691def: Pat<(sra (add (sra I64:$src, u6_0ImmPred:$u6), 1), (i32 1)),
692 (S2_asr_i_p_rnd DoubleRegs:$src, imm:$u6)>, Requires<[HasV5T]>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000693def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000694 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000695def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000696 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000697def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000698 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
699
700let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000701def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000702 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
703
704def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
705def: Pat<(HexagonBARRIER), (Y2_barrier)>;
706
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000707def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000708 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
709
710
711// Support for generating global address.
712// Taken from X86InstrInfo.td.
713def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
714 SDTCisVT<1, i32>,
715 SDTCisPtrTy<0>]>;
716def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
717def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
718
719// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000720def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
721def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000722
723def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
724def: Pat<(i1 0), (PS_false)>;
725def: Pat<(i1 1), (PS_true)>;
726
727// Pseudo instructions.
Serge Pavlovd526b132017-05-09 13:35:13 +0000728def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32>,
729 SDTCisVT<1, i32> ]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000730def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
731 SDTCisVT<1, i32> ]>;
732
733def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
734 [SDNPHasChain, SDNPOutGlue]>;
735def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
736 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
737
738def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
739
740// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
741// Optional Flag and Variable Arguments.
742// Its 1 Operand has pointer type.
743def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
744 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
745
746
Serge Pavlovd526b132017-05-09 13:35:13 +0000747def: Pat<(callseq_start timm:$amt, timm:$amt2),
748 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000749def: Pat<(callseq_end timm:$amt1, timm:$amt2),
750 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
751
752//Tail calls.
753def: Pat<(HexagonTCRet tglobaladdr:$dst),
754 (PS_tailcall_i tglobaladdr:$dst)>;
755def: Pat<(HexagonTCRet texternalsym:$dst),
756 (PS_tailcall_i texternalsym:$dst)>;
757def: Pat<(HexagonTCRet I32:$dst),
758 (PS_tailcall_r I32:$dst)>;
759
760// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000761def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000762 (A2_zxth IntRegs:$src1)>;
763
764// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000765def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000766 (A2_zxtb IntRegs:$src1)>;
767
768// Map Add(p1, true) to p1 = not(p1).
769// Add(p1, false) should never be produced,
770// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000771def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000772 (C2_not PredRegs:$src1)>;
773
774// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000775def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000776 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
777
778// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
779// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000780def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
781 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000782 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
783
784// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
785// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000786def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000787 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
788
789// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000790def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000791 (J2_jumpf PredRegs:$src1, bb:$offset)>;
792
793// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000794def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000795 (A2_sxtw (LoReg DoubleRegs:$src1))>;
796
797// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000798def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000799 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
800
801// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000802def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000803 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
804
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000805def: Pat<(brcond (i1 (setne I32:$Rs, I32:$Rt)), bb:$offset),
806 (J2_jumpf (C2_cmpeq I32:$Rs, I32:$Rt), bb:$offset)>;
807def: Pat<(brcond (i1 (setne I32:$Rs, s10_0ImmPred:$s10)), bb:$offset),
808 (J2_jumpf (C2_cmpeqi I32:$Rs, imm:$s10), bb:$offset)>;
809def: Pat<(brcond (i1 (setne I1:$Pu, (i1 -1))), bb:$offset),
810 (J2_jumpf PredRegs:$Pu, bb:$offset)>;
811def: Pat<(brcond (i1 (setne I1:$Pu, (i1 0))), bb:$offset),
812 (J2_jumpt PredRegs:$Pu, bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000813
814// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000815def: Pat<(brcond (i1 (setlt I32:$Rs, s8_0ImmPred:$s8)), bb:$offset),
816 (J2_jumpf (C2_cmpgti IntRegs:$Rs, (SDEC1 imm:$s8)), bb:$offset)>;
817
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000818
819// Map from a 64-bit select to an emulated 64-bit mux.
820// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000821def: Pat<(select I1:$src1, I64:$src2,
822 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000823 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
824 (HiReg DoubleRegs:$src3)),
825 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
826 (LoReg DoubleRegs:$src3)))>;
827
828// Map from a 1-bit select to logical ops.
829// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000830def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000831 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
832 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
833
834// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000835def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000836 (LoReg DoubleRegs:$src)>;
837
838// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000839def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000840 (C2_tfrrp (LoReg DoubleRegs:$src))>;
841
842// rs <= rt -> !(rs > rt).
843let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000844def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000845 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
846
847// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000848def : Pat<(i1 (setle I32:$src1, I32:$src2)),
849 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000850
851// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000852def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000853 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
854
855// Map cmpne -> cmpeq.
856// Hexagon_TODO: We should improve on this.
857// rs != rt -> !(rs == rt).
858let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000859def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000860 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
861
862// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000863def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000864 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
865
866// Map cmpne(Rss) -> !cmpew(Rss).
867// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000868def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000869 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
870
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000871// rs >= rt -> rt <= rs
872def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
873 (C4_cmplte I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000874
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000875let AddedComplexity = 30 in
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000876def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
877 (C2_cmpgti IntRegs:$Rs, (SDEC1 imm:$s10))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000878
879// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
880// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000881def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000882 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
883
884// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
885// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
886// rs < rt -> !(rs >= rt).
887let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000888def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000889 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000890
891// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000892def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000893 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
894
895// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000896def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000897 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000898
899// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000900def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000901 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
902
903// Map from Rs >= Rt -> !(Rt > Rs).
904// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000905def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000906 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
907
908// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
909// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000910def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000911 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
912
913// Sign extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000914// sext i1->i32
915def: Pat<(i32 (sext I1:$Pu)),
916 (C2_muxii I1:$Pu, -1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000917
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000918// sext i1->i64
919def: Pat<(i64 (sext I1:$Pu)),
920 (A2_combinew (C2_muxii PredRegs:$Pu, -1, 0),
921 (C2_muxii PredRegs:$Pu, -1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000922
923// Zero extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000924// zext i1->i32
925def: Pat<(i32 (zext I1:$Pu)),
926 (C2_muxii PredRegs:$Pu, 1, 0)>;
927
928// zext i1->i64
929def: Pat<(i64 (zext I1:$Pu)),
930 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
931
932// zext i32->i64
933def: Pat<(Zext64 I32:$Rs),
934 (ToZext64 IntRegs:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000935
936// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000937def: Pat<(i32 (anyext I1:$Pu)),
938 (C2_muxii PredRegs:$Pu, 1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000939
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000940// Map from Rss = Pd to Rdd = combine(#0, (mux(Pd, #1, #0)))
941def: Pat<(i64 (anyext I1:$Pu)),
942 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000943
944// Clear the sign bit in a 64-bit register.
945def ClearSign : OutPatFrag<(ops node:$Rss),
946 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
947
948def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
949 (A2_addp
950 (M2_dpmpyuu_acc_s0
951 (S2_lsr_i_p
952 (A2_addp
953 (M2_dpmpyuu_acc_s0
954 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
955 (HiReg $Rss),
956 (LoReg $Rtt)),
957 (A2_combinew (A2_tfrsi 0),
958 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
959 32),
960 (HiReg $Rss),
961 (HiReg $Rtt)),
962 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
963
964// Multiply 64-bit unsigned and use upper result.
965def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
966
967// Multiply 64-bit signed and use upper result.
968//
969// For two signed 64-bit integers A and B, let A' and B' denote A and B
970// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
971// sign bit of A (and identically for B). With this notation, the signed
972// product A*B can be written as:
973// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
974// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
975// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
976// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
977
978def : Pat <(mulhs I64:$Rss, I64:$Rtt),
979 (A2_subp
980 (MulHU $Rss, $Rtt),
981 (A2_addp
982 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
983 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
984
985// Hexagon specific ISD nodes.
986def SDTHexagonALLOCA : SDTypeProfile<1, 2,
987 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
988def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
989 [SDNPHasChain]>;
990
991
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000992def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000993 (PS_alloca IntRegs:$Rs, imm:$A)>;
994
995def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
996def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
997
998def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
999def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
1000
1001let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001002def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1003def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1004def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1005def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001006
1007let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001008def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1009def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1010def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1011def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001012
1013let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001014def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1015def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1016def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1017def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001018let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001019def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001020
1021let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001022def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1023def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1024def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1025def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001026let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001027def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001028
1029let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001030def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1031def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1032def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1033def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001034let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001035def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001036
1037let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001038def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1039def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1040def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1041def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001042let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001043def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001044
1045let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001046def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1047def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1048def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1049def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001050let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001051def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1052def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1053def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1054def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1055def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001056
1057let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001058def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1059def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1060def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1061def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001062let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001063def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1064def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1065def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1066def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1067def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001068
1069let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001070def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1071def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1072def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1073def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001074let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001075def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1076def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1077def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1078def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1079def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001080
1081let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001082def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1083def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1084def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1085def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001086let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001087def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1088def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1089def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1090def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1091def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001092
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001093def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1094def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1095def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1096def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001097
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001098def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1099def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1100def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1101def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001102
1103def SDTHexagonINSERT:
1104 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1105 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1106def SDTHexagonINSERTRP:
1107 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1108 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1109
1110def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1111def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1112
1113def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1114 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1115def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1116 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1117def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1118 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1119def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1120 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1121
1122let AddedComplexity = 100 in
1123def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1124 (i32 (extloadi8 (add I32:$b, 3))),
1125 24, 8),
1126 (i32 16)),
1127 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1128 (zextloadi8 I32:$b)),
1129 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1130
1131def SDTHexagonEXTRACTU:
1132 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1133 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1134def SDTHexagonEXTRACTURP:
1135 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1136 SDTCisVT<2, i64>]>;
1137
1138def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1139def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1140
1141def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1142 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1143def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1144 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1145def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1146 (S2_extractu_rp I32:$src1, I64:$src2)>;
1147def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1148 (S2_extractup_rp I64:$src1, I64:$src2)>;
1149
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001150def n8_0ImmPred: PatLeaf<(i32 imm), [{
1151 int64_t V = N->getSExtValue();
1152 return -255 <= V && V <= 0;
1153}]>;
1154
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001155// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001156def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001157 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1158
1159multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001160 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001161}
1162
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001163def: Pat<(add Sext64:$Rs, I64:$Rt),
1164 (A2_addsp (LoReg Sext64:$Rs), DoubleRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001165
1166let AddedComplexity = 200 in {
1167 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1168 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1169 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1170 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1171 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1172 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1173 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1174 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1175}
1176
1177def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1178 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1179
1180def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1181 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1182
1183
1184// Map call instruction
1185def : Pat<(callv3 I32:$dst),
1186 (J2_callr I32:$dst)>;
1187def : Pat<(callv3 tglobaladdr:$dst),
1188 (J2_call tglobaladdr:$dst)>;
1189def : Pat<(callv3 texternalsym:$dst),
1190 (J2_call texternalsym:$dst)>;
1191def : Pat<(callv3 tglobaltlsaddr:$dst),
1192 (J2_call tglobaltlsaddr:$dst)>;
1193
1194def : Pat<(callv3nr I32:$dst),
1195 (PS_callr_nr I32:$dst)>;
1196def : Pat<(callv3nr tglobaladdr:$dst),
1197 (PS_call_nr tglobaladdr:$dst)>;
1198def : Pat<(callv3nr texternalsym:$dst),
1199 (PS_call_nr texternalsym:$dst)>;
1200
1201
1202def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1203def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1204
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001205
1206// Pats for instruction selection.
1207
1208// A class to embed the usual comparison patfrags within a zext to i32.
1209// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1210// names, or else the frag's "body" won't match the operands.
1211class CmpInReg<PatFrag Op>
1212 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1213
1214def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1215def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1216
1217def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1218def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1219def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1220
1221def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1222def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1223
1224let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001225 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001226 255), 0)),
1227 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001228 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001229 255), 0)),
1230 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001231 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001232 65535), 0)),
1233 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001234 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001235 65535), 0)),
1236 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1237}
1238
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001239def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001240 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001241def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001242 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1243
1244// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001245def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1246 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001247 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1248
1249// The complexity of the combines involving immediates should be greater
1250// than the complexity of the combine with two registers.
1251let AddedComplexity = 50 in {
1252def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1253 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1254
1255def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1256 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1257}
1258
1259// The complexity of the combine with two immediates should be greater than
1260// the complexity of a combine involving a register.
1261let AddedComplexity = 75 in {
1262def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1263 (A4_combineii imm:$s8, imm:$u6)>;
1264def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1265 (A2_combineii imm:$s8, imm:$S8)>;
1266}
1267
1268
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001269// Patterns to generate indexed loads with different forms of the address:
1270// - frameindex,
1271// - base + offset,
1272// - base (without offset).
1273multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1274 PatLeaf ImmPred, InstHexagon MI> {
1275 def: Pat<(VT (Load AddrFI:$fi)),
1276 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1277 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1278 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1279 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1280 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001281 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001282 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1283}
1284
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001285defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1286defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1287defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1288defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1289defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1290defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1291defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1292defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001293
1294// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001295def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001296
1297multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1298 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1299 (HexagonCONST32 tglobaladdr:$src3)))),
1300 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1301 def : Pat <(VT (ldOp (add IntRegs:$src1,
1302 (HexagonCONST32 tglobaladdr:$src2)))),
1303 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1304
1305 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1306 (HexagonCONST32 tconstpool:$src3)))),
1307 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1308 def : Pat <(VT (ldOp (add IntRegs:$src1,
1309 (HexagonCONST32 tconstpool:$src2)))),
1310 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1311
1312 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1313 (HexagonCONST32 tjumptable:$src3)))),
1314 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1315 def : Pat <(VT (ldOp (add IntRegs:$src1,
1316 (HexagonCONST32 tjumptable:$src2)))),
1317 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1318}
1319
1320let AddedComplexity = 60 in {
1321defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1322defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1323defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1324
1325defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1326defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1327defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1328
1329defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1330defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1331}
1332
1333// 'def pats' for load instructions with base + register offset and non-zero
1334// immediate value. Immediate value is used to left-shift the second
1335// register operand.
1336class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001337 : Pat<(VT (Load (add I32:$Rs,
1338 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001339 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1340
1341let AddedComplexity = 40 in {
1342 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1343 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1344 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1345 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1346 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1347 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1348 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1349 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1350}
1351
1352// 'def pats' for load instruction base + register offset and
1353// zero immediate value.
1354class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001355 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001356 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1357
1358let AddedComplexity = 20 in {
1359 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1360 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1361 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1362 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1363 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1364 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1365 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1366 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1367}
1368
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001369let AddedComplexity = 40 in
1370multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1371 PatFrag stOp> {
1372 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001373 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001374 u32_0ImmPred:$src3)),
1375 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1376
1377 def : Pat<(stOp (VT RC:$src4),
1378 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1379 (HexagonCONST32 tglobaladdr:$src3))),
1380 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1381
1382 def : Pat<(stOp (VT RC:$src4),
1383 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1384 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1385}
1386
1387defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1388defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1389defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1390defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1391
1392class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001393 : Pat<(Store Value:$Ru, (add I32:$Rs,
1394 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001395 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1396
1397let AddedComplexity = 40 in {
1398 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1399 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1400 def: Storexs_pat<store, I32, S4_storeri_rr>;
1401 def: Storexs_pat<store, I64, S4_storerd_rr>;
1402}
1403
1404def s30_2ProperPred : PatLeaf<(i32 imm), [{
1405 int64_t v = (int64_t)N->getSExtValue();
1406 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1407}]>;
1408def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001409 int32_t Imm = N->getSExtValue();
1410 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001411}]>;
1412
1413let AddedComplexity = 40 in
1414def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1415 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1416
1417class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1418 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1419 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1420
1421let AddedComplexity = 20 in {
1422 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1423 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1424 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1425 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1426}
1427
1428
1429def IMM_BYTE : SDNodeXForm<imm, [{
1430 // -1 etc is represented as 255 etc
1431 // assigning to a byte restores our desired signed value.
1432 int8_t imm = N->getSExtValue();
1433 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1434}]>;
1435
1436def IMM_HALF : SDNodeXForm<imm, [{
1437 // -1 etc is represented as 65535 etc
1438 // assigning to a short restores our desired signed value.
1439 int16_t imm = N->getSExtValue();
1440 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1441}]>;
1442
1443def IMM_WORD : SDNodeXForm<imm, [{
1444 // -1 etc can be represented as 4294967295 etc
1445 // Currently, it's not doing this. But some optimization
1446 // might convert -1 to a large +ve number.
1447 // assigning to a word restores our desired signed value.
1448 int32_t imm = N->getSExtValue();
1449 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1450}]>;
1451
1452def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1453def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1454def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1455
1456// Emit store-immediate, but only when the stored value will not be constant-
1457// extended. The reason for that is that there is no pass that can optimize
1458// constant extenders in store-immediate instructions. In some cases we can
1459// end up will a number of such stores, all of which store the same extended
1460// value (e.g. after unrolling a loop that initializes floating point array).
1461
1462// Predicates to determine if the 16-bit immediate is expressible as a sign-
1463// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1464// beyond 0..15, so we don't care what is in there.
1465
1466def i16in8ImmPred: PatLeaf<(i32 imm), [{
1467 int64_t v = (int16_t)N->getSExtValue();
1468 return v == (int64_t)(int8_t)v;
1469}]>;
1470
1471// Predicates to determine if the 32-bit immediate is expressible as a sign-
1472// extended 8-bit immediate.
1473def i32in8ImmPred: PatLeaf<(i32 imm), [{
1474 int64_t v = (int32_t)N->getSExtValue();
1475 return v == (int64_t)(int8_t)v;
1476}]>;
1477
1478
1479let AddedComplexity = 40 in {
1480 // Even though the offset is not extendable in the store-immediate, we
1481 // can still generate the fi# in the base address. If the final offset
1482 // is not valid for the instruction, we will replace it with a scratch
1483 // register.
1484// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1485// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1486// S4_storeirh_io>;
1487// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1488
1489// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1490// S4_storeirb_io>;
1491// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1492// ToImmHalf, S4_storeirh_io>;
1493// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1494// S4_storeiri_io>;
1495
1496 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1497 S4_storeirb_io>;
1498 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1499 S4_storeirh_io>;
1500 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1501 S4_storeiri_io>;
1502}
1503
1504def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1505def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1506def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1507
1508// op(Ps, op(Pt, Pu))
1509class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1510 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1511 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1512
1513// op(Ps, op(Pt, ~Pu))
1514class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1515 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1516 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1517
1518def: LogLog_pat<and, and, C4_and_and>;
1519def: LogLog_pat<and, or, C4_and_or>;
1520def: LogLog_pat<or, and, C4_or_and>;
1521def: LogLog_pat<or, or, C4_or_or>;
1522
1523def: LogLogNot_pat<and, and, C4_and_andn>;
1524def: LogLogNot_pat<and, or, C4_and_orn>;
1525def: LogLogNot_pat<or, and, C4_or_andn>;
1526def: LogLogNot_pat<or, or, C4_or_orn>;
1527
1528//===----------------------------------------------------------------------===//
1529// PIC: Support for PIC compilations. The patterns and SD nodes defined
1530// below are needed to support code generation for PIC
1531//===----------------------------------------------------------------------===//
1532
1533def SDT_HexagonAtGot
1534 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1535def SDT_HexagonAtPcrel
1536 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1537
1538// AT_GOT address-of-GOT, address-of-global, offset-in-global
1539def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1540// AT_PCREL address-of-global
1541def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1542
1543def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1544 (L2_loadri_io I32:$got, imm:$addr)>;
1545def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1546 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1547def: Pat<(HexagonAtPcrel I32:$addr),
1548 (C4_addipc imm:$addr)>;
1549
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001550def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001551 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001552def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001553 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1554
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001555def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001556 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1557
1558// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001559def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1560 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001561 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1562
1563// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001564def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1565 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001566 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1567
1568// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001569def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001570 (s32_0ImmPred:$src2)),
1571 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1572
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001573def: Pat<(xor I64:$dst2,
1574 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001575 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001576def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001577 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1578
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001579def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001580 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1581
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001582def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001583 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1584
1585
1586
1587// Count trailing zeros: 64-bit.
1588def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1589
1590// Count trailing ones: 64-bit.
1591def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1592
1593// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001594def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1595def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1596def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1597def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001598
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001599def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1600def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1601
1602def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1603def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1604
1605def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
1606def: Pat<(bswap I64:$Rss), (A2_combinew (A2_swiz (LoReg $Rss)),
1607 (A2_swiz (HiReg $Rss)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001608
1609let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001610 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1611 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1612 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1613 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001614}
1615
1616// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1617// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1618// if ([!]tstbit(...)) jump ...
1619let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001620def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1621 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001622
1623let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001624def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1625 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001626
1627// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1628// represented as a compare against "value & 0xFF", which is an exact match
1629// for cmpb (same for cmph). The patterns below do not contain any additional
1630// complexity that would make them preferable, and if they were actually used
1631// instead of cmpb/cmph, they would result in a compare against register that
1632// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1633def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1634 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1635def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1636 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1637def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1638 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1639
1640
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001641def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001642 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00001643def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6),
1644 (HexagonCONST32 tglobaladdr:$global)),
1645 (M4_mpyri_addi tglobaladdr:$global, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001646def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001647 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00001648def: Pat<(add (mul I32:$Rs, I32:$Rt),
1649 (HexagonCONST32 tglobaladdr:$global)),
1650 (M4_mpyrr_addi tglobaladdr:$global, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001651def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001652 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001653def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001654 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1655
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001656def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001657 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1658
1659def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1660
1661class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1662 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1663 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1664
1665let AddedComplexity = 200 in {
1666 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1667 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1668 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1669 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1670}
1671
1672let AddedComplexity = 30 in {
1673 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1674 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1675}
1676
1677class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1678 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1679 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1680
1681def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1682def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1683
1684let AddedComplexity = 200 in {
1685 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1686 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1687 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1688 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1689 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1690 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1691 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1692 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1693}
1694
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001695def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001696 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1697
1698
1699//===----------------------------------------------------------------------===//
1700// MEMOP
1701//===----------------------------------------------------------------------===//
1702
1703def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001704 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001705 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001706}]>;
1707
1708def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001709 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001710 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001711}]>;
1712
1713def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001714 int64_t V = N->getSExtValue();
1715 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001716}]>;
1717
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001718def IsNPow2_8 : PatLeaf<(i32 imm), [{
1719 uint8_t NV = ~N->getZExtValue();
1720 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001721}]>;
1722
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001723def IsNPow2_16 : PatLeaf<(i32 imm), [{
1724 uint16_t NV = ~N->getZExtValue();
1725 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001726}]>;
1727
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001728def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001729 uint8_t V = N->getZExtValue();
1730 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001731}]>;
1732
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001733def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001734 uint16_t V = N->getZExtValue();
1735 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001736}]>;
1737
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001738def LogN2_8 : SDNodeXForm<imm, [{
1739 uint8_t NV = ~N->getZExtValue();
1740 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001741}]>;
1742
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001743def LogN2_16 : SDNodeXForm<imm, [{
1744 uint16_t NV = ~N->getZExtValue();
1745 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001746}]>;
1747
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001748def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001749 int8_t NV = -N->getSExtValue();
1750 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001751}]>;
1752
1753def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001754 int16_t NV = -N->getSExtValue();
1755 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001756}]>;
1757
1758def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001759 int32_t NV = -N->getSExtValue();
1760 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001761}]>;
1762
1763def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1764
1765multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1766 InstHexagon MI> {
1767 // Addr: i32
1768 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1769 (MI I32:$Rs, 0, I32:$A)>;
1770 // Addr: fi
1771 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1772 (MI AddrFI:$Rs, 0, I32:$A)>;
1773}
1774
1775multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1776 SDNode Oper, InstHexagon MI> {
1777 // Addr: i32
1778 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1779 (add I32:$Rs, ImmPred:$Off)),
1780 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001781 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1782 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001783 (MI I32:$Rs, imm:$Off, I32:$A)>;
1784 // Addr: fi
1785 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1786 (add AddrFI:$Rs, ImmPred:$Off)),
1787 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001788 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1789 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001790 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1791}
1792
1793multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1794 SDNode Oper, InstHexagon MI> {
1795 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1796 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1797}
1798
1799let AddedComplexity = 180 in {
1800 // add reg
1801 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1802 /*anyext*/ L4_add_memopb_io>;
1803 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1804 /*sext*/ L4_add_memopb_io>;
1805 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1806 /*zext*/ L4_add_memopb_io>;
1807 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1808 /*anyext*/ L4_add_memoph_io>;
1809 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1810 /*sext*/ L4_add_memoph_io>;
1811 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1812 /*zext*/ L4_add_memoph_io>;
1813 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1814
1815 // sub reg
1816 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1817 /*anyext*/ L4_sub_memopb_io>;
1818 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1819 /*sext*/ L4_sub_memopb_io>;
1820 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1821 /*zext*/ L4_sub_memopb_io>;
1822 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1823 /*anyext*/ L4_sub_memoph_io>;
1824 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1825 /*sext*/ L4_sub_memoph_io>;
1826 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1827 /*zext*/ L4_sub_memoph_io>;
1828 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1829
1830 // and reg
1831 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1832 /*anyext*/ L4_and_memopb_io>;
1833 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1834 /*sext*/ L4_and_memopb_io>;
1835 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1836 /*zext*/ L4_and_memopb_io>;
1837 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1838 /*anyext*/ L4_and_memoph_io>;
1839 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1840 /*sext*/ L4_and_memoph_io>;
1841 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1842 /*zext*/ L4_and_memoph_io>;
1843 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1844
1845 // or reg
1846 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1847 /*anyext*/ L4_or_memopb_io>;
1848 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1849 /*sext*/ L4_or_memopb_io>;
1850 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1851 /*zext*/ L4_or_memopb_io>;
1852 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1853 /*anyext*/ L4_or_memoph_io>;
1854 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1855 /*sext*/ L4_or_memoph_io>;
1856 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1857 /*zext*/ L4_or_memoph_io>;
1858 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1859}
1860
1861
1862multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1863 PatFrag Arg, SDNodeXForm ArgMod,
1864 InstHexagon MI> {
1865 // Addr: i32
1866 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1867 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1868 // Addr: fi
1869 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1870 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1871}
1872
1873multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1874 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1875 InstHexagon MI> {
1876 // Addr: i32
1877 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1878 (add I32:$Rs, ImmPred:$Off)),
1879 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001880 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1881 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001882 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1883 // Addr: fi
1884 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1885 (add AddrFI:$Rs, ImmPred:$Off)),
1886 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001887 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1888 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001889 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1890}
1891
1892multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1893 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1894 InstHexagon MI> {
1895 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1896 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1897}
1898
1899
1900let AddedComplexity = 200 in {
1901 // add imm
1902 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1903 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1904 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1905 /*sext*/ IdImm, L4_iadd_memopb_io>;
1906 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1907 /*zext*/ IdImm, L4_iadd_memopb_io>;
1908 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1909 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1910 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1911 /*sext*/ IdImm, L4_iadd_memoph_io>;
1912 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1913 /*zext*/ IdImm, L4_iadd_memoph_io>;
1914 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1915 L4_iadd_memopw_io>;
1916 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1917 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1918 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1919 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1920 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1921 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1922 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1923 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1924 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1925 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1926 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1927 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1928 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1929 L4_iadd_memopw_io>;
1930
1931 // sub imm
1932 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1933 /*anyext*/ IdImm, L4_isub_memopb_io>;
1934 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1935 /*sext*/ IdImm, L4_isub_memopb_io>;
1936 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1937 /*zext*/ IdImm, L4_isub_memopb_io>;
1938 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1939 /*anyext*/ IdImm, L4_isub_memoph_io>;
1940 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1941 /*sext*/ IdImm, L4_isub_memoph_io>;
1942 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1943 /*zext*/ IdImm, L4_isub_memoph_io>;
1944 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1945 L4_isub_memopw_io>;
1946 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1947 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1948 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1949 /*sext*/ NegImm8, L4_isub_memopb_io>;
1950 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1951 /*zext*/ NegImm8, L4_isub_memopb_io>;
1952 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1953 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1954 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1955 /*sext*/ NegImm16, L4_isub_memoph_io>;
1956 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1957 /*zext*/ NegImm16, L4_isub_memoph_io>;
1958 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1959 L4_isub_memopw_io>;
1960
1961 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001962 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1963 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1964 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1965 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1966 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1967 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1968 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1969 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1970 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1971 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1972 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1973 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1974 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1975 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001976
1977 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001978 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1979 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1980 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1981 /*sext*/ Log2_8, L4_ior_memopb_io>;
1982 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1983 /*zext*/ Log2_8, L4_ior_memopb_io>;
1984 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1985 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1986 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1987 /*sext*/ Log2_16, L4_ior_memoph_io>;
1988 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1989 /*zext*/ Log2_16, L4_ior_memoph_io>;
1990 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1991 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001992}
1993
1994def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1995def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1996def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1997
1998// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001999def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002000 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002001
2002// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002003def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002004 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
2005
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002006// For the sequence
2007// zext( setult ( and(Rs, 255), u8))
2008// Use the isdigit transformation below
2009
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002010
2011def u7_0PosImmPred : ImmLeaf<i32, [{
2012 // True if the immediate fits in an 7-bit unsigned field and
2013 // is strictly greater than 0.
2014 return Imm > 0 && isUInt<7>(Imm);
2015}]>;
2016
2017
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002018// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2019// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2020// The isdigit transformation relies on two 'clever' aspects:
2021// 1) The data type is unsigned which allows us to eliminate a zero test after
2022// biasing the expression by 48. We are depending on the representation of
2023// the unsigned types, and semantics.
2024// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2025//
2026// For the C code:
2027// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2028// The code is transformed upstream of llvm into
2029// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002030
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002031let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002032def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002033 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002034
2035class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2036 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2037
2038class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2039 InstHexagon MI>
2040 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2041
2042class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2043 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2044
2045class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2046 InstHexagon MI>
2047 : Pat<(Store Value:$val, Addr:$addr),
2048 (MI Addr:$addr, (ValueMod Value:$val))>;
2049
2050let AddedComplexity = 30 in {
2051 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2052 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2053 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2054 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2055
2056 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2057 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2058 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2059}
2060
2061def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2062def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2063def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2064def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2065
2066let AddedComplexity = 100 in {
2067 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2068 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2069 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2070 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2071
2072 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2073 // to "r0 = 1; memw(#foo) = r0"
2074 let AddedComplexity = 100 in
2075 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2076 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2077}
2078
2079class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2080 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2081 (VT (MI tglobaladdr:$absaddr))>;
2082
2083let AddedComplexity = 30 in {
2084 def: LoadAbs_pats <load, PS_loadriabs>;
2085 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2086 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2087 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2088 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2089 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2090 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2091 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2092 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2093}
2094
2095let AddedComplexity = 30 in
2096def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002097 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002098
2099def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2100def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2101def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2102def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2103
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002104def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2105def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2106
2107def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2108def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2109
2110// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2111class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2112 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2113 (VT (MI tglobaladdr:$global))>;
2114
2115let AddedComplexity = 100 in {
2116 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2117 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2118 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2119 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2120 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2121 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2122 def: LoadGP_pats <load, L2_loadrigp>;
2123 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2124}
2125
2126// When the Interprocedural Global Variable optimizer realizes that a certain
2127// global variable takes only two constant values, it shrinks the global to
2128// a boolean. Catch those loads here in the following 3 patterns.
2129let AddedComplexity = 100 in {
2130 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2131 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2132}
2133
2134// Transfer global address into a register
2135def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2136def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2137def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2138
2139let AddedComplexity = 30 in {
2140 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2141 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2142 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00002143 def: Storea_pat<store, I64, u32_0ImmPred, PS_storerdabs>;
2144
2145 def: Stoream_pat<truncstorei8, I64, u32_0ImmPred, LoReg, PS_storerbabs>;
2146 def: Stoream_pat<truncstorei16, I64, u32_0ImmPred, LoReg, PS_storerhabs>;
2147 def: Stoream_pat<truncstorei32, I64, u32_0ImmPred, LoReg, PS_storeriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002148}
2149
2150let AddedComplexity = 30 in {
2151 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2152 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2153 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2154 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2155 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00002156 def: Loada_pat<load, i64, u32_0ImmPred, PS_loadrdabs>;
2157
2158 def: Loadam_pat<extloadi8, i64, u32_0ImmPred, ToZext64, PS_loadrubabs>;
2159 def: Loadam_pat<sextloadi8, i64, u32_0ImmPred, ToSext64, PS_loadrbabs>;
2160 def: Loadam_pat<zextloadi8, i64, u32_0ImmPred, ToZext64, PS_loadrubabs>;
2161
2162 def: Loadam_pat<extloadi16, i64, u32_0ImmPred, ToZext64, PS_loadruhabs>;
2163 def: Loadam_pat<sextloadi16, i64, u32_0ImmPred, ToSext64, PS_loadrhabs>;
2164 def: Loadam_pat<zextloadi16, i64, u32_0ImmPred, ToZext64, PS_loadruhabs>;
2165
2166 def: Loadam_pat<extloadi32, i64, u32_0ImmPred, ToZext64, PS_loadriabs>;
2167 def: Loadam_pat<sextloadi32, i64, u32_0ImmPred, ToSext64, PS_loadriabs>;
2168 def: Loadam_pat<zextloadi32, i64, u32_0ImmPred, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002169}
2170
2171// Indexed store word - global address.
2172// memw(Rs+#u6:2)=#S8
2173let AddedComplexity = 100 in
2174defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2175
2176// Load from a global address that has only one use in the current basic block.
2177let AddedComplexity = 100 in {
2178 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2179 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2180 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2181
2182 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2183 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2184 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2185
2186 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2187 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2188}
2189
2190// Store to a global address that has only one use in the current basic block.
2191let AddedComplexity = 100 in {
2192 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2193 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2194 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2195 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2196
2197 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2198}
2199
2200// i8/i16/i32 -> i64 loads
2201// We need a complexity of 120 here to override preceding handling of
2202// zextload.
2203let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002204 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2205 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2206 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002207
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002208 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2209 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2210 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002211
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002212 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2213 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2214 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002215}
2216
2217let AddedComplexity = 100 in {
2218 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2219 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2220 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2221
2222 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2223 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2224 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2225
2226 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2227 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2228}
2229
2230let AddedComplexity = 100 in {
2231 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2232 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2233 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2234 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2235}
2236
2237def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2238def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2239def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2240def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2241
2242def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2243def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2244def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2245def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2246
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002247def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002248 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002249 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002250 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002251 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2252 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002253
2254// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2255// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2256// We don't really want either one here.
2257def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2258def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2259 [SDNPHasChain]>;
2260
2261def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2262 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2263def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2264 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2265
2266def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2267def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2268
2269def ftoi : SDNodeXForm<fpimm, [{
2270 APInt I = N->getValueAPF().bitcastToAPInt();
2271 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2272 MVT::getIntegerVT(I.getBitWidth()));
2273}]>;
2274
2275
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002276def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002277 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2278
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002279let AddedComplexity = 20 in {
2280 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2281 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2282}
2283
2284let AddedComplexity = 60 in {
2285 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2286 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2287}
2288
2289let AddedComplexity = 40 in {
2290 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2291 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2292}
2293
2294let AddedComplexity = 20 in {
2295 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2296 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2297}
2298
2299let AddedComplexity = 80 in {
2300 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2301 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2302 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2303}
2304
2305let AddedComplexity = 100 in {
2306 def: LoadGP_pats <load, L2_loadrigp, f32>;
2307 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2308}
2309
2310let AddedComplexity = 20 in {
2311 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2312 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2313}
2314
2315// Simple patterns should be tried with the least priority.
2316def: Storex_simple_pat<store, F32, S2_storeri_io>;
2317def: Storex_simple_pat<store, F64, S2_storerd_io>;
2318
2319let AddedComplexity = 60 in {
2320 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2321 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2322}
2323
2324let AddedComplexity = 40 in {
2325 def: Storexs_pat<store, F32, S4_storeri_rr>;
2326 def: Storexs_pat<store, F64, S4_storerd_rr>;
2327}
2328
2329let AddedComplexity = 20 in {
2330 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2331 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2332}
2333
2334let AddedComplexity = 80 in {
2335 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2336 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2337}
2338
2339let AddedComplexity = 100 in {
2340 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2341 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2342}
2343
2344defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2345defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2346def: Storex_simple_pat<store, F32, S2_storeri_io>;
2347def: Storex_simple_pat<store, F64, S2_storerd_io>;
2348
2349def: Pat<(fadd F32:$src1, F32:$src2),
2350 (F2_sfadd F32:$src1, F32:$src2)>;
2351
2352def: Pat<(fsub F32:$src1, F32:$src2),
2353 (F2_sfsub F32:$src1, F32:$src2)>;
2354
2355def: Pat<(fmul F32:$src1, F32:$src2),
2356 (F2_sfmpy F32:$src1, F32:$src2)>;
2357
2358let Predicates = [HasV5T] in {
2359 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2360 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2361}
2362
2363let AddedComplexity = 100, Predicates = [HasV5T] in {
2364 class SfSel12<PatFrag Cmp, InstHexagon MI>
2365 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2366 (MI F32:$Rs, F32:$Rt)>;
2367 class SfSel21<PatFrag Cmp, InstHexagon MI>
2368 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2369 (MI F32:$Rs, F32:$Rt)>;
2370
2371 def: SfSel12<setolt, F2_sfmin>;
2372 def: SfSel12<setole, F2_sfmin>;
2373 def: SfSel12<setogt, F2_sfmax>;
2374 def: SfSel12<setoge, F2_sfmax>;
2375 def: SfSel21<setolt, F2_sfmax>;
2376 def: SfSel21<setole, F2_sfmax>;
2377 def: SfSel21<setogt, F2_sfmin>;
2378 def: SfSel21<setoge, F2_sfmin>;
2379}
2380
2381class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2382 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2383 (MI F32:$src1, F32:$src2)>;
2384class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2385 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2386 (MI F64:$src1, F64:$src2)>;
2387
2388def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2389def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2390def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2391def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2392
2393def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2394def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2395def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2396def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2397
2398let Predicates = [HasV5T] in
2399multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2400 // IntRegs
2401 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2402 (IntMI F32:$src1, F32:$src2)>;
2403 // DoubleRegs
2404 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2405 (DoubleMI F64:$src1, F64:$src2)>;
2406}
2407
2408defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2409defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2410defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2411
2412//===----------------------------------------------------------------------===//
2413// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2414//===----------------------------------------------------------------------===//
2415let Predicates = [HasV5T] in
2416multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2417 // IntRegs
2418 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2419 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2420 (IntMI F32:$src1, F32:$src2))>;
2421
2422 // DoubleRegs
2423 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2424 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2425 (DoubleMI F64:$src1, F64:$src2))>;
2426}
2427
2428defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2429defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2430defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2431
2432//===----------------------------------------------------------------------===//
2433// Multiclass to define 'Def Pats' for the following dags:
2434// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2435// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2436// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2437// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2438//===----------------------------------------------------------------------===//
2439let Predicates = [HasV5T] in
2440multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2441 InstHexagon DoubleMI> {
2442 // IntRegs
2443 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2444 (C2_not (IntMI F32:$src1, F32:$src2))>;
2445 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2446 (IntMI F32:$src1, F32:$src2)>;
2447 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2448 (IntMI F32:$src1, F32:$src2)>;
2449 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2450 (C2_not (IntMI F32:$src1, F32:$src2))>;
2451
2452 // DoubleRegs
2453 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2454 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2455 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2456 (DoubleMI F64:$src1, F64:$src2)>;
2457 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2458 (DoubleMI F64:$src1, F64:$src2)>;
2459 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2460 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2461}
2462
2463defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2464defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2465defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2466
2467//===----------------------------------------------------------------------===//
2468// Multiclass to define 'Def Pats' for the following dags:
2469// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2470// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2471// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2472// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2473//===----------------------------------------------------------------------===//
2474let Predicates = [HasV5T] in
2475multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2476 InstHexagon DoubleMI> {
2477 // IntRegs
2478 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2479 (C2_not (IntMI F32:$src2, F32:$src1))>;
2480 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2481 (IntMI F32:$src2, F32:$src1)>;
2482 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2483 (IntMI F32:$src2, F32:$src1)>;
2484 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2485 (C2_not (IntMI F32:$src2, F32:$src1))>;
2486
2487 // DoubleRegs
2488 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2489 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2490 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2491 (DoubleMI F64:$src2, F64:$src1)>;
2492 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2493 (DoubleMI F64:$src2, F64:$src1)>;
2494 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2495 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2496}
2497
2498defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2499defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2500
2501
2502// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2503let Predicates = [HasV5T] in {
2504 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2505 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2506 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2507 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2508 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2509 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2510 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2511 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2512}
2513
2514// Ordered lt.
2515let Predicates = [HasV5T] in {
2516 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2517 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2518 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2519 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2520 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2521 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2522 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2523 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2524}
2525
2526// Unordered lt.
2527let Predicates = [HasV5T] in {
2528 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2529 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2530 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2531 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2532 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2533 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2534 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2535 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2536 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2537 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2538 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2539 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2540}
2541
2542// Ordered le.
2543let Predicates = [HasV5T] in {
2544 // rs <= rt -> rt >= rs.
2545 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2546 (F2_sfcmpge F32:$src2, F32:$src1)>;
2547 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2548 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2549
2550 // Rss <= Rtt -> Rtt >= Rss.
2551 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2552 (F2_dfcmpge F64:$src2, F64:$src1)>;
2553 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2554 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2555}
2556
2557// Unordered le.
2558let Predicates = [HasV5T] in {
2559// rs <= rt -> rt >= rs.
2560 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2561 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2562 (F2_sfcmpge F32:$src2, F32:$src1))>;
2563 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2564 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2565 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2566 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2567 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2568 (F2_dfcmpge F64:$src2, F64:$src1))>;
2569 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2570 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2571 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2572}
2573
2574// Ordered ne.
2575let Predicates = [HasV5T] in {
2576 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2577 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2578 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2579 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2580 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2581 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2582 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2583 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2584}
2585
2586// Unordered ne.
2587let Predicates = [HasV5T] in {
2588 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2589 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2590 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2591 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2592 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2593 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2594 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2595 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2596 (C2_not (F2_sfcmpeq F32:$src1,
2597 (f32 (A2_tfrsi (ftoi $src2))))))>;
2598 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2599 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2600 (C2_not (F2_dfcmpeq F64:$src1,
2601 (CONST64 (ftoi $src2)))))>;
2602}
2603
2604// Besides set[o|u][comparions], we also need set[comparisons].
2605let Predicates = [HasV5T] in {
2606 // lt.
2607 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2608 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2609 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2610 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2611 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2612 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2613 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2614 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2615
2616 // le.
2617 // rs <= rt -> rt >= rs.
2618 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2619 (F2_sfcmpge F32:$src2, F32:$src1)>;
2620 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2621 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2622
2623 // Rss <= Rtt -> Rtt >= Rss.
2624 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2625 (F2_dfcmpge F64:$src2, F64:$src1)>;
2626 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2627 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2628
2629 // ne.
2630 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2631 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2632 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2633 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2634 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2635 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2636 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2637 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2638}
2639
2640
2641def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2642def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2643
2644def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2645def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2646def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2647def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2648
2649def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2650def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2651def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2652def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2653
2654def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2655def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2656def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2657def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2658
2659def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2660def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2661def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2662def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2663
2664// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2665let Predicates = [HasV5T] in {
2666 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2667 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2668 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2669 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2670}
2671
2672def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2673 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2674
2675def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2676 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2677
2678def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2679 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2680
2681def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2682 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2683 Requires<[HasV5T]>;
2684
2685def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2686 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2687 Requires<[HasV5T]>;
2688
2689def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2690 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2691 Requires<[HasV5T]>;
2692
2693def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2694 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2695 Requires<[HasV5T]>;
2696
2697def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2698 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2699 Requires<[HasV5T]>;
2700
2701def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2702 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2703 Requires<[HasV5T]>;
2704
2705// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2706// => r0 = mux(p0, #i, r1)
2707def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2708 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2709 Requires<[HasV5T]>;
2710
2711// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2712// => r0 = mux(p0, r1, #i)
2713def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2714 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2715 Requires<[HasV5T]>;
2716
2717def: Pat<(i32 (fp_to_sint F64:$src1)),
2718 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2719 Requires<[HasV5T]>;
2720
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002721def : Pat <(fabs F32:$src1),
2722 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002723 Requires<[HasV5T]>;
2724
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002725def : Pat <(fneg F32:$src1),
2726 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002727 Requires<[HasV5T]>;
2728
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002729def: Pat<(fabs F64:$Rs),
2730 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002731 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2732 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002733
2734def: Pat<(fneg F64:$Rs),
2735 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002736 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2737 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002738
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00002739def: Pat<(mul I64:$Rss, I64:$Rtt),
2740 (A2_combinew
2741 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
2742 (LoReg $Rss),
2743 (HiReg $Rtt)),
2744 (LoReg $Rtt),
2745 (HiReg $Rss)),
2746 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))))>;
2747
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002748def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2749 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2750}]>;
2751
2752def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2753 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2754}]>;
2755
2756def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2757 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2758}]>;
2759
2760def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2761 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2762}]>;
2763
2764
2765multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2766 // Aligned stores
2767 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2768 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2769 Requires<[UseHVXSgl]>;
2770 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2771 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2772 Requires<[UseHVXSgl]>;
2773
2774 // 128B Aligned stores
2775 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2776 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2777 Requires<[UseHVXDbl]>;
2778 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2779 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2780 Requires<[UseHVXDbl]>;
2781
2782 // Fold Add R+OFF into vector store.
2783 let AddedComplexity = 10 in {
2784 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002785 (add IntRegs:$src2, Iss4_6:$offset)),
2786 (V6_vS32b_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002787 (VTSgl VectorRegs:$src1))>,
2788 Requires<[UseHVXSgl]>;
2789 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002790 (add IntRegs:$src2, Iss4_6:$offset)),
2791 (V6_vS32Ub_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002792 (VTSgl VectorRegs:$src1))>,
2793 Requires<[UseHVXSgl]>;
2794
2795 // Fold Add R+OFF into vector store 128B.
2796 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002797 (add IntRegs:$src2, Iss4_7:$offset)),
2798 (V6_vS32b_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002799 (VTDbl VectorRegs128B:$src1))>,
2800 Requires<[UseHVXDbl]>;
2801 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002802 (add IntRegs:$src2, Iss4_7:$offset)),
2803 (V6_vS32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002804 (VTDbl VectorRegs128B:$src1))>,
2805 Requires<[UseHVXDbl]>;
2806 }
2807}
2808
2809defm : vS32b_ai_pats <v64i8, v128i8>;
2810defm : vS32b_ai_pats <v32i16, v64i16>;
2811defm : vS32b_ai_pats <v16i32, v32i32>;
2812defm : vS32b_ai_pats <v8i64, v16i64>;
2813
2814
2815multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2816 // Aligned loads
2817 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2818 (V6_vL32b_ai IntRegs:$addr, 0) >,
2819 Requires<[UseHVXSgl]>;
2820 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2821 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2822 Requires<[UseHVXSgl]>;
2823
2824 // 128B Load
2825 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2826 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2827 Requires<[UseHVXDbl]>;
2828 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2829 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2830 Requires<[UseHVXDbl]>;
2831
2832 // Fold Add R+OFF into vector load.
2833 let AddedComplexity = 10 in {
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002834 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, Iss4_7:$offset))),
2835 (V6_vL32b_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002836 Requires<[UseHVXDbl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002837 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, Iss4_7:$offset))),
2838 (V6_vL32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002839 Requires<[UseHVXDbl]>;
2840
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002841 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, Iss4_6:$offset))),
2842 (V6_vL32b_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002843 Requires<[UseHVXSgl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002844 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, Iss4_6:$offset))),
2845 (V6_vL32Ub_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002846 Requires<[UseHVXSgl]>;
2847 }
2848}
2849
2850defm : vL32b_ai_pats <v64i8, v128i8>;
2851defm : vL32b_ai_pats <v32i16, v64i16>;
2852defm : vL32b_ai_pats <v16i32, v32i32>;
2853defm : vL32b_ai_pats <v8i64, v16i64>;
2854
2855multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2856 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2857 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2858 Requires<[UseHVXSgl]>;
2859 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2860 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2861 Requires<[UseHVXSgl]>;
2862
2863 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2864 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2865 (VTDbl VecDblRegs128B:$src1))>,
2866 Requires<[UseHVXDbl]>;
2867 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2868 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2869 (VTDbl VecDblRegs128B:$src1))>,
2870 Requires<[UseHVXDbl]>;
2871}
2872
2873defm : STrivv_pats <v128i8, v256i8>;
2874defm : STrivv_pats <v64i16, v128i16>;
2875defm : STrivv_pats <v32i32, v64i32>;
2876defm : STrivv_pats <v16i64, v32i64>;
2877
2878multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2879 def : Pat<(VTSgl (alignedload I32:$addr)),
2880 (PS_vloadrw_ai I32:$addr, 0)>,
2881 Requires<[UseHVXSgl]>;
2882 def : Pat<(VTSgl (unalignedload I32:$addr)),
2883 (PS_vloadrwu_ai I32:$addr, 0)>,
2884 Requires<[UseHVXSgl]>;
2885
2886 def : Pat<(VTDbl (alignedload I32:$addr)),
2887 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2888 Requires<[UseHVXDbl]>;
2889 def : Pat<(VTDbl (unalignedload I32:$addr)),
2890 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2891 Requires<[UseHVXDbl]>;
2892}
2893
2894defm : LDrivv_pats <v128i8, v256i8>;
2895defm : LDrivv_pats <v64i16, v128i16>;
2896defm : LDrivv_pats <v32i32, v64i32>;
2897defm : LDrivv_pats <v16i64, v32i64>;
2898
2899let Predicates = [HasV60T,UseHVXSgl] in {
2900 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2901 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2902 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2903 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2904}
2905let Predicates = [HasV60T,UseHVXDbl] in {
2906 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2907 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2908 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2909 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2910}
2911
2912
2913def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2914 SDTCisSubVecOfVec<1, 0>]>;
2915
2916def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2917
2918def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2919 (v16i32 VectorRegs:$Vt))),
2920 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2921 Requires<[UseHVXSgl]>;
2922def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2923 (v32i32 VecDblRegs:$Vt))),
2924 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2925 Requires<[UseHVXDbl]>;
2926
2927def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2928 SDTCisInt<3>]>;
2929
2930def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2931
2932// 0 as the last argument denotes vpacke. 1 denotes vpacko
2933def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2934 (v64i8 VectorRegs:$Vt), (i32 0))),
2935 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2936 Requires<[UseHVXSgl]>;
2937def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2938 (v64i8 VectorRegs:$Vt), (i32 1))),
2939 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2940 Requires<[UseHVXSgl]>;
2941def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2942 (v32i16 VectorRegs:$Vt), (i32 0))),
2943 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2944 Requires<[UseHVXSgl]>;
2945def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2946 (v32i16 VectorRegs:$Vt), (i32 1))),
2947 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2948 Requires<[UseHVXSgl]>;
2949
2950def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2951 (v128i8 VecDblRegs:$Vt), (i32 0))),
2952 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2953 Requires<[UseHVXDbl]>;
2954def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2955 (v128i8 VecDblRegs:$Vt), (i32 1))),
2956 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2957 Requires<[UseHVXDbl]>;
2958def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2959 (v64i16 VecDblRegs:$Vt), (i32 0))),
2960 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2961 Requires<[UseHVXDbl]>;
2962def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2963 (v64i16 VecDblRegs:$Vt), (i32 1))),
2964 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2965 Requires<[UseHVXDbl]>;
2966
2967def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2968def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2969def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2970def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2971def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2972def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2973def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2974def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2975
2976
2977multiclass bitconvert_32<ValueType a, ValueType b> {
2978 def : Pat <(b (bitconvert (a IntRegs:$src))),
2979 (b IntRegs:$src)>;
2980 def : Pat <(a (bitconvert (b IntRegs:$src))),
2981 (a IntRegs:$src)>;
2982}
2983
2984multiclass bitconvert_64<ValueType a, ValueType b> {
2985 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2986 (b DoubleRegs:$src)>;
2987 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2988 (a DoubleRegs:$src)>;
2989}
2990
2991// Bit convert vector types to integers.
2992defm : bitconvert_32<v4i8, i32>;
2993defm : bitconvert_32<v2i16, i32>;
2994defm : bitconvert_64<v8i8, i64>;
2995defm : bitconvert_64<v4i16, i64>;
2996defm : bitconvert_64<v2i32, i64>;
2997
2998def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2999 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
3000def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
3001 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
3002def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
3003 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
3004
3005def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
3006 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
3007def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
3008 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
3009def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
3010 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
3011
3012def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
3013 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
3014
3015def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
3016 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
3017
3018def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
3019def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
3020
3021// Replicate the low 8-bits from 32-bits input register into each of the
3022// four bytes of 32-bits destination register.
3023def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
3024
3025// Replicate the low 16-bits from 32-bits input register into each of the
3026// four halfwords of 64-bits destination register.
3027def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
3028
3029
3030class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
3031 : Pat <(Op Type:$Rss, Type:$Rtt),
3032 (MI Type:$Rss, Type:$Rtt)>;
3033
3034def: VArith_pat <A2_vaddub, add, V8I8>;
3035def: VArith_pat <A2_vaddh, add, V4I16>;
3036def: VArith_pat <A2_vaddw, add, V2I32>;
3037def: VArith_pat <A2_vsubub, sub, V8I8>;
3038def: VArith_pat <A2_vsubh, sub, V4I16>;
3039def: VArith_pat <A2_vsubw, sub, V2I32>;
3040
3041def: VArith_pat <A2_and, and, V2I16>;
3042def: VArith_pat <A2_xor, xor, V2I16>;
3043def: VArith_pat <A2_or, or, V2I16>;
3044
3045def: VArith_pat <A2_andp, and, V8I8>;
3046def: VArith_pat <A2_andp, and, V4I16>;
3047def: VArith_pat <A2_andp, and, V2I32>;
3048def: VArith_pat <A2_orp, or, V8I8>;
3049def: VArith_pat <A2_orp, or, V4I16>;
3050def: VArith_pat <A2_orp, or, V2I32>;
3051def: VArith_pat <A2_xorp, xor, V8I8>;
3052def: VArith_pat <A2_xorp, xor, V4I16>;
3053def: VArith_pat <A2_xorp, xor, V2I32>;
3054
3055def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3056 (i32 u5_0ImmPred:$c))))),
3057 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3058def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3059 (i32 u5_0ImmPred:$c))))),
3060 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3061def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3062 (i32 u5_0ImmPred:$c))))),
3063 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3064
3065def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3066 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3067def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3068 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3069def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3070 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3071
3072
3073def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3074 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3075def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3076 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3077
3078def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3079def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3080def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3081def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3082def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3083def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3084
3085def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3086 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3087def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3088 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3089def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3090 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3091def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3092 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3093def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3094 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3095def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3096 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3097
3098class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3099 : Pat <(Op Value:$Rs, I32:$Rt),
3100 (MI Value:$Rs, I32:$Rt)>;
3101
3102def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3103def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3104def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3105def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3106def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3107def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3108
3109
3110def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3111 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3112def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3113 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3114def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3115 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3116
3117def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3118def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3119def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3120def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3121def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3122def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3123def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3124def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3125def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3126
3127
3128class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3129 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3130 (MI Value:$Rs, Value:$Rt)>;
3131
3132def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3133def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3134def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3135
3136def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3137def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3138def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3139
3140def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3141def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3142def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3143
3144
3145class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3146 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3147 (MI InVal:$Rs, InVal:$Rt)>;
3148
3149def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3150def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3151def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3152
3153def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3154def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3155def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3156
3157def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3158 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3159def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3160 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3161
3162
3163// Adds two v4i8: Hexagon does not have an insn for this one, so we
3164// use the double add v8i8, and use only the low part of the result.
3165def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003166 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003167
3168// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3169// use the double sub v8i8, and use only the low part of the result.
3170def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003171 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003172
3173//
3174// No 32 bit vector mux.
3175//
3176def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003177 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003178def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003179 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003180
3181//
3182// 64-bit vector mux.
3183//
3184def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3185 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3186def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3187 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3188def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3189 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3190
3191//
3192// No 32 bit vector compare.
3193//
3194def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003195 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003196def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003197 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003198def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003199 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003200
3201def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003202 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003203def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003204 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003205def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003206 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003207
3208
3209class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3210 ValueType CmpTy>
3211 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3212 (InvMI Value:$Rt, Value:$Rs)>;
3213
3214// Map from a compare operation to the corresponding instruction with the
3215// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3216def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3217def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3218def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3219def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3220def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3221def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3222
3223def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3224def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3225def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3226def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3227def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3228def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3229
3230// Map from vcmpne(Rss) -> !vcmpew(Rss).
3231// rs != rt -> !(rs == rt).
3232def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3233 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3234
3235
3236// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3237// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3238def: Pat<(v4i8 (trunc V4I16:$Rs)),
3239 (S2_vtrunehb V4I16:$Rs)>;
3240
3241// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3242// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3243// S2_vtrunohb
3244
3245// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3246// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3247// S2_vtruneh
3248
3249def: Pat<(v2i16 (trunc V2I32:$Rs)),
3250 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3251
3252
3253def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3254def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3255
3256def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3257def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3258
3259def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3260def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3261def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3262def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3263def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3264def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3265
3266// Sign extends a v2i8 into a v2i32.
3267def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3268 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3269
3270// Sign extends a v2i16 into a v2i32.
3271def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3272 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3273
3274
3275// Multiplies two v2i16 and returns a v2i32. We are using here the
3276// saturating multiply, as hexagon does not provide a non saturating
3277// vector multiply, and saturation does not impact the result that is
3278// in double precision of the operands.
3279
3280// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3281// with the C semantics for this one, this pattern uses the half word
3282// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3283// then truncated to fit this back into a v2i16 and to simulate the
3284// wrap around semantics for unsigned in C.
3285def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3286 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3287
3288def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003289 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3290 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003291
3292// Multiplies two v4i16 vectors.
3293def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3294 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3295 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3296
3297def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3298 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3299 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3300
3301// Multiplies two v4i8 vectors.
3302def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3303 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3304 Requires<[HasV5T]>;
3305
3306def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3307 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3308
3309// Multiplies two v8i8 vectors.
3310def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3311 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3312 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3313 Requires<[HasV5T]>;
3314
3315def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3316 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3317 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3318
3319def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3320 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3321
3322def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3323def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3324def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3325def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3326
3327class ShufflePat<InstHexagon MI, SDNode Op>
3328 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3329 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3330
3331// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3332def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3333
3334// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3335def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3336
3337// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3338def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3339
3340// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3341def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3342
3343
3344// Truncated store from v4i16 to v4i8.
3345def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3346 (truncstore node:$val, node:$ptr),
3347 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3348
3349// Truncated store from v2i32 to v2i16.
3350def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3351 (truncstore node:$val, node:$ptr),
3352 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3353
3354def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3355 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3356 (LoReg $Rs))))>;
3357
3358def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3359 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3360
3361
3362// Zero and sign extended load from v2i8 into v2i16.
3363def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3364 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3365
3366def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3367 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3368
3369def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3370 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3371
3372def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3373 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3374
3375def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3376 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3377
3378def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3379 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3380
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003381
3382// Read cycle counter.
3383//
3384def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3385def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3386 [SDNPHasChain]>;
3387
3388def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;