blob: 5587a7a6952da0d8acb955668dc706516a056778 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000010// Pattern fragment that combines the value type and the register class
11// into a single parameter.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000012
13// Pattern fragments to extract the low and high subregisters from a
14// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +000015def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
16def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000017
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +000018def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
19 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000020
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +000021def Iss4_6 : PatLeaf<(i32 imm), [{
22 int32_t V = N->getSExtValue();
23 return isShiftedInt<4,6>(V);
24}]>;
25
26def Iss4_7 : PatLeaf<(i32 imm), [{
27 int32_t V = N->getSExtValue();
28 return isShiftedInt<4,7>(V);
29}]>;
30
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000031def IsPow2_32 : PatLeaf<(i32 imm), [{
32 uint32_t V = N->getZExtValue();
33 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000034}]>;
35
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000036def IsPow2_64 : PatLeaf<(i64 imm), [{
37 uint64_t V = N->getZExtValue();
38 return isPowerOf2_64(V);
39}]>;
40
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000041def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000042 uint32_t NV = ~N->getZExtValue();
43 return isPowerOf2_32(NV);
44}]>;
45
46def IsPow2_64L : PatLeaf<(i64 imm), [{
47 uint64_t V = N->getZExtValue();
48 return isPowerOf2_64(V) && Log2_64(V) < 32;
49}]>;
50
51def IsPow2_64H : PatLeaf<(i64 imm), [{
52 uint64_t V = N->getZExtValue();
53 return isPowerOf2_64(V) && Log2_64(V) >= 32;
54}]>;
55
56def IsNPow2_64L : PatLeaf<(i64 imm), [{
57 uint64_t NV = ~N->getZExtValue();
58 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
59}]>;
60
61def IsNPow2_64H : PatLeaf<(i64 imm), [{
62 uint64_t NV = ~N->getZExtValue();
63 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000064}]>;
65
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000066def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000067 int32_t V = N->getSExtValue();
68 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000069}]>;
70
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000071def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000072 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000073 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000074 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000075}]>;
76
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000077def UDEC32 : SDNodeXForm<imm, [{
78 uint32_t V = N->getZExtValue();
79 assert(V >= 32);
80 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
81}]>;
82
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000083def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000084 uint32_t V = N->getZExtValue();
85 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
86}]>;
87
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000088def Log2_64 : SDNodeXForm<imm, [{
89 uint64_t V = N->getZExtValue();
90 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
91}]>;
92
93def LogN2_32 : SDNodeXForm<imm, [{
94 uint32_t NV = ~N->getZExtValue();
95 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
96}]>;
97
98def LogN2_64 : SDNodeXForm<imm, [{
99 uint64_t NV = ~N->getZExtValue();
100 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
101}]>;
102
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000103def ToZext64: OutPatFrag<(ops node:$Rs),
104 (i64 (A4_combineir 0, (i32 $Rs)))>;
105def ToSext64: OutPatFrag<(ops node:$Rs),
106 (i64 (A2_sxtw (i32 $Rs)))>;
107
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000108
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000109class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000110 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000111 (MI IntRegs:$src1, ImmPred:$src2)>;
112
113def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
114def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
115def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
116
117def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
118 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
119
120def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
121def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
122
123// Pats for instruction selection.
124class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000125 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000126 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
127
128def: BinOp32_pat<add, A2_add, i32>;
129def: BinOp32_pat<and, A2_and, i32>;
130def: BinOp32_pat<or, A2_or, i32>;
131def: BinOp32_pat<sub, A2_sub, i32>;
132def: BinOp32_pat<xor, A2_xor, i32>;
133
134def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
135def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
136
137// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
138// that reverse the order of the operands.
139class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
140
141// Pats for compares. They use PatFrags as operands, not SDNodes,
142// since seteq/setgt/etc. are defined as ParFrags.
143class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000144 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000145 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000146
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000147def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
148def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000149def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
150
151def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
152def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
153
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000154def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000155 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
156
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000157def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
158 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000159
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000160def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000161 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000162def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000163 (A2_andir IntRegs:$Rs, imm:$s10)>;
164
165def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
166 (A2_subri imm:$s10, IntRegs:$Rs)>;
167
168// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000169def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000170 (A2_subri -1, IntRegs:$src1)>;
171
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000172def TruncI64ToI32: SDNodeXForm<imm, [{
173 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
174}]>;
175
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000176def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000177def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000178
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000179def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000180 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
181
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000182def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000183 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
184
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000185def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000186 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
187
188def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
189def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
190def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
191def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
192
193class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
194 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
195 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
196
197def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
198def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
199def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
200def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
201def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
202def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
203def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
204def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
205
206// Add halfword.
207def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
208 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
209
210def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
211 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
212
213def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
214 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
215
216// Subtract halfword.
217def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
218 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
219
220def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
221 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
222
223// Here, depending on the operand being selected, we'll either generate a
224// min or max instruction.
225// Ex:
226// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
227// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
228// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
229// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
230
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000231multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000232 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000233 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
234 (Inst Val:$src1, Val:$src2)>;
235 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
236 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000237}
238
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000239def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000240 return isPositiveHalfWord(N);
241}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000242
243multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000244 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000245
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000246 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
247 IsPosHalf:$src1, IsPosHalf:$src2),
248 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000249 (Inst IntRegs:$src1, IntRegs:$src2)>;
250
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000251 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
252 IsPosHalf:$src2, IsPosHalf:$src1),
253 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000254 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
255}
256
257let AddedComplexity = 200 in {
258 defm: MinMax_pats<setge, A2_max, A2_min>;
259 defm: MinMax_pats<setgt, A2_max, A2_min>;
260 defm: MinMax_pats<setle, A2_min, A2_max>;
261 defm: MinMax_pats<setlt, A2_min, A2_max>;
262 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
263 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
264 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
265 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
266}
267
268class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000269 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000270 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
271
272def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
273def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
274def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
275def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
276def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
277
278def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
279def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
280
281def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
282def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
283def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
284
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000285def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000286
287def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
288def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
289def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
290def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
291def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
292
293def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
294 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
295def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
296
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000297def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000298def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
299def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000300
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000301def: Pat<(retflag), (PS_jmpret (i32 R31))>;
302def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000303
304// Patterns to select load-indexed (i.e. load from base+offset).
305multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
306 InstHexagon MI> {
307 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
308 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
309 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000310 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000311 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000312 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000313 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000314 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000315}
316
317let AddedComplexity = 20 in {
318 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
319 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
320 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
321 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
322 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
323 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
324
325 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
326 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
327 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
328 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
329 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
330 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
331 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
332 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
333 // No sextloadi1.
334}
335
336// Sign-extending loads of i1 need to replicate the lowest bit throughout
337// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
338// do the trick.
339let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000340def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000341 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
342
343def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
344def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
345def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
346
347def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
348 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
349def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
350 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
351def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
352 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
353def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
354 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
355def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
356 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
357def: Pat<(add (add IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
358 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
359def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
360 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
361
362class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
363 PatLeaf ImmPred>
364 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
365 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
366
367class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
368 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
369 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
370
371def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
372def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
373
374def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
375def : T_MType_acc_pat2 <M2_nacci, add, sub>;
376
377def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
378def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
379def: T_MType_acc_pat2 <M4_or_and, and, or>;
380def: T_MType_acc_pat2 <M4_and_and, and, and>;
381def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
382def: T_MType_acc_pat2 <M4_or_or, or, or>;
383def: T_MType_acc_pat2 <M4_and_or, or, and>;
384def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
385
386class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000387 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
388 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000389
390def: T_MType_acc_pat3 <M4_or_andn, and, or>;
391def: T_MType_acc_pat3 <M4_and_andn, and, and>;
392def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
393
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000394// This complex pattern is really only to detect various forms of
395// sign-extension i32->i64. The selected value will be of type i64
396// whose low word is the value being extended. The high word is
397// unspecified.
398def Usxtw : ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
399
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000400def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000401def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000402def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000403
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000404def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
405 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000406
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000407def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
408 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000409
410// Multiply and accumulate, use full result.
411// Rxx[+-]=mpy(Rs,Rt)
412
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000413def: Pat<(add I64:$Rx, (mul Sext64:$Rs, Sext64:$Rt)),
414 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000415
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000416def: Pat<(sub I64:$Rx, (mul Sext64:$Rs, Sext64:$Rt)),
417 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000418
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000419def: Pat<(add I64:$Rx, (mul (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
420 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000421
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000422def: Pat<(add I64:$Rx, (mul (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
423 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000424
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000425def: Pat<(sub I64:$Rx, (mul (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
426 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000427
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000428def: Pat<(sub I64:$Rx, (mul (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
429 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000430
431class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
432 InstHexagon MI>
433 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
434 (MI I32:$src2, imm:$offset, Value:$src1)>;
435
436def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
437def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
438def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
439def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
440
441// Patterns for generating stores, where the address takes different forms:
442// - frameindex,
443// - frameindex + offset,
444// - base + offset,
445// - simple (base address without offset).
446// These would usually be used together (via Storex_pat defined below), but
447// in some cases one may want to apply different properties (such as
448// AddedComplexity) to the individual patterns.
449class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
450 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
451multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
452 InstHexagon MI> {
453 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
454 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000455 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000456 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
457}
458multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
459 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000460 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000461 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000462 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000463 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
464}
465class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000466 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000467 (MI IntRegs:$Rs, 0, Value:$Rt)>;
468
469// Patterns for generating stores, where the address takes different forms,
470// and where the value being stored is transformed through the value modifier
471// ValueMod. The address forms are same as above.
472class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
473 InstHexagon MI>
474 : Pat<(Store Value:$Rs, AddrFI:$fi),
475 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
476multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
477 PatFrag ValueMod, InstHexagon MI> {
478 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
479 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000480 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000481 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
482}
483multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
484 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000485 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000486 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000487 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000488 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
489}
490class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
491 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000492 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000493 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
494
495multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
496 InstHexagon MI> {
497 def: Storex_fi_pat <Store, Value, MI>;
498 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
499 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
500}
501
502multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
503 PatFrag ValueMod, InstHexagon MI> {
504 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
505 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
506 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
507}
508
509// Regular stores in the DAG have two operands: value and address.
510// Atomic stores also have two, but they are reversed: address, value.
511// To use atomic stores with the patterns, they need to have their operands
512// swapped. This relies on the knowledge that the F.Fragment uses names
513// "ptr" and "val".
514class SwapSt<PatFrag F>
515 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
516 F.OperandTransform>;
517
518let AddedComplexity = 20 in {
519 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
520 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
521 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
522 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
523
524 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
525 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
526 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
527 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
528}
529
530// Simple patterns should be tried with the least priority.
531def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
532def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
533def: Storex_simple_pat<store, I32, S2_storeri_io>;
534def: Storex_simple_pat<store, I64, S2_storerd_io>;
535
536def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
537def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
538def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
539def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
540
541let AddedComplexity = 20 in {
542 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
543 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
544 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
545}
546
547def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
548def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
549def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
550
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000551def: Pat <(i64 (sext I32:$src)), (A2_sxtw I32:$src)>;
552def: Pat <(i64 (sext_inreg I64:$src, i32)), (A2_sxtw (LoReg I64:$src))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000553
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000554def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000555 (A2_abs IntRegs:$src)>;
556
557let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000558def: Pat<(xor (add (sra I32:$src, (i32 31)),
559 I32:$src),
560 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000561 (A2_abs IntRegs:$src)>;
562
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000563def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000564 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000565def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000566 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000567def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000568 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
569
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000570def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000571 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
572
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000573def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000574 (A2_notp DoubleRegs:$src1)>;
575
576// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000577def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000578def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
579
580// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000581def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000582
583// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000584def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000585def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
586
587// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000588def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000589
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000590let AddedComplexity = 20 in { // Complexity greater than and/or/xor
591 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
592 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
593 def: Pat<(or I32:$Rs, IsPow2_32:$V),
594 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
595 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
596 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
597
598 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
599 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
600 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
601 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
602 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
603 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
604}
605
606// Clr/set/toggle bit for 64-bit values with immediate bit index.
607let AddedComplexity = 20 in { // Complexity greater than and/or/xor
608 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
609 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000610 (i32 (HiReg $Rss)), isub_hi,
611 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000612 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
613 (REG_SEQUENCE DoubleRegs,
614 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000615 isub_hi,
616 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000617
618 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
619 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000620 (i32 (HiReg $Rss)), isub_hi,
621 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000622 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
623 (REG_SEQUENCE DoubleRegs,
624 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000625 isub_hi,
626 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000627
628 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
629 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000630 (i32 (HiReg $Rss)), isub_hi,
631 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000632 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
633 (REG_SEQUENCE DoubleRegs,
634 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000635 isub_hi,
636 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000637}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000638
639let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000640 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000641 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000642 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000643 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000644 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000645 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000646 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000647 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
648}
649
650let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000651 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000652 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000653 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000654 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
655}
656
657let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000658def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000659 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
660
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000661def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000662 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000663 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000664 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000665 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
666 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000667 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
668
669// Patterns for loads of i1:
670def: Pat<(i1 (load AddrFI:$fi)),
671 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000672def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000673 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000674def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000675 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
676
677def I1toI32: OutPatFrag<(ops node:$Rs),
678 (C2_muxii (i1 $Rs), 1, 0)>;
679
680def I32toI1: OutPatFrag<(ops node:$Rs),
681 (i1 (C2_tfrrp (i32 $Rs)))>;
682
683defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
684def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
685
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000686def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000687 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000688def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000689 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000690def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000691 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
692
693let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000694def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000695 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
696
697def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
698def: Pat<(HexagonBARRIER), (Y2_barrier)>;
699
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000700def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000701 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
702
703
704// Support for generating global address.
705// Taken from X86InstrInfo.td.
706def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
707 SDTCisVT<1, i32>,
708 SDTCisPtrTy<0>]>;
709def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
710def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
711
712// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000713def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
714def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000715
716def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
717def: Pat<(i1 0), (PS_false)>;
718def: Pat<(i1 1), (PS_true)>;
719
720// Pseudo instructions.
Serge Pavlovd526b132017-05-09 13:35:13 +0000721def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32>,
722 SDTCisVT<1, i32> ]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000723def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
724 SDTCisVT<1, i32> ]>;
725
726def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
727 [SDNPHasChain, SDNPOutGlue]>;
728def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
729 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
730
731def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
732
733// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
734// Optional Flag and Variable Arguments.
735// Its 1 Operand has pointer type.
736def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
737 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
738
739
Serge Pavlovd526b132017-05-09 13:35:13 +0000740def: Pat<(callseq_start timm:$amt, timm:$amt2),
741 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000742def: Pat<(callseq_end timm:$amt1, timm:$amt2),
743 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
744
745//Tail calls.
746def: Pat<(HexagonTCRet tglobaladdr:$dst),
747 (PS_tailcall_i tglobaladdr:$dst)>;
748def: Pat<(HexagonTCRet texternalsym:$dst),
749 (PS_tailcall_i texternalsym:$dst)>;
750def: Pat<(HexagonTCRet I32:$dst),
751 (PS_tailcall_r I32:$dst)>;
752
753// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000754def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000755 (A2_zxth IntRegs:$src1)>;
756
757// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000758def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000759 (A2_zxtb IntRegs:$src1)>;
760
761// Map Add(p1, true) to p1 = not(p1).
762// Add(p1, false) should never be produced,
763// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000764def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000765 (C2_not PredRegs:$src1)>;
766
767// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000768def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000769 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
770
771// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
772// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000773def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
774 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000775 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
776
777// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
778// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000779def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000780 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
781
782// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000783def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000784 (J2_jumpf PredRegs:$src1, bb:$offset)>;
785
786// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000787def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000788 (A2_sxtw (LoReg DoubleRegs:$src1))>;
789
790// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000791def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000792 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
793
794// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000795def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000796 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
797
798// We want to prevent emitting pnot's as much as possible.
799// Map brcond with an unsupported setcc to a J2_jumpf.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000800def : Pat <(brcond (i1 (setne I32:$src1, I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000801 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000802 (J2_jumpf (C2_cmpeq I32:$src1, I32:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000803 bb:$offset)>;
804
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000805def : Pat <(brcond (i1 (setne I32:$src1, s10_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000806 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000807 (J2_jumpf (C2_cmpeqi I32:$src1, s10_0ImmPred:$src2), bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000808
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000809def: Pat<(brcond (i1 (setne I1:$src1, (i1 -1))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000810 (J2_jumpf PredRegs:$src1, bb:$offset)>;
811
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000812def: Pat<(brcond (i1 (setne I1:$src1, (i1 0))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000813 (J2_jumpt PredRegs:$src1, bb:$offset)>;
814
815// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000816def: Pat<(brcond (i1 (setlt I32:$src1, s8_0ImmPred:$src2)), bb:$offset),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000817 (J2_jumpf (C2_cmpgti IntRegs:$src1, (SDEC1 s8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000818 bb:$offset)>;
819
820// Map from a 64-bit select to an emulated 64-bit mux.
821// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000822def: Pat<(select I1:$src1, I64:$src2,
823 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000824 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
825 (HiReg DoubleRegs:$src3)),
826 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
827 (LoReg DoubleRegs:$src3)))>;
828
829// Map from a 1-bit select to logical ops.
830// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000831def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000832 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
833 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
834
835// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000836def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000837 (LoReg DoubleRegs:$src)>;
838
839// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000840def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000841 (C2_tfrrp (LoReg DoubleRegs:$src))>;
842
843// rs <= rt -> !(rs > rt).
844let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000845def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000846 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
847
848// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000849def : Pat<(i1 (setle I32:$src1, I32:$src2)),
850 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000851
852// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000853def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000854 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
855
856// Map cmpne -> cmpeq.
857// Hexagon_TODO: We should improve on this.
858// rs != rt -> !(rs == rt).
859let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000860def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000861 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
862
863// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000864def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000865 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
866
867// Map cmpne(Rss) -> !cmpew(Rss).
868// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000869def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000870 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
871
872// Map cmpge(Rs, Rt) -> !cmpgt(Rs, Rt).
873// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000874def : Pat <(i1 (setge I32:$src1, I32:$src2)),
875 (i1 (C2_not (i1 (C2_cmpgt I32:$src2, I32:$src1))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000876
877// cmpge(Rs, Imm) -> cmpgt(Rs, Imm-1)
878let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000879def: Pat<(i1 (setge I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000880 (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000881
882// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
883// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000884def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000885 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
886
887// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
888// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
889// rs < rt -> !(rs >= rt).
890let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000891def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000892 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000893
894// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000895def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000896 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
897
898// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000899def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000900 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000901
902// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000903def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000904 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
905
906// Map from Rs >= Rt -> !(Rt > Rs).
907// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000908def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000909 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
910
911// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
912// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000913def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000914 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
915
916// Sign extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000917// sext i1->i32
918def: Pat<(i32 (sext I1:$Pu)),
919 (C2_muxii I1:$Pu, -1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000920
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000921// sext i1->i64
922def: Pat<(i64 (sext I1:$Pu)),
923 (A2_combinew (C2_muxii PredRegs:$Pu, -1, 0),
924 (C2_muxii PredRegs:$Pu, -1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000925
926// Zero extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000927// zext i1->i32
928def: Pat<(i32 (zext I1:$Pu)),
929 (C2_muxii PredRegs:$Pu, 1, 0)>;
930
931// zext i1->i64
932def: Pat<(i64 (zext I1:$Pu)),
933 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
934
935// zext i32->i64
936def: Pat<(Zext64 I32:$Rs),
937 (ToZext64 IntRegs:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000938
939// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000940def: Pat<(i32 (anyext I1:$Pu)),
941 (C2_muxii PredRegs:$Pu, 1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000942
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000943// Map from Rss = Pd to Rdd = combine(#0, (mux(Pd, #1, #0)))
944def: Pat<(i64 (anyext I1:$Pu)),
945 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000946
947// Clear the sign bit in a 64-bit register.
948def ClearSign : OutPatFrag<(ops node:$Rss),
949 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
950
951def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
952 (A2_addp
953 (M2_dpmpyuu_acc_s0
954 (S2_lsr_i_p
955 (A2_addp
956 (M2_dpmpyuu_acc_s0
957 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
958 (HiReg $Rss),
959 (LoReg $Rtt)),
960 (A2_combinew (A2_tfrsi 0),
961 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
962 32),
963 (HiReg $Rss),
964 (HiReg $Rtt)),
965 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
966
967// Multiply 64-bit unsigned and use upper result.
968def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
969
970// Multiply 64-bit signed and use upper result.
971//
972// For two signed 64-bit integers A and B, let A' and B' denote A and B
973// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
974// sign bit of A (and identically for B). With this notation, the signed
975// product A*B can be written as:
976// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
977// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
978// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
979// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
980
981def : Pat <(mulhs I64:$Rss, I64:$Rtt),
982 (A2_subp
983 (MulHU $Rss, $Rtt),
984 (A2_addp
985 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
986 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
987
988// Hexagon specific ISD nodes.
989def SDTHexagonALLOCA : SDTypeProfile<1, 2,
990 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
991def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
992 [SDNPHasChain]>;
993
994
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000995def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000996 (PS_alloca IntRegs:$Rs, imm:$A)>;
997
998def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
999def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
1000
1001def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
1002def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
1003
1004let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001005def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1006def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1007def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1008def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001009
1010let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001011def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1012def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1013def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1014def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001015
1016let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001017def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1018def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1019def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1020def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001021let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001022def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001023
1024let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001025def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1026def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1027def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1028def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001029let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001030def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001031
1032let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001033def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1034def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1035def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1036def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001037let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001038def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001039
1040let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001041def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1042def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1043def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1044def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001045let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001046def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001047
1048let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001049def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1050def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1051def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1052def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001053let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001054def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1055def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1056def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1057def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1058def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001059
1060let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001061def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1062def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1063def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1064def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001065let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001066def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1067def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1068def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1069def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1070def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001071
1072let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001073def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1074def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1075def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1076def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001077let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001078def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1079def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1080def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1081def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1082def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001083
1084let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001085def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1086def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1087def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1088def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001089let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001090def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1091def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1092def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1093def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1094def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001095
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001096def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1097def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1098def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1099def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001100
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001101def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1102def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1103def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1104def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001105
1106def SDTHexagonINSERT:
1107 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1108 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1109def SDTHexagonINSERTRP:
1110 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1111 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1112
1113def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1114def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1115
1116def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1117 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1118def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1119 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1120def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1121 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1122def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1123 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1124
1125let AddedComplexity = 100 in
1126def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1127 (i32 (extloadi8 (add I32:$b, 3))),
1128 24, 8),
1129 (i32 16)),
1130 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1131 (zextloadi8 I32:$b)),
1132 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1133
1134def SDTHexagonEXTRACTU:
1135 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1136 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1137def SDTHexagonEXTRACTURP:
1138 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1139 SDTCisVT<2, i64>]>;
1140
1141def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1142def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1143
1144def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1145 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1146def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1147 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1148def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1149 (S2_extractu_rp I32:$src1, I64:$src2)>;
1150def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1151 (S2_extractup_rp I64:$src1, I64:$src2)>;
1152
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001153def n8_0ImmPred: PatLeaf<(i32 imm), [{
1154 int64_t V = N->getSExtValue();
1155 return -255 <= V && V <= 0;
1156}]>;
1157
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001158// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001159def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001160 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1161
1162multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001163 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001164}
1165
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001166def: Pat<(add Sext64:$Rs, I64:$Rt),
1167 (A2_addsp (LoReg Sext64:$Rs), DoubleRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001168
1169let AddedComplexity = 200 in {
1170 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1171 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1172 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1173 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1174 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1175 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1176 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1177 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1178}
1179
1180def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1181 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1182
1183def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1185
1186
1187// Map call instruction
1188def : Pat<(callv3 I32:$dst),
1189 (J2_callr I32:$dst)>;
1190def : Pat<(callv3 tglobaladdr:$dst),
1191 (J2_call tglobaladdr:$dst)>;
1192def : Pat<(callv3 texternalsym:$dst),
1193 (J2_call texternalsym:$dst)>;
1194def : Pat<(callv3 tglobaltlsaddr:$dst),
1195 (J2_call tglobaltlsaddr:$dst)>;
1196
1197def : Pat<(callv3nr I32:$dst),
1198 (PS_callr_nr I32:$dst)>;
1199def : Pat<(callv3nr tglobaladdr:$dst),
1200 (PS_call_nr tglobaladdr:$dst)>;
1201def : Pat<(callv3nr texternalsym:$dst),
1202 (PS_call_nr texternalsym:$dst)>;
1203
1204
1205def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1206def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1207
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001208
1209// Pats for instruction selection.
1210
1211// A class to embed the usual comparison patfrags within a zext to i32.
1212// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1213// names, or else the frag's "body" won't match the operands.
1214class CmpInReg<PatFrag Op>
1215 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1216
1217def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1218def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1219
1220def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1221def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1222def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1223
1224def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1225def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1226
1227let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001228 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001229 255), 0)),
1230 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001231 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001232 255), 0)),
1233 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001234 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001235 65535), 0)),
1236 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001237 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001238 65535), 0)),
1239 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1240}
1241
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001242def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001243 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001244def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001245 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1246
1247// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001248def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1249 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001250 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1251
1252// The complexity of the combines involving immediates should be greater
1253// than the complexity of the combine with two registers.
1254let AddedComplexity = 50 in {
1255def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1256 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1257
1258def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1259 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1260}
1261
1262// The complexity of the combine with two immediates should be greater than
1263// the complexity of a combine involving a register.
1264let AddedComplexity = 75 in {
1265def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1266 (A4_combineii imm:$s8, imm:$u6)>;
1267def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1268 (A2_combineii imm:$s8, imm:$S8)>;
1269}
1270
1271
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001272// Patterns to generate indexed loads with different forms of the address:
1273// - frameindex,
1274// - base + offset,
1275// - base (without offset).
1276multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1277 PatLeaf ImmPred, InstHexagon MI> {
1278 def: Pat<(VT (Load AddrFI:$fi)),
1279 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1280 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1281 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1282 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1283 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001284 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001285 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1286}
1287
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001288defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1289defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1290defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1291defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1292defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1293defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1294defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1295defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001296
1297// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001298def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001299
1300multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1301 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1302 (HexagonCONST32 tglobaladdr:$src3)))),
1303 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1304 def : Pat <(VT (ldOp (add IntRegs:$src1,
1305 (HexagonCONST32 tglobaladdr:$src2)))),
1306 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1307
1308 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1309 (HexagonCONST32 tconstpool:$src3)))),
1310 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1311 def : Pat <(VT (ldOp (add IntRegs:$src1,
1312 (HexagonCONST32 tconstpool:$src2)))),
1313 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1314
1315 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1316 (HexagonCONST32 tjumptable:$src3)))),
1317 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1318 def : Pat <(VT (ldOp (add IntRegs:$src1,
1319 (HexagonCONST32 tjumptable:$src2)))),
1320 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1321}
1322
1323let AddedComplexity = 60 in {
1324defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1325defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1326defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1327
1328defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1329defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1330defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1331
1332defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1333defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1334}
1335
1336// 'def pats' for load instructions with base + register offset and non-zero
1337// immediate value. Immediate value is used to left-shift the second
1338// register operand.
1339class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001340 : Pat<(VT (Load (add I32:$Rs,
1341 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001342 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1343
1344let AddedComplexity = 40 in {
1345 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1346 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1347 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1348 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1349 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1350 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1351 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1352 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1353}
1354
1355// 'def pats' for load instruction base + register offset and
1356// zero immediate value.
1357class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001358 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001359 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1360
1361let AddedComplexity = 20 in {
1362 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1363 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1364 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1365 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1366 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1367 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1368 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1369 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1370}
1371
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001372let AddedComplexity = 40 in
1373multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1374 PatFrag stOp> {
1375 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001376 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001377 u32_0ImmPred:$src3)),
1378 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1379
1380 def : Pat<(stOp (VT RC:$src4),
1381 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1382 (HexagonCONST32 tglobaladdr:$src3))),
1383 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1384
1385 def : Pat<(stOp (VT RC:$src4),
1386 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1387 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1388}
1389
1390defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1391defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1392defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1393defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1394
1395class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001396 : Pat<(Store Value:$Ru, (add I32:$Rs,
1397 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001398 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1399
1400let AddedComplexity = 40 in {
1401 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1402 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1403 def: Storexs_pat<store, I32, S4_storeri_rr>;
1404 def: Storexs_pat<store, I64, S4_storerd_rr>;
1405}
1406
1407def s30_2ProperPred : PatLeaf<(i32 imm), [{
1408 int64_t v = (int64_t)N->getSExtValue();
1409 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1410}]>;
1411def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001412 int32_t Imm = N->getSExtValue();
1413 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001414}]>;
1415
1416let AddedComplexity = 40 in
1417def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1418 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1419
1420class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1421 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1422 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1423
1424let AddedComplexity = 20 in {
1425 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1426 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1427 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1428 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1429}
1430
1431
1432def IMM_BYTE : SDNodeXForm<imm, [{
1433 // -1 etc is represented as 255 etc
1434 // assigning to a byte restores our desired signed value.
1435 int8_t imm = N->getSExtValue();
1436 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1437}]>;
1438
1439def IMM_HALF : SDNodeXForm<imm, [{
1440 // -1 etc is represented as 65535 etc
1441 // assigning to a short restores our desired signed value.
1442 int16_t imm = N->getSExtValue();
1443 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1444}]>;
1445
1446def IMM_WORD : SDNodeXForm<imm, [{
1447 // -1 etc can be represented as 4294967295 etc
1448 // Currently, it's not doing this. But some optimization
1449 // might convert -1 to a large +ve number.
1450 // assigning to a word restores our desired signed value.
1451 int32_t imm = N->getSExtValue();
1452 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1453}]>;
1454
1455def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1456def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1457def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1458
1459// Emit store-immediate, but only when the stored value will not be constant-
1460// extended. The reason for that is that there is no pass that can optimize
1461// constant extenders in store-immediate instructions. In some cases we can
1462// end up will a number of such stores, all of which store the same extended
1463// value (e.g. after unrolling a loop that initializes floating point array).
1464
1465// Predicates to determine if the 16-bit immediate is expressible as a sign-
1466// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1467// beyond 0..15, so we don't care what is in there.
1468
1469def i16in8ImmPred: PatLeaf<(i32 imm), [{
1470 int64_t v = (int16_t)N->getSExtValue();
1471 return v == (int64_t)(int8_t)v;
1472}]>;
1473
1474// Predicates to determine if the 32-bit immediate is expressible as a sign-
1475// extended 8-bit immediate.
1476def i32in8ImmPred: PatLeaf<(i32 imm), [{
1477 int64_t v = (int32_t)N->getSExtValue();
1478 return v == (int64_t)(int8_t)v;
1479}]>;
1480
1481
1482let AddedComplexity = 40 in {
1483 // Even though the offset is not extendable in the store-immediate, we
1484 // can still generate the fi# in the base address. If the final offset
1485 // is not valid for the instruction, we will replace it with a scratch
1486 // register.
1487// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1488// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1489// S4_storeirh_io>;
1490// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1491
1492// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1493// S4_storeirb_io>;
1494// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1495// ToImmHalf, S4_storeirh_io>;
1496// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1497// S4_storeiri_io>;
1498
1499 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1500 S4_storeirb_io>;
1501 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1502 S4_storeirh_io>;
1503 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1504 S4_storeiri_io>;
1505}
1506
1507def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1508def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1509def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1510
1511// op(Ps, op(Pt, Pu))
1512class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1513 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1514 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1515
1516// op(Ps, op(Pt, ~Pu))
1517class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1518 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1519 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1520
1521def: LogLog_pat<and, and, C4_and_and>;
1522def: LogLog_pat<and, or, C4_and_or>;
1523def: LogLog_pat<or, and, C4_or_and>;
1524def: LogLog_pat<or, or, C4_or_or>;
1525
1526def: LogLogNot_pat<and, and, C4_and_andn>;
1527def: LogLogNot_pat<and, or, C4_and_orn>;
1528def: LogLogNot_pat<or, and, C4_or_andn>;
1529def: LogLogNot_pat<or, or, C4_or_orn>;
1530
1531//===----------------------------------------------------------------------===//
1532// PIC: Support for PIC compilations. The patterns and SD nodes defined
1533// below are needed to support code generation for PIC
1534//===----------------------------------------------------------------------===//
1535
1536def SDT_HexagonAtGot
1537 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1538def SDT_HexagonAtPcrel
1539 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1540
1541// AT_GOT address-of-GOT, address-of-global, offset-in-global
1542def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1543// AT_PCREL address-of-global
1544def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1545
1546def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1547 (L2_loadri_io I32:$got, imm:$addr)>;
1548def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1549 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1550def: Pat<(HexagonAtPcrel I32:$addr),
1551 (C4_addipc imm:$addr)>;
1552
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001553def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001554 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001555def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001556 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1557
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001558def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001559 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1560
1561// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001562def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1563 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001564 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1565
1566// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001567def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1568 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001569 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1570
1571// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001572def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001573 (s32_0ImmPred:$src2)),
1574 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1575
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001576def: Pat<(xor I64:$dst2,
1577 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001578 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001579def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001580 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1581
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001582def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001583 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1584
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001585def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001586 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1587
1588
1589
1590// Count trailing zeros: 64-bit.
1591def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1592
1593// Count trailing ones: 64-bit.
1594def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1595
1596// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001597def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1598def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1599def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1600def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001601
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001602def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1603def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1604
1605def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1606def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1607
1608def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
1609def: Pat<(bswap I64:$Rss), (A2_combinew (A2_swiz (LoReg $Rss)),
1610 (A2_swiz (HiReg $Rss)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001611
1612let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001613 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1614 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1615 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1616 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001617}
1618
1619// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1620// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1621// if ([!]tstbit(...)) jump ...
1622let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001623def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1624 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001625
1626let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001627def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1628 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001629
1630// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1631// represented as a compare against "value & 0xFF", which is an exact match
1632// for cmpb (same for cmph). The patterns below do not contain any additional
1633// complexity that would make them preferable, and if they were actually used
1634// instead of cmpb/cmph, they would result in a compare against register that
1635// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1636def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1637 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1638def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1639 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1640def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1641 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1642
1643
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001644def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001645 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001646def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001647 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1648
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001649def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001650 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001651def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001652 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1653
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001654def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001655 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1656
1657def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1658
1659class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1660 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1661 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1662
1663let AddedComplexity = 200 in {
1664 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1665 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1666 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1667 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1668}
1669
1670let AddedComplexity = 30 in {
1671 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1672 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1673}
1674
1675class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1676 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1677 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1678
1679def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1680def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1681
1682let AddedComplexity = 200 in {
1683 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1684 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1685 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1686 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1687 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1688 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1689 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1690 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1691}
1692
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001693def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001694 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1695
1696
1697//===----------------------------------------------------------------------===//
1698// MEMOP
1699//===----------------------------------------------------------------------===//
1700
1701def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001702 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001703 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001704}]>;
1705
1706def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001707 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001708 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001709}]>;
1710
1711def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001712 int64_t V = N->getSExtValue();
1713 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001714}]>;
1715
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001716def IsNPow2_8 : PatLeaf<(i32 imm), [{
1717 uint8_t NV = ~N->getZExtValue();
1718 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001719}]>;
1720
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001721def IsNPow2_16 : PatLeaf<(i32 imm), [{
1722 uint16_t NV = ~N->getZExtValue();
1723 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001724}]>;
1725
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001726def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001727 uint8_t V = N->getZExtValue();
1728 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001729}]>;
1730
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001731def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001732 uint16_t V = N->getZExtValue();
1733 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001734}]>;
1735
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001736def LogN2_8 : SDNodeXForm<imm, [{
1737 uint8_t NV = ~N->getZExtValue();
1738 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001739}]>;
1740
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001741def LogN2_16 : SDNodeXForm<imm, [{
1742 uint16_t NV = ~N->getZExtValue();
1743 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001744}]>;
1745
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001746def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001747 int8_t NV = -N->getSExtValue();
1748 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001749}]>;
1750
1751def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001752 int16_t NV = -N->getSExtValue();
1753 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001754}]>;
1755
1756def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001757 int32_t NV = -N->getSExtValue();
1758 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001759}]>;
1760
1761def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1762
1763multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1764 InstHexagon MI> {
1765 // Addr: i32
1766 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1767 (MI I32:$Rs, 0, I32:$A)>;
1768 // Addr: fi
1769 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1770 (MI AddrFI:$Rs, 0, I32:$A)>;
1771}
1772
1773multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1774 SDNode Oper, InstHexagon MI> {
1775 // Addr: i32
1776 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1777 (add I32:$Rs, ImmPred:$Off)),
1778 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001779 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1780 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001781 (MI I32:$Rs, imm:$Off, I32:$A)>;
1782 // Addr: fi
1783 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1784 (add AddrFI:$Rs, ImmPred:$Off)),
1785 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001786 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1787 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001788 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1789}
1790
1791multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1792 SDNode Oper, InstHexagon MI> {
1793 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1794 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1795}
1796
1797let AddedComplexity = 180 in {
1798 // add reg
1799 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1800 /*anyext*/ L4_add_memopb_io>;
1801 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1802 /*sext*/ L4_add_memopb_io>;
1803 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1804 /*zext*/ L4_add_memopb_io>;
1805 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1806 /*anyext*/ L4_add_memoph_io>;
1807 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1808 /*sext*/ L4_add_memoph_io>;
1809 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1810 /*zext*/ L4_add_memoph_io>;
1811 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1812
1813 // sub reg
1814 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1815 /*anyext*/ L4_sub_memopb_io>;
1816 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1817 /*sext*/ L4_sub_memopb_io>;
1818 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1819 /*zext*/ L4_sub_memopb_io>;
1820 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1821 /*anyext*/ L4_sub_memoph_io>;
1822 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1823 /*sext*/ L4_sub_memoph_io>;
1824 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1825 /*zext*/ L4_sub_memoph_io>;
1826 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1827
1828 // and reg
1829 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1830 /*anyext*/ L4_and_memopb_io>;
1831 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1832 /*sext*/ L4_and_memopb_io>;
1833 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1834 /*zext*/ L4_and_memopb_io>;
1835 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1836 /*anyext*/ L4_and_memoph_io>;
1837 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1838 /*sext*/ L4_and_memoph_io>;
1839 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1840 /*zext*/ L4_and_memoph_io>;
1841 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1842
1843 // or reg
1844 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1845 /*anyext*/ L4_or_memopb_io>;
1846 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1847 /*sext*/ L4_or_memopb_io>;
1848 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1849 /*zext*/ L4_or_memopb_io>;
1850 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1851 /*anyext*/ L4_or_memoph_io>;
1852 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1853 /*sext*/ L4_or_memoph_io>;
1854 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1855 /*zext*/ L4_or_memoph_io>;
1856 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1857}
1858
1859
1860multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1861 PatFrag Arg, SDNodeXForm ArgMod,
1862 InstHexagon MI> {
1863 // Addr: i32
1864 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1865 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1866 // Addr: fi
1867 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1868 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1869}
1870
1871multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1872 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1873 InstHexagon MI> {
1874 // Addr: i32
1875 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1876 (add I32:$Rs, ImmPred:$Off)),
1877 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001878 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1879 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001880 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1881 // Addr: fi
1882 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1883 (add AddrFI:$Rs, ImmPred:$Off)),
1884 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001885 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1886 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001887 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1888}
1889
1890multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1891 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1892 InstHexagon MI> {
1893 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1894 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1895}
1896
1897
1898let AddedComplexity = 200 in {
1899 // add imm
1900 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1901 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1902 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1903 /*sext*/ IdImm, L4_iadd_memopb_io>;
1904 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1905 /*zext*/ IdImm, L4_iadd_memopb_io>;
1906 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1907 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1908 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1909 /*sext*/ IdImm, L4_iadd_memoph_io>;
1910 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1911 /*zext*/ IdImm, L4_iadd_memoph_io>;
1912 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1913 L4_iadd_memopw_io>;
1914 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1915 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1916 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1917 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1918 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1919 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1920 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1921 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1922 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1923 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1924 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1925 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1926 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1927 L4_iadd_memopw_io>;
1928
1929 // sub imm
1930 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1931 /*anyext*/ IdImm, L4_isub_memopb_io>;
1932 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1933 /*sext*/ IdImm, L4_isub_memopb_io>;
1934 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1935 /*zext*/ IdImm, L4_isub_memopb_io>;
1936 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1937 /*anyext*/ IdImm, L4_isub_memoph_io>;
1938 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1939 /*sext*/ IdImm, L4_isub_memoph_io>;
1940 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1941 /*zext*/ IdImm, L4_isub_memoph_io>;
1942 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1943 L4_isub_memopw_io>;
1944 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1945 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1946 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1947 /*sext*/ NegImm8, L4_isub_memopb_io>;
1948 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1949 /*zext*/ NegImm8, L4_isub_memopb_io>;
1950 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1951 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1952 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1953 /*sext*/ NegImm16, L4_isub_memoph_io>;
1954 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1955 /*zext*/ NegImm16, L4_isub_memoph_io>;
1956 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1957 L4_isub_memopw_io>;
1958
1959 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001960 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1961 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1962 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1963 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1964 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1965 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1966 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1967 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1968 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1969 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1970 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1971 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1972 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1973 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001974
1975 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001976 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1977 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1978 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1979 /*sext*/ Log2_8, L4_ior_memopb_io>;
1980 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1981 /*zext*/ Log2_8, L4_ior_memopb_io>;
1982 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1983 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1984 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1985 /*sext*/ Log2_16, L4_ior_memoph_io>;
1986 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1987 /*zext*/ Log2_16, L4_ior_memoph_io>;
1988 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1989 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001990}
1991
1992def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1993def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1994def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1995
1996// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001997def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001998 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001999
2000// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002001def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002002 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
2003
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002004// For the sequence
2005// zext( setult ( and(Rs, 255), u8))
2006// Use the isdigit transformation below
2007
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002008
2009def u7_0PosImmPred : ImmLeaf<i32, [{
2010 // True if the immediate fits in an 7-bit unsigned field and
2011 // is strictly greater than 0.
2012 return Imm > 0 && isUInt<7>(Imm);
2013}]>;
2014
2015
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002016// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2017// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2018// The isdigit transformation relies on two 'clever' aspects:
2019// 1) The data type is unsigned which allows us to eliminate a zero test after
2020// biasing the expression by 48. We are depending on the representation of
2021// the unsigned types, and semantics.
2022// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2023//
2024// For the C code:
2025// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2026// The code is transformed upstream of llvm into
2027// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002028
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002029let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002030def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002031 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002032
2033class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2034 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2035
2036class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2037 InstHexagon MI>
2038 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2039
2040class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2041 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2042
2043class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2044 InstHexagon MI>
2045 : Pat<(Store Value:$val, Addr:$addr),
2046 (MI Addr:$addr, (ValueMod Value:$val))>;
2047
2048let AddedComplexity = 30 in {
2049 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2050 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2051 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2052 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2053
2054 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2055 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2056 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2057}
2058
2059def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2060def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2061def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2062def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2063
2064let AddedComplexity = 100 in {
2065 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2066 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2067 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2068 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2069
2070 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2071 // to "r0 = 1; memw(#foo) = r0"
2072 let AddedComplexity = 100 in
2073 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2074 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2075}
2076
2077class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2078 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2079 (VT (MI tglobaladdr:$absaddr))>;
2080
2081let AddedComplexity = 30 in {
2082 def: LoadAbs_pats <load, PS_loadriabs>;
2083 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2084 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2085 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2086 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2087 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2088 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2089 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2090 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2091}
2092
2093let AddedComplexity = 30 in
2094def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002095 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002096
2097def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2098def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2099def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2100def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2101
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002102def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2103def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2104
2105def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2106def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2107
2108// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2109class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2110 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2111 (VT (MI tglobaladdr:$global))>;
2112
2113let AddedComplexity = 100 in {
2114 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2115 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2116 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2117 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2118 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2119 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2120 def: LoadGP_pats <load, L2_loadrigp>;
2121 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2122}
2123
2124// When the Interprocedural Global Variable optimizer realizes that a certain
2125// global variable takes only two constant values, it shrinks the global to
2126// a boolean. Catch those loads here in the following 3 patterns.
2127let AddedComplexity = 100 in {
2128 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2129 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2130}
2131
2132// Transfer global address into a register
2133def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2134def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2135def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2136
2137let AddedComplexity = 30 in {
2138 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2139 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2140 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
2141}
2142
2143let AddedComplexity = 30 in {
2144 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2145 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2146 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2147 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2148 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
2149}
2150
2151// Indexed store word - global address.
2152// memw(Rs+#u6:2)=#S8
2153let AddedComplexity = 100 in
2154defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2155
2156// Load from a global address that has only one use in the current basic block.
2157let AddedComplexity = 100 in {
2158 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2159 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2160 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2161
2162 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2163 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2164 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2165
2166 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2167 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2168}
2169
2170// Store to a global address that has only one use in the current basic block.
2171let AddedComplexity = 100 in {
2172 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2173 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2174 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2175 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2176
2177 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2178}
2179
2180// i8/i16/i32 -> i64 loads
2181// We need a complexity of 120 here to override preceding handling of
2182// zextload.
2183let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002184 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2185 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2186 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002187
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002188 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2189 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2190 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002191
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002192 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2193 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2194 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002195}
2196
2197let AddedComplexity = 100 in {
2198 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2199 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2200 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2201
2202 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2203 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2204 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2205
2206 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2207 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2208}
2209
2210let AddedComplexity = 100 in {
2211 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2212 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2213 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2214 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2215}
2216
2217def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2218def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2219def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2220def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2221
2222def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2223def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2224def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2225def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2226
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002227def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002228 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002229 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002230 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002231 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2232 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002233
2234// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2235// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2236// We don't really want either one here.
2237def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2238def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2239 [SDNPHasChain]>;
2240
2241def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2242 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2243def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2244 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2245
2246def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2247def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2248
2249def ftoi : SDNodeXForm<fpimm, [{
2250 APInt I = N->getValueAPF().bitcastToAPInt();
2251 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2252 MVT::getIntegerVT(I.getBitWidth()));
2253}]>;
2254
2255
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002256def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002257 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2258
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002259let AddedComplexity = 20 in {
2260 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2261 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2262}
2263
2264let AddedComplexity = 60 in {
2265 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2266 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2267}
2268
2269let AddedComplexity = 40 in {
2270 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2271 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2272}
2273
2274let AddedComplexity = 20 in {
2275 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2276 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2277}
2278
2279let AddedComplexity = 80 in {
2280 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2281 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2282 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2283}
2284
2285let AddedComplexity = 100 in {
2286 def: LoadGP_pats <load, L2_loadrigp, f32>;
2287 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2288}
2289
2290let AddedComplexity = 20 in {
2291 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2292 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2293}
2294
2295// Simple patterns should be tried with the least priority.
2296def: Storex_simple_pat<store, F32, S2_storeri_io>;
2297def: Storex_simple_pat<store, F64, S2_storerd_io>;
2298
2299let AddedComplexity = 60 in {
2300 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2301 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2302}
2303
2304let AddedComplexity = 40 in {
2305 def: Storexs_pat<store, F32, S4_storeri_rr>;
2306 def: Storexs_pat<store, F64, S4_storerd_rr>;
2307}
2308
2309let AddedComplexity = 20 in {
2310 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2311 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2312}
2313
2314let AddedComplexity = 80 in {
2315 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2316 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2317}
2318
2319let AddedComplexity = 100 in {
2320 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2321 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2322}
2323
2324defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2325defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2326def: Storex_simple_pat<store, F32, S2_storeri_io>;
2327def: Storex_simple_pat<store, F64, S2_storerd_io>;
2328
2329def: Pat<(fadd F32:$src1, F32:$src2),
2330 (F2_sfadd F32:$src1, F32:$src2)>;
2331
2332def: Pat<(fsub F32:$src1, F32:$src2),
2333 (F2_sfsub F32:$src1, F32:$src2)>;
2334
2335def: Pat<(fmul F32:$src1, F32:$src2),
2336 (F2_sfmpy F32:$src1, F32:$src2)>;
2337
2338let Predicates = [HasV5T] in {
2339 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2340 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2341}
2342
2343let AddedComplexity = 100, Predicates = [HasV5T] in {
2344 class SfSel12<PatFrag Cmp, InstHexagon MI>
2345 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2346 (MI F32:$Rs, F32:$Rt)>;
2347 class SfSel21<PatFrag Cmp, InstHexagon MI>
2348 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2349 (MI F32:$Rs, F32:$Rt)>;
2350
2351 def: SfSel12<setolt, F2_sfmin>;
2352 def: SfSel12<setole, F2_sfmin>;
2353 def: SfSel12<setogt, F2_sfmax>;
2354 def: SfSel12<setoge, F2_sfmax>;
2355 def: SfSel21<setolt, F2_sfmax>;
2356 def: SfSel21<setole, F2_sfmax>;
2357 def: SfSel21<setogt, F2_sfmin>;
2358 def: SfSel21<setoge, F2_sfmin>;
2359}
2360
2361class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2362 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2363 (MI F32:$src1, F32:$src2)>;
2364class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2365 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2366 (MI F64:$src1, F64:$src2)>;
2367
2368def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2369def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2370def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2371def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2372
2373def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2374def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2375def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2376def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2377
2378let Predicates = [HasV5T] in
2379multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2380 // IntRegs
2381 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2382 (IntMI F32:$src1, F32:$src2)>;
2383 // DoubleRegs
2384 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2385 (DoubleMI F64:$src1, F64:$src2)>;
2386}
2387
2388defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2389defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2390defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2391
2392//===----------------------------------------------------------------------===//
2393// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2394//===----------------------------------------------------------------------===//
2395let Predicates = [HasV5T] in
2396multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2397 // IntRegs
2398 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2399 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2400 (IntMI F32:$src1, F32:$src2))>;
2401
2402 // DoubleRegs
2403 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2404 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2405 (DoubleMI F64:$src1, F64:$src2))>;
2406}
2407
2408defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2409defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2410defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2411
2412//===----------------------------------------------------------------------===//
2413// Multiclass to define 'Def Pats' for the following dags:
2414// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2415// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2416// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2417// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2418//===----------------------------------------------------------------------===//
2419let Predicates = [HasV5T] in
2420multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2421 InstHexagon DoubleMI> {
2422 // IntRegs
2423 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2424 (C2_not (IntMI F32:$src1, F32:$src2))>;
2425 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2426 (IntMI F32:$src1, F32:$src2)>;
2427 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2428 (IntMI F32:$src1, F32:$src2)>;
2429 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2430 (C2_not (IntMI F32:$src1, F32:$src2))>;
2431
2432 // DoubleRegs
2433 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2434 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2435 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2436 (DoubleMI F64:$src1, F64:$src2)>;
2437 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2438 (DoubleMI F64:$src1, F64:$src2)>;
2439 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2440 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2441}
2442
2443defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2444defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2445defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2446
2447//===----------------------------------------------------------------------===//
2448// Multiclass to define 'Def Pats' for the following dags:
2449// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2450// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2451// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2452// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2453//===----------------------------------------------------------------------===//
2454let Predicates = [HasV5T] in
2455multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2456 InstHexagon DoubleMI> {
2457 // IntRegs
2458 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2459 (C2_not (IntMI F32:$src2, F32:$src1))>;
2460 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2461 (IntMI F32:$src2, F32:$src1)>;
2462 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2463 (IntMI F32:$src2, F32:$src1)>;
2464 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2465 (C2_not (IntMI F32:$src2, F32:$src1))>;
2466
2467 // DoubleRegs
2468 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2469 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2470 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2471 (DoubleMI F64:$src2, F64:$src1)>;
2472 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2473 (DoubleMI F64:$src2, F64:$src1)>;
2474 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2475 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2476}
2477
2478defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2479defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2480
2481
2482// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2483let Predicates = [HasV5T] in {
2484 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2485 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2486 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2487 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2488 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2489 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2490 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2491 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2492}
2493
2494// Ordered lt.
2495let Predicates = [HasV5T] in {
2496 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2497 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2498 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2499 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2500 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2501 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2502 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2503 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2504}
2505
2506// Unordered lt.
2507let Predicates = [HasV5T] in {
2508 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2509 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2510 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2511 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2512 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2513 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2514 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2515 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2516 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2517 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2518 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2519 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2520}
2521
2522// Ordered le.
2523let Predicates = [HasV5T] in {
2524 // rs <= rt -> rt >= rs.
2525 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2526 (F2_sfcmpge F32:$src2, F32:$src1)>;
2527 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2528 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2529
2530 // Rss <= Rtt -> Rtt >= Rss.
2531 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2532 (F2_dfcmpge F64:$src2, F64:$src1)>;
2533 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2534 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2535}
2536
2537// Unordered le.
2538let Predicates = [HasV5T] in {
2539// rs <= rt -> rt >= rs.
2540 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2541 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2542 (F2_sfcmpge F32:$src2, F32:$src1))>;
2543 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2544 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2545 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2546 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2547 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2548 (F2_dfcmpge F64:$src2, F64:$src1))>;
2549 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2550 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2551 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2552}
2553
2554// Ordered ne.
2555let Predicates = [HasV5T] in {
2556 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2557 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2558 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2559 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2560 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2561 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2562 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2563 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2564}
2565
2566// Unordered ne.
2567let Predicates = [HasV5T] in {
2568 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2569 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2570 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2571 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2572 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2573 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2574 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2575 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2576 (C2_not (F2_sfcmpeq F32:$src1,
2577 (f32 (A2_tfrsi (ftoi $src2))))))>;
2578 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2579 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2580 (C2_not (F2_dfcmpeq F64:$src1,
2581 (CONST64 (ftoi $src2)))))>;
2582}
2583
2584// Besides set[o|u][comparions], we also need set[comparisons].
2585let Predicates = [HasV5T] in {
2586 // lt.
2587 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2588 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2589 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2590 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2591 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2592 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2593 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2594 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2595
2596 // le.
2597 // rs <= rt -> rt >= rs.
2598 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2599 (F2_sfcmpge F32:$src2, F32:$src1)>;
2600 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2601 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2602
2603 // Rss <= Rtt -> Rtt >= Rss.
2604 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2605 (F2_dfcmpge F64:$src2, F64:$src1)>;
2606 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2607 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2608
2609 // ne.
2610 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2611 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2612 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2613 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2614 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2615 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2616 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2617 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2618}
2619
2620
2621def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2622def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2623
2624def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2625def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2626def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2627def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2628
2629def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2630def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2631def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2632def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2633
2634def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2635def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2636def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2637def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2638
2639def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2640def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2641def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2642def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2643
2644// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2645let Predicates = [HasV5T] in {
2646 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2647 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2648 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2649 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2650}
2651
2652def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2653 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2654
2655def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2656 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2657
2658def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2659 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2660
2661def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2662 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2663 Requires<[HasV5T]>;
2664
2665def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2666 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2667 Requires<[HasV5T]>;
2668
2669def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2670 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2671 Requires<[HasV5T]>;
2672
2673def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2674 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2675 Requires<[HasV5T]>;
2676
2677def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2678 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2679 Requires<[HasV5T]>;
2680
2681def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2682 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2683 Requires<[HasV5T]>;
2684
2685// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2686// => r0 = mux(p0, #i, r1)
2687def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2688 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2689 Requires<[HasV5T]>;
2690
2691// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2692// => r0 = mux(p0, r1, #i)
2693def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2694 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2695 Requires<[HasV5T]>;
2696
2697def: Pat<(i32 (fp_to_sint F64:$src1)),
2698 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2699 Requires<[HasV5T]>;
2700
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002701def : Pat <(fabs F32:$src1),
2702 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002703 Requires<[HasV5T]>;
2704
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002705def : Pat <(fneg F32:$src1),
2706 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002707 Requires<[HasV5T]>;
2708
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002709def: Pat<(fabs F64:$Rs),
2710 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002711 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2712 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002713
2714def: Pat<(fneg F64:$Rs),
2715 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002716 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2717 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002718
2719def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2720 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2721}]>;
2722
2723def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2724 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2725}]>;
2726
2727def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2728 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2729}]>;
2730
2731def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2732 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2733}]>;
2734
2735
2736multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2737 // Aligned stores
2738 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2739 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2740 Requires<[UseHVXSgl]>;
2741 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2742 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2743 Requires<[UseHVXSgl]>;
2744
2745 // 128B Aligned stores
2746 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2747 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2748 Requires<[UseHVXDbl]>;
2749 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2750 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2751 Requires<[UseHVXDbl]>;
2752
2753 // Fold Add R+OFF into vector store.
2754 let AddedComplexity = 10 in {
2755 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002756 (add IntRegs:$src2, Iss4_6:$offset)),
2757 (V6_vS32b_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002758 (VTSgl VectorRegs:$src1))>,
2759 Requires<[UseHVXSgl]>;
2760 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002761 (add IntRegs:$src2, Iss4_6:$offset)),
2762 (V6_vS32Ub_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002763 (VTSgl VectorRegs:$src1))>,
2764 Requires<[UseHVXSgl]>;
2765
2766 // Fold Add R+OFF into vector store 128B.
2767 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002768 (add IntRegs:$src2, Iss4_7:$offset)),
2769 (V6_vS32b_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002770 (VTDbl VectorRegs128B:$src1))>,
2771 Requires<[UseHVXDbl]>;
2772 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002773 (add IntRegs:$src2, Iss4_7:$offset)),
2774 (V6_vS32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002775 (VTDbl VectorRegs128B:$src1))>,
2776 Requires<[UseHVXDbl]>;
2777 }
2778}
2779
2780defm : vS32b_ai_pats <v64i8, v128i8>;
2781defm : vS32b_ai_pats <v32i16, v64i16>;
2782defm : vS32b_ai_pats <v16i32, v32i32>;
2783defm : vS32b_ai_pats <v8i64, v16i64>;
2784
2785
2786multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2787 // Aligned loads
2788 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2789 (V6_vL32b_ai IntRegs:$addr, 0) >,
2790 Requires<[UseHVXSgl]>;
2791 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2792 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2793 Requires<[UseHVXSgl]>;
2794
2795 // 128B Load
2796 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2797 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2798 Requires<[UseHVXDbl]>;
2799 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2800 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2801 Requires<[UseHVXDbl]>;
2802
2803 // Fold Add R+OFF into vector load.
2804 let AddedComplexity = 10 in {
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002805 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, Iss4_7:$offset))),
2806 (V6_vL32b_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002807 Requires<[UseHVXDbl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002808 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, Iss4_7:$offset))),
2809 (V6_vL32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002810 Requires<[UseHVXDbl]>;
2811
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002812 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, Iss4_6:$offset))),
2813 (V6_vL32b_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002814 Requires<[UseHVXSgl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002815 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, Iss4_6:$offset))),
2816 (V6_vL32Ub_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002817 Requires<[UseHVXSgl]>;
2818 }
2819}
2820
2821defm : vL32b_ai_pats <v64i8, v128i8>;
2822defm : vL32b_ai_pats <v32i16, v64i16>;
2823defm : vL32b_ai_pats <v16i32, v32i32>;
2824defm : vL32b_ai_pats <v8i64, v16i64>;
2825
2826multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2827 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2828 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2829 Requires<[UseHVXSgl]>;
2830 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2831 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2832 Requires<[UseHVXSgl]>;
2833
2834 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2835 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2836 (VTDbl VecDblRegs128B:$src1))>,
2837 Requires<[UseHVXDbl]>;
2838 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2839 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2840 (VTDbl VecDblRegs128B:$src1))>,
2841 Requires<[UseHVXDbl]>;
2842}
2843
2844defm : STrivv_pats <v128i8, v256i8>;
2845defm : STrivv_pats <v64i16, v128i16>;
2846defm : STrivv_pats <v32i32, v64i32>;
2847defm : STrivv_pats <v16i64, v32i64>;
2848
2849multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2850 def : Pat<(VTSgl (alignedload I32:$addr)),
2851 (PS_vloadrw_ai I32:$addr, 0)>,
2852 Requires<[UseHVXSgl]>;
2853 def : Pat<(VTSgl (unalignedload I32:$addr)),
2854 (PS_vloadrwu_ai I32:$addr, 0)>,
2855 Requires<[UseHVXSgl]>;
2856
2857 def : Pat<(VTDbl (alignedload I32:$addr)),
2858 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2859 Requires<[UseHVXDbl]>;
2860 def : Pat<(VTDbl (unalignedload I32:$addr)),
2861 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2862 Requires<[UseHVXDbl]>;
2863}
2864
2865defm : LDrivv_pats <v128i8, v256i8>;
2866defm : LDrivv_pats <v64i16, v128i16>;
2867defm : LDrivv_pats <v32i32, v64i32>;
2868defm : LDrivv_pats <v16i64, v32i64>;
2869
2870let Predicates = [HasV60T,UseHVXSgl] in {
2871 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2872 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2873 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2874 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2875}
2876let Predicates = [HasV60T,UseHVXDbl] in {
2877 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2878 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2879 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2880 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2881}
2882
2883
2884def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2885 SDTCisSubVecOfVec<1, 0>]>;
2886
2887def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2888
2889def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2890 (v16i32 VectorRegs:$Vt))),
2891 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2892 Requires<[UseHVXSgl]>;
2893def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2894 (v32i32 VecDblRegs:$Vt))),
2895 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2896 Requires<[UseHVXDbl]>;
2897
2898def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2899 SDTCisInt<3>]>;
2900
2901def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2902
2903// 0 as the last argument denotes vpacke. 1 denotes vpacko
2904def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2905 (v64i8 VectorRegs:$Vt), (i32 0))),
2906 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2907 Requires<[UseHVXSgl]>;
2908def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2909 (v64i8 VectorRegs:$Vt), (i32 1))),
2910 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2911 Requires<[UseHVXSgl]>;
2912def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2913 (v32i16 VectorRegs:$Vt), (i32 0))),
2914 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2915 Requires<[UseHVXSgl]>;
2916def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2917 (v32i16 VectorRegs:$Vt), (i32 1))),
2918 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2919 Requires<[UseHVXSgl]>;
2920
2921def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2922 (v128i8 VecDblRegs:$Vt), (i32 0))),
2923 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2924 Requires<[UseHVXDbl]>;
2925def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2926 (v128i8 VecDblRegs:$Vt), (i32 1))),
2927 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2928 Requires<[UseHVXDbl]>;
2929def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2930 (v64i16 VecDblRegs:$Vt), (i32 0))),
2931 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2932 Requires<[UseHVXDbl]>;
2933def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2934 (v64i16 VecDblRegs:$Vt), (i32 1))),
2935 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2936 Requires<[UseHVXDbl]>;
2937
2938def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2939def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2940def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2941def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2942def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2943def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2944def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2945def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2946
2947
2948multiclass bitconvert_32<ValueType a, ValueType b> {
2949 def : Pat <(b (bitconvert (a IntRegs:$src))),
2950 (b IntRegs:$src)>;
2951 def : Pat <(a (bitconvert (b IntRegs:$src))),
2952 (a IntRegs:$src)>;
2953}
2954
2955multiclass bitconvert_64<ValueType a, ValueType b> {
2956 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2957 (b DoubleRegs:$src)>;
2958 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2959 (a DoubleRegs:$src)>;
2960}
2961
2962// Bit convert vector types to integers.
2963defm : bitconvert_32<v4i8, i32>;
2964defm : bitconvert_32<v2i16, i32>;
2965defm : bitconvert_64<v8i8, i64>;
2966defm : bitconvert_64<v4i16, i64>;
2967defm : bitconvert_64<v2i32, i64>;
2968
2969def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2970 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2971def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2972 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2973def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2974 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2975
2976def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2977 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
2978def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2979 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
2980def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2981 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
2982
2983def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2984 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
2985
2986def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2987 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
2988
2989def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
2990def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
2991
2992// Replicate the low 8-bits from 32-bits input register into each of the
2993// four bytes of 32-bits destination register.
2994def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
2995
2996// Replicate the low 16-bits from 32-bits input register into each of the
2997// four halfwords of 64-bits destination register.
2998def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
2999
3000
3001class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
3002 : Pat <(Op Type:$Rss, Type:$Rtt),
3003 (MI Type:$Rss, Type:$Rtt)>;
3004
3005def: VArith_pat <A2_vaddub, add, V8I8>;
3006def: VArith_pat <A2_vaddh, add, V4I16>;
3007def: VArith_pat <A2_vaddw, add, V2I32>;
3008def: VArith_pat <A2_vsubub, sub, V8I8>;
3009def: VArith_pat <A2_vsubh, sub, V4I16>;
3010def: VArith_pat <A2_vsubw, sub, V2I32>;
3011
3012def: VArith_pat <A2_and, and, V2I16>;
3013def: VArith_pat <A2_xor, xor, V2I16>;
3014def: VArith_pat <A2_or, or, V2I16>;
3015
3016def: VArith_pat <A2_andp, and, V8I8>;
3017def: VArith_pat <A2_andp, and, V4I16>;
3018def: VArith_pat <A2_andp, and, V2I32>;
3019def: VArith_pat <A2_orp, or, V8I8>;
3020def: VArith_pat <A2_orp, or, V4I16>;
3021def: VArith_pat <A2_orp, or, V2I32>;
3022def: VArith_pat <A2_xorp, xor, V8I8>;
3023def: VArith_pat <A2_xorp, xor, V4I16>;
3024def: VArith_pat <A2_xorp, xor, V2I32>;
3025
3026def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3027 (i32 u5_0ImmPred:$c))))),
3028 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3029def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3030 (i32 u5_0ImmPred:$c))))),
3031 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3032def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3033 (i32 u5_0ImmPred:$c))))),
3034 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3035
3036def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3037 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3038def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3039 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3040def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3041 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3042
3043
3044def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3045 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3046def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3047 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3048
3049def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3050def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3051def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3052def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3053def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3054def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3055
3056def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3057 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3058def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3059 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3060def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3061 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3062def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3063 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3064def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3065 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3066def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3067 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3068
3069class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3070 : Pat <(Op Value:$Rs, I32:$Rt),
3071 (MI Value:$Rs, I32:$Rt)>;
3072
3073def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3074def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3075def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3076def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3077def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3078def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3079
3080
3081def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3082 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3083def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3084 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3085def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3086 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3087
3088def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3089def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3090def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3091def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3092def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3093def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3094def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3095def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3096def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3097
3098
3099class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3100 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3101 (MI Value:$Rs, Value:$Rt)>;
3102
3103def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3104def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3105def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3106
3107def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3108def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3109def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3110
3111def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3112def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3113def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3114
3115
3116class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3117 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3118 (MI InVal:$Rs, InVal:$Rt)>;
3119
3120def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3121def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3122def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3123
3124def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3125def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3126def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3127
3128def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3129 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3130def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3131 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3132
3133
3134// Adds two v4i8: Hexagon does not have an insn for this one, so we
3135// use the double add v8i8, and use only the low part of the result.
3136def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003137 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003138
3139// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3140// use the double sub v8i8, and use only the low part of the result.
3141def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003142 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003143
3144//
3145// No 32 bit vector mux.
3146//
3147def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003148 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003149def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003150 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003151
3152//
3153// 64-bit vector mux.
3154//
3155def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3156 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3157def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3158 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3159def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3160 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3161
3162//
3163// No 32 bit vector compare.
3164//
3165def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003166 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003167def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003168 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003169def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003170 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003171
3172def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003173 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003174def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003175 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003176def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003177 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003178
3179
3180class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3181 ValueType CmpTy>
3182 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3183 (InvMI Value:$Rt, Value:$Rs)>;
3184
3185// Map from a compare operation to the corresponding instruction with the
3186// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3187def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3188def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3189def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3190def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3191def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3192def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3193
3194def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3195def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3196def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3197def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3198def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3199def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3200
3201// Map from vcmpne(Rss) -> !vcmpew(Rss).
3202// rs != rt -> !(rs == rt).
3203def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3204 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3205
3206
3207// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3208// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3209def: Pat<(v4i8 (trunc V4I16:$Rs)),
3210 (S2_vtrunehb V4I16:$Rs)>;
3211
3212// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3213// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3214// S2_vtrunohb
3215
3216// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3217// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3218// S2_vtruneh
3219
3220def: Pat<(v2i16 (trunc V2I32:$Rs)),
3221 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3222
3223
3224def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3225def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3226
3227def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3228def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3229
3230def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3231def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3232def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3233def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3234def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3235def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3236
3237// Sign extends a v2i8 into a v2i32.
3238def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3239 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3240
3241// Sign extends a v2i16 into a v2i32.
3242def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3243 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3244
3245
3246// Multiplies two v2i16 and returns a v2i32. We are using here the
3247// saturating multiply, as hexagon does not provide a non saturating
3248// vector multiply, and saturation does not impact the result that is
3249// in double precision of the operands.
3250
3251// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3252// with the C semantics for this one, this pattern uses the half word
3253// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3254// then truncated to fit this back into a v2i16 and to simulate the
3255// wrap around semantics for unsigned in C.
3256def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3257 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3258
3259def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003260 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3261 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003262
3263// Multiplies two v4i16 vectors.
3264def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3265 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3266 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3267
3268def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3269 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3270 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3271
3272// Multiplies two v4i8 vectors.
3273def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3274 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3275 Requires<[HasV5T]>;
3276
3277def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3278 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3279
3280// Multiplies two v8i8 vectors.
3281def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3282 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3283 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3284 Requires<[HasV5T]>;
3285
3286def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3287 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3288 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3289
3290def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3291 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3292
3293def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3294def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3295def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3296def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3297
3298class ShufflePat<InstHexagon MI, SDNode Op>
3299 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3300 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3301
3302// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3303def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3304
3305// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3306def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3307
3308// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3309def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3310
3311// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3312def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3313
3314
3315// Truncated store from v4i16 to v4i8.
3316def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3317 (truncstore node:$val, node:$ptr),
3318 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3319
3320// Truncated store from v2i32 to v2i16.
3321def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3322 (truncstore node:$val, node:$ptr),
3323 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3324
3325def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3326 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3327 (LoReg $Rs))))>;
3328
3329def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3330 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3331
3332
3333// Zero and sign extended load from v2i8 into v2i16.
3334def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3335 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3336
3337def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3338 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3339
3340def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3341 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3342
3343def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3344 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3345
3346def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3347 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3348
3349def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3350 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3351
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003352
3353// Read cycle counter.
3354//
3355def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3356def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3357 [SDNPHasChain]>;
3358
3359def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;