blob: d9b5ecd3e0ea812b561a0d3d18c2199b0765fbf9 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000022#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000023#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000024#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000025#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000026
27namespace llvm {
28 namespace MipsISD {
29 enum NodeType {
30 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032
33 // Jump and link (call)
34 JmpLink,
35
Akira Hatanaka91318df2012-10-19 20:59:39 +000036 // Tail call
37 TailCall,
38
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039 // Get the Higher 16 bits from a 32-bit immediate
40 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000041 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042
43 // Get the Lower 16 bits from a 32-bit immediate
44 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000047 // Handle gp_rel (small data/bss sections) relocation.
48 GPRel,
49
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000050 // Thread Pointer
51 ThreadPointer,
52
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000053 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 FPBrcond,
55
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000056 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057 FPCmp,
58
Akira Hatanakaa5352702011-03-31 18:26:17 +000059 // Floating Point Conditional Moves
60 CMovFP_T,
61 CMovFP_F,
62
Akira Hatanaka252f54f2013-05-16 21:17:15 +000063 // FP-to-int truncation node.
64 TruncIntFP,
65
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000066 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000067 Ret,
68
Akira Hatanakac0b02062013-01-30 00:26:49 +000069 EH_RETURN,
70
Akira Hatanaka28721bd2013-03-30 01:14:04 +000071 // Node used to extract integer from accumulator.
72 ExtractLOHI,
73
74 // Node used to insert integers to accumulator.
75 InsertLOHI,
76
77 // Mult nodes.
78 Mult,
79 Multu,
80
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000081 // MAdd/Sub nodes
82 MAdd,
83 MAddu,
84 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000085 MSubu,
86
87 // DivRem(u)
88 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000089 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000090 DivRem16,
91 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000092
93 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000094 ExtractElementF64,
95
Akira Hatanaka5ee84642011-12-09 01:53:17 +000096 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000097
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000098 DynAlloc,
99
Akira Hatanaka5360f882011-08-17 02:05:42 +0000100 Sync,
101
102 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000103 Ins,
104
Akira Hatanaka233ac532012-09-21 23:52:47 +0000105 // EXTR.W instrinsic nodes.
106 EXTP,
107 EXTPDP,
108 EXTR_S_H,
109 EXTR_W,
110 EXTR_R_W,
111 EXTR_RS_W,
112 SHILO,
113 MTHLIP,
114
115 // DPA.W intrinsic nodes.
116 MULSAQ_S_W_PH,
117 MAQ_S_W_PHL,
118 MAQ_S_W_PHR,
119 MAQ_SA_W_PHL,
120 MAQ_SA_W_PHR,
121 DPAU_H_QBL,
122 DPAU_H_QBR,
123 DPSU_H_QBL,
124 DPSU_H_QBR,
125 DPAQ_S_W_PH,
126 DPSQ_S_W_PH,
127 DPAQ_SA_L_W,
128 DPSQ_SA_L_W,
129 DPA_W_PH,
130 DPS_W_PH,
131 DPAQX_S_W_PH,
132 DPAQX_SA_W_PH,
133 DPAX_W_PH,
134 DPSX_W_PH,
135 DPSQX_S_W_PH,
136 DPSQX_SA_W_PH,
137 MULSA_W_PH,
138
139 MULT,
140 MULTU,
141 MADD_DSP,
142 MADDU_DSP,
143 MSUB_DSP,
144 MSUBU_DSP,
145
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000146 // DSP shift nodes.
147 SHLL_DSP,
148 SHRA_DSP,
149 SHRL_DSP,
150
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000151 // DSP setcc and select_cc nodes.
152 SETCC_DSP,
153 SELECT_CC_DSP,
154
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 // Load/Store Left/Right nodes.
156 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
157 LWR,
158 SWL,
159 SWR,
160 LDL,
161 LDR,
162 SDL,
163 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000164 };
165 }
166
Akira Hatanakae2489122011-04-15 21:51:11 +0000167 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000168 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000169 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000170 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000171
Chris Lattner58e8be82009-08-13 05:41:27 +0000172 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000173 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000174 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000175
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000176 static const MipsTargetLowering *create(MipsTargetMachine &TM);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000177
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000178 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000179
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000180 virtual void LowerOperationWrapper(SDNode *N,
181 SmallVectorImpl<SDValue> &Results,
182 SelectionDAG &DAG) const;
183
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000184 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000185 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000186
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000187 /// ReplaceNodeResults - Replace the results of node with an illegal result
188 /// type with new values built out of custom code.
189 ///
190 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
191 SelectionDAG &DAG) const;
192
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000193 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000194 // DAG node.
195 virtual const char *getTargetNodeName(unsigned Opcode) const;
196
Scott Michela6729e82008-03-10 15:42:14 +0000197 /// getSetCCResultType - get the ISD::SETCC result ValueType
Matt Arsenault758659232013-05-18 00:21:46 +0000198 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000199
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000200 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000201
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000202 virtual MachineBasicBlock *
203 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000204
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000205 struct LTStr {
206 bool operator()(const char *S1, const char *S2) const {
207 return strcmp(S1, S2) < 0;
208 }
209 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000210
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000211 protected:
212 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000213
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000214 SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) const;
215
216 SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) const;
217
218 SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
219 unsigned HiFlag, unsigned LoFlag) const;
220
221 /// This function fills Ops, which is the list of operands that will later
222 /// be used when a function call node is created. It also generates
223 /// copyToReg nodes to set up argument registers.
224 virtual void
225 getOpndList(SmallVectorImpl<SDValue> &Ops,
226 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
227 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
228 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000229
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000230 /// ByValArgInfo - Byval argument information.
231 struct ByValArgInfo {
232 unsigned FirstIdx; // Index of the first register used.
233 unsigned NumRegs; // Number of registers used for this argument.
234 unsigned Address; // Offset of the stack area used to pass this argument.
235
236 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
237 };
238
239 /// MipsCC - This class provides methods used to analyze formal and call
240 /// arguments and inquire about calling convention information.
241 class MipsCC {
242 public:
Reed Kotler783c7942013-05-10 22:25:39 +0000243 enum SpecialCallingConvType {
244 Mips16RetHelperConv, NoSpecialCallingConv
245 };
246
247 MipsCC(
248 CallingConv::ID CallConv, bool IsO32, CCState &Info,
249 SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv);
250
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000251
Akira Hatanaka5001be52013-02-15 21:45:11 +0000252 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +0000253 bool IsVarArg, bool IsSoftFloat,
254 const SDNode *CallNode,
255 std::vector<ArgListEntry> &FuncArgs);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000256 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
257 bool IsSoftFloat,
258 Function::const_arg_iterator FuncArg);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000259
260 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins,
261 bool IsSoftFloat, const SDNode *CallNode,
262 const Type *RetTy) const;
263
264 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs,
265 bool IsSoftFloat, const Type *RetTy) const;
266
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000267 const CCState &getCCInfo() const { return CCInfo; }
268
269 /// hasByValArg - Returns true if function has byval arguments.
270 bool hasByValArg() const { return !ByValArgs.empty(); }
271
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000272 /// regSize - Size (in number of bits) of integer registers.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000273 unsigned regSize() const { return IsO32 ? 4 : 8; }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000274
275 /// numIntArgRegs - Number of integer registers available for calls.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000276 unsigned numIntArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000277
278 /// reservedArgArea - The size of the area the caller reserves for
279 /// register arguments. This is 16-byte if ABI is O32.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000280 unsigned reservedArgArea() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000281
Akira Hatanaka5001be52013-02-15 21:45:11 +0000282 /// Return pointer to array of integer argument registers.
283 const uint16_t *intArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000284
285 typedef SmallVector<ByValArgInfo, 2>::const_iterator byval_iterator;
286 byval_iterator byval_begin() const { return ByValArgs.begin(); }
287 byval_iterator byval_end() const { return ByValArgs.end(); }
288
289 private:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000290 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
291 CCValAssign::LocInfo LocInfo,
292 ISD::ArgFlagsTy ArgFlags);
293
294 /// useRegsForByval - Returns true if the calling convention allows the
295 /// use of registers to pass byval arguments.
296 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
297
298 /// Return the function that analyzes fixed argument list functions.
299 llvm::CCAssignFn *fixedArgFn() const;
300
301 /// Return the function that analyzes variable argument list functions.
302 llvm::CCAssignFn *varArgFn() const;
303
304 const uint16_t *shadowRegs() const;
305
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000306 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
307 unsigned Align);
308
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000309 /// Return the type of the register which is used to pass an argument or
310 /// return a value. This function returns f64 if the argument is an i64
311 /// value which has been generated as a result of softening an f128 value.
312 /// Otherwise, it just returns VT.
313 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
314 bool IsSoftFloat) const;
315
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000316 template<typename Ty>
317 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
318 const SDNode *CallNode, const Type *RetTy) const;
319
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000320 CCState &CCInfo;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000321 CallingConv::ID CallConv;
322 bool IsO32;
Reed Kotler783c7942013-05-10 22:25:39 +0000323 SpecialCallingConvType SpecialCallingConv;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000324 SmallVector<ByValArgInfo, 2> ByValArgs;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000325 };
Reed Kotler783c7942013-05-10 22:25:39 +0000326 protected:
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000327 // Subtarget Info
328 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000329
Akira Hatanaka7989f152011-10-28 18:47:24 +0000330 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000331
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000332 private:
Reed Kotler783c7942013-05-10 22:25:39 +0000333
334 MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000335 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000336 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000337 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000338 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339 SDLoc dl, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000340 SmallVectorImpl<SDValue> &InVals,
341 const SDNode *CallNode, const Type *RetTy) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000342
343 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000344 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
345 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
346 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
347 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
348 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
349 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
350 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
351 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
352 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
353 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
354 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
355 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
356 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
357 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
358 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
359 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000360 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
361 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
362 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000363 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000364 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
365 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000366 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000367 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000368
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000369 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000370 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000371 virtual bool
372 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
373 unsigned NextStackOffset,
374 const MipsFunctionInfo& FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000375
Akira Hatanaka25dad192012-10-27 00:10:18 +0000376 /// copyByValArg - Copy argument registers which were used to pass a byval
377 /// argument to the stack. Create a stack frame object for the byval
378 /// argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000379 void copyByValRegs(SDValue Chain, SDLoc DL,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000380 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
381 const ISD::ArgFlagsTy &Flags,
382 SmallVectorImpl<SDValue> &InVals,
383 const Argument *FuncArg,
384 const MipsCC &CC, const ByValArgInfo &ByVal) const;
385
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000386 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000387 void passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000388 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000389 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
390 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
391 const MipsCC &CC, const ByValArgInfo &ByVal,
392 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
393
Akira Hatanaka2a134022012-10-27 00:21:13 +0000394 /// writeVarArgRegs - Write variable function arguments passed in registers
395 /// to the stack. Also create a stack frame object for the first variable
396 /// argument.
397 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000398 SDValue Chain, SDLoc DL, SelectionDAG &DAG) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000399
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000400 virtual SDValue
401 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000402 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000403 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000404 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000405 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000406
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000407 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000408 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000409 SelectionDAG &DAG) const;
410
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000411 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000412 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000413 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000414
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000415 virtual bool
416 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
417 bool isVarArg,
418 const SmallVectorImpl<ISD::OutputArg> &Outs,
419 LLVMContext &Context) const;
420
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000421 virtual SDValue
422 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000423 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000424 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000425 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000426 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000427
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000428 // Inline asm support
429 ConstraintType getConstraintType(const std::string &Constraint) const;
430
Akira Hatanakae2489122011-04-15 21:51:11 +0000431 /// Examine constraint string and operand type and determine a weight value.
432 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000433 ConstraintWeight getSingleConstraintMatchWeight(
434 AsmOperandInfo &info, const char *constraint) const;
435
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000436 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000437 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000438 MVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000439
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000440 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
441 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
442 /// true it means one of the asm constraint of the inline asm instruction
443 /// being processed is 'm'.
444 virtual void LowerAsmOperandForConstraint(SDValue Op,
445 std::string &Constraint,
446 std::vector<SDValue> &Ops,
447 SelectionDAG &DAG) const;
448
Akira Hatanakaef839192012-11-17 00:25:41 +0000449 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
450
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000451 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000452
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000453 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000454 unsigned SrcAlign,
455 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000456 bool MemcpyStrSrc,
457 MachineFunction &MF) const;
458
Evan Cheng16993aa2009-10-27 19:56:55 +0000459 /// isFPImmLegal - Returns true if the target can instruction select the
460 /// specified FP immediate natively. If false, the legalizer will
461 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000462 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000463
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000464 virtual unsigned getJumpTableEncoding() const;
465
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000466 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000467 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000468 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000469 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
470 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000471 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000472 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000473 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000474 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000475 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000476
477 /// Create MipsTargetLowering objects.
478 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM);
479 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000480}
481
482#endif // MipsISELLOWERING_H