blob: 2b7c0f3a2e814008ab011797e7a5d6a4d3336302 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIMachineFunctionInfo.cpp - SI Machine Function Info -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11
12#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000013#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000014#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000015#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000018#include "llvm/IR/Function.h"
19#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000020
21#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000022
23using namespace llvm;
24
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000025
26// Pin the vtable to this file.
27void SIMachineFunctionInfo::anchor() {}
28
Tom Stellard75aadc22012-12-11 21:25:42 +000029SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000031 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 ScratchWaveOffsetReg(AMDGPU::NoRegister),
34 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
35 DispatchPtrUserSGPR(AMDGPU::NoRegister),
36 QueuePtrUserSGPR(AMDGPU::NoRegister),
37 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
38 DispatchIDUserSGPR(AMDGPU::NoRegister),
39 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
40 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
41 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
42 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
43 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
44 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
45 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
46 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
47 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
48 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000049 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000050 ReturnsVoid(true),
Tom Stellard79a1fd72016-04-14 16:27:07 +000051 MaximumWorkGroupSize(0),
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +000052 DebuggerReservedVGPRCount(0),
Marek Olsakfccabaf2016-01-13 11:45:36 +000053 LDSWaveSpillSize(0),
54 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000055 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000056 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000057 HasSpilledSGPRs(false),
58 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000059 HasNonSpillStackObjects(false),
60 HasFlatInstructions(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000061 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000062 DispatchPtr(false),
63 QueuePtr(false),
64 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000065 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000066 FlatScratchInit(false),
67 GridWorkgroupCountX(false),
68 GridWorkgroupCountY(false),
69 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000070 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000071 WorkGroupIDY(false),
72 WorkGroupIDZ(false),
73 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000074 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000075 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000076 WorkItemIDY(false),
77 WorkItemIDZ(false) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000078 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000079 const Function *F = MF.getFunction();
80
Marek Olsakfccabaf2016-01-13 11:45:36 +000081 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
82
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000083 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
84
Tom Stellardf110f8f2016-04-14 16:27:03 +000085 if (!AMDGPU::isShader(F->getCallingConv())) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000086 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000087 WorkGroupIDX = true;
88 WorkItemIDX = true;
89 }
Matt Arsenault49affb82015-11-25 20:55:12 +000090
91 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
92 WorkGroupIDY = true;
93
94 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
95 WorkGroupIDZ = true;
96
97 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
98 WorkItemIDY = true;
99
100 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
101 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000102
Matt Arsenault296b8492016-02-12 06:31:30 +0000103 // X, XY, and XYZ are the only supported combinations, so make sure Y is
104 // enabled if Z is.
105 if (WorkItemIDZ)
106 WorkItemIDY = true;
107
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000108 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000109 bool HasStackObjects = FrameInfo->hasStackObjects();
110
111 if (HasStackObjects || MaySpill)
112 PrivateSegmentWaveByteOffset = true;
113
114 if (ST.isAmdHsaOS()) {
115 if (HasStackObjects || MaySpill)
116 PrivateSegmentBuffer = true;
117
118 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
119 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000120
121 if (F->hasFnAttribute("amdgpu-queue-ptr"))
122 QueuePtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000123 }
124
Matt Arsenault296b8492016-02-12 06:31:30 +0000125 // We don't need to worry about accessing spills with flat instructions.
126 // TODO: On VI where we must use flat for global, we should be able to omit
127 // this if it is never used for generic access.
128 if (HasStackObjects && ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS &&
129 ST.isAmdHsaOS())
130 FlatScratchInit = true;
Tom Stellard79a1fd72016-04-14 16:27:07 +0000131
132 if (AMDGPU::isCompute(F->getCallingConv()))
133 MaximumWorkGroupSize = AMDGPU::getMaximumWorkGroupSize(*F);
134 else
135 MaximumWorkGroupSize = ST.getWavefrontSize();
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +0000136
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000137 if (ST.debuggerReserveRegs())
138 DebuggerReservedVGPRCount = 4;
Matt Arsenault49affb82015-11-25 20:55:12 +0000139}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000140
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000141unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
142 const SIRegisterInfo &TRI) {
143 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
144 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
145 NumUserSGPRs += 4;
146 return PrivateSegmentBufferUserSGPR;
147}
148
149unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
150 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
151 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
152 NumUserSGPRs += 2;
153 return DispatchPtrUserSGPR;
154}
155
156unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
157 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
158 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
159 NumUserSGPRs += 2;
160 return QueuePtrUserSGPR;
161}
162
163unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
164 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
165 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
166 NumUserSGPRs += 2;
167 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000168}
169
Matt Arsenault296b8492016-02-12 06:31:30 +0000170unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
171 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
172 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
173 NumUserSGPRs += 2;
174 return FlatScratchInitUserSGPR;
175}
176
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000177SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg(
178 MachineFunction *MF,
179 unsigned FrameIndex,
180 unsigned SubIdx) {
Tom Stellard649b5db2016-03-04 18:31:18 +0000181 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Eric Christopher0795a2e2015-02-19 01:10:55 +0000182 const SIRegisterInfo *TRI = static_cast<const SIRegisterInfo *>(
183 MF->getSubtarget<AMDGPUSubtarget>().getRegisterInfo());
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000184 MachineRegisterInfo &MRI = MF->getRegInfo();
185 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
186 Offset += SubIdx * 4;
187
188 unsigned LaneVGPRIdx = Offset / (64 * 4);
189 unsigned Lane = (Offset / 4) % 64;
190
191 struct SpilledReg Spill;
Tom Stellard649b5db2016-03-04 18:31:18 +0000192 Spill.Lane = Lane;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000193
194 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000195 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000196
Tom Stellard649b5db2016-03-04 18:31:18 +0000197 if (LaneVGPR == AMDGPU::NoRegister)
198 // We have no VGPRs left for spilling SGPRs.
199 return Spill;
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000200
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000201
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000202 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000203
204 // Add this register as live-in to all blocks to avoid machine verifer
205 // complaining about use of an undefined physical register.
206 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
207 BI != BE; ++BI) {
208 BI->addLiveIn(LaneVGPR);
209 }
210 }
211
212 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000213 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000214}
Tom Stellard96468902014-09-24 01:33:17 +0000215
216unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
217 const MachineFunction &MF) const {
Tom Stellard79a1fd72016-04-14 16:27:07 +0000218 return MaximumWorkGroupSize;
Tom Stellard96468902014-09-24 01:33:17 +0000219}