blob: 3deaa2e96bdc5df7e34fd198a06311405fc55f9f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
26 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000031
32let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000033def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
34def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
35def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
36def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000037} // End isMoveImm = 1
38
Tom Stellard75aadc22012-12-11 21:25:42 +000039def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
40def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
41def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
42def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
43def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
44def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
45} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
48////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
49////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
50////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
51////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
52////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
53////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
54////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
55//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
56//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
57def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
58//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
59//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
60//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
61////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
62////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
63////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
64////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
65def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
66def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
67def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
68def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
69
70let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
71
72def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
73def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
74def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
75def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
76def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
77def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
78def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
79def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
80
81} // End hasSideEffects = 1
82
83def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
84def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
85def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
86def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
87def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
88def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
89//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
90def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
91def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
92def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
93def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
94def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
95
96/*
97This instruction is disabled for now until we can figure out how to teach
98the instruction selector to correctly use the S_CMP* vs V_CMP*
99instructions.
100
101When this instruction is enabled the code generator sometimes produces this
102invalid sequence:
103
104SCC = S_CMPK_EQ_I32 SGPR0, imm
105VCC = COPY SCC
106VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
107
108def S_CMPK_EQ_I32 : SOPK <
109 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
110 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000111 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000112>;
113*/
114
Christian Konig76edd4f2013-02-26 17:52:29 +0000115let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000116def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
117def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
118def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
119def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
120def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
121def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
122def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
123def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
124def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
125def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
126def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000127} // End isCompare = 1
128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
130def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
131//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
132def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
133def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
134def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
135//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
136//def EXP : EXP_ <0x00000000, "EXP", []>;
137
Christian Konig76edd4f2013-02-26 17:52:29 +0000138let isCompare = 1 in {
139
Christian Konigb19849a2013-02-21 15:17:04 +0000140defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
141defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
142defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
143defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
144defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
145defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
146defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
147defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
148defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
149defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
150defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
151defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
152defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
153defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
154defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
155defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Christian Konig76edd4f2013-02-26 17:52:29 +0000157let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Christian Konigb19849a2013-02-21 15:17:04 +0000159defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
160defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
161defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
162defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
163defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
164defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
165defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
166defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
167defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
168defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
169defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
170defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
171defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
172defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
173defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
174defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Christian Konig76edd4f2013-02-26 17:52:29 +0000176} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Christian Konigb19849a2013-02-21 15:17:04 +0000178defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
179defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64">;
180defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64">;
181defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64">;
182defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64">;
183defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
184defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64">;
185defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
186defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
187defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
188defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
189defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
190defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
191defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64">;
192defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
193defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Christian Konig76edd4f2013-02-26 17:52:29 +0000195let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
198defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
199defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
200defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
201defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
202defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
203defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
204defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
205defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
206defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
207defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
208defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
209defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
210defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
211defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
212defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
Christian Konig76edd4f2013-02-26 17:52:29 +0000214} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Christian Konigb19849a2013-02-21 15:17:04 +0000216defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
217defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
218defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
219defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
220defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
221defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
222defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
223defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
224defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
225defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
226defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
227defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
228defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
229defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
230defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
231defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000232
233let hasSideEffects = 1, Defs = [EXEC] in {
234
Christian Konigb19849a2013-02-21 15:17:04 +0000235defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
236defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
237defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
238defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
239defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
240defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
241defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
242defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
243defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
244defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
245defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
246defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
247defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
248defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
249defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
250defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000251
252} // End hasSideEffects = 1, Defs = [EXEC]
253
Christian Konigb19849a2013-02-21 15:17:04 +0000254defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
255defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
256defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
257defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
258defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
259defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
260defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
261defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
262defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
263defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
264defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
265defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
266defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
267defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
268defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
269defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000270
271let hasSideEffects = 1, Defs = [EXEC] in {
272
Christian Konigb19849a2013-02-21 15:17:04 +0000273defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
274defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
275defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
276defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
277defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
278defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
279defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
280defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
281defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
282defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
283defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
284defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
285defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
286defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
287defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
288defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000289
290} // End hasSideEffects = 1, Defs = [EXEC]
291
Christian Konigb19849a2013-02-21 15:17:04 +0000292defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
293defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
294defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
295defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
296defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
297defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
298defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
299defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000300
Christian Konig76edd4f2013-02-26 17:52:29 +0000301let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
Christian Konigb19849a2013-02-21 15:17:04 +0000303defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
304defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
305defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
306defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
307defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
308defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
309defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
310defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000311
Christian Konig76edd4f2013-02-26 17:52:29 +0000312} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
315defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
316defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
317defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
318defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
319defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
320defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
321defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konig76edd4f2013-02-26 17:52:29 +0000323let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
Christian Konigb19849a2013-02-21 15:17:04 +0000325defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
326defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
327defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
328defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
329defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
330defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
331defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
332defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konig76edd4f2013-02-26 17:52:29 +0000334} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
Christian Konigb19849a2013-02-21 15:17:04 +0000336defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
337defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
338defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
339defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
340defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
341defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
342defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
343defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konig76edd4f2013-02-26 17:52:29 +0000345let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346
Christian Konigb19849a2013-02-21 15:17:04 +0000347defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
348defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
349defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
350defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
351defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
352defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
353defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
354defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konig76edd4f2013-02-26 17:52:29 +0000356} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
Christian Konigb19849a2013-02-21 15:17:04 +0000358defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
359defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
360defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
361defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
362defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
363defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
364defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
365defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000366
367let hasSideEffects = 1, Defs = [EXEC] in {
368
Christian Konigb19849a2013-02-21 15:17:04 +0000369defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
370defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
371defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
372defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
373defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
374defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
375defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
376defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000377
378} // End hasSideEffects = 1, Defs = [EXEC]
379
Christian Konigb19849a2013-02-21 15:17:04 +0000380defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000381
382let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000383defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000384} // End hasSideEffects = 1, Defs = [EXEC]
385
Christian Konigb19849a2013-02-21 15:17:04 +0000386defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
388let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000390} // End hasSideEffects = 1, Defs = [EXEC]
391
392} // End isCompare = 1
393
Michel Danzer1c454302013-07-10 16:36:43 +0000394def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
395def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
396
Tom Stellard75aadc22012-12-11 21:25:42 +0000397//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
398//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
399//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000400defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000401//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
402//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
403//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
404//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000405defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000406//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
407//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
408//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000409defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
410defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
411defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000412//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
413//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000414
415def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
416 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32
417>;
418
419def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
420 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, i64
421>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000422
423def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
424 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32
425>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000426//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
427//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
428//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
429//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
430//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
431//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
432//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
433//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
434//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
435//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
436//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
437//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
438//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
439//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
440//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
441//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
442//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
443//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
444//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
445//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
446//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
447//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
448//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
449//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
450//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
451//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
452//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
453//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
454//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
455//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
456//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
457//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
458//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
459//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
460//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
461//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
462//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
463//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
464//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
465def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
466//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
467//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
468//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
469//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
470
Tom Stellard89093802013-02-07 19:39:40 +0000471let mayLoad = 1 in {
472
Christian Konig9c7afd12013-03-18 11:33:50 +0000473defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>;
474defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
475defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
476defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
477defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000478
Christian Konig9c7afd12013-03-18 11:33:50 +0000479defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
480 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32
481>;
482
483defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
484 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
485>;
486
487defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
488 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
489>;
490
491defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
492 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
493>;
494
495defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
496 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
497>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000498
Tom Stellard89093802013-02-07 19:39:40 +0000499} // mayLoad = 1
500
Tom Stellard75aadc22012-12-11 21:25:42 +0000501//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
502//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
503//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
Tom Stellard353b3362013-05-06 23:02:12 +0000504def IMAGE_LOAD_MIP : MIMG_NoSampler_Helper <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000505//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
506//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
507//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
508//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
509//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
510//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
511//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
512//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellardf787ef12013-05-06 23:02:19 +0000513def IMAGE_GET_RESINFO : MIMG_NoSampler_Helper <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000514//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
515//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
516//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
517//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
518//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
519//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
520//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
521//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
522//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
523//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
524//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
525//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
526//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
527//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
528//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
529//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
530//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard353b3362013-05-06 23:02:12 +0000531def IMAGE_SAMPLE : MIMG_Sampler_Helper <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000532//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard353b3362013-05-06 23:02:12 +0000533def IMAGE_SAMPLE_D : MIMG_Sampler_Helper <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000534//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard353b3362013-05-06 23:02:12 +0000535def IMAGE_SAMPLE_L : MIMG_Sampler_Helper <0x00000024, "IMAGE_SAMPLE_L">;
536def IMAGE_SAMPLE_B : MIMG_Sampler_Helper <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000537//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
538//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard353b3362013-05-06 23:02:12 +0000539def IMAGE_SAMPLE_C : MIMG_Sampler_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000540//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Michel Danzer83f87c42013-07-10 16:36:36 +0000541def IMAGE_SAMPLE_C_D : MIMG_Sampler_Helper <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000542//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard353b3362013-05-06 23:02:12 +0000543def IMAGE_SAMPLE_C_L : MIMG_Sampler_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
544def IMAGE_SAMPLE_C_B : MIMG_Sampler_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
546//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
547//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
548//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
549//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
550//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
551//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
552//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
553//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
554//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
555//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
556//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
557//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
558//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
559//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
560//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
561//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
562//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
563//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
564//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
565//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
566//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
567//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
568//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
569//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
570//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
571//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
572//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
573//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
574//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
575//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
576//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
577//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
578//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
579//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
580//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
581//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
582//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
583//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
584//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
585//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
586//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
587//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
588//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
589//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
590//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
591//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
592//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
593//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
594//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
595//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
596//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
597//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
598//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
599
Christian Konig76edd4f2013-02-26 17:52:29 +0000600
601let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000602defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000603} // End neverHasSideEffects = 1, isMoveImm = 1
604
Tom Stellard75aadc22012-12-11 21:25:42 +0000605defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
606//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
607//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
608defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000609 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000610>;
Tom Stellardc932d732013-05-06 23:02:07 +0000611defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
612 [(set f32:$dst, (uint_to_fp i32:$src0))]
613>;
Michel Danzer8caa9042013-04-10 17:17:56 +0000614defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000615defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000616 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000617>;
618defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
619////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
620//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
621//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
622//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
623//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
624//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
625//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
626//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
627//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
628//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
629//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
630//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
631//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
632defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000633 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000634>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000635defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
636 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
637>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000638defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000639 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000640>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000641defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000642 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000643>;
644defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000645 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000646>;
647defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000648 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000649>;
650defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000651defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000652 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000653>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000654defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
655defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
656defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000657 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000658>;
659defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
660defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
661defm V_RSQ_LEGACY_F32 : VOP1_32 <
662 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000663 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000664>;
665defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000666defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
667 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
668>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000669defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
670defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
671defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
672defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>;
673defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>;
674defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
675defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
676defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
677defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
678defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
679defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
680defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
681//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
682defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
683defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
684//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
685defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
686//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
687defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
688defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
689defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
690
691def V_INTERP_P1_F32 : VINTRP <
692 0x00000000,
693 (outs VReg_32:$dst),
694 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000695 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000696 []> {
697 let DisableEncoding = "$m0";
698}
699
700def V_INTERP_P2_F32 : VINTRP <
701 0x00000001,
702 (outs VReg_32:$dst),
703 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000704 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000705 []> {
706
707 let Constraints = "$src0 = $dst";
708 let DisableEncoding = "$src0,$m0";
709
710}
711
712def V_INTERP_MOV_F32 : VINTRP <
713 0x00000002,
714 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000715 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000716 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000717 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000718 let DisableEncoding = "$m0";
719}
720
721//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
722
723let isTerminator = 1 in {
724
725def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
726 [(IL_retflag)]> {
727 let SIMM16 = 0;
728 let isBarrier = 1;
729 let hasCtrlDep = 1;
730}
731
732let isBranch = 1 in {
733def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000734 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000735 [(br bb:$target)]> {
736 let isBarrier = 1;
737}
Tom Stellard75aadc22012-12-11 21:25:42 +0000738
739let DisableEncoding = "$scc" in {
740def S_CBRANCH_SCC0 : SOPP <
741 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000742 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000743>;
744def S_CBRANCH_SCC1 : SOPP <
745 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000746 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000747 []
748>;
749} // End DisableEncoding = "$scc"
750
751def S_CBRANCH_VCCZ : SOPP <
752 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000753 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000754 []
755>;
756def S_CBRANCH_VCCNZ : SOPP <
757 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000758 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000759 []
760>;
761
762let DisableEncoding = "$exec" in {
763def S_CBRANCH_EXECZ : SOPP <
764 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000765 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000766 []
767>;
768def S_CBRANCH_EXECNZ : SOPP <
769 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000770 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000771 []
772>;
773} // End DisableEncoding = "$exec"
774
775
776} // End isBranch = 1
777} // End isTerminator = 1
778
Tom Stellard75aadc22012-12-11 21:25:42 +0000779let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000780def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
781 [(int_AMDGPU_barrier_local)]
782> {
783 let SIMM16 = 0;
784 let isBarrier = 1;
785 let hasCtrlDep = 1;
786 let mayLoad = 1;
787 let mayStore = 1;
788}
789
Tom Stellard75aadc22012-12-11 21:25:42 +0000790def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
791 []
792>;
793} // End hasSideEffects
794//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
795//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
796//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
797//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
798//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
799//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
800//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
801//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
802//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
803//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
804
805def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000806 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
807 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000808 []
809>{
810 let DisableEncoding = "$vcc";
811}
812
813def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000814 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000815 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
816 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000817 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000818>;
819
820//f32 pattern for V_CNDMASK_B32_e64
821def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000822 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
823 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000824>;
825
826defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
827defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
828
Christian Konig76edd4f2013-02-26 17:52:29 +0000829let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000830defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000831 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000832>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000833
Christian Konig71088e62013-02-21 15:17:41 +0000834defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000835 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000836>;
Christian Konig3c145802013-03-27 09:12:59 +0000837defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
838} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000839
Tom Stellard75aadc22012-12-11 21:25:42 +0000840defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000841
842let isCommutable = 1 in {
843
Tom Stellard75aadc22012-12-11 21:25:42 +0000844defm V_MUL_LEGACY_F32 : VOP2_32 <
845 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000846 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000847>;
848
849defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000850 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000851>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000852
853} // End isCommutable = 1
854
Tom Stellard75aadc22012-12-11 21:25:42 +0000855//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
856//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
857//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
858//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000859
860let isCommutable = 1 in {
861
Tom Stellard75aadc22012-12-11 21:25:42 +0000862defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000863 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000864>;
865
866defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000867 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000868>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000869
Tom Stellard75aadc22012-12-11 21:25:42 +0000870defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
871defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000872defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
873 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
874>;
875defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
876 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
877>;
878defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
879 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
880>;
881defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
882 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
883>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000884
Christian Konig20a7e6b2013-03-27 09:12:44 +0000885defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000886 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000887>;
Christian Konig3c145802013-03-27 09:12:59 +0000888defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
889
Christian Konig20a7e6b2013-03-27 09:12:44 +0000890defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000891 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000892>;
Christian Konig3c145802013-03-27 09:12:59 +0000893defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
894
Christian Konig082a14a2013-03-18 11:34:05 +0000895defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000896 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000897>;
Christian Konig3c145802013-03-27 09:12:59 +0000898defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000899
Tom Stellard75aadc22012-12-11 21:25:42 +0000900defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000901 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000902>;
903defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000904 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000905>;
906defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000907 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000908>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000909
910} // End isCommutable = 1
911
Tom Stellard75aadc22012-12-11 21:25:42 +0000912defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
913defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
914defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
915defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
916//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +0000917defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
918defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000919
Christian Konig3c145802013-03-27 09:12:59 +0000920let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Christian Konigd3039962013-02-26 17:52:09 +0000921defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000922 [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000923>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000924
Christian Konigd3039962013-02-26 17:52:09 +0000925defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000926 [(set i32:$dst, (sub i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000927>;
Christian Konig3c145802013-03-27 09:12:59 +0000928defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000929
Christian Konigd3039962013-02-26 17:52:09 +0000930let Uses = [VCC] in { // Carry-out comes from VCC
931defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
932defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000933defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +0000934} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +0000935} // End isCommutable = 1, Defs = [VCC]
936
Tom Stellard75aadc22012-12-11 21:25:42 +0000937defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
938////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
939////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
940////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
941defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000942 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000943>;
944////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
945////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
946def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
947def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
948def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
949def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
950def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
951def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
952def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
953def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
954def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
955def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
956def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
957def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
958////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
959////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
960////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
961////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
962//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
963
964let neverHasSideEffects = 1 in {
965
966def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
967def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
968//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
969//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
970
971} // End neverHasSideEffects
972def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
973def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
974def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
975def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
976def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
977def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
978def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000979defm : BFIPatterns <V_BFI_B32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000980def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
981def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
982//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
983def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +0000984def : ROTRPattern <V_ALIGNBIT_B32>;
985
Tom Stellard75aadc22012-12-11 21:25:42 +0000986def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
987def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
988////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
989////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
990////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
991////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
992////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
993////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
994////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
995////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
996////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
997//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
998//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
999//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1000def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1001////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1002def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1003def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001004
1005def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1006 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1007>;
1008def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1009 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1010>;
1011def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64", []>;
1012
Tom Stellard7512c082013-07-12 18:14:56 +00001013let isCommutable = 1 in {
1014
Tom Stellard75aadc22012-12-11 21:25:42 +00001015def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1016def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1017def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1018def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001019
1020} // isCommutable = 1
1021
1022def : Pat <
1023 (fadd f64:$src0, f64:$src1),
1024 (V_ADD_F64 $src0, $src1, (i64 0))
1025>;
1026
1027def : Pat <
1028 (fmul f64:$src0, f64:$src1),
1029 (V_MUL_F64 $src0, $src1, (i64 0))
1030>;
1031
Tom Stellard75aadc22012-12-11 21:25:42 +00001032def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001033
1034let isCommutable = 1 in {
1035
Tom Stellard75aadc22012-12-11 21:25:42 +00001036def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1037def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1038def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001039def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1040
1041} // isCommutable = 1
1042
Tom Stellardecacb802013-02-07 19:39:42 +00001043def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001044 (mul i32:$src0, i32:$src1),
1045 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001046>;
Christian Konig70a50322013-03-27 09:12:51 +00001047
1048def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001049 (mulhu i32:$src0, i32:$src1),
1050 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001051>;
1052
1053def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001054 (mulhs i32:$src0, i32:$src1),
1055 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001056>;
1057
Tom Stellard75aadc22012-12-11 21:25:42 +00001058def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1059def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1060def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1061def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1062//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1063//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1064//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1065def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
1066def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
1067def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
1068def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
1069def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
1070def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
1071def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
1072def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1073def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1074def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1075def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1076
1077def S_CSELECT_B32 : SOP2 <
1078 0x0000000a, (outs SReg_32:$dst),
1079 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001080 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001081>;
1082
1083def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1084
Tom Stellard75aadc22012-12-11 21:25:42 +00001085def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1086
1087def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001088 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001089>;
Christian Koniga8811792013-02-16 11:28:30 +00001090
1091def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001092 (i1 (and i1:$src0, i1:$src1)),
1093 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001094>;
Christian Koniga8811792013-02-16 11:28:30 +00001095
Tom Stellard75aadc22012-12-11 21:25:42 +00001096def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1097def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001098def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001099 (i1 (or i1:$src0, i1:$src1)),
1100 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001101>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001102def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
1103def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +00001104def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1105def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1106def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1107def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001108def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1109def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1110def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1111def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1112def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1113def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1114def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1115def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1116def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1117def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1118def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1119def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1120def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1121def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1122def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1123def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1124def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1125def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1126def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1127//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1128def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1129
Tom Stellard75aadc22012-12-11 21:25:42 +00001130let isCodeGenOnly = 1, isPseudo = 1 in {
1131
Tom Stellard75aadc22012-12-11 21:25:42 +00001132def LOAD_CONST : AMDGPUShaderInst <
1133 (outs GPRF32:$dst),
1134 (ins i32imm:$src),
1135 "LOAD_CONST $dst, $src",
1136 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1137>;
1138
Tom Stellardf8794352012-12-19 22:10:31 +00001139// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001140// and should be lowered to ISA instructions prior to codegen.
1141
Tom Stellardf8794352012-12-19 22:10:31 +00001142let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1143 Uses = [EXEC], Defs = [EXEC] in {
1144
1145let isBranch = 1, isTerminator = 1 in {
1146
1147def SI_IF : InstSI <
1148 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001149 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001150 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001151 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001152>;
1153
Tom Stellardf8794352012-12-19 22:10:31 +00001154def SI_ELSE : InstSI <
1155 (outs SReg_64:$dst),
1156 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001157 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001158 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001159
1160 let Constraints = "$src = $dst";
1161}
1162
1163def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001164 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001165 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001166 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001167 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001168>;
Tom Stellardf8794352012-12-19 22:10:31 +00001169
1170} // end isBranch = 1, isTerminator = 1
1171
1172def SI_BREAK : InstSI <
1173 (outs SReg_64:$dst),
1174 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001175 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001176 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001177>;
1178
1179def SI_IF_BREAK : InstSI <
1180 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001181 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001182 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001183 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001184>;
1185
1186def SI_ELSE_BREAK : InstSI <
1187 (outs SReg_64:$dst),
1188 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001189 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001190 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001191>;
1192
1193def SI_END_CF : InstSI <
1194 (outs),
1195 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001196 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001197 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001198>;
1199
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001200def SI_KILL : InstSI <
1201 (outs),
1202 (ins VReg_32:$src),
1203 "SI_KIL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001204 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001205>;
1206
Tom Stellardf8794352012-12-19 22:10:31 +00001207} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1208 // Uses = [EXEC], Defs = [EXEC]
1209
Christian Konig2989ffc2013-03-18 11:34:16 +00001210let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1211
1212def SI_INDIRECT_SRC : InstSI <
1213 (outs VReg_32:$dst, SReg_64:$temp),
1214 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1215 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1216 []
1217>;
1218
1219class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1220 (outs rc:$dst, SReg_64:$temp),
1221 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1222 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1223 []
1224> {
1225 let Constraints = "$src = $dst";
1226}
1227
1228def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1229def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1230def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1231def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1232
1233} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1234
Tom Stellard556d9aa2013-06-03 17:39:37 +00001235// This psuedo instruction takes a pointer as input and outputs a resource
1236// constant that can be used with the ADDR64 MUBUF instructions.
1237
1238let usesCustomInserter = 1 in {
1239
1240def SI_ADDR64_RSRC : InstSI <
1241 (outs SReg_128:$srsrc),
1242 (ins SReg_64:$ptr),
1243 "", []
1244>;
1245
1246} // end usesCustomInserter
1247
Tom Stellard75aadc22012-12-11 21:25:42 +00001248} // end IsCodeGenOnly, isPseudo
1249
Christian Konig2aca0432013-02-21 15:17:32 +00001250def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001251 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1252 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001253>;
1254
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001255def : Pat <
1256 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001257 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001258>;
1259
Tom Stellard75aadc22012-12-11 21:25:42 +00001260/* int_SI_vs_load_input */
1261def : Pat<
Tom Stellardf1ee7162013-05-20 15:02:31 +00001262 (int_SI_vs_load_input v16i8:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
1263 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001264>;
1265
1266/* int_SI_export */
1267def : Pat <
1268 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001269 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001270 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001271 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001272>;
1273
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001274/********** ======================= **********/
1275/********** Image sampling patterns **********/
1276/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001277
1278/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001279def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001280 (int_SI_sample v1i32:$addr, v32i8:$rsrc, v16i8:$sampler, imm),
1281 (IMAGE_SAMPLE 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001282>;
1283
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001284class SamplePattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1285 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, imm),
1286 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001287>;
1288
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001289class SampleRectPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1290 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_RECT),
1291 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001292>;
1293
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001294class SampleArrayPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1295 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_ARRAY),
1296 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001297>;
1298
1299class SampleShadowPattern<Intrinsic name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001300 ValueType vt> : Pat <
1301 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW),
1302 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001303>;
1304
1305class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001306 ValueType vt> : Pat <
1307 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW_ARRAY),
1308 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001309>;
1310
Tom Stellardae6c06e2013-02-07 17:02:13 +00001311/* int_SI_sample* for texture lookups consuming more address parameters */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001312multiclass SamplePatterns<ValueType addr_type> {
1313 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1314 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1315 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1316 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>;
1317 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001318
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001319 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>;
1320 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>;
1321 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>;
1322 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001323
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001324 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>;
1325 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>;
1326 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>;
1327 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001328
1329 def : SamplePattern <int_SI_sampled, IMAGE_SAMPLE_D, addr_type>;
1330 def : SampleArrayPattern <int_SI_sampled, IMAGE_SAMPLE_D, addr_type>;
1331 def : SampleShadowPattern <int_SI_sampled, IMAGE_SAMPLE_C_D, addr_type>;
1332 def : SampleShadowArrayPattern <int_SI_sampled, IMAGE_SAMPLE_C_D, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001333}
1334
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001335defm : SamplePatterns<v2i32>;
1336defm : SamplePatterns<v4i32>;
1337defm : SamplePatterns<v8i32>;
1338defm : SamplePatterns<v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001339
Tom Stellard353b3362013-05-06 23:02:12 +00001340/* int_SI_imageload for texture fetches consuming varying address parameters */
1341class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1342 (name addr_type:$addr, v32i8:$rsrc, imm),
1343 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1344>;
1345
1346class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1347 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1348 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1349>;
1350
1351multiclass ImageLoadPatterns<ValueType addr_type> {
1352 def : ImageLoadPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>;
1353 def : ImageLoadArrayPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>;
1354}
1355
1356defm : ImageLoadPatterns<v2i32>;
1357defm : ImageLoadPatterns<v4i32>;
1358
Tom Stellardf787ef12013-05-06 23:02:19 +00001359/* Image resource information */
1360def : Pat <
1361 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
1362 (IMAGE_GET_RESINFO 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1363>;
1364
1365def : Pat <
1366 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
1367 (IMAGE_GET_RESINFO 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1368>;
1369
Christian Konig4a1b9c32013-03-18 11:34:10 +00001370/********** ============================================ **********/
1371/********** Extraction, Insertion, Building and Casting **********/
1372/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001373
Christian Konig4a1b9c32013-03-18 11:34:10 +00001374foreach Index = 0-2 in {
1375 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001376 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001377 >;
1378 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001379 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001380 >;
1381
1382 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001383 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001384 >;
1385 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001386 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001387 >;
1388}
1389
1390foreach Index = 0-3 in {
1391 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001392 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001393 >;
1394 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001395 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001396 >;
1397
1398 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001399 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001400 >;
1401 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001402 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001403 >;
1404}
1405
1406foreach Index = 0-7 in {
1407 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001408 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001409 >;
1410 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001411 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001412 >;
1413
1414 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001415 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001416 >;
1417 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001418 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001419 >;
1420}
1421
1422foreach Index = 0-15 in {
1423 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001424 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001425 >;
1426 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001427 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001428 >;
1429
1430 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001431 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001432 >;
1433 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001434 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001435 >;
1436}
Tom Stellard75aadc22012-12-11 21:25:42 +00001437
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001438def : Vector1_Build <v1i32, i32, VReg_32>;
1439def : Vector2_Build <v2i32, i32>;
1440def : Vector2_Build <v2f32, f32>;
1441def : Vector4_Build <v4i32, i32>;
1442def : Vector4_Build <v4f32, f32>;
1443def : Vector8_Build <v8i32, i32>;
1444def : Vector8_Build <v8f32, f32>;
1445def : Vector16_Build <v16i32, i32>;
1446def : Vector16_Build <v16f32, f32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001447
1448def : BitConvert <i32, f32, SReg_32>;
1449def : BitConvert <i32, f32, VReg_32>;
1450
1451def : BitConvert <f32, i32, SReg_32>;
1452def : BitConvert <f32, i32, VReg_32>;
1453
Tom Stellard7512c082013-07-12 18:14:56 +00001454def : BitConvert <i64, f64, VReg_64>;
1455
1456def : BitConvert <f64, i64, VReg_64>;
1457
Christian Konig8dbe6f62013-02-21 15:17:27 +00001458/********** =================== **********/
1459/********** Src & Dst modifiers **********/
1460/********** =================== **********/
1461
1462def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001463 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1464 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001465 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1466>;
1467
1468def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001469 (fabs f32:$src),
1470 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001471 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1472>;
1473
1474def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001475 (fneg f32:$src),
1476 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001477 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1478>;
1479
Christian Konigc756cb992013-02-16 11:28:22 +00001480/********** ================== **********/
1481/********** Immediate Patterns **********/
1482/********** ================== **********/
1483
1484def : Pat <
1485 (i32 imm:$imm),
1486 (V_MOV_B32_e32 imm:$imm)
1487>;
1488
1489def : Pat <
1490 (f32 fpimm:$imm),
1491 (V_MOV_B32_e32 fpimm:$imm)
1492>;
1493
1494def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001495 (i1 imm:$imm),
1496 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001497>;
1498
Christian Konigb559b072013-02-16 11:28:36 +00001499def : Pat <
1500 (i64 InlineImm<i64>:$imm),
1501 (S_MOV_B64 InlineImm<i64>:$imm)
1502>;
1503
Christian Konigc756cb992013-02-16 11:28:22 +00001504// i64 immediates aren't supported in hardware, split it into two 32bit values
1505def : Pat <
1506 (i64 imm:$imm),
1507 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1508 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1509 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1510>;
1511
Tom Stellardab8a8c82013-07-12 18:15:02 +00001512def : Pat <
1513 (f64 fpimm:$imm),
1514 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1515 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1516 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1517>;
1518
Tom Stellard75aadc22012-12-11 21:25:42 +00001519/********** ===================== **********/
1520/********** Interpolation Paterns **********/
1521/********** ===================== **********/
1522
1523def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001524 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1525 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001526>;
1527
1528def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001529 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1530 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1531 imm:$attr_chan, imm:$attr, i32:$params),
1532 (EXTRACT_SUBREG $ij, sub1),
1533 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001534>;
1535
1536/********** ================== **********/
1537/********** Intrinsic Patterns **********/
1538/********** ================== **********/
1539
1540/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001541def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001542
1543def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001544 (int_AMDGPU_div f32:$src0, f32:$src1),
1545 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001546>;
1547
1548def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001549 (fdiv f32:$src0, f32:$src1),
1550 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001551>;
1552
Tom Stellard7512c082013-07-12 18:14:56 +00001553def : Pat<
1554 (fdiv f64:$src0, f64:$src1),
1555 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1556>;
1557
Tom Stellard75aadc22012-12-11 21:25:42 +00001558def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001559 (fcos f32:$src0),
1560 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001561>;
1562
1563def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001564 (fsin f32:$src0),
1565 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001566>;
1567
1568def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001569 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001570 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001571 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1572 (EXTRACT_SUBREG $src, sub1),
1573 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001574 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001575 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1576 (EXTRACT_SUBREG $src, sub1),
1577 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001578 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001579 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1580 (EXTRACT_SUBREG $src, sub1),
1581 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001582 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001583 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1584 (EXTRACT_SUBREG $src, sub1),
1585 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001586 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001587>;
1588
Michel Danzer0cc991e2013-02-22 11:22:58 +00001589def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001590 (i32 (sext i1:$src0)),
1591 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001592>;
1593
Christian Konig49374082013-03-18 11:33:55 +00001594// 1. Offset as 8bit DWORD immediate
1595def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001596 (int_SI_load_const v16i8:$sbase, IMM8bitDWORD:$offset),
1597 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001598>;
1599
1600// 2. Offset loaded in an 32bit SGPR
1601def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001602 (int_SI_load_const v16i8:$sbase, imm:$offset),
1603 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001604>;
1605
Christian Konig7a14a472013-03-18 11:34:00 +00001606// 3. Offset in an 32Bit VGPR
1607def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001608 (int_SI_load_const v16i8:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001609 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001610>;
1611
Michel Danzer8caa9042013-04-10 17:17:56 +00001612// The multiplication scales from [0,1] to the unsigned integer range
1613def : Pat <
1614 (AMDGPUurecip i32:$src0),
1615 (V_CVT_U32_F32_e32
1616 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1617 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1618>;
1619
Michel Danzer8d696172013-07-10 16:36:52 +00001620def : Pat <
1621 (int_SI_tid),
1622 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1623 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1624>;
1625
Tom Stellard75aadc22012-12-11 21:25:42 +00001626/********** ================== **********/
1627/********** VOP3 Patterns **********/
1628/********** ================== **********/
1629
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001630def : Pat <
1631 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1632 (V_MAD_F32 $src0, $src1, $src2)
1633>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001634
Michel Danzer49812b52013-07-10 16:37:07 +00001635/********** ======================= **********/
1636/********** Load/Store Patterns **********/
1637/********** ======================= **********/
1638
1639def : Pat <
1640 (local_load i64:$src0),
1641 (i32 (DS_READ_B32 0, (EXTRACT_SUBREG $src0, sub0),
1642 (EXTRACT_SUBREG $src0, sub0), (EXTRACT_SUBREG $src0, sub0), 0, 0))
1643>;
1644
1645def : Pat <
1646 (local_store i32:$src1, i64:$src0),
1647 (DS_WRITE_B32 0, (EXTRACT_SUBREG $src0, sub0), $src1, $src1, 0, 0)
1648>;
1649
Tom Stellard89093802013-02-07 19:39:40 +00001650/********** ================== **********/
1651/********** SMRD Patterns **********/
1652/********** ================== **********/
1653
1654multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001655
Tom Stellard89093802013-02-07 19:39:40 +00001656 // 1. Offset as 8bit DWORD immediate
1657 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001658 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1659 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001660 >;
1661
1662 // 2. Offset loaded in an 32bit SGPR
1663 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001664 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1665 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001666 >;
1667
1668 // 3. No offset at all
1669 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001670 (constant_load i64:$sbase),
1671 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001672 >;
1673}
1674
1675defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1676defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001677defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Christian Konig2214f142013-03-07 09:03:38 +00001678defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v16i8>;
1679defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellard89093802013-02-07 19:39:40 +00001680
Tom Stellard556d9aa2013-06-03 17:39:37 +00001681//===----------------------------------------------------------------------===//
1682// MUBUF Patterns
1683//===----------------------------------------------------------------------===//
1684
Tom Stellard07a10a32013-06-03 17:39:43 +00001685multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1686 PatFrag global_ld, PatFrag constant_ld> {
1687 def : Pat <
1688 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1689 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1690 >;
1691
1692 def : Pat <
1693 (vt (global_ld i64:$ptr)),
1694 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1695 >;
1696
1697 def : Pat <
1698 (vt (global_ld (add i64:$ptr, i64:$offset))),
1699 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1700 >;
1701
1702 def : Pat <
1703 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1704 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1705 >;
1706}
1707
Tom Stellard7512c082013-07-12 18:14:56 +00001708defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1709 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001710defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1711 global_load, constant_load>;
1712defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
1713 zextloadi8_global, zextloadi8_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001714defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1715 global_load, constant_load>;
1716defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1717 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001718
Tom Stellard556d9aa2013-06-03 17:39:37 +00001719multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt> {
1720
1721 def : Pat <
1722 (global_store vt:$value, i64:$ptr),
1723 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1724 >;
1725
1726 def : Pat <
1727 (global_store vt:$value, (add i64:$ptr, i64:$offset)),
1728 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1729 >;
1730}
1731
1732defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32>;
1733defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64>;
Tom Stellard37157342013-06-15 00:09:31 +00001734defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001735defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32>;
1736
Christian Konig2989ffc2013-03-18 11:34:16 +00001737/********** ====================== **********/
1738/********** Indirect adressing **********/
1739/********** ====================== **********/
1740
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001741multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
1742
Christian Konig2989ffc2013-03-18 11:34:16 +00001743 // 1. Extract with offset
1744 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001745 (vector_extract vt:$vec, (i64 (zext (add i32:$idx, imm:$off)))),
1746 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00001747 >;
1748
1749 // 2. Extract without offset
1750 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001751 (vector_extract vt:$vec, (i64 (zext i32:$idx))),
1752 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00001753 >;
1754
1755 // 3. Insert with offset
1756 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757 (vector_insert vt:$vec, f32:$val, (i64 (zext (add i32:$idx, imm:$off)))),
1758 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001759 >;
1760
1761 // 4. Insert without offset
1762 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001763 (vector_insert vt:$vec, f32:$val, (i64 (zext i32:$idx))),
1764 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001765 >;
1766}
1767
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001768defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
1769defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
1770defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
1771defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001772
Christian Konig08f59292013-03-27 15:27:31 +00001773/********** =============== **********/
1774/********** Conditions **********/
1775/********** =============== **********/
1776
1777def : Pat<
1778 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001779 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001780>;
1781
1782def : Pat<
1783 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001784 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001785>;
1786
Tom Stellardeac65dd2013-05-03 17:21:20 +00001787//============================================================================//
1788// Miscellaneous Optimization Patterns
1789//============================================================================//
1790
1791def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
1792
Tom Stellard75aadc22012-12-11 21:25:42 +00001793} // End isSI predicate