blob: e8ed2dd5da43a6efa2c7ef7bd8d72dfe1e42be44 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000025def isSI : Predicate<"Subtarget.getGeneration() "
26 "== AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000031
32let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000033def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
34def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
35def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
36def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000037} // End isMoveImm = 1
38
Tom Stellard75aadc22012-12-11 21:25:42 +000039def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
40def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
41def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
42def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
43def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
44def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
45} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
48////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
49////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
50////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
51////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
52////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
53////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
54////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
55//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
56//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
57def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
58//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
59//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
60//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
61////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
62////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
63////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
64////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
65def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
66def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
67def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
68def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
69
70let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
71
72def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
73def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
74def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
75def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
76def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
77def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
78def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
79def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
80
81} // End hasSideEffects = 1
82
83def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
84def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
85def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
86def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
87def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
88def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
89//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
90def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
91def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
92def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
93def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
94def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
95
96/*
97This instruction is disabled for now until we can figure out how to teach
98the instruction selector to correctly use the S_CMP* vs V_CMP*
99instructions.
100
101When this instruction is enabled the code generator sometimes produces this
102invalid sequence:
103
104SCC = S_CMPK_EQ_I32 SGPR0, imm
105VCC = COPY SCC
106VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
107
108def S_CMPK_EQ_I32 : SOPK <
109 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
110 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000111 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000112>;
113*/
114
Christian Konig76edd4f2013-02-26 17:52:29 +0000115let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000116def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
117def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
118def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
119def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
120def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
121def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
122def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
123def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
124def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
125def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
126def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000127} // End isCompare = 1
128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
130def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
131//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
132def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
133def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
134def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
135//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
136//def EXP : EXP_ <0x00000000, "EXP", []>;
137
Christian Konig76edd4f2013-02-26 17:52:29 +0000138let isCompare = 1 in {
139
Christian Konigb19849a2013-02-21 15:17:04 +0000140defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
141defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
142defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
143defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
144defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
145defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
146defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
147defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
148defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
149defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
150defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
151defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
152defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
153defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
154defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
155defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Christian Konig76edd4f2013-02-26 17:52:29 +0000157let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Christian Konigb19849a2013-02-21 15:17:04 +0000159defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
160defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
161defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
162defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
163defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
164defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
165defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
166defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
167defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
168defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
169defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
170defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
171defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
172defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
173defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
174defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Christian Konig76edd4f2013-02-26 17:52:29 +0000176} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
Christian Konigb19849a2013-02-21 15:17:04 +0000178defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
179defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64">;
180defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64">;
181defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64">;
182defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64">;
183defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
184defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64">;
185defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
186defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
187defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
188defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
189defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
190defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
191defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64">;
192defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
193defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Christian Konig76edd4f2013-02-26 17:52:29 +0000195let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000196
Christian Konigb19849a2013-02-21 15:17:04 +0000197defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
198defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
199defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
200defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
201defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
202defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
203defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
204defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
205defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
206defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
207defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
208defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
209defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
210defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
211defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
212defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000213
Christian Konig76edd4f2013-02-26 17:52:29 +0000214} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Christian Konigb19849a2013-02-21 15:17:04 +0000216defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
217defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
218defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
219defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
220defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
221defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
222defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
223defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
224defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
225defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
226defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
227defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
228defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
229defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
230defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
231defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000232
233let hasSideEffects = 1, Defs = [EXEC] in {
234
Christian Konigb19849a2013-02-21 15:17:04 +0000235defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
236defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
237defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
238defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
239defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
240defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
241defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
242defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
243defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
244defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
245defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
246defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
247defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
248defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
249defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
250defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000251
252} // End hasSideEffects = 1, Defs = [EXEC]
253
Christian Konigb19849a2013-02-21 15:17:04 +0000254defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
255defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
256defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
257defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
258defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
259defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
260defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
261defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
262defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
263defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
264defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
265defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
266defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
267defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
268defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
269defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000270
271let hasSideEffects = 1, Defs = [EXEC] in {
272
Christian Konigb19849a2013-02-21 15:17:04 +0000273defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
274defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
275defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
276defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
277defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
278defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
279defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
280defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
281defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
282defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
283defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
284defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
285defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
286defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
287defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
288defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000289
290} // End hasSideEffects = 1, Defs = [EXEC]
291
Christian Konigb19849a2013-02-21 15:17:04 +0000292defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
293defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
294defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
295defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
296defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
297defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
298defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
299defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000300
Christian Konig76edd4f2013-02-26 17:52:29 +0000301let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
Christian Konigb19849a2013-02-21 15:17:04 +0000303defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
304defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
305defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
306defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
307defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
308defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
309defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
310defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000311
Christian Konig76edd4f2013-02-26 17:52:29 +0000312} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
315defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
316defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
317defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
318defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
319defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
320defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
321defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konig76edd4f2013-02-26 17:52:29 +0000323let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
Christian Konigb19849a2013-02-21 15:17:04 +0000325defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
326defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
327defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
328defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
329defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
330defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
331defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
332defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konig76edd4f2013-02-26 17:52:29 +0000334} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
Christian Konigb19849a2013-02-21 15:17:04 +0000336defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
337defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
338defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
339defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
340defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
341defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
342defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
343defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konig76edd4f2013-02-26 17:52:29 +0000345let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346
Christian Konigb19849a2013-02-21 15:17:04 +0000347defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
348defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
349defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
350defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
351defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
352defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
353defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
354defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konig76edd4f2013-02-26 17:52:29 +0000356} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000357
Christian Konigb19849a2013-02-21 15:17:04 +0000358defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
359defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
360defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
361defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
362defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
363defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
364defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
365defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000366
367let hasSideEffects = 1, Defs = [EXEC] in {
368
Christian Konigb19849a2013-02-21 15:17:04 +0000369defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
370defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
371defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
372defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
373defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
374defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
375defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
376defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000377
378} // End hasSideEffects = 1, Defs = [EXEC]
379
Christian Konigb19849a2013-02-21 15:17:04 +0000380defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000381
382let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000383defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000384} // End hasSideEffects = 1, Defs = [EXEC]
385
Christian Konigb19849a2013-02-21 15:17:04 +0000386defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000387
388let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000390} // End hasSideEffects = 1, Defs = [EXEC]
391
392} // End isCompare = 1
393
Tom Stellard75aadc22012-12-11 21:25:42 +0000394//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
395//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
396//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000397defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000398//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
399//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
400//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
401//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000402defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000403//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
404//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
405//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000406defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
407defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
408defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000409//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
410//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000411
412def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
413 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32
414>;
415
416def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
417 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, i64
418>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000419
420def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
421 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32
422>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000423//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
424//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
425//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
426//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
427//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
428//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
429//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
430//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
431//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
432//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
433//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
434//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
435//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
436//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
437//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
438//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
439//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
440//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
441//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
442//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
443//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
444//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
445//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
446//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
447//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
448//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
449//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
450//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
451//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
452//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
453//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
454//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
455//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
456//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
457//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
458//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
459//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
460//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
461//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
462def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
463//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
464//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
465//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
466//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
467
Tom Stellard89093802013-02-07 19:39:40 +0000468let mayLoad = 1 in {
469
Christian Konig9c7afd12013-03-18 11:33:50 +0000470defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SReg_32>;
471defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
472defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
473defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
474defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000475
Christian Konig9c7afd12013-03-18 11:33:50 +0000476defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
477 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SReg_32
478>;
479
480defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
481 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
482>;
483
484defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
485 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
486>;
487
488defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
489 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
490>;
491
492defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
493 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
494>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000495
Tom Stellard89093802013-02-07 19:39:40 +0000496} // mayLoad = 1
497
Tom Stellard75aadc22012-12-11 21:25:42 +0000498//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
499//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
500//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
Tom Stellard353b3362013-05-06 23:02:12 +0000501def IMAGE_LOAD_MIP : MIMG_NoSampler_Helper <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000502//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
503//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
504//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
505//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
506//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
507//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
508//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
509//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellardf787ef12013-05-06 23:02:19 +0000510def IMAGE_GET_RESINFO : MIMG_NoSampler_Helper <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000511//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
512//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
513//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
514//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
515//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
516//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
517//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
518//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
519//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
520//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
521//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
522//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
523//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
524//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
525//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
526//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
527//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard353b3362013-05-06 23:02:12 +0000528def IMAGE_SAMPLE : MIMG_Sampler_Helper <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000529//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard353b3362013-05-06 23:02:12 +0000530def IMAGE_SAMPLE_D : MIMG_Sampler_Helper <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard353b3362013-05-06 23:02:12 +0000532def IMAGE_SAMPLE_L : MIMG_Sampler_Helper <0x00000024, "IMAGE_SAMPLE_L">;
533def IMAGE_SAMPLE_B : MIMG_Sampler_Helper <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000534//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
535//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard353b3362013-05-06 23:02:12 +0000536def IMAGE_SAMPLE_C : MIMG_Sampler_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000537//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
538//def IMAGE_SAMPLE_C_D : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D", 0x0000002a>;
539//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard353b3362013-05-06 23:02:12 +0000540def IMAGE_SAMPLE_C_L : MIMG_Sampler_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
541def IMAGE_SAMPLE_C_B : MIMG_Sampler_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000542//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
543//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
544//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
545//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
546//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
547//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
548//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
549//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
550//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
551//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
552//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
553//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
554//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
555//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
556//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
557//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
558//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
559//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
560//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
561//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
562//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
563//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
564//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
565//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
566//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
567//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
568//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
569//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
570//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
571//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
572//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
573//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
574//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
575//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
576//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
577//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
578//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
579//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
580//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
581//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
582//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
583//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
584//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
585//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
586//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
587//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
588//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
589//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
590//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
591//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
592//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
593//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
594//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
595//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
596
Christian Konig76edd4f2013-02-26 17:52:29 +0000597
598let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000599defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000600} // End neverHasSideEffects = 1, isMoveImm = 1
601
Tom Stellard75aadc22012-12-11 21:25:42 +0000602defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
603//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
604//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
605defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000606 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000607>;
Tom Stellardc932d732013-05-06 23:02:07 +0000608defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
609 [(set f32:$dst, (uint_to_fp i32:$src0))]
610>;
Michel Danzer8caa9042013-04-10 17:17:56 +0000611defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000612defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000613 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000614>;
615defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
616////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
617//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
618//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
619//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
620//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
621//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
622//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
623//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
624//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
625//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
626//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
627//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
628//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
629defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000630 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000631>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000632defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
633 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
634>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000635defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000636 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000637>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000638defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000639 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000640>;
641defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000642 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000643>;
644defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000645 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000646>;
647defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000648defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000649 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000650>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000651defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
652defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
653defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000654 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000655>;
656defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
657defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
658defm V_RSQ_LEGACY_F32 : VOP1_32 <
659 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000660 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000661>;
662defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
663defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", []>;
664defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
665defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
666defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
667defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>;
668defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>;
669defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
670defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
671defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
672defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
673defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
674defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
675defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
676//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
677defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
678defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
679//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
680defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
681//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
682defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
683defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
684defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
685
686def V_INTERP_P1_F32 : VINTRP <
687 0x00000000,
688 (outs VReg_32:$dst),
689 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000690 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000691 []> {
692 let DisableEncoding = "$m0";
693}
694
695def V_INTERP_P2_F32 : VINTRP <
696 0x00000001,
697 (outs VReg_32:$dst),
698 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000699 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000700 []> {
701
702 let Constraints = "$src0 = $dst";
703 let DisableEncoding = "$src0,$m0";
704
705}
706
707def V_INTERP_MOV_F32 : VINTRP <
708 0x00000002,
709 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000710 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000711 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000712 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000713 let DisableEncoding = "$m0";
714}
715
716//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
717
718let isTerminator = 1 in {
719
720def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
721 [(IL_retflag)]> {
722 let SIMM16 = 0;
723 let isBarrier = 1;
724 let hasCtrlDep = 1;
725}
726
727let isBranch = 1 in {
728def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000729 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000730 [(br bb:$target)]> {
731 let isBarrier = 1;
732}
Tom Stellard75aadc22012-12-11 21:25:42 +0000733
734let DisableEncoding = "$scc" in {
735def S_CBRANCH_SCC0 : SOPP <
736 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000737 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000738>;
739def S_CBRANCH_SCC1 : SOPP <
740 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000741 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000742 []
743>;
744} // End DisableEncoding = "$scc"
745
746def S_CBRANCH_VCCZ : SOPP <
747 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000748 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000749 []
750>;
751def S_CBRANCH_VCCNZ : SOPP <
752 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000753 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000754 []
755>;
756
757let DisableEncoding = "$exec" in {
758def S_CBRANCH_EXECZ : SOPP <
759 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000760 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000761 []
762>;
763def S_CBRANCH_EXECNZ : SOPP <
764 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000765 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000766 []
767>;
768} // End DisableEncoding = "$exec"
769
770
771} // End isBranch = 1
772} // End isTerminator = 1
773
774//def S_BARRIER : SOPP_ <0x0000000a, "S_BARRIER", []>;
775let hasSideEffects = 1 in {
776def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
777 []
778>;
779} // End hasSideEffects
780//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
781//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
782//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
783//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
784//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
785//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
786//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
787//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
788//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
789//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
790
791def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000792 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
793 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000794 []
795>{
796 let DisableEncoding = "$vcc";
797}
798
799def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000800 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000801 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
802 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000803 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000804>;
805
806//f32 pattern for V_CNDMASK_B32_e64
807def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000808 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
809 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000810>;
811
812defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
813defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
814
Christian Konig76edd4f2013-02-26 17:52:29 +0000815let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000816defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000817 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000818>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000819
Christian Konig71088e62013-02-21 15:17:41 +0000820defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000821 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000822>;
Christian Konig3c145802013-03-27 09:12:59 +0000823defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
824} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000825
Tom Stellard75aadc22012-12-11 21:25:42 +0000826defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000827
828let isCommutable = 1 in {
829
Tom Stellard75aadc22012-12-11 21:25:42 +0000830defm V_MUL_LEGACY_F32 : VOP2_32 <
831 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000832 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000833>;
834
835defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000836 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000837>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000838
839} // End isCommutable = 1
840
Tom Stellard75aadc22012-12-11 21:25:42 +0000841//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
842//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
843//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
844//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000845
846let isCommutable = 1 in {
847
Tom Stellard75aadc22012-12-11 21:25:42 +0000848defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000849 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000850>;
851
852defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000853 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000854>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000855
Tom Stellard75aadc22012-12-11 21:25:42 +0000856defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
857defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000858defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
859 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
860>;
861defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
862 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
863>;
864defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
865 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
866>;
867defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
868 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
869>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000870
Christian Konig20a7e6b2013-03-27 09:12:44 +0000871defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000872 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000873>;
Christian Konig3c145802013-03-27 09:12:59 +0000874defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
875
Christian Konig20a7e6b2013-03-27 09:12:44 +0000876defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000877 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000878>;
Christian Konig3c145802013-03-27 09:12:59 +0000879defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
880
Christian Konig082a14a2013-03-18 11:34:05 +0000881defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000882 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000883>;
Christian Konig3c145802013-03-27 09:12:59 +0000884defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000885
Tom Stellard75aadc22012-12-11 21:25:42 +0000886defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000887 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000888>;
889defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000890 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000891>;
892defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000893 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000894>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000895
896} // End isCommutable = 1
897
Tom Stellard75aadc22012-12-11 21:25:42 +0000898defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
899defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
900defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
901defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
902//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
903//defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
904//defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000905
Christian Konig3c145802013-03-27 09:12:59 +0000906let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Christian Konigd3039962013-02-26 17:52:09 +0000907defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000908 [(set i32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000909>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000910
Christian Konigd3039962013-02-26 17:52:09 +0000911defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000912 [(set i32:$dst, (sub i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000913>;
Christian Konig3c145802013-03-27 09:12:59 +0000914defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000915
Christian Konigd3039962013-02-26 17:52:09 +0000916let Uses = [VCC] in { // Carry-out comes from VCC
917defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
918defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000919defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +0000920} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +0000921} // End isCommutable = 1, Defs = [VCC]
922
Tom Stellard75aadc22012-12-11 21:25:42 +0000923defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
924////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
925////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
926////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
927defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000928 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000929>;
930////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
931////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
932def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
933def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
934def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
935def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
936def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
937def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
938def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
939def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
940def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
941def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
942def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
943def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
944////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
945////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
946////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
947////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
948//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
949
950let neverHasSideEffects = 1 in {
951
952def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
953def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
954//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
955//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
956
957} // End neverHasSideEffects
958def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
959def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
960def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
961def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
962def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
963def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
964def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000965defm : BFIPatterns <V_BFI_B32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000966def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
967def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
968//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
969def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +0000970def : ROTRPattern <V_ALIGNBIT_B32>;
971
Tom Stellard75aadc22012-12-11 21:25:42 +0000972def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
973def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
974////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
975////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
976////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
977////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
978////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
979////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
980////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
981////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
982////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
983//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
984//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
985//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
986def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
987////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
988def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
989def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000990
991def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
992 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
993>;
994def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
995 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
996>;
997def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64", []>;
998
Tom Stellard75aadc22012-12-11 21:25:42 +0000999def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1000def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1001def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1002def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
1003def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001004
1005let isCommutable = 1 in {
1006
Tom Stellard75aadc22012-12-11 21:25:42 +00001007def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1008def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1009def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001010def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1011
1012} // isCommutable = 1
1013
Tom Stellardecacb802013-02-07 19:39:42 +00001014def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001015 (mul i32:$src0, i32:$src1),
1016 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001017>;
Christian Konig70a50322013-03-27 09:12:51 +00001018
1019def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001020 (mulhu i32:$src0, i32:$src1),
1021 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001022>;
1023
1024def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001025 (mulhs i32:$src0, i32:$src1),
1026 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001027>;
1028
Tom Stellard75aadc22012-12-11 21:25:42 +00001029def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1030def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1031def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1032def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1033//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1034//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1035//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1036def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
1037def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
1038def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
1039def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
1040def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
1041def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
1042def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
1043def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1044def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1045def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1046def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1047
1048def S_CSELECT_B32 : SOP2 <
1049 0x0000000a, (outs SReg_32:$dst),
1050 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001051 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001052>;
1053
1054def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1055
Tom Stellard75aadc22012-12-11 21:25:42 +00001056def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1057
1058def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001059 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001060>;
Christian Koniga8811792013-02-16 11:28:30 +00001061
1062def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001063 (i1 (and i1:$src0, i1:$src1)),
1064 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001065>;
Christian Koniga8811792013-02-16 11:28:30 +00001066
Tom Stellard75aadc22012-12-11 21:25:42 +00001067def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1068def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001069def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001070 (i1 (or i1:$src0, i1:$src1)),
1071 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001072>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001073def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
1074def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +00001075def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1076def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1077def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1078def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001079def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1080def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1081def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1082def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1083def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1084def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1085def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1086def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1087def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1088def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1089def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1090def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1091def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1092def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1093def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1094def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1095def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1096def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1097def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1098//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1099def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1100
Tom Stellard75aadc22012-12-11 21:25:42 +00001101let isCodeGenOnly = 1, isPseudo = 1 in {
1102
Tom Stellard75aadc22012-12-11 21:25:42 +00001103def LOAD_CONST : AMDGPUShaderInst <
1104 (outs GPRF32:$dst),
1105 (ins i32imm:$src),
1106 "LOAD_CONST $dst, $src",
1107 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1108>;
1109
Tom Stellardf8794352012-12-19 22:10:31 +00001110// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001111// and should be lowered to ISA instructions prior to codegen.
1112
Tom Stellardf8794352012-12-19 22:10:31 +00001113let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1114 Uses = [EXEC], Defs = [EXEC] in {
1115
1116let isBranch = 1, isTerminator = 1 in {
1117
1118def SI_IF : InstSI <
1119 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001120 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001121 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001122 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001123>;
1124
Tom Stellardf8794352012-12-19 22:10:31 +00001125def SI_ELSE : InstSI <
1126 (outs SReg_64:$dst),
1127 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001128 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001129 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001130
1131 let Constraints = "$src = $dst";
1132}
1133
1134def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001135 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001136 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001137 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001138 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001139>;
Tom Stellardf8794352012-12-19 22:10:31 +00001140
1141} // end isBranch = 1, isTerminator = 1
1142
1143def SI_BREAK : InstSI <
1144 (outs SReg_64:$dst),
1145 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001146 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001147 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001148>;
1149
1150def SI_IF_BREAK : InstSI <
1151 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001152 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001153 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001154 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001155>;
1156
1157def SI_ELSE_BREAK : InstSI <
1158 (outs SReg_64:$dst),
1159 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001160 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001161 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001162>;
1163
1164def SI_END_CF : InstSI <
1165 (outs),
1166 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001167 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001168 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001169>;
1170
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001171def SI_KILL : InstSI <
1172 (outs),
1173 (ins VReg_32:$src),
1174 "SI_KIL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001175 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001176>;
1177
Tom Stellardf8794352012-12-19 22:10:31 +00001178} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1179 // Uses = [EXEC], Defs = [EXEC]
1180
Christian Konig2989ffc2013-03-18 11:34:16 +00001181let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1182
1183def SI_INDIRECT_SRC : InstSI <
1184 (outs VReg_32:$dst, SReg_64:$temp),
1185 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1186 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1187 []
1188>;
1189
1190class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1191 (outs rc:$dst, SReg_64:$temp),
1192 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1193 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1194 []
1195> {
1196 let Constraints = "$src = $dst";
1197}
1198
1199def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1200def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1201def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1202def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1203
1204} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1205
Tom Stellard556d9aa2013-06-03 17:39:37 +00001206// This psuedo instruction takes a pointer as input and outputs a resource
1207// constant that can be used with the ADDR64 MUBUF instructions.
1208
1209let usesCustomInserter = 1 in {
1210
1211def SI_ADDR64_RSRC : InstSI <
1212 (outs SReg_128:$srsrc),
1213 (ins SReg_64:$ptr),
1214 "", []
1215>;
1216
1217} // end usesCustomInserter
1218
Tom Stellard75aadc22012-12-11 21:25:42 +00001219} // end IsCodeGenOnly, isPseudo
1220
Christian Konig2aca0432013-02-21 15:17:32 +00001221def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001222 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1223 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001224>;
1225
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001226def : Pat <
1227 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001228 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001229>;
1230
Tom Stellard75aadc22012-12-11 21:25:42 +00001231/* int_SI_vs_load_input */
1232def : Pat<
Tom Stellardf1ee7162013-05-20 15:02:31 +00001233 (int_SI_vs_load_input v16i8:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
1234 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001235>;
1236
1237/* int_SI_export */
1238def : Pat <
1239 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001240 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001241 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001242 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001243>;
1244
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001245/********** ======================= **********/
1246/********** Image sampling patterns **********/
1247/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001248
1249/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001250def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001251 (int_SI_sample v1i32:$addr, v32i8:$rsrc, v16i8:$sampler, imm),
1252 (IMAGE_SAMPLE 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001253>;
1254
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001255class SamplePattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1256 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, imm),
1257 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001258>;
1259
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001260class SampleRectPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1261 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_RECT),
1262 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001263>;
1264
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001265class SampleArrayPattern<Intrinsic name, MIMG opcode, ValueType vt> : Pat <
1266 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_ARRAY),
1267 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001268>;
1269
1270class SampleShadowPattern<Intrinsic name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001271 ValueType vt> : Pat <
1272 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW),
1273 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001274>;
1275
1276class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001277 ValueType vt> : Pat <
1278 (name vt:$addr, v32i8:$rsrc, v16i8:$sampler, TEX_SHADOW_ARRAY),
1279 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001280>;
1281
Tom Stellardae6c06e2013-02-07 17:02:13 +00001282/* int_SI_sample* for texture lookups consuming more address parameters */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001283multiclass SamplePatterns<ValueType addr_type> {
1284 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1285 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1286 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_type>;
1287 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>;
1288 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001289
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001290 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>;
1291 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_type>;
1292 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>;
1293 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001294
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001295 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>;
1296 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_type>;
1297 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>;
1298 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001299}
1300
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001301defm : SamplePatterns<v2i32>;
1302defm : SamplePatterns<v4i32>;
1303defm : SamplePatterns<v8i32>;
1304defm : SamplePatterns<v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001305
Tom Stellard353b3362013-05-06 23:02:12 +00001306/* int_SI_imageload for texture fetches consuming varying address parameters */
1307class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1308 (name addr_type:$addr, v32i8:$rsrc, imm),
1309 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1310>;
1311
1312class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1313 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1314 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1315>;
1316
1317multiclass ImageLoadPatterns<ValueType addr_type> {
1318 def : ImageLoadPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>;
1319 def : ImageLoadArrayPattern <int_SI_imageload, IMAGE_LOAD_MIP, addr_type>;
1320}
1321
1322defm : ImageLoadPatterns<v2i32>;
1323defm : ImageLoadPatterns<v4i32>;
1324
Tom Stellardf787ef12013-05-06 23:02:19 +00001325/* Image resource information */
1326def : Pat <
1327 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
1328 (IMAGE_GET_RESINFO 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1329>;
1330
1331def : Pat <
1332 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
1333 (IMAGE_GET_RESINFO 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
1334>;
1335
Christian Konig4a1b9c32013-03-18 11:34:10 +00001336/********** ============================================ **********/
1337/********** Extraction, Insertion, Building and Casting **********/
1338/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001339
Christian Konig4a1b9c32013-03-18 11:34:10 +00001340foreach Index = 0-2 in {
1341 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001342 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001343 >;
1344 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001345 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001346 >;
1347
1348 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001349 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001350 >;
1351 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001352 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001353 >;
1354}
1355
1356foreach Index = 0-3 in {
1357 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001358 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001359 >;
1360 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001361 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001362 >;
1363
1364 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001365 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001366 >;
1367 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001368 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001369 >;
1370}
1371
1372foreach Index = 0-7 in {
1373 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001374 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001375 >;
1376 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001377 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001378 >;
1379
1380 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001381 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001382 >;
1383 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001384 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001385 >;
1386}
1387
1388foreach Index = 0-15 in {
1389 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001390 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001391 >;
1392 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001393 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001394 >;
1395
1396 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001397 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001398 >;
1399 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001400 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001401 >;
1402}
Tom Stellard75aadc22012-12-11 21:25:42 +00001403
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001404def : Vector1_Build <v1i32, i32, VReg_32>;
1405def : Vector2_Build <v2i32, i32>;
1406def : Vector2_Build <v2f32, f32>;
1407def : Vector4_Build <v4i32, i32>;
1408def : Vector4_Build <v4f32, f32>;
1409def : Vector8_Build <v8i32, i32>;
1410def : Vector8_Build <v8f32, f32>;
1411def : Vector16_Build <v16i32, i32>;
1412def : Vector16_Build <v16f32, f32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001413
1414def : BitConvert <i32, f32, SReg_32>;
1415def : BitConvert <i32, f32, VReg_32>;
1416
1417def : BitConvert <f32, i32, SReg_32>;
1418def : BitConvert <f32, i32, VReg_32>;
1419
Christian Konig8dbe6f62013-02-21 15:17:27 +00001420/********** =================== **********/
1421/********** Src & Dst modifiers **********/
1422/********** =================== **********/
1423
1424def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001425 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1426 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001427 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1428>;
1429
1430def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001431 (fabs f32:$src),
1432 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001433 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1434>;
1435
1436def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001437 (fneg f32:$src),
1438 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001439 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1440>;
1441
Christian Konigc756cb992013-02-16 11:28:22 +00001442/********** ================== **********/
1443/********** Immediate Patterns **********/
1444/********** ================== **********/
1445
1446def : Pat <
1447 (i32 imm:$imm),
1448 (V_MOV_B32_e32 imm:$imm)
1449>;
1450
1451def : Pat <
1452 (f32 fpimm:$imm),
1453 (V_MOV_B32_e32 fpimm:$imm)
1454>;
1455
1456def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001457 (i1 imm:$imm),
1458 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001459>;
1460
Christian Konigb559b072013-02-16 11:28:36 +00001461def : Pat <
1462 (i64 InlineImm<i64>:$imm),
1463 (S_MOV_B64 InlineImm<i64>:$imm)
1464>;
1465
Christian Konigc756cb992013-02-16 11:28:22 +00001466// i64 immediates aren't supported in hardware, split it into two 32bit values
1467def : Pat <
1468 (i64 imm:$imm),
1469 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1470 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1471 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1472>;
1473
Tom Stellard75aadc22012-12-11 21:25:42 +00001474/********** ===================== **********/
1475/********** Interpolation Paterns **********/
1476/********** ===================== **********/
1477
1478def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001479 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1480 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001481>;
1482
1483def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001484 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1485 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1486 imm:$attr_chan, imm:$attr, i32:$params),
1487 (EXTRACT_SUBREG $ij, sub1),
1488 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001489>;
1490
1491/********** ================== **********/
1492/********** Intrinsic Patterns **********/
1493/********** ================== **********/
1494
1495/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001496def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001497
1498def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001499 (int_AMDGPU_div f32:$src0, f32:$src1),
1500 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001501>;
1502
1503def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001504 (fdiv f32:$src0, f32:$src1),
1505 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001506>;
1507
1508def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001509 (fcos f32:$src0),
1510 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001511>;
1512
1513def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001514 (fsin f32:$src0),
1515 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001516>;
1517
1518def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001519 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001520 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001521 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1522 (EXTRACT_SUBREG $src, sub1),
1523 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001524 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001525 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1526 (EXTRACT_SUBREG $src, sub1),
1527 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001528 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001529 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1530 (EXTRACT_SUBREG $src, sub1),
1531 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001532 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001533 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1534 (EXTRACT_SUBREG $src, sub1),
1535 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001536 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001537>;
1538
Michel Danzer0cc991e2013-02-22 11:22:58 +00001539def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001540 (i32 (sext i1:$src0)),
1541 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001542>;
1543
Christian Konig49374082013-03-18 11:33:55 +00001544// 1. Offset as 8bit DWORD immediate
1545def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001546 (int_SI_load_const v16i8:$sbase, IMM8bitDWORD:$offset),
1547 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001548>;
1549
1550// 2. Offset loaded in an 32bit SGPR
1551def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001552 (int_SI_load_const v16i8:$sbase, imm:$offset),
1553 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001554>;
1555
Christian Konig7a14a472013-03-18 11:34:00 +00001556// 3. Offset in an 32Bit VGPR
1557def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001558 (int_SI_load_const v16i8:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001559 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001560>;
1561
Michel Danzer8caa9042013-04-10 17:17:56 +00001562// The multiplication scales from [0,1] to the unsigned integer range
1563def : Pat <
1564 (AMDGPUurecip i32:$src0),
1565 (V_CVT_U32_F32_e32
1566 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1567 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1568>;
1569
Tom Stellard75aadc22012-12-11 21:25:42 +00001570/********** ================== **********/
1571/********** VOP3 Patterns **********/
1572/********** ================== **********/
1573
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001574def : Pat <
1575 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1576 (V_MAD_F32 $src0, $src1, $src2)
1577>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001578
Tom Stellard89093802013-02-07 19:39:40 +00001579/********** ================== **********/
1580/********** SMRD Patterns **********/
1581/********** ================== **********/
1582
1583multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001584
Tom Stellard89093802013-02-07 19:39:40 +00001585 // 1. Offset as 8bit DWORD immediate
1586 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001587 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1588 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001589 >;
1590
1591 // 2. Offset loaded in an 32bit SGPR
1592 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001593 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1594 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001595 >;
1596
1597 // 3. No offset at all
1598 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001599 (constant_load i64:$sbase),
1600 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001601 >;
1602}
1603
1604defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1605defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001606defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Christian Konig2214f142013-03-07 09:03:38 +00001607defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v16i8>;
1608defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellard89093802013-02-07 19:39:40 +00001609
Tom Stellard556d9aa2013-06-03 17:39:37 +00001610//===----------------------------------------------------------------------===//
1611// MUBUF Patterns
1612//===----------------------------------------------------------------------===//
1613
Tom Stellard07a10a32013-06-03 17:39:43 +00001614multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1615 PatFrag global_ld, PatFrag constant_ld> {
1616 def : Pat <
1617 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1618 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1619 >;
1620
1621 def : Pat <
1622 (vt (global_ld i64:$ptr)),
1623 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1624 >;
1625
1626 def : Pat <
1627 (vt (global_ld (add i64:$ptr, i64:$offset))),
1628 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1629 >;
1630
1631 def : Pat <
1632 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1633 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1634 >;
1635}
1636
1637defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1638 global_load, constant_load>;
1639defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
1640 zextloadi8_global, zextloadi8_constant>;
1641
Tom Stellard556d9aa2013-06-03 17:39:37 +00001642multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt> {
1643
1644 def : Pat <
1645 (global_store vt:$value, i64:$ptr),
1646 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1647 >;
1648
1649 def : Pat <
1650 (global_store vt:$value, (add i64:$ptr, i64:$offset)),
1651 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1652 >;
1653}
1654
1655defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32>;
1656defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64>;
1657defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32>;
1658
Christian Konig2989ffc2013-03-18 11:34:16 +00001659/********** ====================== **********/
1660/********** Indirect adressing **********/
1661/********** ====================== **********/
1662
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001663multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
1664
Christian Konig2989ffc2013-03-18 11:34:16 +00001665 // 1. Extract with offset
1666 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001667 (vector_extract vt:$vec, (i64 (zext (add i32:$idx, imm:$off)))),
1668 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00001669 >;
1670
1671 // 2. Extract without offset
1672 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001673 (vector_extract vt:$vec, (i64 (zext i32:$idx))),
1674 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00001675 >;
1676
1677 // 3. Insert with offset
1678 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001679 (vector_insert vt:$vec, f32:$val, (i64 (zext (add i32:$idx, imm:$off)))),
1680 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001681 >;
1682
1683 // 4. Insert without offset
1684 def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001685 (vector_insert vt:$vec, f32:$val, (i64 (zext i32:$idx))),
1686 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00001687 >;
1688}
1689
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001690defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
1691defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
1692defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
1693defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001694
Christian Konig08f59292013-03-27 15:27:31 +00001695/********** =============== **********/
1696/********** Conditions **********/
1697/********** =============== **********/
1698
1699def : Pat<
1700 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001701 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001702>;
1703
1704def : Pat<
1705 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001706 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00001707>;
1708
Tom Stellardeac65dd2013-05-03 17:21:20 +00001709//============================================================================//
1710// Miscellaneous Optimization Patterns
1711//============================================================================//
1712
1713def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
1714
Tom Stellard75aadc22012-12-11 21:25:42 +00001715} // End isSI predicate