blob: d87693f892dd4f2bfc5e935936a32e3d9e037adc [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000020#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/CodeGen/AsmPrinter.h"
22#include "llvm/CodeGen/MachineFunctionAnalysis.h"
23#include "llvm/CodeGen/MachineModuleInfo.h"
24#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000026#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000027#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000028#include "llvm/MC/MCAsmInfo.h"
29#include "llvm/MC/MCInstrInfo.h"
30#include "llvm/MC/MCStreamer.h"
31#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/PassManager.h"
33#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/FormattedStream.h"
36#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetLowering.h"
40#include "llvm/Target/TargetLoweringObjectFile.h"
41#include "llvm/Target/TargetMachine.h"
42#include "llvm/Target/TargetOptions.h"
43#include "llvm/Target/TargetRegisterInfo.h"
44#include "llvm/Target/TargetSubtargetInfo.h"
45#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000046
Justin Holewinskiae556d32012-05-04 20:18:50 +000047using namespace llvm;
48
Justin Holewinskib94bd052013-03-30 14:29:25 +000049namespace llvm {
50void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000051void initializeGenericToNVVMPass(PassRegistry&);
Eli Bendersky264cd462014-03-31 15:56:26 +000052void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000053void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Justin Holewinski3d140fc2014-11-05 18:19:30 +000054void initializeNVPTXLowerStructArgsPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000055}
56
Justin Holewinskiae556d32012-05-04 20:18:50 +000057extern "C" void LLVMInitializeNVPTXTarget() {
58 // Register the target.
59 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
60 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
61
Justin Holewinskib94bd052013-03-30 14:29:25 +000062 // FIXME: This pass is really intended to be invoked during IR optimization,
63 // but it's very NVPTX-specific.
64 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000065 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Eli Bendersky264cd462014-03-31 15:56:26 +000066 initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry());
Eli Benderskybbef1722014-04-03 21:18:25 +000067 initializeNVPTXFavorNonGenericAddrSpacesPass(
68 *PassRegistry::getPassRegistry());
Justin Holewinski3d140fc2014-11-05 18:19:30 +000069 initializeNVPTXLowerStructArgsPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000070}
71
Eric Christophera1869462014-06-27 01:27:06 +000072NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, StringRef TT,
73 StringRef CPU, StringRef FS,
74 const TargetOptions &Options,
75 Reloc::Model RM, CodeModel::Model CM,
76 CodeGenOpt::Level OL, bool is64bit)
Justin Holewinski0497ab12013-03-30 14:29:21 +000077 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Aditya Nandakumara2719322014-11-13 09:26:31 +000078 TLOF(make_unique<NVPTXTargetObjectFile>()),
Eric Christopher493f91b2014-06-27 04:33:14 +000079 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000080 initAsmInfo();
81}
Justin Holewinskiae556d32012-05-04 20:18:50 +000082
Reid Kleckner357600e2014-11-20 23:37:18 +000083NVPTXTargetMachine::~NVPTXTargetMachine() {}
84
Justin Holewinskiae556d32012-05-04 20:18:50 +000085void NVPTXTargetMachine32::anchor() {}
86
Justin Holewinski0497ab12013-03-30 14:29:21 +000087NVPTXTargetMachine32::NVPTXTargetMachine32(
88 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
89 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
90 CodeGenOpt::Level OL)
91 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000092
93void NVPTXTargetMachine64::anchor() {}
94
Justin Holewinski0497ab12013-03-30 14:29:21 +000095NVPTXTargetMachine64::NVPTXTargetMachine64(
96 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
97 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
98 CodeGenOpt::Level OL)
99 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000100
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000101namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000102class NVPTXPassConfig : public TargetPassConfig {
103public:
104 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000105 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000106
107 NVPTXTargetMachine &getNVPTXTargetMachine() const {
108 return getTM<NVPTXTargetMachine>();
109 }
110
Craig Topper2865c982014-04-29 07:57:44 +0000111 void addIRPasses() override;
112 bool addInstSelector() override;
113 bool addPreRegAlloc() override;
114 bool addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000115 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000116
Craig Topper2865c982014-04-29 07:57:44 +0000117 FunctionPass *createTargetRegisterAllocator(bool) override;
118 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
119 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000120};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000121} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
124 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
125 return PassConfig;
126}
127
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000128void NVPTXTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
129 // Add first the target-independent BasicTTI pass, then our NVPTX pass. This
130 // allows the NVPTX pass to delegate to the target independent layer when
131 // appropriate.
132 PM.add(createBasicTargetTransformInfoPass(this));
133 PM.add(createNVPTXTargetTransformInfoPass(this));
134}
135
Justin Holewinski01f89f02013-05-20 12:13:32 +0000136void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000137 // The following passes are known to not play well with virtual regs hanging
138 // around after register allocation (which in our case, is *all* registers).
139 // We explicitly disable them here. We do, however, need some functionality
140 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
141 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
142 disablePass(&PrologEpilogCodeInserterID);
143 disablePass(&MachineCopyPropagationID);
144 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000145 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000146
Justin Holewinski30d56a72014-04-09 15:39:15 +0000147 addPass(createNVPTXImageOptimizerPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000148 TargetPassConfig::addIRPasses();
Eli Bendersky264cd462014-03-31 15:56:26 +0000149 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000150 addPass(createGenericToNVVMPass());
Eli Benderskybbef1722014-04-03 21:18:25 +0000151 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Eli Benderskya108a652014-05-01 18:38:36 +0000152 addPass(createSeparateConstOffsetFromGEPPass());
153 // The SeparateConstOffsetFromGEP pass creates variadic bases that can be used
154 // by multiple GEPs. Run GVN or EarlyCSE to really reuse them. GVN generates
155 // significantly better code than EarlyCSE for some of our benchmarks.
156 if (getOptLevel() == CodeGenOpt::Aggressive)
157 addPass(createGVNPass());
158 else
159 addPass(createEarlyCSEPass());
160 // Both FavorNonGenericAddrSpaces and SeparateConstOffsetFromGEP may leave
161 // some dead code. We could remove dead code in an ad-hoc manner, but that
162 // requires manual work and might be error-prone.
163 //
164 // The FavorNonGenericAddrSpaces pass shortcuts unnecessary addrspacecasts,
165 // and leave them unused.
166 //
167 // SeparateConstOffsetFromGEP rebuilds a new index from the old index, and the
168 // old index and some of its intermediate results may become unused.
Eli Benderskybbef1722014-04-03 21:18:25 +0000169 addPass(createDeadCodeEliminationPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000170}
171
Justin Holewinskiae556d32012-05-04 20:18:50 +0000172bool NVPTXPassConfig::addInstSelector() {
Justin Holewinski30d56a72014-04-09 15:39:15 +0000173 const NVPTXSubtarget &ST =
174 getTM<NVPTXTargetMachine>().getSubtarget<NVPTXSubtarget>();
175
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000176 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000177 addPass(createAllocaHoisting());
178 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000179
180 if (!ST.hasImageHandles())
181 addPass(createNVPTXReplaceImageHandlesPass());
182
Justin Holewinskiae556d32012-05-04 20:18:50 +0000183 return false;
184}
185
Justin Holewinski0497ab12013-03-30 14:29:21 +0000186bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000187bool NVPTXPassConfig::addPostRegAlloc() {
188 addPass(createNVPTXPrologEpilogPass());
189 return false;
190}
191
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000192FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000193 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000194}
195
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000196void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000197 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000198 addPass(&PHIEliminationID);
199 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000200}
201
202void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000203 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000204
205 addPass(&ProcessImplicitDefsID);
206 addPass(&LiveVariablesID);
207 addPass(&MachineLoopInfoID);
208 addPass(&PHIEliminationID);
209
210 addPass(&TwoAddressInstructionPassID);
211 addPass(&RegisterCoalescerID);
212
213 // PreRA instruction scheduling.
214 if (addPass(&MachineSchedulerID))
215 printAndVerify("After Machine Scheduling");
216
217
218 addPass(&StackSlotColoringID);
219
220 // FIXME: Needs physical registers
221 //addPass(&PostRAMachineLICMID);
222
223 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000224}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000225
226void NVPTXPassConfig::addMachineSSAOptimization() {
227 // Pre-ra tail duplication.
228 if (addPass(&EarlyTailDuplicateID))
229 printAndVerify("After Pre-RegAlloc TailDuplicate");
230
231 // Optimize PHIs before DCE: removing dead PHI cycles may make more
232 // instructions dead.
233 addPass(&OptimizePHIsID);
234
235 // This pass merges large allocas. StackSlotColoring is a different pass
236 // which merges spill slots.
237 addPass(&StackColoringID);
238
239 // If the target requests it, assign local variables to stack slots relative
240 // to one another and simplify frame index references where possible.
241 addPass(&LocalStackSlotAllocationID);
242
243 // With optimization, dead code should already be eliminated. However
244 // there is one known exception: lowered code for arguments that are only
245 // used by tail calls, where the tail calls reuse the incoming stack
246 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
247 addPass(&DeadMachineInstructionElimID);
248 printAndVerify("After codegen DCE pass");
249
250 // Allow targets to insert passes that improve instruction level parallelism,
251 // like if-conversion. Such passes will typically need dominator trees and
252 // loop info, just like LICM and CSE below.
253 if (addILPOpts())
254 printAndVerify("After ILP optimizations");
255
256 addPass(&MachineLICMID);
257 addPass(&MachineCSEID);
258
259 addPass(&MachineSinkingID);
260 printAndVerify("After Machine LICM, CSE and Sinking passes");
261
262 addPass(&PeepholeOptimizerID);
263 printAndVerify("After codegen peephole optimization pass");
264}