blob: 910189a51c82afb68b63a05fd61785070918fc99 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Daniel Sandersd897b562014-03-27 10:46:12 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
212 : TargetLowering(TM, new MipsTargetObjectFile()),
213 Subtarget(&TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218
Wesley Peck527da1b2010-11-23 03:31:01 +0000219 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
221 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
222 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Eli Friedman1fa07e12009-07-17 04:07:24 +0000224 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
226 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000227
Wesley Peck527da1b2010-11-23 03:31:01 +0000228 // Used by legalize types to correctly generate the setcc result.
229 // Without this, every float setcc comes with a AND/OR with the result,
230 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000231 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000232 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000233
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000234 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000235 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000236 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000237 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000238 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
239 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
240 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
241 setOperationAction(ISD::SELECT, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f64, Custom);
243 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000244 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
245 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000246 setOperationAction(ISD::SETCC, MVT::f32, Custom);
247 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000249 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000250 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
251 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000253
Daniel Sanders3d849352014-04-14 15:44:42 +0000254 if (isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000265
Daniel Sanders3d849352014-04-14 15:44:42 +0000266 if (!isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
Daniel Sanders3d849352014-04-14 15:44:42 +0000273 if (isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000284
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000290 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
291 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000293 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000296 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Kai Nacke93fe5e82014-03-20 11:51:58 +0000297 if (Subtarget->hasCnMips()) {
298 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
299 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
300 } else {
301 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
302 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
303 }
Owen Anderson9f944592009-08-11 20:47:22 +0000304 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000305 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000306 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
307 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
308 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000310 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000311 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000312 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
313 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000314
Akira Hatanakabb49e722011-09-20 23:53:09 +0000315 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000316 setOperationAction(ISD::ROTR, MVT::i32, Expand);
317
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000318 if (!Subtarget->hasMips64r2())
319 setOperationAction(ISD::ROTR, MVT::i64, Expand);
320
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000322 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000323 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000324 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000325 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
326 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
328 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000329 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::FLOG, MVT::f32, Expand);
331 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
332 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
333 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000334 setOperationAction(ISD::FMA, MVT::f32, Expand);
335 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000336 setOperationAction(ISD::FREM, MVT::f32, Expand);
337 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000338
Akira Hatanakac0b02062013-01-30 00:26:49 +0000339 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
340
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000341 setOperationAction(ISD::VAARG, MVT::Other, Expand);
342 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
343 setOperationAction(ISD::VAEND, MVT::Other, Expand);
344
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000345 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000346 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
347 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000348
Jia Liuf54f60f2012-02-28 07:46:26 +0000349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
350 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
352 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000353
Eli Friedman30a49e92011-08-03 21:06:02 +0000354 setInsertFencesForAtomic(true);
355
Daniel Sandersfcea8102014-05-12 12:28:15 +0000356 if (!Subtarget->hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
358 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000359 }
360
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000361 // MIPS16 lacks MIPS32's clz and clo instructions.
362 if (!Subtarget->hasMips32() || Subtarget->inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000363 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000364 if (!Subtarget->hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000365 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000366
Daniel Sanders39d00512014-05-12 12:15:41 +0000367 if (!Subtarget->hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Daniel Sanders39d00512014-05-12 12:15:41 +0000369 if (!Subtarget->hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000370 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000371
Daniel Sanders3d849352014-04-14 15:44:42 +0000372 if (isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000373 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
374 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
375 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
376 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
377 }
378
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000379 setOperationAction(ISD::TRAP, MVT::Other, Legal);
380
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000381 setTargetDAGCombine(ISD::SDIVREM);
382 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000383 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000384 setTargetDAGCombine(ISD::AND);
385 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000386 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000387
Daniel Sanders3d849352014-04-14 15:44:42 +0000388 setMinFunctionAlignment(isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000389
Daniel Sandersd897b562014-03-27 10:46:12 +0000390 setStackPointerRegisterToSaveRestore(isN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000391
Daniel Sandersd897b562014-03-27 10:46:12 +0000392 setExceptionPointerRegister(isN64() ? Mips::A0_64 : Mips::A0);
393 setExceptionSelectorRegister(isN64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000394
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000395 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000396
397 isMicroMips = Subtarget->inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000398}
399
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000400const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
401 if (TM.getSubtargetImpl()->inMips16Mode())
402 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000403
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000404 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000405}
406
Reed Kotler720c5ca2014-04-17 22:15:34 +0000407// Create a fast isel object.
408FastISel *
409MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
410 const TargetLibraryInfo *libInfo) const {
411 if (!EnableMipsFastISel)
412 return TargetLowering::createFastISel(funcInfo, libInfo);
413 return Mips::createFastISel(funcInfo, libInfo);
414}
415
Matt Arsenault758659232013-05-18 00:21:46 +0000416EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000417 if (!VT.isVector())
418 return MVT::i32;
419 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000420}
421
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000422static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000423 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000424 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000425 if (DCI.isBeforeLegalizeOps())
426 return SDValue();
427
Akira Hatanakab1538f92011-10-03 21:06:13 +0000428 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000429 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
430 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000431 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
432 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000433 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000434
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000435 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000436 N->getOperand(0), N->getOperand(1));
437 SDValue InChain = DAG.getEntryNode();
438 SDValue InGlue = DivRem;
439
440 // insert MFLO
441 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000442 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000443 InGlue);
444 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
445 InChain = CopyFromLo.getValue(1);
446 InGlue = CopyFromLo.getValue(2);
447 }
448
449 // insert MFHI
450 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000451 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000452 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000453 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
454 }
455
456 return SDValue();
457}
458
Akira Hatanaka89af5892013-04-18 01:00:46 +0000459static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000460 switch (CC) {
461 default: llvm_unreachable("Unknown fp condition code!");
462 case ISD::SETEQ:
463 case ISD::SETOEQ: return Mips::FCOND_OEQ;
464 case ISD::SETUNE: return Mips::FCOND_UNE;
465 case ISD::SETLT:
466 case ISD::SETOLT: return Mips::FCOND_OLT;
467 case ISD::SETGT:
468 case ISD::SETOGT: return Mips::FCOND_OGT;
469 case ISD::SETLE:
470 case ISD::SETOLE: return Mips::FCOND_OLE;
471 case ISD::SETGE:
472 case ISD::SETOGE: return Mips::FCOND_OGE;
473 case ISD::SETULT: return Mips::FCOND_ULT;
474 case ISD::SETULE: return Mips::FCOND_ULE;
475 case ISD::SETUGT: return Mips::FCOND_UGT;
476 case ISD::SETUGE: return Mips::FCOND_UGE;
477 case ISD::SETUO: return Mips::FCOND_UN;
478 case ISD::SETO: return Mips::FCOND_OR;
479 case ISD::SETNE:
480 case ISD::SETONE: return Mips::FCOND_ONE;
481 case ISD::SETUEQ: return Mips::FCOND_UEQ;
482 }
483}
484
485
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000486/// This function returns true if the floating point conditional branches and
487/// conditional moves which use condition code CC should be inverted.
488static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000489 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
490 return false;
491
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000492 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
493 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000494
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000495 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000496}
497
498// Creates and returns an FPCmp node from a setcc node.
499// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000500static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000501 // must be a SETCC node
502 if (Op.getOpcode() != ISD::SETCC)
503 return Op;
504
505 SDValue LHS = Op.getOperand(0);
506
507 if (!LHS.getValueType().isFloatingPoint())
508 return Op;
509
510 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000511 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000512
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000513 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
514 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000515 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
516
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000517 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000518 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000519}
520
521// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000522static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000523 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000524 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
525 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000526 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000527
528 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000529 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000530}
531
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000532static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000533 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000534 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000535 if (DCI.isBeforeLegalizeOps())
536 return SDValue();
537
538 SDValue SetCC = N->getOperand(0);
539
540 if ((SetCC.getOpcode() != ISD::SETCC) ||
541 !SetCC.getOperand(0).getValueType().isInteger())
542 return SDValue();
543
544 SDValue False = N->getOperand(2);
545 EVT FalseTy = False.getValueType();
546
547 if (!FalseTy.isInteger())
548 return SDValue();
549
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000550 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000551
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000552 // If the RHS (False) is 0, we swap the order of the operands
553 // of ISD::SELECT (obviously also inverting the condition) so that we can
554 // take advantage of conditional moves using the $0 register.
555 // Example:
556 // return (a != 0) ? x : 0;
557 // load $reg, x
558 // movz $reg, $0, a
559 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000560 return SDValue();
561
Andrew Trickef9de2a2013-05-25 02:42:55 +0000562 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000563
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000564 if (!FalseC->getZExtValue()) {
565 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
566 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000567
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000568 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
569 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
570
571 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
572 }
573
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000574 // If both operands are integer constants there's a possibility that we
575 // can do some interesting optimizations.
576 SDValue True = N->getOperand(1);
577 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
578
579 if (!TrueC || !True.getValueType().isInteger())
580 return SDValue();
581
582 // We'll also ignore MVT::i64 operands as this optimizations proves
583 // to be ineffective because of the required sign extensions as the result
584 // of a SETCC operator is always MVT::i32 for non-vector types.
585 if (True.getValueType() == MVT::i64)
586 return SDValue();
587
588 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
589
590 // 1) (a < x) ? y : y-1
591 // slti $reg1, a, x
592 // addiu $reg2, $reg1, y-1
593 if (Diff == 1)
594 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
595
596 // 2) (a < x) ? y-1 : y
597 // slti $reg1, a, x
598 // xor $reg1, $reg1, 1
599 // addiu $reg2, $reg1, y-1
600 if (Diff == -1) {
601 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
602 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
603 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
604 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
605 }
606
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000607 // Couldn't optimize.
608 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000609}
610
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000611static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000612 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000613 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000614 // Pattern match EXT.
615 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
616 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000617 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000618 return SDValue();
619
620 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000621 unsigned ShiftRightOpc = ShiftRight.getOpcode();
622
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000623 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000624 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000625 return SDValue();
626
627 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000628 ConstantSDNode *CN;
629 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
630 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000631
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000632 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000633 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000634
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000635 // Op's second operand must be a shifted mask.
636 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000637 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000638 return SDValue();
639
640 // Return if the shifted mask does not start at bit 0 or the sum of its size
641 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000642 EVT ValTy = N->getValueType(0);
643 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000644 return SDValue();
645
Andrew Trickef9de2a2013-05-25 02:42:55 +0000646 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000647 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000648 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000649}
Jia Liuf54f60f2012-02-28 07:46:26 +0000650
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000651static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000652 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000653 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000654 // Pattern match INS.
655 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000656 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000657 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000658 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000659 return SDValue();
660
661 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
662 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
663 ConstantSDNode *CN;
664
665 // See if Op's first operand matches (and $src1 , mask0).
666 if (And0.getOpcode() != ISD::AND)
667 return SDValue();
668
669 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000670 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000671 return SDValue();
672
673 // See if Op's second operand matches (and (shl $src, pos), mask1).
674 if (And1.getOpcode() != ISD::AND)
675 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000676
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000677 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000678 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000679 return SDValue();
680
681 // The shift masks must have the same position and size.
682 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
683 return SDValue();
684
685 SDValue Shl = And1.getOperand(0);
686 if (Shl.getOpcode() != ISD::SHL)
687 return SDValue();
688
689 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
690 return SDValue();
691
692 unsigned Shamt = CN->getZExtValue();
693
694 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000695 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000696 EVT ValTy = N->getValueType(0);
697 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000698 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000699
Andrew Trickef9de2a2013-05-25 02:42:55 +0000700 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000701 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000702 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000703}
Jia Liuf54f60f2012-02-28 07:46:26 +0000704
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000705static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000706 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000707 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000708 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
709
710 if (DCI.isBeforeLegalizeOps())
711 return SDValue();
712
713 SDValue Add = N->getOperand(1);
714
715 if (Add.getOpcode() != ISD::ADD)
716 return SDValue();
717
718 SDValue Lo = Add.getOperand(1);
719
720 if ((Lo.getOpcode() != MipsISD::Lo) ||
721 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
722 return SDValue();
723
724 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000725 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000726
727 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
728 Add.getOperand(0));
729 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
730}
731
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000732SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000733 const {
734 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000735 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000736
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000737 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000738 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000739 case ISD::SDIVREM:
740 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000741 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000742 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000743 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000744 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000745 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000746 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000747 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000748 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000749 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000750 }
751
752 return SDValue();
753}
754
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000755void
756MipsTargetLowering::LowerOperationWrapper(SDNode *N,
757 SmallVectorImpl<SDValue> &Results,
758 SelectionDAG &DAG) const {
759 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
760
761 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
762 Results.push_back(Res.getValue(I));
763}
764
765void
766MipsTargetLowering::ReplaceNodeResults(SDNode *N,
767 SmallVectorImpl<SDValue> &Results,
768 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000769 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000770}
771
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000772SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000773LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000774{
Wesley Peck527da1b2010-11-23 03:31:01 +0000775 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000776 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000777 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
778 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
779 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
780 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
781 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
782 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
783 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
784 case ISD::SELECT: return lowerSELECT(Op, DAG);
785 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
786 case ISD::SETCC: return lowerSETCC(Op, DAG);
787 case ISD::VASTART: return lowerVASTART(Op, DAG);
788 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000789 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
790 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
791 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000792 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
793 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
794 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
795 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
796 case ISD::LOAD: return lowerLOAD(Op, DAG);
797 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000798 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000799 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000800 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000801 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000802}
803
Akira Hatanakae2489122011-04-15 21:51:11 +0000804//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000805// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000806//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000807
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000808// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000809// MachineFunction as a live in value. It also creates a corresponding
810// virtual register for it.
811static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000812addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000813{
Chris Lattnera10fff52007-12-31 04:13:23 +0000814 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
815 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000816 return VReg;
817}
818
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000819static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
820 MachineBasicBlock &MBB,
821 const TargetInstrInfo &TII,
822 bool Is64Bit) {
823 if (NoZeroDivCheck)
824 return &MBB;
825
826 // Insert instruction "teq $divisor_reg, $zero, 7".
827 MachineBasicBlock::iterator I(MI);
828 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000829 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000830 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000831 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
832 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000833
834 // Use the 32-bit sub-register if this is a 64-bit division.
835 if (Is64Bit)
836 MIB->getOperand(0).setSubReg(Mips::sub_32);
837
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000838 // Clear Divisor's kill flag.
839 Divisor.setIsKill(false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000840 return &MBB;
841}
842
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000843MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000844MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000845 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000846 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000847 default:
848 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000849 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000850 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000851 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000852 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000853 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000854 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000855 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000856 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000857
858 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000859 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000860 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000861 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000862 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000863 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000865 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000866
867 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000868 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000869 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000870 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000871 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000872 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000874 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000875
876 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000877 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000878 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000879 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000880 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000881 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000882 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000883 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000884
885 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000886 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000887 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000888 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000889 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000890 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000892 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000893
894 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000895 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000896 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000897 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000898 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000899 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000900 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000901 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000902
903 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000904 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000905 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000906 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000907 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000908 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000909 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000910 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000911
912 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000913 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000914 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000915 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000916 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000917 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000918 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000919 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000920 case Mips::PseudoSDIV:
921 case Mips::PseudoUDIV:
922 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
923 case Mips::PseudoDSDIV:
924 case Mips::PseudoDUDIV:
925 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000926 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000927}
928
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000929// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
930// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
931MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000932MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000933 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000934 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000935 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000936
937 MachineFunction *MF = BB->getParent();
938 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000939 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000940 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000941 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000942 unsigned LL, SC, AND, NOR, ZERO, BEQ;
943
944 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000945 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
946 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000947 AND = Mips::AND;
948 NOR = Mips::NOR;
949 ZERO = Mips::ZERO;
950 BEQ = Mips::BEQ;
951 }
952 else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000953 LL = Mips::LLD;
954 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000955 AND = Mips::AND64;
956 NOR = Mips::NOR64;
957 ZERO = Mips::ZERO_64;
958 BEQ = Mips::BEQ64;
959 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000960
Akira Hatanaka0e019592011-07-19 20:11:17 +0000961 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000962 unsigned Ptr = MI->getOperand(1).getReg();
963 unsigned Incr = MI->getOperand(2).getReg();
964
Akira Hatanaka0e019592011-07-19 20:11:17 +0000965 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
966 unsigned AndRes = RegInfo.createVirtualRegister(RC);
967 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000968
969 // insert new blocks after the current block
970 const BasicBlock *LLVM_BB = BB->getBasicBlock();
971 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
972 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
973 MachineFunction::iterator It = BB;
974 ++It;
975 MF->insert(It, loopMBB);
976 MF->insert(It, exitMBB);
977
978 // Transfer the remainder of BB and its successor edges to exitMBB.
979 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000980 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000981 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
982
983 // thisMBB:
984 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000985 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000986 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +0000987 loopMBB->addSuccessor(loopMBB);
988 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000989
990 // loopMBB:
991 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +0000992 // <binop> storeval, oldval, incr
993 // sc success, storeval, 0(ptr)
994 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000995 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000996 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000997 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000998 // and andres, oldval, incr
999 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001000 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1001 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001002 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001003 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001004 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001005 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001006 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001007 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001008 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1009 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001010
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001011 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001012
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001013 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001014}
1015
1016MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001017MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001018 MachineBasicBlock *BB,
1019 unsigned Size, unsigned BinOpcode,
1020 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001021 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001022 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023
1024 MachineFunction *MF = BB->getParent();
1025 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1026 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1027 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001028 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001029
1030 unsigned Dest = MI->getOperand(0).getReg();
1031 unsigned Ptr = MI->getOperand(1).getReg();
1032 unsigned Incr = MI->getOperand(2).getReg();
1033
Akira Hatanaka0e019592011-07-19 20:11:17 +00001034 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1035 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001036 unsigned Mask = RegInfo.createVirtualRegister(RC);
1037 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001038 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1039 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001040 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001041 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1042 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1043 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1044 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1045 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001046 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001047 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1048 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1049 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1050 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1051 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001052
1053 // insert new blocks after the current block
1054 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1055 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001056 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001057 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1058 MachineFunction::iterator It = BB;
1059 ++It;
1060 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001061 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001062 MF->insert(It, exitMBB);
1063
1064 // Transfer the remainder of BB and its successor edges to exitMBB.
1065 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001066 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001067 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1068
Akira Hatanaka08636b42011-07-19 17:09:53 +00001069 BB->addSuccessor(loopMBB);
1070 loopMBB->addSuccessor(loopMBB);
1071 loopMBB->addSuccessor(sinkMBB);
1072 sinkMBB->addSuccessor(exitMBB);
1073
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001074 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001075 // addiu masklsb2,$0,-4 # 0xfffffffc
1076 // and alignedaddr,ptr,masklsb2
1077 // andi ptrlsb2,ptr,3
1078 // sll shiftamt,ptrlsb2,3
1079 // ori maskupper,$0,255 # 0xff
1080 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001081 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001082 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001083
1084 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001085 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001086 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001087 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001088 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001089 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001090 if (Subtarget->isLittle()) {
1091 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1092 } else {
1093 unsigned Off = RegInfo.createVirtualRegister(RC);
1094 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1095 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1096 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1097 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001098 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001099 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001100 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001101 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001102 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001103 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001104
Akira Hatanaka27292632011-07-18 18:52:12 +00001105 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001106 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001107 // ll oldval,0(alignedaddr)
1108 // binop binopres,oldval,incr2
1109 // and newval,binopres,mask
1110 // and maskedoldval0,oldval,mask2
1111 // or storeval,maskedoldval0,newval
1112 // sc success,storeval,0(alignedaddr)
1113 // beq success,$0,loopMBB
1114
Akira Hatanaka27292632011-07-18 18:52:12 +00001115 // atomic.swap
1116 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001117 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001118 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001119 // and maskedoldval0,oldval,mask2
1120 // or storeval,maskedoldval0,newval
1121 // sc success,storeval,0(alignedaddr)
1122 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001123
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001124 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001125 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001126 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001127 // and andres, oldval, incr2
1128 // nor binopres, $0, andres
1129 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001130 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1131 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001132 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001133 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001134 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001135 // <binop> binopres, oldval, incr2
1136 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001137 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1138 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001139 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001140 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001141 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001142 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001143
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001145 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001147 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001148 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001149 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001150 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001151 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001152
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001153 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001154 // and maskedoldval1,oldval,mask
1155 // srl srlres,maskedoldval1,shiftamt
1156 // sll sllres,srlres,24
1157 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001158 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001159 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001160
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001161 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001162 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001163 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001164 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001165 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001166 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001167 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001168 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001169
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001170 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001171
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001172 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001173}
1174
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001175MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1176 MachineBasicBlock *BB,
1177 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001178 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001179
1180 MachineFunction *MF = BB->getParent();
1181 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001182 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001183 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001184 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001185 unsigned LL, SC, ZERO, BNE, BEQ;
1186
1187 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001188 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1189 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001190 ZERO = Mips::ZERO;
1191 BNE = Mips::BNE;
1192 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001193 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001194 LL = Mips::LLD;
1195 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001196 ZERO = Mips::ZERO_64;
1197 BNE = Mips::BNE64;
1198 BEQ = Mips::BEQ64;
1199 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001200
1201 unsigned Dest = MI->getOperand(0).getReg();
1202 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001203 unsigned OldVal = MI->getOperand(2).getReg();
1204 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001205
Akira Hatanaka0e019592011-07-19 20:11:17 +00001206 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001207
1208 // insert new blocks after the current block
1209 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1210 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1211 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1212 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1213 MachineFunction::iterator It = BB;
1214 ++It;
1215 MF->insert(It, loop1MBB);
1216 MF->insert(It, loop2MBB);
1217 MF->insert(It, exitMBB);
1218
1219 // Transfer the remainder of BB and its successor edges to exitMBB.
1220 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001221 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001222 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1223
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001224 // thisMBB:
1225 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001226 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001227 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001228 loop1MBB->addSuccessor(exitMBB);
1229 loop1MBB->addSuccessor(loop2MBB);
1230 loop2MBB->addSuccessor(loop1MBB);
1231 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001232
1233 // loop1MBB:
1234 // ll dest, 0(ptr)
1235 // bne dest, oldval, exitMBB
1236 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001237 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1238 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001239 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001240
1241 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001242 // sc success, newval, 0(ptr)
1243 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001244 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001245 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001246 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001247 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001248 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001249
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001250 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001251
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001252 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001253}
1254
1255MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001256MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001257 MachineBasicBlock *BB,
1258 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001259 assert((Size == 1 || Size == 2) &&
1260 "Unsupported size for EmitAtomicCmpSwapPartial.");
1261
1262 MachineFunction *MF = BB->getParent();
1263 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1264 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1265 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001266 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001267
1268 unsigned Dest = MI->getOperand(0).getReg();
1269 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001270 unsigned CmpVal = MI->getOperand(2).getReg();
1271 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001272
Akira Hatanaka0e019592011-07-19 20:11:17 +00001273 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1274 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001275 unsigned Mask = RegInfo.createVirtualRegister(RC);
1276 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001277 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1278 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1279 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1280 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1281 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1282 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1283 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1284 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1285 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1286 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1287 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1288 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1289 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1290 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001291
1292 // insert new blocks after the current block
1293 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1294 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1295 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001296 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1298 MachineFunction::iterator It = BB;
1299 ++It;
1300 MF->insert(It, loop1MBB);
1301 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001302 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001303 MF->insert(It, exitMBB);
1304
1305 // Transfer the remainder of BB and its successor edges to exitMBB.
1306 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001307 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001308 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1309
Akira Hatanaka08636b42011-07-19 17:09:53 +00001310 BB->addSuccessor(loop1MBB);
1311 loop1MBB->addSuccessor(sinkMBB);
1312 loop1MBB->addSuccessor(loop2MBB);
1313 loop2MBB->addSuccessor(loop1MBB);
1314 loop2MBB->addSuccessor(sinkMBB);
1315 sinkMBB->addSuccessor(exitMBB);
1316
Akira Hatanakae4503582011-07-19 18:14:26 +00001317 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001318 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001319 // addiu masklsb2,$0,-4 # 0xfffffffc
1320 // and alignedaddr,ptr,masklsb2
1321 // andi ptrlsb2,ptr,3
1322 // sll shiftamt,ptrlsb2,3
1323 // ori maskupper,$0,255 # 0xff
1324 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001325 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001326 // andi maskedcmpval,cmpval,255
1327 // sll shiftedcmpval,maskedcmpval,shiftamt
1328 // andi maskednewval,newval,255
1329 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001330 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001332 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001334 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001335 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001336 if (Subtarget->isLittle()) {
1337 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1338 } else {
1339 unsigned Off = RegInfo.createVirtualRegister(RC);
1340 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1341 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1342 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1343 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001344 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001345 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001346 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001347 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001348 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1349 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001350 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001351 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001352 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001353 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001354 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001355 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001356 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001357
1358 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001359 // ll oldval,0(alginedaddr)
1360 // and maskedoldval0,oldval,mask
1361 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001362 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001363 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001364 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001365 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001366 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001367 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001368
1369 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001370 // and maskedoldval1,oldval,mask2
1371 // or storeval,maskedoldval1,shiftednewval
1372 // sc success,storeval,0(alignedaddr)
1373 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001374 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001375 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001376 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001377 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001378 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001379 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001380 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001381 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001382 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001383
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001384 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001385 // srl srlres,maskedoldval0,shiftamt
1386 // sll sllres,srlres,24
1387 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001388 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001389 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001390
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001391 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001392 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001393 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001394 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001395 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001396 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001397
1398 MI->eraseFromParent(); // The instruction is gone now.
1399
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001400 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001401}
1402
Akira Hatanakae2489122011-04-15 21:51:11 +00001403//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001404// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001405//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001406SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001407 SDValue Chain = Op.getOperand(0);
1408 SDValue Table = Op.getOperand(1);
1409 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001410 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001411 EVT PTy = getPointerTy();
1412 unsigned EntrySize =
1413 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1414
1415 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1416 DAG.getConstant(EntrySize, PTy));
1417 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1418
1419 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1420 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1421 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1422 0);
1423 Chain = Addr.getValue(1);
1424
Daniel Sandersd897b562014-03-27 10:46:12 +00001425 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || isN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001426 // For PIC, the sequence is:
1427 // BRIND(load(Jumptable + index) + RelocBase)
1428 // RelocBase can be JumpTable, GOT or some sort of global base.
1429 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1430 getPICJumpTableRelocBase(Table, DAG));
1431 }
1432
1433 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1434}
1435
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001436SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001437 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001438 // the block to branch to if the condition is true.
1439 SDValue Chain = Op.getOperand(0);
1440 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001441 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001442
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001443 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001444
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001445 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001446 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001447 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001448
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001449 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001450 Mips::CondCode CC =
1451 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001452 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1453 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001454 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001455 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001456 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001457}
1458
1459SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001460lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001461{
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001462 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001463
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001464 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001465 if (Cond.getOpcode() != MipsISD::FPCmp)
1466 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001467
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001468 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001469 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001470}
1471
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001472SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001473lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001474{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001475 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001476 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001477 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1478 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001479 Op.getOperand(0), Op.getOperand(1),
1480 Op.getOperand(4));
1481
1482 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1483 Op.getOperand(3));
1484}
1485
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001486SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1487 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001488
1489 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1490 "Floating point operand expected.");
1491
1492 SDValue True = DAG.getConstant(1, MVT::i32);
1493 SDValue False = DAG.getConstant(0, MVT::i32);
1494
Andrew Trickef9de2a2013-05-25 02:42:55 +00001495 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001496}
1497
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001498SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001499 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001500 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001501 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001502 EVT Ty = Op.getValueType();
1503 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1504 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001505
Daniel Sandersd897b562014-03-27 10:46:12 +00001506 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001507 const MipsTargetObjectFile &TLOF =
1508 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001509
Chris Lattner58e8be82009-08-13 05:41:27 +00001510 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001511 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001512 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001513 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001514 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001515 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001516 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001517 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001518 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001519
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001520 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001521 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001522 }
1523
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001524 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Daniel Sandersd897b562014-03-27 10:46:12 +00001525 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001526
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001527 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001528 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001529 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1530 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001531
Daniel Sandersbd0e3902014-03-27 12:49:34 +00001532 return getAddrGlobal(N, Ty, DAG, (isN32() || isN64()) ? MipsII::MO_GOT_DISP
1533 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001534 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001535}
1536
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001537SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001538 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001539 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1540 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001541
Daniel Sandersd897b562014-03-27 10:46:12 +00001542 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001543 return getAddrNonPIC(N, Ty, DAG);
1544
Daniel Sandersd897b562014-03-27 10:46:12 +00001545 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001546}
1547
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001548SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001549lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001550{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001551 // If the relocation model is PIC, use the General Dynamic TLS Model or
1552 // Local Dynamic TLS model, otherwise use the Initial Exec or
1553 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001554
1555 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001556 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001557 const GlobalValue *GV = GA->getGlobal();
1558 EVT PtrVT = getPointerTy();
1559
Hans Wennborgaea41202012-05-04 09:40:39 +00001560 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1561
1562 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001563 // General Dynamic and Local Dynamic TLS Model.
1564 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1565 : MipsII::MO_TLSGD;
1566
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001567 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1568 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1569 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001570 unsigned PtrSize = PtrVT.getSizeInBits();
1571 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1572
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001573 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001574
1575 ArgListTy Args;
1576 ArgListEntry Entry;
1577 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001578 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001579 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001580
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001581 TargetLowering::CallLoweringInfo CLI(DAG);
1582 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
1583 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, &Args, 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001584 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001585
Akira Hatanakabff84e12011-12-14 18:26:41 +00001586 SDValue Ret = CallResult.first;
1587
Hans Wennborgaea41202012-05-04 09:40:39 +00001588 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001589 return Ret;
1590
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001591 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001592 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001593 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1594 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001595 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001596 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1597 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1598 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001599 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001600
1601 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001602 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001603 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001604 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001605 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001606 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001607 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001608 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001609 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001610 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001611 } else {
1612 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001613 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001614 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001615 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001616 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001617 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001618 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1619 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1620 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001621 }
1622
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001623 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1624 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001625}
1626
1627SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001628lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001629{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001630 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1631 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001632
Daniel Sandersd897b562014-03-27 10:46:12 +00001633 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001634 return getAddrNonPIC(N, Ty, DAG);
1635
Daniel Sandersd897b562014-03-27 10:46:12 +00001636 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001637}
1638
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001639SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001640lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001641{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001642 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001643 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001644 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001645 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001646 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001647 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001648 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1649 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001650 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001651 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1652 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001653
Daniel Sandersd897b562014-03-27 10:46:12 +00001654 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001655 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001656
Daniel Sandersd897b562014-03-27 10:46:12 +00001657 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001658}
1659
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001660SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001661 MachineFunction &MF = DAG.getMachineFunction();
1662 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1663
Andrew Trickef9de2a2013-05-25 02:42:55 +00001664 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001665 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1666 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001667
1668 // vastart just stores the address of the VarArgsFrameIndex slot into the
1669 // memory location argument.
1670 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001671 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001672 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001673}
Jia Liuf54f60f2012-02-28 07:46:26 +00001674
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001675static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1676 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001677 EVT TyX = Op.getOperand(0).getValueType();
1678 EVT TyY = Op.getOperand(1).getValueType();
1679 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1680 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001681 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001682 SDValue Res;
1683
1684 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1685 // to i32.
1686 SDValue X = (TyX == MVT::f32) ?
1687 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1688 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1689 Const1);
1690 SDValue Y = (TyY == MVT::f32) ?
1691 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1692 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1693 Const1);
1694
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001695 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001696 // ext E, Y, 31, 1 ; extract bit31 of Y
1697 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1698 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1699 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1700 } else {
1701 // sll SllX, X, 1
1702 // srl SrlX, SllX, 1
1703 // srl SrlY, Y, 31
1704 // sll SllY, SrlX, 31
1705 // or Or, SrlX, SllY
1706 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1707 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1708 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1709 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1710 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1711 }
1712
1713 if (TyX == MVT::f32)
1714 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1715
1716 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1717 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1718 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001719}
1720
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001721static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1722 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001723 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1724 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1725 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1726 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001727 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001728
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001729 // Bitcast to integer nodes.
1730 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1731 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001732
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001733 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001734 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1735 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1736 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1737 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001738
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001739 if (WidthX > WidthY)
1740 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1741 else if (WidthY > WidthX)
1742 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001743
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001744 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1745 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1746 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1747 }
1748
1749 // (d)sll SllX, X, 1
1750 // (d)srl SrlX, SllX, 1
1751 // (d)srl SrlY, Y, width(Y)-1
1752 // (d)sll SllY, SrlX, width(Y)-1
1753 // or Or, SrlX, SllY
1754 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1755 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1756 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1757 DAG.getConstant(WidthY - 1, MVT::i32));
1758
1759 if (WidthX > WidthY)
1760 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1761 else if (WidthY > WidthX)
1762 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1763
1764 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1765 DAG.getConstant(WidthX - 1, MVT::i32));
1766 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1767 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001768}
1769
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001770SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001771MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Daniel Sanders863c35a2014-04-14 16:24:12 +00001772 if (Subtarget->isGP64bit())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001773 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001774
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001775 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001776}
1777
Akira Hatanaka66277522011-06-02 00:24:44 +00001778SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001779lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001780 // check the depth
1781 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001782 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001783
1784 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1785 MFI->setFrameAddressIsTaken(true);
1786 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001787 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001788 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Daniel Sandersd897b562014-03-27 10:46:12 +00001789 isN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001790 return FrameAddr;
1791}
1792
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001793SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001794 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001795 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001796 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001797
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001798 // check the depth
1799 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1800 "Return address can be determined only for current frame.");
1801
1802 MachineFunction &MF = DAG.getMachineFunction();
1803 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001804 MVT VT = Op.getSimpleValueType();
Daniel Sandersd897b562014-03-27 10:46:12 +00001805 unsigned RA = isN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001806 MFI->setReturnAddressIsTaken(true);
1807
1808 // Return RA, which contains the return address. Mark it an implicit live-in.
1809 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001810 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001811}
1812
Akira Hatanakac0b02062013-01-30 00:26:49 +00001813// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1814// generated from __builtin_eh_return (offset, handler)
1815// The effect of this is to adjust the stack pointer by "offset"
1816// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001817SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001818 const {
1819 MachineFunction &MF = DAG.getMachineFunction();
1820 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1821
1822 MipsFI->setCallsEhReturn();
1823 SDValue Chain = Op.getOperand(0);
1824 SDValue Offset = Op.getOperand(1);
1825 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001826 SDLoc DL(Op);
Daniel Sandersd897b562014-03-27 10:46:12 +00001827 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001828
1829 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1830 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Daniel Sandersd897b562014-03-27 10:46:12 +00001831 unsigned OffsetReg = isN64() ? Mips::V1_64 : Mips::V1;
1832 unsigned AddrReg = isN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001833 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1834 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1835 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1836 DAG.getRegister(OffsetReg, Ty),
1837 DAG.getRegister(AddrReg, getPointerTy()),
1838 Chain.getValue(1));
1839}
1840
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001841SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001842 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001843 // FIXME: Need pseudo-fence for 'singlethread' fences
1844 // FIXME: Set SType for weaker fences where supported/appropriate.
1845 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001846 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001847 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001848 DAG.getConstant(SType, MVT::i32));
1849}
1850
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001851SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001852 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001853 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001854 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1855 SDValue Shamt = Op.getOperand(2);
1856
1857 // if shamt < 32:
1858 // lo = (shl lo, shamt)
1859 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1860 // else:
1861 // lo = 0
1862 // hi = (shl lo, shamt[4:0])
1863 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1864 DAG.getConstant(-1, MVT::i32));
1865 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1866 DAG.getConstant(1, MVT::i32));
1867 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1868 Not);
1869 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1870 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1871 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1872 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1873 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001874 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1875 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001876 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1877
1878 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001879 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001880}
1881
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001882SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001883 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001884 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001885 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1886 SDValue Shamt = Op.getOperand(2);
1887
1888 // if shamt < 32:
1889 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1890 // if isSRA:
1891 // hi = (sra hi, shamt)
1892 // else:
1893 // hi = (srl hi, shamt)
1894 // else:
1895 // if isSRA:
1896 // lo = (sra hi, shamt[4:0])
1897 // hi = (sra hi, 31)
1898 // else:
1899 // lo = (srl hi, shamt[4:0])
1900 // hi = 0
1901 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1902 DAG.getConstant(-1, MVT::i32));
1903 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1904 DAG.getConstant(1, MVT::i32));
1905 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1906 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1907 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1908 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1909 Hi, Shamt);
1910 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1911 DAG.getConstant(0x20, MVT::i32));
1912 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1913 DAG.getConstant(31, MVT::i32));
1914 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1915 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1916 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1917 ShiftRightHi);
1918
1919 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001920 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001921}
1922
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001923static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001924 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001925 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001926 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001927 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001929 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1930
1931 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001932 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001933 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001934
1935 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00001936 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001937 LD->getMemOperand());
1938}
1939
1940// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001941SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001942 LoadSDNode *LD = cast<LoadSDNode>(Op);
1943 EVT MemVT = LD->getMemoryVT();
1944
Daniel Sandersac272632014-05-23 13:18:02 +00001945 if (Subtarget->systemSupportsUnalignedAccess())
1946 return Op;
1947
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001948 // Return if load is aligned or if MemVT is neither i32 nor i64.
1949 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1950 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1951 return SDValue();
1952
1953 bool IsLittle = Subtarget->isLittle();
1954 EVT VT = Op.getValueType();
1955 ISD::LoadExtType ExtType = LD->getExtensionType();
1956 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1957
1958 assert((VT == MVT::i32) || (VT == MVT::i64));
1959
1960 // Expand
1961 // (set dst, (i64 (load baseptr)))
1962 // to
1963 // (set tmp, (ldl (add baseptr, 7), undef))
1964 // (set dst, (ldr baseptr, tmp))
1965 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001966 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001967 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001968 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001969 IsLittle ? 0 : 7);
1970 }
1971
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001972 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001973 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001974 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001975 IsLittle ? 0 : 3);
1976
1977 // Expand
1978 // (set dst, (i32 (load baseptr))) or
1979 // (set dst, (i64 (sextload baseptr))) or
1980 // (set dst, (i64 (extload baseptr)))
1981 // to
1982 // (set tmp, (lwl (add baseptr, 3), undef))
1983 // (set dst, (lwr baseptr, tmp))
1984 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1985 (ExtType == ISD::EXTLOAD))
1986 return LWR;
1987
1988 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1989
1990 // Expand
1991 // (set dst, (i64 (zextload baseptr)))
1992 // to
1993 // (set tmp0, (lwl (add baseptr, 3), undef))
1994 // (set tmp1, (lwr baseptr, tmp0))
1995 // (set tmp2, (shl tmp1, 32))
1996 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001997 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001998 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1999 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002000 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2001 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002002 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002003}
2004
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002005static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002006 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002007 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2008 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002009 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002010 SDVTList VTList = DAG.getVTList(MVT::Other);
2011
2012 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002013 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002014 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002015
2016 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002017 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002018 SD->getMemOperand());
2019}
2020
2021// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002022static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2023 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002024 SDValue Value = SD->getValue(), Chain = SD->getChain();
2025 EVT VT = Value.getValueType();
2026
2027 // Expand
2028 // (store val, baseptr) or
2029 // (truncstore val, baseptr)
2030 // to
2031 // (swl val, (add baseptr, 3))
2032 // (swr val, baseptr)
2033 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002034 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002035 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002036 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002037 }
2038
2039 assert(VT == MVT::i64);
2040
2041 // Expand
2042 // (store val, baseptr)
2043 // to
2044 // (sdl val, (add baseptr, 7))
2045 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002046 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2047 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002048}
2049
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002050// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2051static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2052 SDValue Val = SD->getValue();
2053
2054 if (Val.getOpcode() != ISD::FP_TO_SINT)
2055 return SDValue();
2056
2057 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002058 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002059 Val.getOperand(0));
2060
Andrew Trickef9de2a2013-05-25 02:42:55 +00002061 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002062 SD->getPointerInfo(), SD->isVolatile(),
2063 SD->isNonTemporal(), SD->getAlignment());
2064}
2065
Akira Hatanakad82ee942013-05-16 20:45:17 +00002066SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2067 StoreSDNode *SD = cast<StoreSDNode>(Op);
2068 EVT MemVT = SD->getMemoryVT();
2069
2070 // Lower unaligned integer stores.
Daniel Sandersac272632014-05-23 13:18:02 +00002071 if (!Subtarget->systemSupportsUnalignedAccess() &&
2072 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002073 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2074 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2075
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002076 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002077}
2078
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002079SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002080 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2081 || cast<ConstantSDNode>
2082 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2083 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2084 return SDValue();
2085
2086 // The pattern
2087 // (add (frameaddr 0), (frame_to_args_offset))
2088 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2089 // (add FrameObject, 0)
2090 // where FrameObject is a fixed StackObject with offset 0 which points to
2091 // the old stack pointer.
2092 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2093 EVT ValTy = Op->getValueType(0);
2094 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2095 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002096 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002097 DAG.getConstant(0, ValTy));
2098}
2099
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002100SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2101 SelectionDAG &DAG) const {
2102 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002103 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002104 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002105 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002106}
2107
Akira Hatanakae2489122011-04-15 21:51:11 +00002108//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002109// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002110//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002111
Akira Hatanakae2489122011-04-15 21:51:11 +00002112//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002113// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002114// Mips O32 ABI rules:
2115// ---
2116// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002117// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002118// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002119// f64 - Only passed in two aliased f32 registers if no int reg has been used
2120// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002121// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2122// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002123//
2124// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002125//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002126
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002127static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2128 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002129 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002130
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002131 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002132
Craig Topper840beec2014-04-04 05:16:06 +00002133 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2134 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002135
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002136 // Do not process byval args here.
2137 if (ArgFlags.isByVal())
2138 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002139
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002140 // Promote i8 and i16
2141 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2142 LocVT = MVT::i32;
2143 if (ArgFlags.isSExt())
2144 LocInfo = CCValAssign::SExt;
2145 else if (ArgFlags.isZExt())
2146 LocInfo = CCValAssign::ZExt;
2147 else
2148 LocInfo = CCValAssign::AExt;
2149 }
2150
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002151 unsigned Reg;
2152
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002153 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2154 // is true: function is vararg, argument is 3rd or higher, there is previous
2155 // argument which is not f32 or f64.
2156 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2157 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002158 unsigned OrigAlign = ArgFlags.getOrigAlign();
2159 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002160
2161 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002162 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002163 // If this is the first part of an i64 arg,
2164 // the allocated register must be either A0 or A2.
2165 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2166 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002167 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002168 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2169 // Allocate int register and shadow next int register. If first
2170 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002171 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2172 if (Reg == Mips::A1 || Reg == Mips::A3)
2173 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2174 State.AllocateReg(IntRegs, IntRegsSize);
2175 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002176 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2177 // we are guaranteed to find an available float register
2178 if (ValVT == MVT::f32) {
2179 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2180 // Shadow int register
2181 State.AllocateReg(IntRegs, IntRegsSize);
2182 } else {
2183 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2184 // Shadow int registers
2185 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2186 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2187 State.AllocateReg(IntRegs, IntRegsSize);
2188 State.AllocateReg(IntRegs, IntRegsSize);
2189 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002190 } else
2191 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002192
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002193 if (!Reg) {
2194 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2195 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002196 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002197 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002198 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002199
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002200 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002201}
2202
Akira Hatanakabfb66242013-08-20 23:38:40 +00002203static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2204 MVT LocVT, CCValAssign::LocInfo LocInfo,
2205 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002206 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002207
2208 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2209}
2210
2211static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2212 MVT LocVT, CCValAssign::LocInfo LocInfo,
2213 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002214 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002215
2216 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2217}
2218
Akira Hatanaka202f6402011-11-12 02:20:46 +00002219#include "MipsGenCallingConv.inc"
2220
Akira Hatanakae2489122011-04-15 21:51:11 +00002221//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002222// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002223//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002224
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002225// Return next O32 integer argument register.
2226static unsigned getNextIntArgReg(unsigned Reg) {
2227 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2228 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2229}
2230
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002231SDValue
2232MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002233 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002234 bool IsTailCall, SelectionDAG &DAG) const {
2235 if (!IsTailCall) {
2236 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2237 DAG.getIntPtrConstant(Offset));
2238 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2239 false, 0);
2240 }
2241
2242 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2243 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2244 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2245 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2246 /*isVolatile=*/ true, false, 0);
2247}
2248
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002249void MipsTargetLowering::
2250getOpndList(SmallVectorImpl<SDValue> &Ops,
2251 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2252 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2253 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2254 // Insert node "GP copy globalreg" before call to function.
2255 //
2256 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2257 // in PIC mode) allow symbols to be resolved via lazy binding.
2258 // The lazy binding stub requires GP to point to the GOT.
2259 if (IsPICCall && !InternalLinkage) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002260 unsigned GPReg = isN64() ? Mips::GP_64 : Mips::GP;
2261 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002262 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2263 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002264
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002265 // Build a sequence of copy-to-reg nodes chained together with token
2266 // chain and flag operands which copy the outgoing args into registers.
2267 // The InFlag in necessary since all emitted instructions must be
2268 // stuck together.
2269 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002270
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002271 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2272 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2273 RegsToPass[i].second, InFlag);
2274 InFlag = Chain.getValue(1);
2275 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002276
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002277 // Add argument registers to the end of the list so that they are
2278 // known live into the call.
2279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2280 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2281 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002282
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002283 // Add a register mask operand representing the call-preserved registers.
2284 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2285 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2286 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002287 if (Subtarget->inMips16HardFloat()) {
2288 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2289 llvm::StringRef Sym = G->getGlobal()->getName();
2290 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002291 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002292 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2293 }
2294 }
2295 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002296 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2297
2298 if (InFlag.getNode())
2299 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002300}
2301
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002302/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002303/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002304SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002305MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002306 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002307 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002308 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002309 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2310 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2311 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002312 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002313 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002314 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002315 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002316 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002317
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002318 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002319 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002320 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002321 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002322 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002323
2324 // Analyze operands of the call, assigning locations to each operand.
2325 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002326 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002327 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002328 MipsCC::SpecialCallingConvType SpecialCallingConv =
2329 getSpecialCallingConv(Callee);
Daniel Sandersd897b562014-03-27 10:46:12 +00002330 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo,
Akira Hatanakabfb66242013-08-20 23:38:40 +00002331 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002332
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002333 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002334 Subtarget->mipsSEUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002335 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002336
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002337 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002338 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002339
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002340 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002341 if (IsTailCall)
2342 IsTailCall =
2343 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002344 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002345
Reid Kleckner5772b772014-04-24 20:14:34 +00002346 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2347 report_fatal_error("failed to perform tail call elimination on a call "
2348 "site marked musttail");
2349
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002350 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002351 ++NumTailCalls;
2352
Akira Hatanaka79738332011-09-19 20:26:02 +00002353 // Chain is the output chain of the last Load/Store or CopyToReg node.
2354 // ByValChain is the output chain of the last Memcpy node created for copying
2355 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002356 unsigned StackAlignment = TFL->getStackAlignment();
2357 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002358 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002359
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002360 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002361 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002362
Daniel Sandersd897b562014-03-27 10:46:12 +00002363 SDValue StackPtr = DAG.getCopyFromReg(
2364 Chain, DL, isN64() ? Mips::SP_64 : Mips::SP, getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002365
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002366 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002367 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002368 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002369 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002370
2371 // Walk the register/memloc assignments, inserting copies/loads.
2372 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002373 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002374 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002375 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002376 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2377
2378 // ByVal Arg.
2379 if (Flags.isByVal()) {
2380 assert(Flags.getByValSize() &&
2381 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002382 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002383 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002384 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002385 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002386 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2387 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002388 continue;
2389 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002390
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002391 // Promote the value if needed.
2392 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002393 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002394 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002395 if (VA.isRegLoc()) {
2396 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002397 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2398 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002399 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002400 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002401 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002402 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002403 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002404 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002405 if (!Subtarget->isLittle())
2406 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002407 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002408 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2409 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2410 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002411 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002412 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002413 }
2414 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002415 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002416 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002417 break;
2418 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002419 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002420 break;
2421 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002422 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002423 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002424 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002425
2426 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002427 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002428 if (VA.isRegLoc()) {
2429 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002430 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002431 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002432
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002433 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002434 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002435
Wesley Peck527da1b2010-11-23 03:31:01 +00002436 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002437 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002438 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002439 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002440 }
2441
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002442 // Transform all store nodes into one single node because all store
2443 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002444 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002445 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002446
Bill Wendling24c79f22008-09-16 21:48:12 +00002447 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002448 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2449 // node so that legalize doesn't hack it.
Daniel Sandersd897b562014-03-27 10:46:12 +00002450 bool IsPICCall = (isN64() || IsPIC); // true if calls are translated to
2451 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002452 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002453 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002454 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002455
2456 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002457 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002458 const GlobalValue *Val = G->getGlobal();
2459 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002460
2461 if (InternalLinkage)
Daniel Sandersd897b562014-03-27 10:46:12 +00002462 Callee = getAddrLocal(G, Ty, DAG, isN32() || isN64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002463 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002464 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002465 MipsII::MO_CALL_LO16, Chain,
2466 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002467 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002468 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2469 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002470 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002471 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002472 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002473 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002474 }
2475 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002476 const char *Sym = S->getSymbol();
2477
Daniel Sandersd897b562014-03-27 10:46:12 +00002478 if (!isN64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002479 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002480 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002481 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002482 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002483 MipsII::MO_CALL_LO16, Chain,
2484 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002485 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002486 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2487 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002488
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002489 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002490 }
2491
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002492 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002493 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002494
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002495 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2496 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002497
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002498 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002499 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002500
Craig Topper48d114b2014-04-26 18:35:24 +00002501 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002502 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002503
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002504 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002505 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002506 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002507 InFlag = Chain.getValue(1);
2508
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002509 // Handle result values, copying them out of physregs into vregs that we
2510 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002511 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2512 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002513}
2514
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002515/// LowerCallResult - Lower the result values of a call into the
2516/// appropriate copies out of appropriate physical registers.
2517SDValue
2518MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002519 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002520 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002521 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002522 SmallVectorImpl<SDValue> &InVals,
2523 const SDNode *CallNode,
2524 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002525 // Assign locations to each value returned by this call.
2526 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002527 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002528 getTargetMachine(), RVLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002529 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002530
Reed Kotlerc03807a2013-08-30 19:40:56 +00002531 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002532 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002533
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002534 // Copy all of the result registers out of their specified physreg.
2535 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002536 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002537 RVLocs[i].getLocVT(), InFlag);
2538 Chain = Val.getValue(1);
2539 InFlag = Val.getValue(2);
2540
2541 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002542 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002543
2544 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002545 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002546
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002547 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002548}
2549
Akira Hatanakae2489122011-04-15 21:51:11 +00002550//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002551// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002552//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002553/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002554/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002555SDValue
2556MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002557 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002558 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002559 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002560 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002561 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002562 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002563 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002564 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002565 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002566
Dan Gohman31ae5862010-04-17 14:41:14 +00002567 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002568
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002569 // Used with vargs to acumulate store chains.
2570 std::vector<SDValue> OutChains;
2571
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002572 // Assign locations to all of the incoming arguments.
2573 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002574 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002575 getTargetMachine(), ArgLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002576 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002577 Function::const_arg_iterator FuncArg =
2578 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002579 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002580
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002581 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002582 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2583 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002584
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002585 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002586 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002587
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002588 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002589 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002590 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2591 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002592 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002593 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2594 bool IsRegLoc = VA.isRegLoc();
2595
2596 if (Flags.isByVal()) {
2597 assert(Flags.getByValSize() &&
2598 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002599 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002600 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002601 MipsCCInfo, *ByValArg);
2602 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002603 continue;
2604 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002605
2606 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002607 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002608 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002609 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002610 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002611
Wesley Peck527da1b2010-11-23 03:31:01 +00002612 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002613 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002614 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2615 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002616
2617 // If this is an 8 or 16-bit value, it has been passed promoted
2618 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002619 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002620 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002621 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002622 if (VA.getLocInfo() == CCValAssign::SExt)
2623 Opcode = ISD::AssertSext;
2624 else if (VA.getLocInfo() == CCValAssign::ZExt)
2625 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002626 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002627 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002628 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002629 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002630 }
2631
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002632 // Handle floating point arguments passed in integer registers and
2633 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002634 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002635 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2636 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002637 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Daniel Sandersd897b562014-03-27 10:46:12 +00002638 else if (isO32() && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002639 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002640 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002641 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002642 if (!Subtarget->isLittle())
2643 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002644 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002645 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002646 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002647
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002648 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002649 } else { // VA.isRegLoc()
2650
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002651 // sanity check
2652 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002653
Wesley Peck527da1b2010-11-23 03:31:01 +00002654 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002655 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002656 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002657
2658 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002659 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002660 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2661 MachinePointerInfo::getFixedStack(FI),
2662 false, false, false, 0);
2663 InVals.push_back(Load);
2664 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002665 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002666 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002667
Reid Kleckner7a59e082014-05-12 22:01:27 +00002668 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002669 // The mips ABIs for returning structs by value requires that we copy
2670 // the sret argument into $v0 for the return. Save the argument into
2671 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002672 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002673 unsigned Reg = MipsFI->getSRetReturnReg();
2674 if (!Reg) {
2675 Reg = MF.getRegInfo().createVirtualRegister(
2676 getRegClassFor(isN64() ? MVT::i64 : MVT::i32));
2677 MipsFI->setSRetReturnReg(Reg);
2678 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002679 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002680 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002681 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002682 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002683 }
2684
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002685 if (IsVarArg)
2686 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002687
Wesley Peck527da1b2010-11-23 03:31:01 +00002688 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002689 // the size of Ins and InVals. This only happens when on varg functions
2690 if (!OutChains.empty()) {
2691 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002692 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002693 }
2694
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002695 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002696}
2697
Akira Hatanakae2489122011-04-15 21:51:11 +00002698//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002699// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002700//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002701
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002702bool
2703MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002704 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002705 const SmallVectorImpl<ISD::OutputArg> &Outs,
2706 LLVMContext &Context) const {
2707 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002708 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002709 RVLocs, Context);
2710 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2711}
2712
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002713SDValue
2714MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002715 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002716 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002717 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002718 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002719 // CCValAssign - represent the assignment of
2720 // the return value to a location
2721 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002722 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002723
2724 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002725 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002726 *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002727 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002728
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002729 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002730 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002731 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002732
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002733 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002734 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002735
2736 // Copy the result values into the output registers.
2737 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002738 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002739 CCValAssign &VA = RVLocs[i];
2740 assert(VA.isRegLoc() && "Can only return in registers!");
2741
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002742 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002743 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002744
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002745 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002746
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002747 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002748 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002749 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002750 }
2751
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002752 // The mips ABIs for returning structs by value requires that we copy
2753 // the sret argument into $v0 for the return. We saved the argument into
2754 // a virtual register in the entry block, so now we copy the value out
2755 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002756 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002757 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2758 unsigned Reg = MipsFI->getSRetReturnReg();
2759
Wesley Peck527da1b2010-11-23 03:31:01 +00002760 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002761 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002762 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Daniel Sandersd897b562014-03-27 10:46:12 +00002763 unsigned V0 = isN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002764
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002765 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002766 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002767 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002768 }
2769
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002770 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002771
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002772 // Add the flag if we have it.
2773 if (Flag.getNode())
2774 RetOps.push_back(Flag);
2775
2776 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002777 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002778}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002779
Akira Hatanakae2489122011-04-15 21:51:11 +00002780//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002781// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002782//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002783
2784/// getConstraintType - Given a constraint letter, return the type of
2785/// constraint it is for this target.
2786MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002787getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002788{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002789 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002790 // GCC config/mips/constraints.md
2791 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002792 // 'd' : An address register. Equivalent to r
2793 // unless generating MIPS16 code.
2794 // 'y' : Equivalent to r; retained for
2795 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002796 // 'c' : A register suitable for use in an indirect
2797 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002798 // 'l' : The lo register. 1 word storage.
2799 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002800 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002801 switch (Constraint[0]) {
2802 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002803 case 'd':
2804 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002805 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002806 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002807 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002808 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002809 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002810 case 'R':
2811 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002812 }
2813 }
2814 return TargetLowering::getConstraintType(Constraint);
2815}
2816
John Thompsone8360b72010-10-29 17:29:13 +00002817/// Examine constraint type and operand type and determine a weight value.
2818/// This object must already have been set up with the operand type
2819/// and the current alternative constraint selected.
2820TargetLowering::ConstraintWeight
2821MipsTargetLowering::getSingleConstraintMatchWeight(
2822 AsmOperandInfo &info, const char *constraint) const {
2823 ConstraintWeight weight = CW_Invalid;
2824 Value *CallOperandVal = info.CallOperandVal;
2825 // If we don't have a value, we can't do a match,
2826 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002827 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002828 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002829 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002830 // Look at the constraint type.
2831 switch (*constraint) {
2832 default:
2833 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2834 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002835 case 'd':
2836 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002837 if (type->isIntegerTy())
2838 weight = CW_Register;
2839 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002840 case 'f': // FPU or MSA register
2841 if (Subtarget->hasMSA() && type->isVectorTy() &&
2842 cast<VectorType>(type)->getBitWidth() == 128)
2843 weight = CW_Register;
2844 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002845 weight = CW_Register;
2846 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002847 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002848 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002849 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002850 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002851 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002852 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002853 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002854 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002855 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002856 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002857 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002858 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002859 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002860 if (isa<ConstantInt>(CallOperandVal))
2861 weight = CW_Constant;
2862 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002863 case 'R':
2864 weight = CW_Memory;
2865 break;
John Thompsone8360b72010-10-29 17:29:13 +00002866 }
2867 return weight;
2868}
2869
Akira Hatanaka7473b472013-08-14 00:21:25 +00002870/// This is a helper function to parse a physical register string and split it
2871/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2872/// that is returned indicates whether parsing was successful. The second flag
2873/// is true if the numeric part exists.
2874static std::pair<bool, bool>
2875parsePhysicalReg(const StringRef &C, std::string &Prefix,
2876 unsigned long long &Reg) {
2877 if (C.front() != '{' || C.back() != '}')
2878 return std::make_pair(false, false);
2879
2880 // Search for the first numeric character.
2881 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2882 I = std::find_if(B, E, std::ptr_fun(isdigit));
2883
2884 Prefix.assign(B, I - B);
2885
2886 // The second flag is set to false if no numeric characters were found.
2887 if (I == E)
2888 return std::make_pair(true, false);
2889
2890 // Parse the numeric characters.
2891 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2892 true);
2893}
2894
2895std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2896parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2897 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2898 const TargetRegisterClass *RC;
2899 std::string Prefix;
2900 unsigned long long Reg;
2901
2902 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2903
2904 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00002905 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002906
2907 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2908 // No numeric characters follow "hi" or "lo".
2909 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002910 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002911
2912 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002913 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002914 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002915 } else if (Prefix.compare(0, 4, "$msa") == 0) {
2916 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
2917
2918 // No numeric characters follow the name.
2919 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002920 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002921
2922 Reg = StringSwitch<unsigned long long>(Prefix)
2923 .Case("$msair", Mips::MSAIR)
2924 .Case("$msacsr", Mips::MSACSR)
2925 .Case("$msaaccess", Mips::MSAAccess)
2926 .Case("$msasave", Mips::MSASave)
2927 .Case("$msamodify", Mips::MSAModify)
2928 .Case("$msarequest", Mips::MSARequest)
2929 .Case("$msamap", Mips::MSAMap)
2930 .Case("$msaunmap", Mips::MSAUnmap)
2931 .Default(0);
2932
2933 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00002934 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002935
2936 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
2937 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002938 }
2939
2940 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002941 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002942
2943 if (Prefix == "$f") { // Parse $f0-$f31.
2944 // If the size of FP registers is 64-bit or Reg is an even number, select
2945 // the 64-bit register class. Otherwise, select the 32-bit register class.
2946 if (VT == MVT::Other)
2947 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2948
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002949 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002950
2951 if (RC == &Mips::AFGR64RegClass) {
2952 assert(Reg % 2 == 0);
2953 Reg >>= 1;
2954 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00002955 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00002956 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002957 else if (Prefix == "$w") { // Parse $w0-$w31.
2958 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002959 } else { // Parse $0-$31.
2960 assert(Prefix == "$");
2961 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
2962 }
2963
2964 assert(Reg < RC->getNumRegs());
2965 return std::make_pair(*(RC->begin() + Reg), RC);
2966}
2967
Eric Christophereaf77dc2011-06-29 19:33:04 +00002968/// Given a register class constraint, like 'r', if this corresponds directly
2969/// to an LLVM register class, return a register of 0 and the register class
2970/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002971std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00002972getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002973{
2974 if (Constraint.size() == 1) {
2975 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00002976 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2977 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002978 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002979 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2980 if (Subtarget->inMips16Mode())
2981 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002982 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002983 }
Daniel Sanders5e94e682014-03-27 16:42:17 +00002984 if (VT == MVT::i64 && !isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002985 return std::make_pair(0U, &Mips::GPR32RegClass);
Daniel Sanders5e94e682014-03-27 16:42:17 +00002986 if (VT == MVT::i64 && isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002987 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002988 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00002989 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002990 case 'f': // FPU or MSA register
2991 if (VT == MVT::v16i8)
2992 return std::make_pair(0U, &Mips::MSA128BRegClass);
2993 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
2994 return std::make_pair(0U, &Mips::MSA128HRegClass);
2995 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
2996 return std::make_pair(0U, &Mips::MSA128WRegClass);
2997 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
2998 return std::make_pair(0U, &Mips::MSA128DRegClass);
2999 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003000 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003001 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003002 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003003 return std::make_pair(0U, &Mips::FGR64RegClass);
3004 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003005 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003006 break;
3007 case 'c': // register suitable for indirect jump
3008 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003009 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003010 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003011 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003012 case 'l': // register suitable for indirect jump
3013 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003014 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3015 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003016 case 'x': // register suitable for indirect jump
3017 // Fixme: Not triggering the use of both hi and low
3018 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003019 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003020 }
3021 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003022
3023 std::pair<unsigned, const TargetRegisterClass *> R;
3024 R = parseRegForInlineAsmConstraint(Constraint, VT);
3025
3026 if (R.second)
3027 return R;
3028
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003029 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3030}
3031
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003032/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3033/// vector. If it is invalid, don't add anything to Ops.
3034void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3035 std::string &Constraint,
3036 std::vector<SDValue>&Ops,
3037 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003038 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003039
3040 // Only support length 1 constraints for now.
3041 if (Constraint.length() > 1) return;
3042
3043 char ConstraintLetter = Constraint[0];
3044 switch (ConstraintLetter) {
3045 default: break; // This will fall through to the generic implementation
3046 case 'I': // Signed 16 bit constant
3047 // If this fails, the parent routine will give an error
3048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3049 EVT Type = Op.getValueType();
3050 int64_t Val = C->getSExtValue();
3051 if (isInt<16>(Val)) {
3052 Result = DAG.getTargetConstant(Val, Type);
3053 break;
3054 }
3055 }
3056 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003057 case 'J': // integer zero
3058 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3059 EVT Type = Op.getValueType();
3060 int64_t Val = C->getZExtValue();
3061 if (Val == 0) {
3062 Result = DAG.getTargetConstant(0, Type);
3063 break;
3064 }
3065 }
3066 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003067 case 'K': // unsigned 16 bit immediate
3068 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3069 EVT Type = Op.getValueType();
3070 uint64_t Val = (uint64_t)C->getZExtValue();
3071 if (isUInt<16>(Val)) {
3072 Result = DAG.getTargetConstant(Val, Type);
3073 break;
3074 }
3075 }
3076 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003077 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3079 EVT Type = Op.getValueType();
3080 int64_t Val = C->getSExtValue();
3081 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3082 Result = DAG.getTargetConstant(Val, Type);
3083 break;
3084 }
3085 }
3086 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003087 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3089 EVT Type = Op.getValueType();
3090 int64_t Val = C->getSExtValue();
3091 if ((Val >= -65535) && (Val <= -1)) {
3092 Result = DAG.getTargetConstant(Val, Type);
3093 break;
3094 }
3095 }
3096 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003097 case 'O': // signed 15 bit immediate
3098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3099 EVT Type = Op.getValueType();
3100 int64_t Val = C->getSExtValue();
3101 if ((isInt<15>(Val))) {
3102 Result = DAG.getTargetConstant(Val, Type);
3103 break;
3104 }
3105 }
3106 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003107 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3108 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3109 EVT Type = Op.getValueType();
3110 int64_t Val = C->getSExtValue();
3111 if ((Val <= 65535) && (Val >= 1)) {
3112 Result = DAG.getTargetConstant(Val, Type);
3113 break;
3114 }
3115 }
3116 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003117 }
3118
3119 if (Result.getNode()) {
3120 Ops.push_back(Result);
3121 return;
3122 }
3123
3124 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3125}
3126
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003127bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3128 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003129 // No global is ever allowed as a base.
3130 if (AM.BaseGV)
3131 return false;
3132
3133 switch (AM.Scale) {
3134 case 0: // "r+i" or just "i", depending on HasBaseReg.
3135 break;
3136 case 1:
3137 if (!AM.HasBaseReg) // allow "r+i".
3138 break;
3139 return false; // disallow "r+r" or "r+r+i".
3140 default:
3141 return false;
3142 }
3143
3144 return true;
3145}
3146
3147bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003148MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3149 // The Mips target isn't yet aware of offsets.
3150 return false;
3151}
Evan Cheng16993aa2009-10-27 19:56:55 +00003152
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003153EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003154 unsigned SrcAlign,
3155 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003156 bool MemcpyStrSrc,
3157 MachineFunction &MF) const {
3158 if (Subtarget->hasMips64())
3159 return MVT::i64;
3160
3161 return MVT::i32;
3162}
3163
Evan Cheng83896a52009-10-28 01:43:28 +00003164bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3165 if (VT != MVT::f32 && VT != MVT::f64)
3166 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003167 if (Imm.isNegZero())
3168 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003169 return Imm.isZero();
3170}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003171
3172unsigned MipsTargetLowering::getJumpTableEncoding() const {
Daniel Sandersd897b562014-03-27 10:46:12 +00003173 if (isN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003174 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003175
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003176 return TargetLowering::getJumpTableEncoding();
3177}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003178
Akira Hatanakae092f722013-03-05 22:54:59 +00003179/// This function returns true if CallSym is a long double emulation routine.
3180static bool isF128SoftLibCall(const char *CallSym) {
3181 const char *const LibCalls[] =
3182 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3183 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3184 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3185 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3186 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3187 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3188 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3189 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3190 "truncl"};
3191
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003192 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003193
3194 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003195 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003196
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003197#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003198 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003199 assert(Comp(*I, *(I + 1)));
3200#endif
3201
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003202 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003203}
3204
3205/// This function returns true if Ty is fp128 or i128 which was originally a
3206/// fp128.
3207static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3208 if (Ty->isFP128Ty())
3209 return true;
3210
3211 const ExternalSymbolSDNode *ES =
3212 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3213
3214 // If the Ty is i128 and the function being called is a long double emulation
3215 // routine, then the original type is f128.
3216 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3217}
3218
Reed Kotler783c7942013-05-10 22:25:39 +00003219MipsTargetLowering::MipsCC::SpecialCallingConvType
3220 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3221 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003222 MipsCC::NoSpecialCallingConv;
Reed Kotler783c7942013-05-10 22:25:39 +00003223 if (Subtarget->inMips16HardFloat()) {
3224 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3225 llvm::StringRef Sym = G->getGlobal()->getName();
3226 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003227 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003228 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3229 }
3230 }
3231 }
3232 return SpecialCallingConv;
3233}
3234
3235MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003236 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003237 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003238 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003239 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003240 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003241 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003242}
3243
Reed Kotler783c7942013-05-10 22:25:39 +00003244
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003245void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003246analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003247 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3248 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003249 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3250 "CallingConv::Fast shouldn't be used for vararg functions.");
3251
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003252 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003253 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003254
3255 for (unsigned I = 0; I != NumOpnds; ++I) {
3256 MVT ArgVT = Args[I].VT;
3257 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3258 bool R;
3259
3260 if (ArgFlags.isByVal()) {
3261 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3262 continue;
3263 }
3264
Akira Hatanaka5001be52013-02-15 21:45:11 +00003265 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003266 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003267 else {
3268 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3269 IsSoftFloat);
3270 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3271 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003272
3273 if (R) {
3274#ifndef NDEBUG
3275 dbgs() << "Call operand #" << I << " has unhandled type "
3276 << EVT(ArgVT).getEVTString();
3277#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003278 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003279 }
3280 }
3281}
3282
3283void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003284analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3285 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003286 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003287 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003288 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003289
3290 for (unsigned I = 0; I != NumArgs; ++I) {
3291 MVT ArgVT = Args[I].VT;
3292 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003293 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3294 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003295
3296 if (ArgFlags.isByVal()) {
3297 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3298 continue;
3299 }
3300
Craig Topper062a2ba2014-04-25 05:30:21 +00003301 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003302
3303 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003304 continue;
3305
3306#ifndef NDEBUG
3307 dbgs() << "Formal Arg #" << I << " has unhandled type "
3308 << EVT(ArgVT).getEVTString();
3309#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003310 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003311 }
3312}
3313
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003314template<typename Ty>
3315void MipsTargetLowering::MipsCC::
3316analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3317 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003318 CCAssignFn *Fn;
3319
3320 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3321 Fn = RetCC_F128Soft;
3322 else
3323 Fn = RetCC_Mips;
3324
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003325 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3326 MVT VT = RetVals[I].VT;
3327 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3328 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3329
Akira Hatanakae092f722013-03-05 22:54:59 +00003330 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003331#ifndef NDEBUG
3332 dbgs() << "Call result #" << I << " has unhandled type "
3333 << EVT(VT).getEVTString() << '\n';
3334#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003335 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003336 }
3337 }
3338}
3339
3340void MipsTargetLowering::MipsCC::
3341analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3342 const SDNode *CallNode, const Type *RetTy) const {
3343 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3344}
3345
3346void MipsTargetLowering::MipsCC::
3347analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3348 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003349 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003350}
3351
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003352void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3353 MVT LocVT,
3354 CCValAssign::LocInfo LocInfo,
3355 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003356 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3357
3358 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003359 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003360 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3361 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3362 RegSize * 2);
3363
Akira Hatanaka5001be52013-02-15 21:45:11 +00003364 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003365 allocateRegs(ByVal, ByValSize, Align);
3366
3367 // Allocate space on caller's stack.
3368 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3369 Align);
3370 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3371 LocInfo));
3372 ByValArgs.push_back(ByVal);
3373}
3374
Akira Hatanaka5001be52013-02-15 21:45:11 +00003375unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3376 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3377}
3378
3379unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3380 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3381}
3382
Craig Topper840beec2014-04-04 05:16:06 +00003383const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003384 return IsO32 ? O32IntRegs : Mips64IntRegs;
3385}
3386
3387llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3388 if (CallConv == CallingConv::Fast)
3389 return CC_Mips_FastCC;
3390
Reed Kotler783c7942013-05-10 22:25:39 +00003391 if (SpecialCallingConv == Mips16RetHelperConv)
3392 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003393 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003394}
3395
3396llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003397 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003398}
3399
Craig Topper840beec2014-04-04 05:16:06 +00003400const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003401 return IsO32 ? O32IntRegs : Mips64DPRegs;
3402}
3403
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003404void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3405 unsigned ByValSize,
3406 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003407 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003408 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003409 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3410 "Byval argument's size and alignment should be a multiple of"
3411 "RegSize.");
3412
3413 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3414
3415 // If Align > RegSize, the first arg register must be even.
3416 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3417 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3418 ++ByVal.FirstIdx;
3419 }
3420
3421 // Mark the registers allocated.
3422 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3423 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3424 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3425}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003426
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003427MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3428 const SDNode *CallNode,
3429 bool IsSoftFloat) const {
3430 if (IsSoftFloat || IsO32)
3431 return VT;
3432
3433 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003434 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003435 assert(VT == MVT::i64);
3436 return MVT::f64;
3437 }
3438
3439 return VT;
3440}
3441
Akira Hatanaka25dad192012-10-27 00:10:18 +00003442void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003443copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003444 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3445 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3446 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3447 MachineFunction &MF = DAG.getMachineFunction();
3448 MachineFrameInfo *MFI = MF.getFrameInfo();
3449 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3450 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3451 int FrameObjOffset;
3452
3453 if (RegAreaSize)
3454 FrameObjOffset = (int)CC.reservedArgArea() -
3455 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3456 else
3457 FrameObjOffset = ByVal.Address;
3458
3459 // Create frame object.
3460 EVT PtrTy = getPointerTy();
3461 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3462 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3463 InVals.push_back(FIN);
3464
3465 if (!ByVal.NumRegs)
3466 return;
3467
3468 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003469 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003470 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3471
3472 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3473 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003474 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003475 unsigned Offset = I * CC.regSize();
3476 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3477 DAG.getConstant(Offset, PtrTy));
3478 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3479 StorePtr, MachinePointerInfo(FuncArg, Offset),
3480 false, false, 0);
3481 OutChains.push_back(Store);
3482 }
3483}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003484
3485// Copy byVal arg to registers and stack.
3486void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003487passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003488 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003489 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003490 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3491 const MipsCC &CC, const ByValArgInfo &ByVal,
3492 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003493 unsigned ByValSizeInBytes = Flags.getByValSize();
3494 unsigned OffsetInBytes = 0; // From beginning of struct
3495 unsigned RegSizeInBytes = CC.regSize();
3496 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3497 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003498
3499 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003500 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003501 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003502 unsigned I = 0;
3503
3504 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003505 for (; I < ByVal.NumRegs - LeftoverBytes;
3506 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003507 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003508 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003509 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3510 MachinePointerInfo(), false, false, false,
3511 Alignment);
3512 MemOpChains.push_back(LoadVal.getValue(1));
3513 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3514 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3515 }
3516
3517 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003518 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003519 return;
3520
3521 // Copy the remainder of the byval argument with sub-word loads and shifts.
3522 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003523 assert((ByValSizeInBytes > OffsetInBytes) &&
3524 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3525 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003526 SDValue Val;
3527
Daniel Sandersac272632014-05-23 13:18:02 +00003528 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3529 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3530 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003531
Daniel Sandersac272632014-05-23 13:18:02 +00003532 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003533 continue;
3534
3535 // Load subword.
3536 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003537 DAG.getConstant(OffsetInBytes, PtrTy));
3538 SDValue LoadVal = DAG.getExtLoad(
3539 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
3540 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003541 MemOpChains.push_back(LoadVal.getValue(1));
3542
3543 // Shift the loaded value.
3544 unsigned Shamt;
3545
3546 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003547 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003548 else
Daniel Sandersac272632014-05-23 13:18:02 +00003549 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003550
3551 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3552 DAG.getConstant(Shamt, MVT::i32));
3553
3554 if (Val.getNode())
3555 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3556 else
3557 Val = Shift;
3558
Daniel Sandersac272632014-05-23 13:18:02 +00003559 OffsetInBytes += LoadSizeInBytes;
3560 TotalBytesLoaded += LoadSizeInBytes;
3561 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003562 }
3563
3564 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3565 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3566 return;
3567 }
3568 }
3569
3570 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003571 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003572 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003573 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003574 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3575 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003576 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3577 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003578 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003579 MemOpChains.push_back(Chain);
3580}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003581
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003582void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3583 const MipsCC &CC, SDValue Chain,
3584 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003585 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003586 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003587 const CCState &CCInfo = CC.getCCInfo();
3588 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3589 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003590 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003591 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3592 MachineFunction &MF = DAG.getMachineFunction();
3593 MachineFrameInfo *MFI = MF.getFrameInfo();
3594 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3595
3596 // Offset of the first variable argument from stack pointer.
3597 int VaArgOffset;
3598
3599 if (NumRegs == Idx)
3600 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3601 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003602 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003603
3604 // Record the frame index of the first variable argument
3605 // which is a value necessary to VASTART.
3606 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3607 MipsFI->setVarArgsFrameIndex(FI);
3608
3609 // Copy the integer registers that have not been used for argument passing
3610 // to the argument register save area. For O32, the save area is allocated
3611 // in the caller's stack frame, while for N32/64, it is allocated in the
3612 // callee's stack frame.
3613 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003614 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003615 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3616 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3617 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3618 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3619 MachinePointerInfo(), false, false, 0);
Craig Topper062a2ba2014-04-25 05:30:21 +00003620 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue((Value*)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003621 OutChains.push_back(Store);
3622 }
3623}