Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that performs load / store related peephole |
| 11 | // optimizations. This pass should be run after register allocation. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 16 | #include "ARMBaseInstrInfo.h" |
Craig Topper | 5fa0caa | 2012-03-26 00:45:15 +0000 | [diff] [blame] | 17 | #include "ARMBaseRegisterInfo.h" |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 18 | #include "ARMISelLowering.h" |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
Craig Topper | a925326 | 2014-03-22 23:51:00 +0000 | [diff] [blame] | 20 | #include "ARMSubtarget.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMAddressingModes.h" |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 22 | #include "Thumb1RegisterInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/DenseMap.h" |
| 24 | #include "llvm/ADT/STLExtras.h" |
| 25 | #include "llvm/ADT/SmallPtrSet.h" |
| 26 | #include "llvm/ADT/SmallSet.h" |
| 27 | #include "llvm/ADT/SmallVector.h" |
| 28 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 30 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 31 | #include "llvm/CodeGen/MachineInstr.h" |
| 32 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/RegisterScavenging.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 36 | #include "llvm/IR/DataLayout.h" |
| 37 | #include "llvm/IR/DerivedTypes.h" |
| 38 | #include "llvm/IR/Function.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 39 | #include "llvm/Support/Debug.h" |
| 40 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | #include "llvm/Target/TargetInstrInfo.h" |
| 42 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 43 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | using namespace llvm; |
| 45 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 46 | #define DEBUG_TYPE "arm-ldst-opt" |
| 47 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 48 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 49 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 50 | STATISTIC(NumVLDMGened, "Number of vldm instructions generated"); |
| 51 | STATISTIC(NumVSTMGened, "Number of vstm instructions generated"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 52 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 53 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 54 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 55 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 56 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 57 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 58 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 59 | |
| 60 | /// ARMAllocLoadStoreOpt - Post- register allocation pass the combine |
| 61 | /// load / store instructions to form ldm / stm instructions. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | |
| 63 | namespace { |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 64 | struct ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 65 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 66 | ARMLoadStoreOpt() : MachineFunctionPass(ID) {} |
Devang Patel | 09f162c | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 67 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | const TargetInstrInfo *TII; |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 69 | const TargetRegisterInfo *TRI; |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 70 | const ARMSubtarget *STI; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 71 | const TargetLowering *TL; |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 72 | ARMFunctionInfo *AFI; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 73 | RegScavenger *RS; |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 74 | bool isThumb1, isThumb2; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 76 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 77 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 78 | const char *getPassName() const override { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | return "ARM load / store optimization pass"; |
| 80 | } |
| 81 | |
| 82 | private: |
| 83 | struct MemOpQueueEntry { |
| 84 | int Offset; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 85 | unsigned Reg; |
| 86 | bool isKill; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | unsigned Position; |
| 88 | MachineBasicBlock::iterator MBBI; |
| 89 | bool Merged; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 90 | MemOpQueueEntry(int o, unsigned r, bool k, unsigned p, |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 91 | MachineBasicBlock::iterator i) |
| 92 | : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | }; |
| 94 | typedef SmallVector<MemOpQueueEntry,8> MemOpQueue; |
| 95 | typedef MemOpQueue::iterator MemOpQueueIter; |
| 96 | |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 97 | void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, |
| 98 | const MemOpQueue &MemOps, unsigned DefReg, |
| 99 | unsigned RangeBegin, unsigned RangeEnd); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 100 | void UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 101 | MachineBasicBlock::iterator MBBI, |
| 102 | DebugLoc dl, unsigned Base, unsigned WordOffset, |
| 103 | ARMCC::CondCodes Pred, unsigned PredReg); |
Evan Cheng | 3158790 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 104 | bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 105 | int Offset, unsigned Base, bool BaseKill, int Opcode, |
| 106 | ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch, |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 107 | DebugLoc dl, |
| 108 | ArrayRef<std::pair<unsigned, bool> > Regs, |
| 109 | ArrayRef<unsigned> ImpDefs); |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 110 | void MergeOpsUpdate(MachineBasicBlock &MBB, |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 111 | MemOpQueue &MemOps, |
| 112 | unsigned memOpsBegin, |
| 113 | unsigned memOpsEnd, |
| 114 | unsigned insertAfter, |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 115 | int Offset, |
| 116 | unsigned Base, |
| 117 | bool BaseKill, |
| 118 | int Opcode, |
| 119 | ARMCC::CondCodes Pred, |
| 120 | unsigned PredReg, |
| 121 | unsigned Scratch, |
| 122 | DebugLoc dl, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 123 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges); |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 124 | void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base, |
| 125 | int Opcode, unsigned Size, |
| 126 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 127 | unsigned Scratch, MemOpQueue &MemOps, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 128 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges); |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 129 | void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 130 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 131 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 132 | bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 133 | MachineBasicBlock::iterator MBBI, |
| 134 | const TargetInstrInfo *TII, |
| 135 | bool &Advance, |
| 136 | MachineBasicBlock::iterator &I); |
| 137 | bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 138 | MachineBasicBlock::iterator MBBI, |
| 139 | bool &Advance, |
| 140 | MachineBasicBlock::iterator &I); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 141 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 142 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
| 143 | }; |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 144 | char ARMLoadStoreOpt::ID = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 147 | static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | switch (Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 149 | default: llvm_unreachable("Unhandled opcode!"); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 150 | case ARM::LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 151 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 152 | switch (Mode) { |
| 153 | default: llvm_unreachable("Unhandled submode!"); |
| 154 | case ARM_AM::ia: return ARM::LDMIA; |
| 155 | case ARM_AM::da: return ARM::LDMDA; |
| 156 | case ARM_AM::db: return ARM::LDMDB; |
| 157 | case ARM_AM::ib: return ARM::LDMIB; |
| 158 | } |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 159 | case ARM::STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 160 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 161 | switch (Mode) { |
| 162 | default: llvm_unreachable("Unhandled submode!"); |
| 163 | case ARM_AM::ia: return ARM::STMIA; |
| 164 | case ARM_AM::da: return ARM::STMDA; |
| 165 | case ARM_AM::db: return ARM::STMDB; |
| 166 | case ARM_AM::ib: return ARM::STMIB; |
| 167 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 168 | case ARM::tLDRi: |
| 169 | // tLDMIA is writeback-only - unless the base register is in the input |
| 170 | // reglist. |
| 171 | ++NumLDMGened; |
| 172 | switch (Mode) { |
| 173 | default: llvm_unreachable("Unhandled submode!"); |
| 174 | case ARM_AM::ia: return ARM::tLDMIA; |
| 175 | } |
| 176 | case ARM::tSTRi: |
| 177 | // There is no non-writeback tSTMIA either. |
| 178 | ++NumSTMGened; |
| 179 | switch (Mode) { |
| 180 | default: llvm_unreachable("Unhandled submode!"); |
| 181 | case ARM_AM::ia: return ARM::tSTMIA_UPD; |
| 182 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 183 | case ARM::t2LDRi8: |
| 184 | case ARM::t2LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 185 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 186 | switch (Mode) { |
| 187 | default: llvm_unreachable("Unhandled submode!"); |
| 188 | case ARM_AM::ia: return ARM::t2LDMIA; |
| 189 | case ARM_AM::db: return ARM::t2LDMDB; |
| 190 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 191 | case ARM::t2STRi8: |
| 192 | case ARM::t2STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 193 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 194 | switch (Mode) { |
| 195 | default: llvm_unreachable("Unhandled submode!"); |
| 196 | case ARM_AM::ia: return ARM::t2STMIA; |
| 197 | case ARM_AM::db: return ARM::t2STMDB; |
| 198 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 199 | case ARM::VLDRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 200 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 201 | switch (Mode) { |
| 202 | default: llvm_unreachable("Unhandled submode!"); |
| 203 | case ARM_AM::ia: return ARM::VLDMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 204 | case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 205 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 206 | case ARM::VSTRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 207 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 208 | switch (Mode) { |
| 209 | default: llvm_unreachable("Unhandled submode!"); |
| 210 | case ARM_AM::ia: return ARM::VSTMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 211 | case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 212 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 213 | case ARM::VLDRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 214 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 215 | switch (Mode) { |
| 216 | default: llvm_unreachable("Unhandled submode!"); |
| 217 | case ARM_AM::ia: return ARM::VLDMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 218 | case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 219 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 220 | case ARM::VSTRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 221 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 222 | switch (Mode) { |
| 223 | default: llvm_unreachable("Unhandled submode!"); |
| 224 | case ARM_AM::ia: return ARM::VSTMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 225 | case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 226 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Bill Wendling | b100f91 | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 230 | namespace llvm { |
| 231 | namespace ARM_AM { |
| 232 | |
| 233 | AMSubMode getLoadStoreMultipleSubMode(int Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 234 | switch (Opcode) { |
| 235 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 236 | case ARM::LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 237 | case ARM::LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 238 | case ARM::LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 239 | case ARM::STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 240 | case ARM::STMIA_UPD: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 241 | case ARM::tLDMIA: |
| 242 | case ARM::tLDMIA_UPD: |
| 243 | case ARM::tSTMIA_UPD: |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 244 | case ARM::t2LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 245 | case ARM::t2LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 246 | case ARM::t2LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 247 | case ARM::t2STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 248 | case ARM::t2STMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 249 | case ARM::VLDMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 250 | case ARM::VLDMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 251 | case ARM::VSTMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 252 | case ARM::VSTMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 253 | case ARM::VLDMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 254 | case ARM::VLDMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 255 | case ARM::VSTMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 256 | case ARM::VSTMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 257 | return ARM_AM::ia; |
| 258 | |
| 259 | case ARM::LDMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 260 | case ARM::LDMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 261 | case ARM::STMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 262 | case ARM::STMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 263 | return ARM_AM::da; |
| 264 | |
| 265 | case ARM::LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 266 | case ARM::LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 267 | case ARM::STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 268 | case ARM::STMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 269 | case ARM::t2LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 270 | case ARM::t2LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 271 | case ARM::t2STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 272 | case ARM::t2STMDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 273 | case ARM::VLDMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 274 | case ARM::VSTMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 275 | case ARM::VLDMDDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 276 | case ARM::VSTMDDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 277 | return ARM_AM::db; |
| 278 | |
| 279 | case ARM::LDMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 280 | case ARM::LDMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 281 | case ARM::STMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 282 | case ARM::STMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 283 | return ARM_AM::ib; |
| 284 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Bill Wendling | b100f91 | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 287 | } // end namespace ARM_AM |
| 288 | } // end namespace llvm |
| 289 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 290 | static bool isT1i32Load(unsigned Opc) { |
| 291 | return Opc == ARM::tLDRi; |
| 292 | } |
| 293 | |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 294 | static bool isT2i32Load(unsigned Opc) { |
| 295 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 296 | } |
| 297 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 298 | static bool isi32Load(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 299 | return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ; |
| 300 | } |
| 301 | |
| 302 | static bool isT1i32Store(unsigned Opc) { |
| 303 | return Opc == ARM::tSTRi; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 304 | } |
| 305 | |
| 306 | static bool isT2i32Store(unsigned Opc) { |
| 307 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 308 | } |
| 309 | |
| 310 | static bool isi32Store(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 311 | return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc); |
| 312 | } |
| 313 | |
| 314 | static unsigned getImmScale(unsigned Opc) { |
| 315 | switch (Opc) { |
| 316 | default: llvm_unreachable("Unhandled opcode!"); |
| 317 | case ARM::tLDRi: |
| 318 | case ARM::tSTRi: |
| 319 | return 1; |
| 320 | case ARM::tLDRHi: |
| 321 | case ARM::tSTRHi: |
| 322 | return 2; |
| 323 | case ARM::tLDRBi: |
| 324 | case ARM::tSTRBi: |
| 325 | return 4; |
| 326 | } |
| 327 | } |
| 328 | |
| 329 | /// Update future uses of the base register with the offset introduced |
| 330 | /// due to writeback. This function only works on Thumb1. |
| 331 | void |
| 332 | ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 333 | MachineBasicBlock::iterator MBBI, |
| 334 | DebugLoc dl, unsigned Base, |
| 335 | unsigned WordOffset, |
| 336 | ARMCC::CondCodes Pred, unsigned PredReg) { |
| 337 | assert(isThumb1 && "Can only update base register uses for Thumb1!"); |
| 338 | |
| 339 | // Start updating any instructions with immediate offsets. Insert a sub before |
| 340 | // the first non-updateable instruction (if any). |
| 341 | for (; MBBI != MBB.end(); ++MBBI) { |
| 342 | if (MBBI->readsRegister(Base)) { |
| 343 | unsigned Opc = MBBI->getOpcode(); |
| 344 | int Offset; |
| 345 | bool InsertSub = false; |
| 346 | |
| 347 | if (Opc == ARM::tLDRi || Opc == ARM::tSTRi || |
| 348 | Opc == ARM::tLDRHi || Opc == ARM::tSTRHi || |
| 349 | Opc == ARM::tLDRBi || Opc == ARM::tSTRBi) { |
| 350 | // Loads and stores with immediate offsets can be updated, but only if |
| 351 | // the new offset isn't negative. |
| 352 | // The MachineOperand containing the offset immediate is the last one |
| 353 | // before predicates. |
| 354 | MachineOperand &MO = |
| 355 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 356 | // The offsets are scaled by 1, 2 or 4 depending on the Opcode |
| 357 | Offset = MO.getImm() - WordOffset * getImmScale(Opc); |
| 358 | if (Offset >= 0) |
| 359 | MO.setImm(Offset); |
| 360 | else |
| 361 | InsertSub = true; |
| 362 | |
| 363 | } else if (Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) { |
| 364 | // SUB/ADD using this register. Merge it with the update. |
| 365 | // If the merged offset is too large, insert a new sub instead. |
| 366 | MachineOperand &MO = |
| 367 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 368 | Offset = (Opc == ARM::tSUBi8) ? |
| 369 | MO.getImm() + WordOffset * 4 : |
| 370 | MO.getImm() - WordOffset * 4 ; |
| 371 | if (TL->isLegalAddImmediate(Offset)) { |
| 372 | MO.setImm(Offset); |
| 373 | // The base register has now been reset, so exit early. |
| 374 | return; |
| 375 | } else { |
| 376 | InsertSub = true; |
| 377 | } |
| 378 | |
| 379 | } else { |
| 380 | // Can't update the instruction. |
| 381 | InsertSub = true; |
| 382 | } |
| 383 | |
| 384 | if (InsertSub) { |
| 385 | // An instruction above couldn't be updated, so insert a sub. |
| 386 | AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base)) |
| 387 | .addReg(Base, getKillRegState(true)).addImm(WordOffset * 4) |
| 388 | .addImm(Pred).addReg(PredReg); |
| 389 | return; |
| 390 | } |
| 391 | } |
| 392 | |
| 393 | if (MBBI->killsRegister(Base)) |
| 394 | // Register got killed. Stop updating. |
| 395 | return; |
| 396 | } |
| 397 | |
| 398 | // The end of the block was reached. This means register liveness escapes the |
| 399 | // block, and it's necessary to insert a sub before the last instruction. |
| 400 | if (MBB.succ_size() > 0) |
| 401 | // But only insert the SUB if there is actually a successor block. |
| 402 | // FIXME: Check more carefully if register is live at this point, e.g. by |
| 403 | // also examining the successor block's register liveness information. |
| 404 | AddDefaultT1CC(BuildMI(MBB, --MBBI, dl, TII->get(ARM::tSUBi8), Base)) |
| 405 | .addReg(Base, getKillRegState(true)).addImm(WordOffset * 4) |
| 406 | .addImm(Pred).addReg(PredReg); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 407 | } |
| 408 | |
Evan Cheng | 3158790 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 409 | /// MergeOps - Create and insert a LDM or STM with Base as base register and |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | /// registers in Regs as the register operands that would be loaded / stored. |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 411 | /// It returns true if the transformation is done. |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 412 | bool |
Evan Cheng | 3158790 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 413 | ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB, |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 414 | MachineBasicBlock::iterator MBBI, |
| 415 | int Offset, unsigned Base, bool BaseKill, |
| 416 | int Opcode, ARMCC::CondCodes Pred, |
| 417 | unsigned PredReg, unsigned Scratch, DebugLoc dl, |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 418 | ArrayRef<std::pair<unsigned, bool> > Regs, |
| 419 | ArrayRef<unsigned> ImpDefs) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 420 | // Only a single register to load / store. Don't bother. |
| 421 | unsigned NumRegs = Regs.size(); |
| 422 | if (NumRegs <= 1) |
| 423 | return false; |
| 424 | |
| 425 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 426 | // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA. |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 427 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 428 | bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1; |
| 429 | |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 430 | if (Offset == 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 431 | Mode = ARM_AM::ib; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 432 | } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | Mode = ARM_AM::da; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 434 | } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) { |
Bob Wilson | ca5af12 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 435 | // VLDM/VSTM do not support DB mode without also updating the base reg. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | Mode = ARM_AM::db; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 437 | } else if (Offset != 0) { |
| 438 | // Check if this is a supported opcode before inserting instructions to |
Owen Anderson | 7ac53ad | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 439 | // calculate a new base register. |
| 440 | if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false; |
| 441 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 442 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 443 | // But only do so if it is cost effective, i.e. merging more than two |
| 444 | // loads / stores. |
| 445 | if (NumRegs <= 2) |
| 446 | return false; |
| 447 | |
| 448 | unsigned NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 449 | if (isi32Load(Opcode)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 450 | // If it is a load, then just use one of the destination register to |
| 451 | // use as the new base. |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 452 | NewBase = Regs[NumRegs-1].first; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 453 | } else { |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 454 | // Use the scratch register to use as a new base. |
| 455 | NewBase = Scratch; |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 456 | if (NewBase == 0) |
| 457 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 458 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 459 | |
| 460 | int BaseOpc = |
| 461 | isThumb2 ? ARM::t2ADDri : |
| 462 | isThumb1 ? ARM::tADDi8 : ARM::ADDri; |
| 463 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 464 | if (Offset < 0) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 465 | BaseOpc = |
| 466 | isThumb2 ? ARM::t2SUBri : |
| 467 | isThumb1 ? ARM::tSUBi8 : ARM::SUBri; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 468 | Offset = - Offset; |
| 469 | } |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 470 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 471 | if (!TL->isLegalAddImmediate(Offset)) |
| 472 | // FIXME: Try add with register operand? |
| 473 | return false; // Probably not worth it then. |
| 474 | |
| 475 | if (isThumb1) { |
| 476 | if (Base != NewBase) { |
| 477 | // Need to insert a MOV to the new base first. |
| 478 | // FIXME: If the immediate fits in 3 bits, use ADD instead. |
| 479 | BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase) |
| 480 | .addReg(Base, getKillRegState(BaseKill)) |
| 481 | .addImm(Pred).addReg(PredReg); |
| 482 | } |
| 483 | AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)) |
| 484 | .addReg(NewBase, getKillRegState(true)).addImm(Offset) |
| 485 | .addImm(Pred).addReg(PredReg); |
| 486 | } else { |
| 487 | BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase) |
| 488 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset) |
| 489 | .addImm(Pred).addReg(PredReg).addReg(0); |
| 490 | } |
| 491 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 492 | Base = NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 493 | BaseKill = true; // New base is always killed straight away. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 494 | } |
| 495 | |
Bob Wilson | ba75e81 | 2010-03-16 00:31:15 +0000 | [diff] [blame] | 496 | bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS || |
| 497 | Opcode == ARM::VLDRD); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 498 | |
| 499 | // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with |
| 500 | // base register writeback. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 501 | Opcode = getLoadStoreMultipleOpcode(Opcode, Mode); |
Owen Anderson | c48981f | 2011-03-29 17:42:25 +0000 | [diff] [blame] | 502 | if (!Opcode) return false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 503 | |
| 504 | bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback. |
| 505 | |
| 506 | // Exception: If the base register is in the input reglist, Thumb1 LDM is |
| 507 | // non-writeback. Check for this. |
Renato Golin | 65eea55 | 2014-06-10 16:39:21 +0000 | [diff] [blame] | 508 | if (Opcode == ARM::tLDMIA && isThumb1) |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 509 | for (unsigned I = 0; I < NumRegs; ++I) |
| 510 | if (Base == Regs[I].first) { |
| 511 | Writeback = false; |
| 512 | break; |
| 513 | } |
| 514 | |
| 515 | MachineInstrBuilder MIB; |
| 516 | |
| 517 | if (Writeback) { |
| 518 | if (Opcode == ARM::tLDMIA) |
| 519 | // Update tLDMIA with writeback if necessary. |
| 520 | Opcode = ARM::tLDMIA_UPD; |
| 521 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 522 | MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode)); |
| 523 | |
| 524 | // Thumb1: we might need to set base writeback when building the MI. |
| 525 | MIB.addReg(Base, getDefRegState(true)) |
| 526 | .addReg(Base, getKillRegState(BaseKill)); |
Renato Golin | 65eea55 | 2014-06-10 16:39:21 +0000 | [diff] [blame] | 527 | |
| 528 | // The base isn't dead after a merged instruction with writeback. Update |
| 529 | // future uses of the base with the added offset (if possible), or reset |
| 530 | // the base register as necessary. |
| 531 | if (!BaseKill) |
| 532 | UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 533 | } else { |
| 534 | // No writeback, simply build the MachineInstr. |
| 535 | MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode)); |
| 536 | MIB.addReg(Base, getKillRegState(BaseKill)); |
| 537 | } |
| 538 | |
| 539 | MIB.addImm(Pred).addReg(PredReg); |
| 540 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | for (unsigned i = 0; i != NumRegs; ++i) |
Bill Wendling | f7b83c7 | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 542 | MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef) |
| 543 | | getKillRegState(Regs[i].second)); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 544 | |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 545 | // Add implicit defs for super-registers. |
| 546 | for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i) |
| 547 | MIB.addReg(ImpDefs[i], RegState::ImplicitDefine); |
| 548 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | return true; |
| 550 | } |
| 551 | |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 552 | /// \brief Find all instructions using a given imp-def within a range. |
| 553 | /// |
| 554 | /// We are trying to combine a range of instructions, one of which (located at |
| 555 | /// position RangeBegin) implicitly defines a register. The final LDM/STM will |
| 556 | /// be placed at RangeEnd, and so any uses of this definition between RangeStart |
| 557 | /// and RangeEnd must be modified to use an undefined value. |
| 558 | /// |
| 559 | /// The live range continues until we find a second definition or one of the |
| 560 | /// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so |
| 561 | /// we must consider all uses and decide which are relevant in a second pass. |
| 562 | void ARMLoadStoreOpt::findUsesOfImpDef( |
| 563 | SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps, |
| 564 | unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) { |
| 565 | std::map<unsigned, MachineOperand *> Uses; |
| 566 | unsigned LastLivePos = RangeEnd; |
| 567 | |
| 568 | // First we find all uses of this register with Position between RangeBegin |
| 569 | // and RangeEnd, any or all of these could be uses of a definition at |
| 570 | // RangeBegin. We also record the latest position a definition at RangeBegin |
| 571 | // would be considered live. |
| 572 | for (unsigned i = 0; i < MemOps.size(); ++i) { |
| 573 | MachineInstr &MI = *MemOps[i].MBBI; |
| 574 | unsigned MIPosition = MemOps[i].Position; |
| 575 | if (MIPosition <= RangeBegin || MIPosition > RangeEnd) |
| 576 | continue; |
| 577 | |
| 578 | // If this instruction defines the register, then any later use will be of |
| 579 | // that definition rather than ours. |
| 580 | if (MI.definesRegister(DefReg)) |
| 581 | LastLivePos = std::min(LastLivePos, MIPosition); |
| 582 | |
| 583 | MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg); |
| 584 | if (!UseOp) |
| 585 | continue; |
| 586 | |
| 587 | // If this instruction kills the register then (assuming liveness is |
| 588 | // correct when we start) we don't need to think about anything after here. |
| 589 | if (UseOp->isKill()) |
| 590 | LastLivePos = std::min(LastLivePos, MIPosition); |
| 591 | |
| 592 | Uses[MIPosition] = UseOp; |
| 593 | } |
| 594 | |
| 595 | // Now we traverse the list of all uses, and append the ones that actually use |
| 596 | // our definition to the requested list. |
| 597 | for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(), |
| 598 | E = Uses.end(); |
| 599 | I != E; ++I) { |
| 600 | // List is sorted by position so once we've found one out of range there |
| 601 | // will be no more to consider. |
| 602 | if (I->first > LastLivePos) |
| 603 | break; |
| 604 | UsesOfImpDefs.push_back(I->second); |
| 605 | } |
| 606 | } |
| 607 | |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 608 | // MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on |
| 609 | // success. |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 610 | void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB, |
| 611 | MemOpQueue &memOps, |
| 612 | unsigned memOpsBegin, unsigned memOpsEnd, |
| 613 | unsigned insertAfter, int Offset, |
| 614 | unsigned Base, bool BaseKill, |
| 615 | int Opcode, |
| 616 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 617 | unsigned Scratch, |
| 618 | DebugLoc dl, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 619 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges) { |
Jakob Stoklund Olesen | 64870c5 | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 620 | // First calculate which of the registers should be killed by the merged |
| 621 | // instruction. |
Jakob Stoklund Olesen | 398932a | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 622 | const unsigned insertPos = memOps[insertAfter].Position; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 623 | SmallSet<unsigned, 4> KilledRegs; |
| 624 | DenseMap<unsigned, unsigned> Killer; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 625 | for (unsigned i = 0, e = memOps.size(); i != e; ++i) { |
| 626 | if (i == memOpsBegin) { |
| 627 | i = memOpsEnd; |
| 628 | if (i == e) |
| 629 | break; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 630 | } |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 631 | if (memOps[i].Position < insertPos && memOps[i].isKill) { |
| 632 | unsigned Reg = memOps[i].Reg; |
| 633 | KilledRegs.insert(Reg); |
| 634 | Killer[Reg] = i; |
| 635 | } |
| 636 | } |
| 637 | |
| 638 | SmallVector<std::pair<unsigned, bool>, 8> Regs; |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 639 | SmallVector<unsigned, 8> ImpDefs; |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 640 | SmallVector<MachineOperand *, 8> UsesOfImpDefs; |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 641 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 642 | unsigned Reg = memOps[i].Reg; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 643 | // If we are inserting the merged operation after an operation that |
Jakob Stoklund Olesen | 398932a | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 644 | // uses the same register, make sure to transfer any kill flag. |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 645 | bool isKill = memOps[i].isKill || KilledRegs.count(Reg); |
Jakob Stoklund Olesen | 398932a | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 646 | Regs.push_back(std::make_pair(Reg, isKill)); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 647 | |
| 648 | // Collect any implicit defs of super-registers. They must be preserved. |
| 649 | for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) { |
| 650 | if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead()) |
| 651 | continue; |
| 652 | unsigned DefReg = MO->getReg(); |
| 653 | if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end()) |
| 654 | ImpDefs.push_back(DefReg); |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 655 | |
| 656 | // There may be other uses of the definition between this instruction and |
| 657 | // the eventual LDM/STM position. These should be marked undef if the |
| 658 | // merge takes place. |
| 659 | findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position, |
| 660 | insertPos); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 661 | } |
Jakob Stoklund Olesen | 64870c5 | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 662 | } |
| 663 | |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 664 | // Try to do the merge. |
| 665 | MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI; |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 666 | ++Loc; |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 667 | if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode, |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 668 | Pred, PredReg, Scratch, dl, Regs, ImpDefs)) |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 669 | return; |
Jakob Stoklund Olesen | 64870c5 | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 670 | |
| 671 | // Merge succeeded, update records. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 672 | Merges.push_back(std::prev(Loc)); |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 673 | |
| 674 | // In gathering loads together, we may have moved the imp-def of a register |
| 675 | // past one of its uses. This is OK, since we know better than the rest of |
| 676 | // LLVM what's OK with ARM loads and stores; but we still have to adjust the |
| 677 | // affected uses. |
| 678 | for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(), |
| 679 | E = UsesOfImpDefs.end(); |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 680 | I != E; ++I) |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 681 | (*I)->setIsUndef(); |
| 682 | |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 683 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 684 | // Remove kill flags from any memops that come before insertPos. |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 685 | if (Regs[i-memOpsBegin].second) { |
| 686 | unsigned Reg = Regs[i-memOpsBegin].first; |
| 687 | if (KilledRegs.count(Reg)) { |
| 688 | unsigned j = Killer[Reg]; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 689 | int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true); |
| 690 | assert(Idx >= 0 && "Cannot find killing operand"); |
| 691 | memOps[j].MBBI->getOperand(Idx).setIsKill(false); |
Jakob Stoklund Olesen | 4d30f90 | 2010-08-30 21:52:40 +0000 | [diff] [blame] | 692 | memOps[j].isKill = false; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 693 | } |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 694 | memOps[i].isKill = true; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 695 | } |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 696 | MBB.erase(memOps[i].MBBI); |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 697 | // Update this memop to refer to the merged instruction. |
| 698 | // We may need to move kill flags again. |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 699 | memOps[i].Merged = true; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 700 | memOps[i].MBBI = Merges.back(); |
| 701 | memOps[i].Position = insertPos; |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 702 | } |
| 703 | } |
| 704 | |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 705 | /// MergeLDR_STR - Merge a number of load / store instructions into one or more |
| 706 | /// load / store multiple instructions. |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 707 | void |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 708 | ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 709 | unsigned Base, int Opcode, unsigned Size, |
| 710 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 711 | unsigned Scratch, MemOpQueue &MemOps, |
| 712 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges) { |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 713 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 714 | int Offset = MemOps[SIndex].Offset; |
| 715 | int SOffset = Offset; |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 716 | unsigned insertAfter = SIndex; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 717 | MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI; |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 718 | DebugLoc dl = Loc->getDebugLoc(); |
Jakob Stoklund Olesen | 0fa4fe0 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 719 | const MachineOperand &PMO = Loc->getOperand(0); |
| 720 | unsigned PReg = PMO.getReg(); |
Eric Christopher | 6ac277c | 2012-08-09 22:10:21 +0000 | [diff] [blame] | 721 | unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg); |
Jim Grosbach | bf59859 | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 722 | unsigned Count = 1; |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 723 | unsigned Limit = ~0U; |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame^] | 724 | bool BaseKill = false; |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 725 | // vldm / vstm limit are 32 for S variants, 16 for D variants. |
| 726 | |
| 727 | switch (Opcode) { |
| 728 | default: break; |
| 729 | case ARM::VSTRS: |
| 730 | Limit = 32; |
| 731 | break; |
| 732 | case ARM::VSTRD: |
| 733 | Limit = 16; |
| 734 | break; |
| 735 | case ARM::VLDRD: |
| 736 | Limit = 16; |
| 737 | break; |
| 738 | case ARM::VLDRS: |
| 739 | Limit = 32; |
| 740 | break; |
| 741 | } |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 742 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 743 | for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) { |
| 744 | int NewOffset = MemOps[i].Offset; |
Jakob Stoklund Olesen | 0fa4fe0 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 745 | const MachineOperand &MO = MemOps[i].MBBI->getOperand(0); |
| 746 | unsigned Reg = MO.getReg(); |
Eric Christopher | 6ac277c | 2012-08-09 22:10:21 +0000 | [diff] [blame] | 747 | unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg); |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 748 | // Register numbers must be in ascending order. For VFP / NEON load and |
| 749 | // store multiples, the registers must also be consecutive and within the |
| 750 | // limit on the number of registers per instruction. |
Evan Cheng | 439bda9 | 2010-02-12 22:17:21 +0000 | [diff] [blame] | 751 | if (Reg != ARM::SP && |
| 752 | NewOffset == Offset + (int)Size && |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 753 | ((isNotVFP && RegNum > PRegNum) || |
Arnold Schwaighofer | d7e8d92 | 2013-09-04 17:41:16 +0000 | [diff] [blame] | 754 | ((Count < Limit) && RegNum == PRegNum+1)) && |
| 755 | // On Swift we don't want vldm/vstm to start with a odd register num |
| 756 | // because Q register unaligned vldm/vstm need more uops. |
| 757 | (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 758 | Offset += Size; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 759 | PRegNum = RegNum; |
Jim Grosbach | bf59859 | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 760 | ++Count; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 761 | } else { |
| 762 | // Can't merge this in. Try merge the earlier ones first. |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame^] | 763 | // We need to compute BaseKill here because the MemOps may have been |
| 764 | // reordered. |
| 765 | BaseKill = Loc->killsRegister(Base); |
| 766 | |
| 767 | MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base, |
| 768 | BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 769 | MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch, |
| 770 | MemOps, Merges); |
| 771 | return; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 772 | } |
| 773 | |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame^] | 774 | if (MemOps[i].Position > MemOps[insertAfter].Position) { |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 775 | insertAfter = i; |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame^] | 776 | Loc = MemOps[i].MBBI; |
| 777 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 778 | } |
| 779 | |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame^] | 780 | BaseKill = Loc->killsRegister(Base); |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 781 | MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset, |
| 782 | Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 783 | } |
| 784 | |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 785 | static bool definesCPSR(MachineInstr *MI) { |
| 786 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 787 | const MachineOperand &MO = MI->getOperand(i); |
| 788 | if (!MO.isReg()) |
| 789 | continue; |
| 790 | if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 791 | // If the instruction has live CPSR def, then it's not safe to fold it |
| 792 | // into load / store. |
| 793 | return true; |
| 794 | } |
| 795 | |
| 796 | return false; |
| 797 | } |
| 798 | |
| 799 | static bool isMatchingDecrement(MachineInstr *MI, unsigned Base, |
| 800 | unsigned Bytes, unsigned Limit, |
| 801 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 802 | unsigned MyPredReg = 0; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 803 | if (!MI) |
| 804 | return false; |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 805 | |
| 806 | bool CheckCPSRDef = false; |
| 807 | switch (MI->getOpcode()) { |
| 808 | default: return false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 809 | case ARM::tSUBi8: |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 810 | case ARM::t2SUBri: |
| 811 | case ARM::SUBri: |
| 812 | CheckCPSRDef = true; |
| 813 | // fallthrough |
| 814 | case ARM::tSUBspi: |
| 815 | break; |
| 816 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 817 | |
| 818 | // Make sure the offset fits in 8 bits. |
Bob Wilson | af371b4 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 819 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 820 | return false; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 821 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 822 | unsigned Scale = (MI->getOpcode() == ARM::tSUBspi || |
| 823 | MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 824 | if (!(MI->getOperand(0).getReg() == Base && |
| 825 | MI->getOperand(1).getReg() == Base && |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 826 | (MI->getOperand(2).getImm() * Scale) == Bytes && |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 827 | getInstrPredicate(MI, MyPredReg) == Pred && |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 828 | MyPredReg == PredReg)) |
| 829 | return false; |
| 830 | |
| 831 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 832 | } |
| 833 | |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 834 | static bool isMatchingIncrement(MachineInstr *MI, unsigned Base, |
| 835 | unsigned Bytes, unsigned Limit, |
| 836 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 837 | unsigned MyPredReg = 0; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 838 | if (!MI) |
| 839 | return false; |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 840 | |
| 841 | bool CheckCPSRDef = false; |
| 842 | switch (MI->getOpcode()) { |
| 843 | default: return false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 844 | case ARM::tADDi8: |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 845 | case ARM::t2ADDri: |
| 846 | case ARM::ADDri: |
| 847 | CheckCPSRDef = true; |
| 848 | // fallthrough |
| 849 | case ARM::tADDspi: |
| 850 | break; |
| 851 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 852 | |
Bob Wilson | af371b4 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 853 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 854 | // Make sure the offset fits in 8 bits. |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 855 | return false; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 856 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 857 | unsigned Scale = (MI->getOpcode() == ARM::tADDspi || |
| 858 | MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 859 | if (!(MI->getOperand(0).getReg() == Base && |
| 860 | MI->getOperand(1).getReg() == Base && |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 861 | (MI->getOperand(2).getImm() * Scale) == Bytes && |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 862 | getInstrPredicate(MI, MyPredReg) == Pred && |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 863 | MyPredReg == PredReg)) |
| 864 | return false; |
| 865 | |
| 866 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 867 | } |
| 868 | |
| 869 | static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) { |
| 870 | switch (MI->getOpcode()) { |
| 871 | default: return 0; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 872 | case ARM::LDRi12: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 873 | case ARM::STRi12: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 874 | case ARM::tLDRi: |
| 875 | case ARM::tSTRi: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 876 | case ARM::t2LDRi8: |
| 877 | case ARM::t2LDRi12: |
| 878 | case ARM::t2STRi8: |
| 879 | case ARM::t2STRi12: |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 880 | case ARM::VLDRS: |
| 881 | case ARM::VSTRS: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 882 | return 4; |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 883 | case ARM::VLDRD: |
| 884 | case ARM::VSTRD: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 885 | return 8; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 886 | case ARM::LDMIA: |
| 887 | case ARM::LDMDA: |
| 888 | case ARM::LDMDB: |
| 889 | case ARM::LDMIB: |
| 890 | case ARM::STMIA: |
| 891 | case ARM::STMDA: |
| 892 | case ARM::STMDB: |
| 893 | case ARM::STMIB: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 894 | case ARM::tLDMIA: |
| 895 | case ARM::tLDMIA_UPD: |
| 896 | case ARM::tSTMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 897 | case ARM::t2LDMIA: |
| 898 | case ARM::t2LDMDB: |
| 899 | case ARM::t2STMIA: |
| 900 | case ARM::t2STMDB: |
| 901 | case ARM::VLDMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 902 | case ARM::VSTMSIA: |
Bob Wilson | ed19768 | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 903 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 904 | case ARM::VLDMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 905 | case ARM::VSTMDIA: |
Bob Wilson | ed19768 | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 906 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 907 | } |
| 908 | } |
| 909 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 910 | static unsigned getUpdatingLSMultipleOpcode(unsigned Opc, |
| 911 | ARM_AM::AMSubMode Mode) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 912 | switch (Opc) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 913 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 914 | case ARM::LDMIA: |
| 915 | case ARM::LDMDA: |
| 916 | case ARM::LDMDB: |
| 917 | case ARM::LDMIB: |
| 918 | switch (Mode) { |
| 919 | default: llvm_unreachable("Unhandled submode!"); |
| 920 | case ARM_AM::ia: return ARM::LDMIA_UPD; |
| 921 | case ARM_AM::ib: return ARM::LDMIB_UPD; |
| 922 | case ARM_AM::da: return ARM::LDMDA_UPD; |
| 923 | case ARM_AM::db: return ARM::LDMDB_UPD; |
| 924 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 925 | case ARM::STMIA: |
| 926 | case ARM::STMDA: |
| 927 | case ARM::STMDB: |
| 928 | case ARM::STMIB: |
| 929 | switch (Mode) { |
| 930 | default: llvm_unreachable("Unhandled submode!"); |
| 931 | case ARM_AM::ia: return ARM::STMIA_UPD; |
| 932 | case ARM_AM::ib: return ARM::STMIB_UPD; |
| 933 | case ARM_AM::da: return ARM::STMDA_UPD; |
| 934 | case ARM_AM::db: return ARM::STMDB_UPD; |
| 935 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 936 | case ARM::t2LDMIA: |
| 937 | case ARM::t2LDMDB: |
| 938 | switch (Mode) { |
| 939 | default: llvm_unreachable("Unhandled submode!"); |
| 940 | case ARM_AM::ia: return ARM::t2LDMIA_UPD; |
| 941 | case ARM_AM::db: return ARM::t2LDMDB_UPD; |
| 942 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 943 | case ARM::t2STMIA: |
| 944 | case ARM::t2STMDB: |
| 945 | switch (Mode) { |
| 946 | default: llvm_unreachable("Unhandled submode!"); |
| 947 | case ARM_AM::ia: return ARM::t2STMIA_UPD; |
| 948 | case ARM_AM::db: return ARM::t2STMDB_UPD; |
| 949 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 950 | case ARM::VLDMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 951 | switch (Mode) { |
| 952 | default: llvm_unreachable("Unhandled submode!"); |
| 953 | case ARM_AM::ia: return ARM::VLDMSIA_UPD; |
| 954 | case ARM_AM::db: return ARM::VLDMSDB_UPD; |
| 955 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 956 | case ARM::VLDMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 957 | switch (Mode) { |
| 958 | default: llvm_unreachable("Unhandled submode!"); |
| 959 | case ARM_AM::ia: return ARM::VLDMDIA_UPD; |
| 960 | case ARM_AM::db: return ARM::VLDMDDB_UPD; |
| 961 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 962 | case ARM::VSTMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 963 | switch (Mode) { |
| 964 | default: llvm_unreachable("Unhandled submode!"); |
| 965 | case ARM_AM::ia: return ARM::VSTMSIA_UPD; |
| 966 | case ARM_AM::db: return ARM::VSTMSDB_UPD; |
| 967 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 968 | case ARM::VSTMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 969 | switch (Mode) { |
| 970 | default: llvm_unreachable("Unhandled submode!"); |
| 971 | case ARM_AM::ia: return ARM::VSTMDIA_UPD; |
| 972 | case ARM_AM::db: return ARM::VSTMDDB_UPD; |
| 973 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 974 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 975 | } |
| 976 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 977 | /// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 978 | /// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 979 | /// |
| 980 | /// stmia rn, <ra, rb, rc> |
| 981 | /// rn := rn + 4 * 3; |
| 982 | /// => |
| 983 | /// stmia rn!, <ra, rb, rc> |
| 984 | /// |
| 985 | /// rn := rn - 4 * 3; |
| 986 | /// ldmia rn, <ra, rb, rc> |
| 987 | /// => |
| 988 | /// ldmdb rn!, <ra, rb, rc> |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 989 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 990 | MachineBasicBlock::iterator MBBI, |
| 991 | bool &Advance, |
| 992 | MachineBasicBlock::iterator &I) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 993 | // Thumb1 is already using updating loads/stores. |
| 994 | if (isThumb1) return false; |
| 995 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 996 | MachineInstr *MI = MBBI; |
| 997 | unsigned Base = MI->getOperand(0).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 998 | bool BaseKill = MI->getOperand(0).isKill(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 999 | unsigned Bytes = getLSMultipleTransferSize(MI); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1000 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1001 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1002 | int Opcode = MI->getOpcode(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1003 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1004 | |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1005 | // Can't use an updating ld/st if the base register is also a dest |
| 1006 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1007 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1008 | if (MI->getOperand(i).getReg() == Base) |
| 1009 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1010 | |
| 1011 | bool DoMerge = false; |
Bill Wendling | b100f91 | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 1012 | ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1013 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1014 | // Try merging with the previous instruction. |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1015 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 1016 | if (MBBI != BeginMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1017 | MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1018 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 1019 | --PrevMBBI; |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1020 | if (Mode == ARM_AM::ia && |
| 1021 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1022 | Mode = ARM_AM::db; |
| 1023 | DoMerge = true; |
| 1024 | } else if (Mode == ARM_AM::ib && |
| 1025 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1026 | Mode = ARM_AM::da; |
| 1027 | DoMerge = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1028 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1029 | if (DoMerge) |
| 1030 | MBB.erase(PrevMBBI); |
| 1031 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1032 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1033 | // Try merging with the next instruction. |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1034 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 1035 | if (!DoMerge && MBBI != EndMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1036 | MachineBasicBlock::iterator NextMBBI = std::next(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1037 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 1038 | ++NextMBBI; |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1039 | if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) && |
| 1040 | isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1041 | DoMerge = true; |
| 1042 | } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) && |
| 1043 | isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1044 | DoMerge = true; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1045 | } |
| 1046 | if (DoMerge) { |
| 1047 | if (NextMBBI == I) { |
| 1048 | Advance = true; |
| 1049 | ++I; |
| 1050 | } |
| 1051 | MBB.erase(NextMBBI); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1052 | } |
| 1053 | } |
| 1054 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1055 | if (!DoMerge) |
| 1056 | return false; |
| 1057 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1058 | unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1059 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
| 1060 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1061 | .addReg(Base, getKillRegState(BaseKill)) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1062 | .addImm(Pred).addReg(PredReg); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1063 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1064 | // Transfer the rest of operands. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1065 | for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1066 | MIB.addOperand(MI->getOperand(OpNum)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1067 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1068 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1069 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1070 | |
| 1071 | MBB.erase(MBBI); |
| 1072 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1073 | } |
| 1074 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1075 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc, |
| 1076 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1077 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1078 | case ARM::LDRi12: |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1079 | return ARM::LDR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1080 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1081 | return ARM::STR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1082 | case ARM::VLDRS: |
| 1083 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1084 | case ARM::VLDRD: |
| 1085 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1086 | case ARM::VSTRS: |
| 1087 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1088 | case ARM::VSTRD: |
| 1089 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1090 | case ARM::t2LDRi8: |
| 1091 | case ARM::t2LDRi12: |
| 1092 | return ARM::t2LDR_PRE; |
| 1093 | case ARM::t2STRi8: |
| 1094 | case ARM::t2STRi12: |
| 1095 | return ARM::t2STR_PRE; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1096 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1097 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1098 | } |
| 1099 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1100 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc, |
| 1101 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1102 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1103 | case ARM::LDRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1104 | return ARM::LDR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1105 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1106 | return ARM::STR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1107 | case ARM::VLDRS: |
| 1108 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1109 | case ARM::VLDRD: |
| 1110 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1111 | case ARM::VSTRS: |
| 1112 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1113 | case ARM::VSTRD: |
| 1114 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1115 | case ARM::t2LDRi8: |
| 1116 | case ARM::t2LDRi12: |
| 1117 | return ARM::t2LDR_POST; |
| 1118 | case ARM::t2STRi8: |
| 1119 | case ARM::t2STRi12: |
| 1120 | return ARM::t2STR_POST; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1121 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1122 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1123 | } |
| 1124 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1125 | /// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1126 | /// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1127 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 1128 | MachineBasicBlock::iterator MBBI, |
| 1129 | const TargetInstrInfo *TII, |
| 1130 | bool &Advance, |
| 1131 | MachineBasicBlock::iterator &I) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1132 | // Thumb1 doesn't have updating LDR/STR. |
| 1133 | // FIXME: Use LDM/STM with single register instead. |
| 1134 | if (isThumb1) return false; |
| 1135 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1136 | MachineInstr *MI = MBBI; |
| 1137 | unsigned Base = MI->getOperand(1).getReg(); |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 1138 | bool BaseKill = MI->getOperand(1).isKill(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1139 | unsigned Bytes = getLSMultipleTransferSize(MI); |
| 1140 | int Opcode = MI->getOpcode(); |
Dale Johannesen | 7647da6 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 1141 | DebugLoc dl = MI->getDebugLoc(); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1142 | bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS || |
| 1143 | Opcode == ARM::VSTRD || Opcode == ARM::VSTRS); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1144 | bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12); |
| 1145 | if (isi32Load(Opcode) || isi32Store(Opcode)) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1146 | if (MI->getOperand(2).getImm() != 0) |
| 1147 | return false; |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1148 | if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1149 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1150 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1151 | bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1152 | // Can't do the merge if the destination register is the same as the would-be |
| 1153 | // writeback register. |
Chad Rosier | ace9c5d | 2013-03-25 16:29:20 +0000 | [diff] [blame] | 1154 | if (MI->getOperand(0).getReg() == Base) |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1155 | return false; |
| 1156 | |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1157 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1158 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1159 | bool DoMerge = false; |
| 1160 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 1161 | unsigned NewOpc = 0; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1162 | // AM2 - 12 bits, thumb2 - 8 bits. |
| 1163 | unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1164 | |
| 1165 | // Try merging with the previous instruction. |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1166 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 1167 | if (MBBI != BeginMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1168 | MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1169 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 1170 | --PrevMBBI; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1171 | if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1172 | DoMerge = true; |
| 1173 | AddSub = ARM_AM::sub; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1174 | } else if (!isAM5 && |
| 1175 | isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1176 | DoMerge = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1177 | } |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1178 | if (DoMerge) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1179 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1180 | MBB.erase(PrevMBBI); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1181 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1182 | } |
| 1183 | |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1184 | // Try merging with the next instruction. |
Jim Grosbach | 8fe3cc8 | 2010-06-08 22:53:32 +0000 | [diff] [blame] | 1185 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1186 | if (!DoMerge && MBBI != EndMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1187 | MachineBasicBlock::iterator NextMBBI = std::next(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1188 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 1189 | ++NextMBBI; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1190 | if (!isAM5 && |
| 1191 | isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1192 | DoMerge = true; |
| 1193 | AddSub = ARM_AM::sub; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1194 | } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1195 | DoMerge = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1196 | } |
Evan Cheng | d0e360e | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 1197 | if (DoMerge) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1198 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | d0e360e | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 1199 | if (NextMBBI == I) { |
| 1200 | Advance = true; |
| 1201 | ++I; |
| 1202 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1203 | MBB.erase(NextMBBI); |
Evan Cheng | d0e360e | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 1204 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1205 | } |
| 1206 | |
| 1207 | if (!DoMerge) |
| 1208 | return false; |
| 1209 | |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1210 | if (isAM5) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1211 | // VLDM[SD]_UPD, VSTM[SD]_UPD |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1212 | // (There are no base-updating versions of VLDR/VSTR instructions, but the |
| 1213 | // updating load/store-multiple instructions can be used with only one |
| 1214 | // register.) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1215 | MachineOperand &MO = MI->getOperand(0); |
| 1216 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1217 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1218 | .addReg(Base, getKillRegState(isLd ? BaseKill : false)) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1219 | .addImm(Pred).addReg(PredReg) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1220 | .addReg(MO.getReg(), (isLd ? getDefRegState(true) : |
| 1221 | getKillRegState(MO.isKill()))); |
| 1222 | } else if (isLd) { |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1223 | if (isAM2) { |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1224 | // LDR_PRE, LDR_POST |
| 1225 | if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) { |
Owen Anderson | 243274c | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 1226 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1227 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 1228 | .addReg(Base, RegState::Define) |
| 1229 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1230 | } else { |
Owen Anderson | 243274c | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 1231 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1232 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 1233 | .addReg(Base, RegState::Define) |
| 1234 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1235 | } |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1236 | } else { |
| 1237 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1238 | // t2LDR_PRE, t2LDR_POST |
| 1239 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 1240 | .addReg(Base, RegState::Define) |
| 1241 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1242 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1243 | } else { |
| 1244 | MachineOperand &MO = MI->getOperand(0); |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 1245 | // FIXME: post-indexed stores use am2offset_imm, which still encodes |
| 1246 | // the vestigal zero-reg offset register. When that's fixed, this clause |
| 1247 | // can be removed entirely. |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1248 | if (isAM2 && NewOpc == ARM::STR_POST_IMM) { |
| 1249 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1250 | // STR_PRE, STR_POST |
| 1251 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 1252 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1253 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1254 | } else { |
| 1255 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1256 | // t2STR_PRE, t2STR_POST |
| 1257 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 1258 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1259 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1260 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1261 | } |
| 1262 | MBB.erase(MBBI); |
| 1263 | |
| 1264 | return true; |
| 1265 | } |
| 1266 | |
Eric Christopher | 8f2cd02 | 2011-05-25 21:19:19 +0000 | [diff] [blame] | 1267 | /// isMemoryOp - Returns true if instruction is a memory operation that this |
| 1268 | /// pass is capable of operating on. |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1269 | static bool isMemoryOp(const MachineInstr *MI) { |
Jakob Stoklund Olesen | c1eccbc | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 1270 | // When no memory operands are present, conservatively assume unaligned, |
| 1271 | // volatile, unfoldable. |
| 1272 | if (!MI->hasOneMemOperand()) |
| 1273 | return false; |
Jakob Stoklund Olesen | bff0906 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1274 | |
Jakob Stoklund Olesen | c1eccbc | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 1275 | const MachineMemOperand *MMO = *MI->memoperands_begin(); |
Jakob Stoklund Olesen | bff0906 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1276 | |
Jakob Stoklund Olesen | c1eccbc | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 1277 | // Don't touch volatile memory accesses - we may be changing their order. |
| 1278 | if (MMO->isVolatile()) |
| 1279 | return false; |
| 1280 | |
| 1281 | // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is |
| 1282 | // not. |
| 1283 | if (MMO->getAlignment() < 4) |
| 1284 | return false; |
Jakob Stoklund Olesen | bff0906 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1285 | |
Jakob Stoklund Olesen | 0b94eb1 | 2010-02-24 18:57:08 +0000 | [diff] [blame] | 1286 | // str <undef> could probably be eliminated entirely, but for now we just want |
| 1287 | // to avoid making a mess of it. |
| 1288 | // FIXME: Use str <undef> as a wildcard to enable better stm folding. |
| 1289 | if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() && |
| 1290 | MI->getOperand(0).isUndef()) |
| 1291 | return false; |
| 1292 | |
Bob Wilson | cf6e29a | 2010-03-04 21:04:38 +0000 | [diff] [blame] | 1293 | // Likewise don't mess with references to undefined addresses. |
| 1294 | if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() && |
| 1295 | MI->getOperand(1).isUndef()) |
| 1296 | return false; |
| 1297 | |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1298 | int Opcode = MI->getOpcode(); |
| 1299 | switch (Opcode) { |
| 1300 | default: break; |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1301 | case ARM::VLDRS: |
| 1302 | case ARM::VSTRS: |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1303 | return MI->getOperand(1).isReg(); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1304 | case ARM::VLDRD: |
| 1305 | case ARM::VSTRD: |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1306 | return MI->getOperand(1).isReg(); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1307 | case ARM::LDRi12: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1308 | case ARM::STRi12: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1309 | case ARM::tLDRi: |
| 1310 | case ARM::tSTRi: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1311 | case ARM::t2LDRi8: |
| 1312 | case ARM::t2LDRi12: |
| 1313 | case ARM::t2STRi8: |
| 1314 | case ARM::t2STRi12: |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1315 | return MI->getOperand(1).isReg(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1316 | } |
| 1317 | return false; |
| 1318 | } |
| 1319 | |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1320 | /// AdvanceRS - Advance register scavenger to just before the earliest memory |
| 1321 | /// op that is being merged. |
| 1322 | void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) { |
| 1323 | MachineBasicBlock::iterator Loc = MemOps[0].MBBI; |
| 1324 | unsigned Position = MemOps[0].Position; |
| 1325 | for (unsigned i = 1, e = MemOps.size(); i != e; ++i) { |
| 1326 | if (MemOps[i].Position < Position) { |
| 1327 | Position = MemOps[i].Position; |
| 1328 | Loc = MemOps[i].MBBI; |
| 1329 | } |
| 1330 | } |
| 1331 | |
| 1332 | if (Loc != MBB.begin()) |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1333 | RS->forward(std::prev(Loc)); |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1334 | } |
| 1335 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1336 | static int getMemoryOpOffset(const MachineInstr *MI) { |
| 1337 | int Opcode = MI->getOpcode(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1338 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1339 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
| 1340 | unsigned OffField = MI->getOperand(NumOperands-3).getImm(); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1341 | |
| 1342 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 1343 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1344 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 || |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1345 | Opcode == ARM::LDRi12 || Opcode == ARM::STRi12) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1346 | return OffField; |
| 1347 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1348 | // Thumb1 immediate offsets are scaled by 4 |
| 1349 | if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi) |
| 1350 | return OffField * 4; |
| 1351 | |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1352 | int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 1353 | : ARM_AM::getAM5Offset(OffField) * 4; |
| 1354 | if (isAM3) { |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1355 | if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub) |
| 1356 | Offset = -Offset; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1357 | } else { |
| 1358 | if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub) |
| 1359 | Offset = -Offset; |
| 1360 | } |
| 1361 | return Offset; |
| 1362 | } |
| 1363 | |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1364 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
| 1365 | MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1366 | int Offset, bool isDef, |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1367 | DebugLoc dl, unsigned NewOpc, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1368 | unsigned Reg, bool RegDeadKill, bool RegUndef, |
| 1369 | unsigned BaseReg, bool BaseKill, bool BaseUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1370 | bool OffKill, bool OffUndef, |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1371 | ARMCC::CondCodes Pred, unsigned PredReg, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1372 | const TargetInstrInfo *TII, bool isT2) { |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1373 | if (isDef) { |
| 1374 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1375 | TII->get(NewOpc)) |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1376 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1377 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1378 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1379 | } else { |
| 1380 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1381 | TII->get(NewOpc)) |
| 1382 | .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef)) |
| 1383 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1384 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1385 | } |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1386 | } |
| 1387 | |
| 1388 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 1389 | MachineBasicBlock::iterator &MBBI) { |
| 1390 | MachineInstr *MI = &*MBBI; |
| 1391 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1392 | if (Opcode == ARM::LDRD || Opcode == ARM::STRD || |
| 1393 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) { |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1394 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 1395 | unsigned BaseReg = BaseOp.getReg(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1396 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 1397 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 1398 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 1399 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1400 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1401 | // register when interrupted or faulted. |
Evan Cheng | 94307f6 | 2011-11-09 01:57:03 +0000 | [diff] [blame] | 1402 | bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3(); |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1403 | if (!Errata602117 && |
| 1404 | ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1405 | return false; |
| 1406 | |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1407 | MachineBasicBlock::iterator NewBBI = MBBI; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1408 | bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8; |
| 1409 | bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8; |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1410 | bool EvenDeadKill = isLd ? |
| 1411 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1412 | bool EvenUndef = MI->getOperand(0).isUndef(); |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1413 | bool OddDeadKill = isLd ? |
| 1414 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1415 | bool OddUndef = MI->getOperand(1).isUndef(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1416 | bool BaseKill = BaseOp.isKill(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1417 | bool BaseUndef = BaseOp.isUndef(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1418 | bool OffKill = isT2 ? false : MI->getOperand(3).isKill(); |
| 1419 | bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1420 | int OffImm = getMemoryOpOffset(MI); |
| 1421 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1422 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1423 | |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1424 | if (OddRegNum > EvenRegNum && OffImm == 0) { |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1425 | // Ascending register numbers and no offset. It's safe to change it to a |
| 1426 | // ldm or stm. |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1427 | unsigned NewOpc = (isLd) |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1428 | ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA) |
| 1429 | : (isT2 ? ARM::t2STMIA : ARM::STMIA); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1430 | if (isLd) { |
| 1431 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1432 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1433 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1434 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1435 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1436 | ++NumLDRD2LDM; |
| 1437 | } else { |
| 1438 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1439 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1440 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1441 | .addReg(EvenReg, |
| 1442 | getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef)) |
| 1443 | .addReg(OddReg, |
Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1444 | getKillRegState(OddDeadKill) | getUndefRegState(OddUndef)); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1445 | ++NumSTRD2STM; |
| 1446 | } |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1447 | NewBBI = std::prev(MBBI); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1448 | } else { |
| 1449 | // Split into two instructions. |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1450 | unsigned NewOpc = (isLd) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1451 | ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1452 | : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Jim Grosbach | 8f99bc3a | 2012-04-10 00:13:07 +0000 | [diff] [blame] | 1453 | // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset, |
| 1454 | // so adjust and use t2LDRi12 here for that. |
| 1455 | unsigned NewOpc2 = (isLd) |
| 1456 | ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
| 1457 | : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1458 | DebugLoc dl = MBBI->getDebugLoc(); |
| 1459 | // If this is a load and base register is killed, it may have been |
| 1460 | // re-defed by the load, make sure the first load does not clobber it. |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1461 | if (isLd && |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1462 | (BaseKill || OffKill) && |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1463 | (TRI->regsOverlap(EvenReg, BaseReg))) { |
| 1464 | assert(!TRI->regsOverlap(OddReg, BaseReg)); |
Jim Grosbach | 8f99bc3a | 2012-04-10 00:13:07 +0000 | [diff] [blame] | 1465 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1466 | OddReg, OddDeadKill, false, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1467 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1468 | Pred, PredReg, TII, isT2); |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1469 | NewBBI = std::prev(MBBI); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1470 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 1471 | EvenReg, EvenDeadKill, false, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1472 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1473 | Pred, PredReg, TII, isT2); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1474 | } else { |
Evan Cheng | 66401c9 | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1475 | if (OddReg == EvenReg && EvenDeadKill) { |
Jim Grosbach | 84511e1 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 1476 | // If the two source operands are the same, the kill marker is |
| 1477 | // probably on the first one. e.g. |
Evan Cheng | 66401c9 | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1478 | // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0 |
| 1479 | EvenDeadKill = false; |
| 1480 | OddDeadKill = true; |
| 1481 | } |
Jakob Stoklund Olesen | b6a7a89 | 2012-03-28 23:07:03 +0000 | [diff] [blame] | 1482 | // Never kill the base register in the first instruction. |
Jakob Stoklund Olesen | b6a7a89 | 2012-03-28 23:07:03 +0000 | [diff] [blame] | 1483 | if (EvenReg == BaseReg) |
| 1484 | EvenDeadKill = false; |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1485 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1486 | EvenReg, EvenDeadKill, EvenUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1487 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1488 | Pred, PredReg, TII, isT2); |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1489 | NewBBI = std::prev(MBBI); |
Jim Grosbach | 8f99bc3a | 2012-04-10 00:13:07 +0000 | [diff] [blame] | 1490 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1491 | OddReg, OddDeadKill, OddUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1492 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1493 | Pred, PredReg, TII, isT2); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1494 | } |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1495 | if (isLd) |
| 1496 | ++NumLDRD2LDR; |
| 1497 | else |
| 1498 | ++NumSTRD2STR; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1499 | } |
| 1500 | |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1501 | MBB.erase(MI); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1502 | MBBI = NewBBI; |
| 1503 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1504 | } |
| 1505 | return false; |
| 1506 | } |
| 1507 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1508 | /// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR |
| 1509 | /// ops of the same base and incrementing offset into LDM / STM ops. |
| 1510 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
| 1511 | unsigned NumMerges = 0; |
| 1512 | unsigned NumMemOps = 0; |
| 1513 | MemOpQueue MemOps; |
| 1514 | unsigned CurrBase = 0; |
| 1515 | int CurrOpc = -1; |
| 1516 | unsigned CurrSize = 0; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1517 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1518 | unsigned CurrPredReg = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1519 | unsigned Position = 0; |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1520 | SmallVector<MachineBasicBlock::iterator,4> Merges; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1521 | |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1522 | RS->enterBasicBlock(&MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1523 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1524 | while (MBBI != E) { |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1525 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 1526 | continue; |
| 1527 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1528 | bool Advance = false; |
| 1529 | bool TryMerge = false; |
| 1530 | bool Clobber = false; |
| 1531 | |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1532 | bool isMemOp = isMemoryOp(MBBI); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1533 | if (isMemOp) { |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1534 | int Opcode = MBBI->getOpcode(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1535 | unsigned Size = getLSMultipleTransferSize(MBBI); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1536 | const MachineOperand &MO = MBBI->getOperand(0); |
| 1537 | unsigned Reg = MO.getReg(); |
| 1538 | bool isKill = MO.isDef() ? false : MO.isKill(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1539 | unsigned Base = MBBI->getOperand(1).getReg(); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1540 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1541 | ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1542 | int Offset = getMemoryOpOffset(MBBI); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1543 | // Watch out for: |
| 1544 | // r4 := ldr [r5] |
| 1545 | // r5 := ldr [r5, #4] |
| 1546 | // r6 := ldr [r5, #8] |
| 1547 | // |
| 1548 | // The second ldr has effectively broken the chain even though it |
| 1549 | // looks like the later ldr(s) use the same base register. Try to |
| 1550 | // merge the ldr's so far, including this one. But don't try to |
| 1551 | // combine the following ldr(s). |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1552 | Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg()); |
Hao Liu | a2ff698 | 2013-04-18 09:11:08 +0000 | [diff] [blame] | 1553 | |
| 1554 | // Watch out for: |
| 1555 | // r4 := ldr [r0, #8] |
| 1556 | // r4 := ldr [r0, #4] |
| 1557 | // |
| 1558 | // The optimization may reorder the second ldr in front of the first |
| 1559 | // ldr, which violates write after write(WAW) dependence. The same as |
| 1560 | // str. Try to merge inst(s) already in MemOps. |
| 1561 | bool Overlap = false; |
| 1562 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) { |
| 1563 | if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) { |
| 1564 | Overlap = true; |
| 1565 | break; |
| 1566 | } |
| 1567 | } |
| 1568 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1569 | if (CurrBase == 0 && !Clobber) { |
| 1570 | // Start of a new chain. |
| 1571 | CurrBase = Base; |
| 1572 | CurrOpc = Opcode; |
| 1573 | CurrSize = Size; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1574 | CurrPred = Pred; |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1575 | CurrPredReg = PredReg; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1576 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI)); |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1577 | ++NumMemOps; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1578 | Advance = true; |
Hao Liu | a2ff698 | 2013-04-18 09:11:08 +0000 | [diff] [blame] | 1579 | } else if (!Overlap) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1580 | if (Clobber) { |
| 1581 | TryMerge = true; |
| 1582 | Advance = true; |
| 1583 | } |
| 1584 | |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1585 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1586 | // No need to match PredReg. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1587 | // Continue adding to the queue. |
| 1588 | if (Offset > MemOps.back().Offset) { |
Renato Golin | 91de828 | 2013-04-05 16:39:53 +0000 | [diff] [blame] | 1589 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, |
| 1590 | Position, MBBI)); |
| 1591 | ++NumMemOps; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1592 | Advance = true; |
| 1593 | } else { |
Renato Golin | 91de828 | 2013-04-05 16:39:53 +0000 | [diff] [blame] | 1594 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); |
| 1595 | I != E; ++I) { |
| 1596 | if (Offset < I->Offset) { |
| 1597 | MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill, |
| 1598 | Position, MBBI)); |
| 1599 | ++NumMemOps; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1600 | Advance = true; |
| 1601 | break; |
Renato Golin | 91de828 | 2013-04-05 16:39:53 +0000 | [diff] [blame] | 1602 | } else if (Offset == I->Offset) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1603 | // Collision! This can't be merged! |
| 1604 | break; |
| 1605 | } |
| 1606 | } |
| 1607 | } |
| 1608 | } |
| 1609 | } |
| 1610 | } |
| 1611 | |
Jim Grosbach | 5fa0158 | 2010-06-09 22:21:24 +0000 | [diff] [blame] | 1612 | if (MBBI->isDebugValue()) { |
| 1613 | ++MBBI; |
| 1614 | if (MBBI == E) |
| 1615 | // Reach the end of the block, try merging the memory instructions. |
| 1616 | TryMerge = true; |
| 1617 | } else if (Advance) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1618 | ++Position; |
| 1619 | ++MBBI; |
Evan Cheng | 943f4f4 | 2009-10-22 06:47:35 +0000 | [diff] [blame] | 1620 | if (MBBI == E) |
| 1621 | // Reach the end of the block, try merging the memory instructions. |
| 1622 | TryMerge = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1623 | } else { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1624 | TryMerge = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1625 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1626 | |
| 1627 | if (TryMerge) { |
| 1628 | if (NumMemOps > 1) { |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1629 | // Try to find a free register to use as a new base in case it's needed. |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1630 | // First advance to the instruction just before the start of the chain. |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1631 | AdvanceRS(MBB, MemOps); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1632 | |
Jakob Stoklund Olesen | 36d7477 | 2009-08-18 21:14:54 +0000 | [diff] [blame] | 1633 | // Find a scratch register. |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1634 | unsigned Scratch = |
| 1635 | RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass); |
| 1636 | |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1637 | // Process the load / store instructions. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1638 | RS->forward(std::prev(MBBI)); |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1639 | |
| 1640 | // Merge ops. |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1641 | Merges.clear(); |
| 1642 | MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize, |
| 1643 | CurrPred, CurrPredReg, Scratch, MemOps, Merges); |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1644 | |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1645 | // Try folding preceding/trailing base inc/dec into the generated |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1646 | // LDM/STM ops. |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1647 | for (unsigned i = 0, e = Merges.size(); i < e; ++i) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1648 | if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI)) |
Evan Cheng | dfe6e68 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1649 | ++NumMerges; |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1650 | NumMerges += Merges.size(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1651 | |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1652 | // Try folding preceding/trailing base inc/dec into those load/store |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1653 | // that were not merged to form LDM/STM ops. |
| 1654 | for (unsigned i = 0; i != NumMemOps; ++i) |
| 1655 | if (!MemOps[i].Merged) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1656 | if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI)) |
Evan Cheng | dfe6e68 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1657 | ++NumMerges; |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1658 | |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1659 | // RS may be pointing to an instruction that's deleted. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1660 | RS->skipTo(std::prev(MBBI)); |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1661 | } else if (NumMemOps == 1) { |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1662 | // Try folding preceding/trailing base inc/dec into the single |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1663 | // load/store. |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1664 | if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) { |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1665 | ++NumMerges; |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1666 | RS->forward(std::prev(MBBI)); |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1667 | } |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1668 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1669 | |
| 1670 | CurrBase = 0; |
| 1671 | CurrOpc = -1; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1672 | CurrSize = 0; |
| 1673 | CurrPred = ARMCC::AL; |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1674 | CurrPredReg = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1675 | if (NumMemOps) { |
| 1676 | MemOps.clear(); |
| 1677 | NumMemOps = 0; |
| 1678 | } |
| 1679 | |
| 1680 | // If iterator hasn't been advanced and this is not a memory op, skip it. |
| 1681 | // It can't start a new chain anyway. |
| 1682 | if (!Advance && !isMemOp && MBBI != E) { |
| 1683 | ++Position; |
| 1684 | ++MBBI; |
| 1685 | } |
| 1686 | } |
| 1687 | } |
| 1688 | return NumMerges > 0; |
| 1689 | } |
| 1690 | |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1691 | /// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1692 | /// ("bx lr" and "mov pc, lr") into the preceding stack restore so it |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1693 | /// directly restore the value of LR into pc. |
| 1694 | /// ldmfd sp!, {..., lr} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1695 | /// bx lr |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1696 | /// or |
| 1697 | /// ldmfd sp!, {..., lr} |
| 1698 | /// mov pc, lr |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1699 | /// => |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1700 | /// ldmfd sp!, {..., pc} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1701 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1702 | // Thumb1 LDM doesn't allow high registers. |
| 1703 | if (isThumb1) return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1704 | if (MBB.empty()) return false; |
| 1705 | |
Jakob Stoklund Olesen | bbb1a54 | 2011-01-13 22:47:43 +0000 | [diff] [blame] | 1706 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1707 | if (MBBI != MBB.begin() && |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1708 | (MBBI->getOpcode() == ARM::BX_RET || |
| 1709 | MBBI->getOpcode() == ARM::tBX_RET || |
| 1710 | MBBI->getOpcode() == ARM::MOVPCLR)) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1711 | MachineInstr *PrevMI = std::prev(MBBI); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1712 | unsigned Opcode = PrevMI->getOpcode(); |
| 1713 | if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD || |
| 1714 | Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD || |
| 1715 | Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1716 | MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1717 | if (MO.getReg() != ARM::LR) |
| 1718 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1719 | unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET); |
| 1720 | assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) || |
| 1721 | Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!"); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1722 | PrevMI->setDesc(TII->get(NewOpc)); |
| 1723 | MO.setReg(ARM::PC); |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1724 | PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1725 | MBB.erase(MBBI); |
| 1726 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1727 | } |
| 1728 | } |
| 1729 | return false; |
| 1730 | } |
| 1731 | |
| 1732 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1733 | const TargetMachine &TM = Fn.getTarget(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 1734 | TL = TM.getSubtargetImpl()->getTargetLowering(); |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1735 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 1736 | TII = TM.getSubtargetImpl()->getInstrInfo(); |
| 1737 | TRI = TM.getSubtargetImpl()->getRegisterInfo(); |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1738 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1739 | RS = new RegScavenger(); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1740 | isThumb2 = AFI->isThumb2Function(); |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 1741 | isThumb1 = AFI->isThumbFunction() && !isThumb2; |
| 1742 | |
James Molloy | f6419cf | 2014-06-16 16:42:53 +0000 | [diff] [blame] | 1743 | // FIXME: Temporarily disabling for Thumb-1 due to miscompiles |
James Molloy | c1fd09b | 2014-06-17 12:31:41 +0000 | [diff] [blame] | 1744 | if (isThumb1) { |
| 1745 | delete RS; |
James Molloy | f6419cf | 2014-06-16 16:42:53 +0000 | [diff] [blame] | 1746 | return false; |
James Molloy | c1fd09b | 2014-06-17 12:31:41 +0000 | [diff] [blame] | 1747 | } |
James Molloy | f6419cf | 2014-06-16 16:42:53 +0000 | [diff] [blame] | 1748 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1749 | bool Modified = false; |
| 1750 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1751 | ++MFI) { |
| 1752 | MachineBasicBlock &MBB = *MFI; |
| 1753 | Modified |= LoadStoreMultipleOpti(MBB); |
Bob Wilson | 914df82 | 2011-01-06 19:24:41 +0000 | [diff] [blame] | 1754 | if (TM.getSubtarget<ARMSubtarget>().hasV5TOps()) |
| 1755 | Modified |= MergeReturnIntoLDM(MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1756 | } |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1757 | |
| 1758 | delete RS; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1759 | return Modified; |
| 1760 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1761 | |
| 1762 | |
| 1763 | /// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move |
| 1764 | /// load / stores from consecutive locations close to make it more |
| 1765 | /// likely they will be combined later. |
| 1766 | |
| 1767 | namespace { |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 1768 | struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1769 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 1770 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {} |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1771 | |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 1772 | const DataLayout *TD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1773 | const TargetInstrInfo *TII; |
| 1774 | const TargetRegisterInfo *TRI; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1775 | const ARMSubtarget *STI; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1776 | MachineRegisterInfo *MRI; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1777 | MachineFunction *MF; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1778 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 1779 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1780 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 1781 | const char *getPassName() const override { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1782 | return "ARM pre- register allocation load / store optimization pass"; |
| 1783 | } |
| 1784 | |
| 1785 | private: |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1786 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 1787 | unsigned &NewOpc, unsigned &EvenReg, |
| 1788 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1789 | int &Offset, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1790 | unsigned &PredReg, ARMCC::CondCodes &Pred, |
| 1791 | bool &isT2); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1792 | bool RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 1793 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1794 | unsigned Base, bool isLd, |
| 1795 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 1796 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 1797 | }; |
| 1798 | char ARMPreAllocLoadStoreOpt::ID = 0; |
| 1799 | } |
| 1800 | |
| 1801 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 1802 | TD = Fn.getSubtarget().getDataLayout(); |
| 1803 | TII = Fn.getSubtarget().getInstrInfo(); |
| 1804 | TRI = Fn.getSubtarget().getRegisterInfo(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1805 | STI = &Fn.getTarget().getSubtarget<ARMSubtarget>(); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1806 | MRI = &Fn.getRegInfo(); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1807 | MF = &Fn; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1808 | |
| 1809 | bool Modified = false; |
| 1810 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1811 | ++MFI) |
| 1812 | Modified |= RescheduleLoadStoreInstrs(MFI); |
| 1813 | |
| 1814 | return Modified; |
| 1815 | } |
| 1816 | |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1817 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 1818 | MachineBasicBlock::iterator I, |
| 1819 | MachineBasicBlock::iterator E, |
| 1820 | SmallPtrSet<MachineInstr*, 4> &MemOps, |
| 1821 | SmallSet<unsigned, 4> &MemRegs, |
| 1822 | const TargetRegisterInfo *TRI) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1823 | // Are there stores / loads / calls between them? |
| 1824 | // FIXME: This is overly conservative. We should make use of alias information |
| 1825 | // some day. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1826 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1827 | while (++I != E) { |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1828 | if (I->isDebugValue() || MemOps.count(&*I)) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1829 | continue; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1830 | if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1831 | return false; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1832 | if (isLd && I->mayStore()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1833 | return false; |
| 1834 | if (!isLd) { |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1835 | if (I->mayLoad()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1836 | return false; |
| 1837 | // It's not safe to move the first 'str' down. |
| 1838 | // str r1, [r0] |
| 1839 | // strh r5, [r0] |
| 1840 | // str r4, [r0, #+4] |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1841 | if (I->mayStore()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1842 | return false; |
| 1843 | } |
| 1844 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 1845 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1846 | if (!MO.isReg()) |
| 1847 | continue; |
| 1848 | unsigned Reg = MO.getReg(); |
| 1849 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1850 | return false; |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1851 | if (Reg != Base && !MemRegs.count(Reg)) |
| 1852 | AddedRegPressure.insert(Reg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1853 | } |
| 1854 | } |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1855 | |
| 1856 | // Estimate register pressure increase due to the transformation. |
| 1857 | if (MemRegs.size() <= 4) |
| 1858 | // Ok if we are moving small number of instructions. |
| 1859 | return true; |
| 1860 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1861 | } |
| 1862 | |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1863 | |
| 1864 | /// Copy Op0 and Op1 operands into a new array assigned to MI. |
| 1865 | static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0, |
| 1866 | MachineInstr *Op1) { |
| 1867 | assert(MI->memoperands_empty() && "expected a new machineinstr"); |
| 1868 | size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin()) |
| 1869 | + (Op1->memoperands_end() - Op1->memoperands_begin()); |
| 1870 | |
| 1871 | MachineFunction *MF = MI->getParent()->getParent(); |
| 1872 | MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs); |
| 1873 | MachineSDNode::mmo_iterator MemEnd = |
| 1874 | std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin); |
| 1875 | MemEnd = |
| 1876 | std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd); |
| 1877 | MI->setMemRefs(MemBegin, MemEnd); |
| 1878 | } |
| 1879 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1880 | bool |
| 1881 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
| 1882 | DebugLoc &dl, |
| 1883 | unsigned &NewOpc, unsigned &EvenReg, |
| 1884 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1885 | int &Offset, unsigned &PredReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1886 | ARMCC::CondCodes &Pred, |
| 1887 | bool &isT2) { |
Evan Cheng | 139c3db | 2009-09-29 07:07:30 +0000 | [diff] [blame] | 1888 | // Make sure we're allowed to generate LDRD/STRD. |
| 1889 | if (!STI->hasV5TEOps()) |
| 1890 | return false; |
| 1891 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1892 | // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1893 | unsigned Scale = 1; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1894 | unsigned Opcode = Op0->getOpcode(); |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1895 | if (Opcode == ARM::LDRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1896 | NewOpc = ARM::LDRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1897 | } else if (Opcode == ARM::STRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1898 | NewOpc = ARM::STRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1899 | } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1900 | NewOpc = ARM::t2LDRDi8; |
| 1901 | Scale = 4; |
| 1902 | isT2 = true; |
| 1903 | } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) { |
| 1904 | NewOpc = ARM::t2STRDi8; |
| 1905 | Scale = 4; |
| 1906 | isT2 = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1907 | } else { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1908 | return false; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1909 | } |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1910 | |
Jim Grosbach | 9302bfd | 2010-10-26 19:34:41 +0000 | [diff] [blame] | 1911 | // Make sure the base address satisfies i64 ld / st alignment requirement. |
Quentin Colombet | 663150f | 2013-06-20 22:51:44 +0000 | [diff] [blame] | 1912 | // At the moment, we ignore the memoryoperand's value. |
| 1913 | // If we want to use AliasAnalysis, we should check it accordingly. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1914 | if (!Op0->hasOneMemOperand() || |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1915 | (*Op0->memoperands_begin())->isVolatile()) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1916 | return false; |
| 1917 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1918 | unsigned Align = (*Op0->memoperands_begin())->getAlignment(); |
Dan Gohman | 913c998 | 2010-04-15 04:33:49 +0000 | [diff] [blame] | 1919 | const Function *Func = MF->getFunction(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1920 | unsigned ReqAlign = STI->hasV6Ops() |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1921 | ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext())) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1922 | : 8; // Pre-v6 need 8-byte align |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1923 | if (Align < ReqAlign) |
| 1924 | return false; |
| 1925 | |
| 1926 | // Then make sure the immediate offset fits. |
| 1927 | int OffImm = getMemoryOpOffset(Op0); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1928 | if (isT2) { |
Evan Cheng | 42401d6 | 2011-03-15 18:41:52 +0000 | [diff] [blame] | 1929 | int Limit = (1 << 8) * Scale; |
| 1930 | if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1))) |
| 1931 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1932 | Offset = OffImm; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1933 | } else { |
| 1934 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 1935 | if (OffImm < 0) { |
| 1936 | AddSub = ARM_AM::sub; |
| 1937 | OffImm = - OffImm; |
| 1938 | } |
| 1939 | int Limit = (1 << 8) * Scale; |
| 1940 | if (OffImm >= Limit || (OffImm & (Scale-1))) |
| 1941 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1942 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1943 | } |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1944 | EvenReg = Op0->getOperand(0).getReg(); |
Evan Cheng | ad0dba5 | 2009-06-15 21:18:20 +0000 | [diff] [blame] | 1945 | OddReg = Op1->getOperand(0).getReg(); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1946 | if (EvenReg == OddReg) |
| 1947 | return false; |
| 1948 | BaseReg = Op0->getOperand(1).getReg(); |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1949 | Pred = getInstrPredicate(Op0, PredReg); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1950 | dl = Op0->getDebugLoc(); |
| 1951 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1952 | } |
| 1953 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1954 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 1955 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1956 | unsigned Base, bool isLd, |
| 1957 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 1958 | bool RetVal = false; |
| 1959 | |
| 1960 | // Sort by offset (in reverse order). |
Benjamin Kramer | 3a377bc | 2014-03-01 11:47:00 +0000 | [diff] [blame] | 1961 | std::sort(Ops.begin(), Ops.end(), |
| 1962 | [](const MachineInstr *LHS, const MachineInstr *RHS) { |
| 1963 | int LOffset = getMemoryOpOffset(LHS); |
| 1964 | int ROffset = getMemoryOpOffset(RHS); |
| 1965 | assert(LHS == RHS || LOffset != ROffset); |
| 1966 | return LOffset > ROffset; |
| 1967 | }); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1968 | |
| 1969 | // The loads / stores of the same base are in order. Scan them from first to |
Jim Grosbach | 1bcdf32 | 2010-06-04 00:15:00 +0000 | [diff] [blame] | 1970 | // last and check for the following: |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1971 | // 1. Any def of base. |
| 1972 | // 2. Any gaps. |
| 1973 | while (Ops.size() > 1) { |
| 1974 | unsigned FirstLoc = ~0U; |
| 1975 | unsigned LastLoc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1976 | MachineInstr *FirstOp = nullptr; |
| 1977 | MachineInstr *LastOp = nullptr; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1978 | int LastOffset = 0; |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1979 | unsigned LastOpcode = 0; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1980 | unsigned LastBytes = 0; |
| 1981 | unsigned NumMove = 0; |
| 1982 | for (int i = Ops.size() - 1; i >= 0; --i) { |
| 1983 | MachineInstr *Op = Ops[i]; |
| 1984 | unsigned Loc = MI2LocMap[Op]; |
| 1985 | if (Loc <= FirstLoc) { |
| 1986 | FirstLoc = Loc; |
| 1987 | FirstOp = Op; |
| 1988 | } |
| 1989 | if (Loc >= LastLoc) { |
| 1990 | LastLoc = Loc; |
| 1991 | LastOp = Op; |
| 1992 | } |
| 1993 | |
Andrew Trick | 642f0f6 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 1994 | unsigned LSMOpcode |
| 1995 | = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia); |
| 1996 | if (LastOpcode && LSMOpcode != LastOpcode) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1997 | break; |
| 1998 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1999 | int Offset = getMemoryOpOffset(Op); |
| 2000 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 2001 | if (LastBytes) { |
| 2002 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 2003 | break; |
| 2004 | } |
| 2005 | LastOffset = Offset; |
| 2006 | LastBytes = Bytes; |
Andrew Trick | 642f0f6 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 2007 | LastOpcode = LSMOpcode; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2008 | if (++NumMove == 8) // FIXME: Tune this limit. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2009 | break; |
| 2010 | } |
| 2011 | |
| 2012 | if (NumMove <= 1) |
| 2013 | Ops.pop_back(); |
| 2014 | else { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2015 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 2016 | SmallSet<unsigned, 4> MemRegs; |
| 2017 | for (int i = NumMove-1; i >= 0; --i) { |
| 2018 | MemOps.insert(Ops[i]); |
| 2019 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 2020 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2021 | |
| 2022 | // Be conservative, if the instructions are too far apart, don't |
| 2023 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2024 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2025 | if (DoMove) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2026 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
| 2027 | MemOps, MemRegs, TRI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2028 | if (!DoMove) { |
| 2029 | for (unsigned i = 0; i != NumMove; ++i) |
| 2030 | Ops.pop_back(); |
| 2031 | } else { |
| 2032 | // This is the new location for the loads / stores. |
| 2033 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Jim Grosbach | f14e08b | 2010-06-15 00:41:09 +0000 | [diff] [blame] | 2034 | while (InsertPos != MBB->end() |
| 2035 | && (MemOps.count(InsertPos) || InsertPos->isDebugValue())) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2036 | ++InsertPos; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2037 | |
| 2038 | // If we are moving a pair of loads / stores, see if it makes sense |
| 2039 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2040 | MachineInstr *Op0 = Ops.back(); |
| 2041 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
| 2042 | unsigned EvenReg = 0, OddReg = 0; |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2043 | unsigned BaseReg = 0, PredReg = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2044 | ARMCC::CondCodes Pred = ARMCC::AL; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2045 | bool isT2 = false; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2046 | unsigned NewOpc = 0; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2047 | int Offset = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2048 | DebugLoc dl; |
| 2049 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2050 | EvenReg, OddReg, BaseReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2051 | Offset, PredReg, Pred, isT2)) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2052 | Ops.pop_back(); |
| 2053 | Ops.pop_back(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2054 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2055 | const MCInstrDesc &MCID = TII->get(NewOpc); |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 2056 | const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF); |
Cameron Zwarich | ec645bf | 2011-05-18 21:25:14 +0000 | [diff] [blame] | 2057 | MRI->constrainRegClass(EvenReg, TRC); |
| 2058 | MRI->constrainRegClass(OddReg, TRC); |
| 2059 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2060 | // Form the pair instruction. |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2061 | if (isLd) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2062 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2063 | .addReg(EvenReg, RegState::Define) |
| 2064 | .addReg(OddReg, RegState::Define) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2065 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2066 | // FIXME: We're converting from LDRi12 to an insn that still |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2067 | // uses addrmode2, so we need an explicit offset reg. It should |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2068 | // always by reg0 since we're transforming LDRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2069 | if (!isT2) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2070 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2071 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 2072 | concatenateMemOperands(MIB, Op0, Op1); |
| 2073 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2074 | ++NumLDRDFormed; |
| 2075 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2076 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2077 | .addReg(EvenReg) |
| 2078 | .addReg(OddReg) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2079 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2080 | // FIXME: We're converting from LDRi12 to an insn that still |
| 2081 | // uses addrmode2, so we need an explicit offset reg. It should |
| 2082 | // always by reg0 since we're transforming STRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2083 | if (!isT2) |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2084 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2085 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 2086 | concatenateMemOperands(MIB, Op0, Op1); |
| 2087 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2088 | ++NumSTRDFormed; |
| 2089 | } |
| 2090 | MBB->erase(Op0); |
| 2091 | MBB->erase(Op1); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2092 | |
| 2093 | // Add register allocation hints to form register pairs. |
| 2094 | MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg); |
| 2095 | MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2096 | } else { |
| 2097 | for (unsigned i = 0; i != NumMove; ++i) { |
| 2098 | MachineInstr *Op = Ops.back(); |
| 2099 | Ops.pop_back(); |
| 2100 | MBB->splice(InsertPos, MBB, Op); |
| 2101 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2102 | } |
| 2103 | |
| 2104 | NumLdStMoved += NumMove; |
| 2105 | RetVal = true; |
| 2106 | } |
| 2107 | } |
| 2108 | } |
| 2109 | |
| 2110 | return RetVal; |
| 2111 | } |
| 2112 | |
| 2113 | bool |
| 2114 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 2115 | bool RetVal = false; |
| 2116 | |
| 2117 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
| 2118 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap; |
| 2119 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap; |
| 2120 | SmallVector<unsigned, 4> LdBases; |
| 2121 | SmallVector<unsigned, 4> StBases; |
| 2122 | |
| 2123 | unsigned Loc = 0; |
| 2124 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 2125 | MachineBasicBlock::iterator E = MBB->end(); |
| 2126 | while (MBBI != E) { |
| 2127 | for (; MBBI != E; ++MBBI) { |
| 2128 | MachineInstr *MI = MBBI; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 2129 | if (MI->isCall() || MI->isTerminator()) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2130 | // Stop at barriers. |
| 2131 | ++MBBI; |
| 2132 | break; |
| 2133 | } |
| 2134 | |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 2135 | if (!MI->isDebugValue()) |
| 2136 | MI2LocMap[MI] = ++Loc; |
| 2137 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2138 | if (!isMemoryOp(MI)) |
| 2139 | continue; |
| 2140 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 2141 | if (getInstrPredicate(MI, PredReg) != ARMCC::AL) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2142 | continue; |
| 2143 | |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2144 | int Opc = MI->getOpcode(); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2145 | bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2146 | unsigned Base = MI->getOperand(1).getReg(); |
| 2147 | int Offset = getMemoryOpOffset(MI); |
| 2148 | |
| 2149 | bool StopHere = false; |
| 2150 | if (isLd) { |
| 2151 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 2152 | Base2LdsMap.find(Base); |
| 2153 | if (BI != Base2LdsMap.end()) { |
| 2154 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 2155 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 2156 | StopHere = true; |
| 2157 | break; |
| 2158 | } |
| 2159 | } |
| 2160 | if (!StopHere) |
| 2161 | BI->second.push_back(MI); |
| 2162 | } else { |
Craig Topper | 9ae4707 | 2013-07-10 16:38:35 +0000 | [diff] [blame] | 2163 | Base2LdsMap[Base].push_back(MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2164 | LdBases.push_back(Base); |
| 2165 | } |
| 2166 | } else { |
| 2167 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 2168 | Base2StsMap.find(Base); |
| 2169 | if (BI != Base2StsMap.end()) { |
| 2170 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 2171 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 2172 | StopHere = true; |
| 2173 | break; |
| 2174 | } |
| 2175 | } |
| 2176 | if (!StopHere) |
| 2177 | BI->second.push_back(MI); |
| 2178 | } else { |
Craig Topper | 9ae4707 | 2013-07-10 16:38:35 +0000 | [diff] [blame] | 2179 | Base2StsMap[Base].push_back(MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2180 | StBases.push_back(Base); |
| 2181 | } |
| 2182 | } |
| 2183 | |
| 2184 | if (StopHere) { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2185 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 2186 | // Backtrack. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2187 | --Loc; |
| 2188 | break; |
| 2189 | } |
| 2190 | } |
| 2191 | |
| 2192 | // Re-schedule loads. |
| 2193 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 2194 | unsigned Base = LdBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2195 | SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2196 | if (Lds.size() > 1) |
| 2197 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 2198 | } |
| 2199 | |
| 2200 | // Re-schedule stores. |
| 2201 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 2202 | unsigned Base = StBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2203 | SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2204 | if (Sts.size() > 1) |
| 2205 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 2206 | } |
| 2207 | |
| 2208 | if (MBBI != E) { |
| 2209 | Base2LdsMap.clear(); |
| 2210 | Base2StsMap.clear(); |
| 2211 | LdBases.clear(); |
| 2212 | StBases.clear(); |
| 2213 | } |
| 2214 | } |
| 2215 | |
| 2216 | return RetVal; |
| 2217 | } |
| 2218 | |
| 2219 | |
| 2220 | /// createARMLoadStoreOptimizationPass - returns an instance of the load / store |
| 2221 | /// optimization pass. |
| 2222 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 2223 | if (PreAlloc) |
| 2224 | return new ARMPreAllocLoadStoreOpt(); |
| 2225 | return new ARMLoadStoreOpt(); |
| 2226 | } |