blob: c9de2a7d670cdcb66aac30feaa1cd86dc9255efe [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
James Molloy556763d2014-05-16 14:14:30 +000022#include "Thumb1RegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000034#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Support/Debug.h"
40#include "llvm/Support/ErrorHandling.h"
Evan Cheng10043e22007-01-19 07:51:42 +000041#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000043#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000044using namespace llvm;
45
Chandler Carruth84e68b22014-04-22 02:41:26 +000046#define DEBUG_TYPE "arm-ldst-opt"
47
Evan Cheng10043e22007-01-19 07:51:42 +000048STATISTIC(NumLDMGened , "Number of ldm instructions generated");
49STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000050STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
51STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000052STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000053STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
54STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
55STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
56STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
57STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
58STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000059
60/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
61/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000062
63namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000064 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000065 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000066 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000067
Evan Cheng10043e22007-01-19 07:51:42 +000068 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000069 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000070 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000071 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000072 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000073 RegScavenger *RS;
James Molloy92a15072014-05-16 14:11:38 +000074 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Craig Topper6bc27bf2014-03-10 02:09:33 +000076 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000077
Craig Topper6bc27bf2014-03-10 02:09:33 +000078 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000079 return "ARM load / store optimization pass";
80 }
81
82 private:
83 struct MemOpQueueEntry {
84 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000085 unsigned Reg;
86 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000087 unsigned Position;
88 MachineBasicBlock::iterator MBBI;
89 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000090 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000091 MachineBasicBlock::iterator i)
92 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000093 };
94 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
95 typedef MemOpQueue::iterator MemOpQueueIter;
96
Tim Northover569f69d2013-10-10 09:28:20 +000097 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
98 const MemOpQueue &MemOps, unsigned DefReg,
99 unsigned RangeBegin, unsigned RangeEnd);
James Molloy556763d2014-05-16 14:14:30 +0000100 void UpdateBaseRegUses(MachineBasicBlock &MBB,
101 MachineBasicBlock::iterator MBBI,
102 DebugLoc dl, unsigned Base, unsigned WordOffset,
103 ARMCC::CondCodes Pred, unsigned PredReg);
Evan Cheng31587902009-06-05 19:08:58 +0000104 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000105 int Offset, unsigned Base, bool BaseKill, int Opcode,
106 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000107 DebugLoc dl,
108 ArrayRef<std::pair<unsigned, bool> > Regs,
109 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000110 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000111 MemOpQueue &MemOps,
112 unsigned memOpsBegin,
113 unsigned memOpsEnd,
114 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000115 int Offset,
116 unsigned Base,
117 bool BaseKill,
118 int Opcode,
119 ARMCC::CondCodes Pred,
120 unsigned PredReg,
121 unsigned Scratch,
122 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000123 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000124 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
125 int Opcode, unsigned Size,
126 ARMCC::CondCodes Pred, unsigned PredReg,
127 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000128 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng977195e2007-03-08 02:55:08 +0000129 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000130 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
131 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000132 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
133 MachineBasicBlock::iterator MBBI,
134 const TargetInstrInfo *TII,
135 bool &Advance,
136 MachineBasicBlock::iterator &I);
137 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
138 MachineBasicBlock::iterator MBBI,
139 bool &Advance,
140 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000141 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
142 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
143 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000144 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000145}
146
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000147static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000148 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000149 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000150 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000151 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000152 switch (Mode) {
153 default: llvm_unreachable("Unhandled submode!");
154 case ARM_AM::ia: return ARM::LDMIA;
155 case ARM_AM::da: return ARM::LDMDA;
156 case ARM_AM::db: return ARM::LDMDB;
157 case ARM_AM::ib: return ARM::LDMIB;
158 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000159 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000160 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000161 switch (Mode) {
162 default: llvm_unreachable("Unhandled submode!");
163 case ARM_AM::ia: return ARM::STMIA;
164 case ARM_AM::da: return ARM::STMDA;
165 case ARM_AM::db: return ARM::STMDB;
166 case ARM_AM::ib: return ARM::STMIB;
167 }
James Molloy556763d2014-05-16 14:14:30 +0000168 case ARM::tLDRi:
169 // tLDMIA is writeback-only - unless the base register is in the input
170 // reglist.
171 ++NumLDMGened;
172 switch (Mode) {
173 default: llvm_unreachable("Unhandled submode!");
174 case ARM_AM::ia: return ARM::tLDMIA;
175 }
176 case ARM::tSTRi:
177 // There is no non-writeback tSTMIA either.
178 ++NumSTMGened;
179 switch (Mode) {
180 default: llvm_unreachable("Unhandled submode!");
181 case ARM_AM::ia: return ARM::tSTMIA_UPD;
182 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000183 case ARM::t2LDRi8:
184 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000185 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000186 switch (Mode) {
187 default: llvm_unreachable("Unhandled submode!");
188 case ARM_AM::ia: return ARM::t2LDMIA;
189 case ARM_AM::db: return ARM::t2LDMDB;
190 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000191 case ARM::t2STRi8:
192 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000193 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000194 switch (Mode) {
195 default: llvm_unreachable("Unhandled submode!");
196 case ARM_AM::ia: return ARM::t2STMIA;
197 case ARM_AM::db: return ARM::t2STMDB;
198 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000199 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000200 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000201 switch (Mode) {
202 default: llvm_unreachable("Unhandled submode!");
203 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000204 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000206 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000207 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000208 switch (Mode) {
209 default: llvm_unreachable("Unhandled submode!");
210 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000211 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000213 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000214 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000215 switch (Mode) {
216 default: llvm_unreachable("Unhandled submode!");
217 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000218 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000219 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000220 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000221 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000222 switch (Mode) {
223 default: llvm_unreachable("Unhandled submode!");
224 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000225 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000226 }
Evan Cheng10043e22007-01-19 07:51:42 +0000227 }
Evan Cheng10043e22007-01-19 07:51:42 +0000228}
229
Bill Wendlingb100f912010-11-17 05:31:09 +0000230namespace llvm {
231 namespace ARM_AM {
232
233AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000234 switch (Opcode) {
235 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000236 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000237 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000238 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000239 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000240 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000241 case ARM::tLDMIA:
242 case ARM::tLDMIA_UPD:
243 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000244 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000245 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000246 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000247 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000248 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000249 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000250 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000251 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000252 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000253 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000254 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000255 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000256 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000257 return ARM_AM::ia;
258
259 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000260 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000261 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000262 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000263 return ARM_AM::da;
264
265 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000266 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000267 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000268 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000269 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000270 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000271 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000272 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000273 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000274 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000275 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000276 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000277 return ARM_AM::db;
278
279 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000280 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000281 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000282 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000283 return ARM_AM::ib;
284 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000285}
286
Bill Wendlingb100f912010-11-17 05:31:09 +0000287 } // end namespace ARM_AM
288} // end namespace llvm
289
James Molloy556763d2014-05-16 14:14:30 +0000290static bool isT1i32Load(unsigned Opc) {
291 return Opc == ARM::tLDRi;
292}
293
Evan Cheng71756e72009-08-04 01:43:45 +0000294static bool isT2i32Load(unsigned Opc) {
295 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
296}
297
Evan Cheng4605e8a2009-07-09 23:11:34 +0000298static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000299 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
300}
301
302static bool isT1i32Store(unsigned Opc) {
303 return Opc == ARM::tSTRi;
Evan Cheng71756e72009-08-04 01:43:45 +0000304}
305
306static bool isT2i32Store(unsigned Opc) {
307 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000308}
309
310static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000311 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
312}
313
314static unsigned getImmScale(unsigned Opc) {
315 switch (Opc) {
316 default: llvm_unreachable("Unhandled opcode!");
317 case ARM::tLDRi:
318 case ARM::tSTRi:
319 return 1;
320 case ARM::tLDRHi:
321 case ARM::tSTRHi:
322 return 2;
323 case ARM::tLDRBi:
324 case ARM::tSTRBi:
325 return 4;
326 }
327}
328
329/// Update future uses of the base register with the offset introduced
330/// due to writeback. This function only works on Thumb1.
331void
332ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
333 MachineBasicBlock::iterator MBBI,
334 DebugLoc dl, unsigned Base,
335 unsigned WordOffset,
336 ARMCC::CondCodes Pred, unsigned PredReg) {
337 assert(isThumb1 && "Can only update base register uses for Thumb1!");
338
339 // Start updating any instructions with immediate offsets. Insert a sub before
340 // the first non-updateable instruction (if any).
341 for (; MBBI != MBB.end(); ++MBBI) {
342 if (MBBI->readsRegister(Base)) {
343 unsigned Opc = MBBI->getOpcode();
344 int Offset;
345 bool InsertSub = false;
346
347 if (Opc == ARM::tLDRi || Opc == ARM::tSTRi ||
348 Opc == ARM::tLDRHi || Opc == ARM::tSTRHi ||
349 Opc == ARM::tLDRBi || Opc == ARM::tSTRBi) {
350 // Loads and stores with immediate offsets can be updated, but only if
351 // the new offset isn't negative.
352 // The MachineOperand containing the offset immediate is the last one
353 // before predicates.
354 MachineOperand &MO =
355 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
356 // The offsets are scaled by 1, 2 or 4 depending on the Opcode
357 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
358 if (Offset >= 0)
359 MO.setImm(Offset);
360 else
361 InsertSub = true;
362
363 } else if (Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) {
364 // SUB/ADD using this register. Merge it with the update.
365 // If the merged offset is too large, insert a new sub instead.
366 MachineOperand &MO =
367 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
368 Offset = (Opc == ARM::tSUBi8) ?
369 MO.getImm() + WordOffset * 4 :
370 MO.getImm() - WordOffset * 4 ;
371 if (TL->isLegalAddImmediate(Offset)) {
372 MO.setImm(Offset);
373 // The base register has now been reset, so exit early.
374 return;
375 } else {
376 InsertSub = true;
377 }
378
379 } else {
380 // Can't update the instruction.
381 InsertSub = true;
382 }
383
384 if (InsertSub) {
385 // An instruction above couldn't be updated, so insert a sub.
386 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base))
387 .addReg(Base, getKillRegState(true)).addImm(WordOffset * 4)
388 .addImm(Pred).addReg(PredReg);
389 return;
390 }
391 }
392
393 if (MBBI->killsRegister(Base))
394 // Register got killed. Stop updating.
395 return;
396 }
397
398 // The end of the block was reached. This means register liveness escapes the
399 // block, and it's necessary to insert a sub before the last instruction.
400 if (MBB.succ_size() > 0)
401 // But only insert the SUB if there is actually a successor block.
402 // FIXME: Check more carefully if register is live at this point, e.g. by
403 // also examining the successor block's register liveness information.
404 AddDefaultT1CC(BuildMI(MBB, --MBBI, dl, TII->get(ARM::tSUBi8), Base))
405 .addReg(Base, getKillRegState(true)).addImm(WordOffset * 4)
406 .addImm(Pred).addReg(PredReg);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000407}
408
Evan Cheng31587902009-06-05 19:08:58 +0000409/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000410/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000411/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000412bool
Evan Cheng31587902009-06-05 19:08:58 +0000413ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000414 MachineBasicBlock::iterator MBBI,
415 int Offset, unsigned Base, bool BaseKill,
416 int Opcode, ARMCC::CondCodes Pred,
417 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000418 ArrayRef<std::pair<unsigned, bool> > Regs,
419 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000420 // Only a single register to load / store. Don't bother.
421 unsigned NumRegs = Regs.size();
422 if (NumRegs <= 1)
423 return false;
424
425 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000426 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000427 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000428 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
429
James Molloybb73c232014-05-16 14:08:46 +0000430 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000431 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000432 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000433 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000434 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000435 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000436 Mode = ARM_AM::db;
James Molloybb73c232014-05-16 14:08:46 +0000437 } else if (Offset != 0) {
438 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000439 // calculate a new base register.
440 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
441
Evan Cheng10043e22007-01-19 07:51:42 +0000442 // If starting offset isn't zero, insert a MI to materialize a new base.
443 // But only do so if it is cost effective, i.e. merging more than two
444 // loads / stores.
445 if (NumRegs <= 2)
446 return false;
447
448 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000449 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000450 // If it is a load, then just use one of the destination register to
451 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000452 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000453 } else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000454 // Use the scratch register to use as a new base.
455 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000456 if (NewBase == 0)
457 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000458 }
James Molloy556763d2014-05-16 14:14:30 +0000459
460 int BaseOpc =
461 isThumb2 ? ARM::t2ADDri :
462 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
463
Evan Cheng10043e22007-01-19 07:51:42 +0000464 if (Offset < 0) {
James Molloy556763d2014-05-16 14:14:30 +0000465 BaseOpc =
466 isThumb2 ? ARM::t2SUBri :
467 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000468 Offset = - Offset;
469 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000470
James Molloy556763d2014-05-16 14:14:30 +0000471 if (!TL->isLegalAddImmediate(Offset))
472 // FIXME: Try add with register operand?
473 return false; // Probably not worth it then.
474
475 if (isThumb1) {
476 if (Base != NewBase) {
477 // Need to insert a MOV to the new base first.
478 // FIXME: If the immediate fits in 3 bits, use ADD instead.
479 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase)
480 .addReg(Base, getKillRegState(BaseKill))
481 .addImm(Pred).addReg(PredReg);
482 }
483 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase))
484 .addReg(NewBase, getKillRegState(true)).addImm(Offset)
485 .addImm(Pred).addReg(PredReg);
486 } else {
487 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
488 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
489 .addImm(Pred).addReg(PredReg).addReg(0);
490 }
491
Evan Cheng10043e22007-01-19 07:51:42 +0000492 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000493 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000494 }
495
Bob Wilsonba75e812010-03-16 00:31:15 +0000496 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
497 Opcode == ARM::VLDRD);
James Molloy556763d2014-05-16 14:14:30 +0000498
499 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
500 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000501 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000502 if (!Opcode) return false;
James Molloy556763d2014-05-16 14:14:30 +0000503
504 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
505
506 // Exception: If the base register is in the input reglist, Thumb1 LDM is
507 // non-writeback. Check for this.
Renato Golin65eea552014-06-10 16:39:21 +0000508 if (Opcode == ARM::tLDMIA && isThumb1)
James Molloy556763d2014-05-16 14:14:30 +0000509 for (unsigned I = 0; I < NumRegs; ++I)
510 if (Base == Regs[I].first) {
511 Writeback = false;
512 break;
513 }
514
515 MachineInstrBuilder MIB;
516
517 if (Writeback) {
518 if (Opcode == ARM::tLDMIA)
519 // Update tLDMIA with writeback if necessary.
520 Opcode = ARM::tLDMIA_UPD;
521
James Molloy556763d2014-05-16 14:14:30 +0000522 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
523
524 // Thumb1: we might need to set base writeback when building the MI.
525 MIB.addReg(Base, getDefRegState(true))
526 .addReg(Base, getKillRegState(BaseKill));
Renato Golin65eea552014-06-10 16:39:21 +0000527
528 // The base isn't dead after a merged instruction with writeback. Update
529 // future uses of the base with the added offset (if possible), or reset
530 // the base register as necessary.
531 if (!BaseKill)
532 UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000533 } else {
534 // No writeback, simply build the MachineInstr.
535 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
536 MIB.addReg(Base, getKillRegState(BaseKill));
537 }
538
539 MIB.addImm(Pred).addReg(PredReg);
540
Evan Cheng10043e22007-01-19 07:51:42 +0000541 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000542 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
543 | getKillRegState(Regs[i].second));
Evan Cheng10043e22007-01-19 07:51:42 +0000544
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000545 // Add implicit defs for super-registers.
546 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
547 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
548
Evan Cheng10043e22007-01-19 07:51:42 +0000549 return true;
550}
551
Tim Northover569f69d2013-10-10 09:28:20 +0000552/// \brief Find all instructions using a given imp-def within a range.
553///
554/// We are trying to combine a range of instructions, one of which (located at
555/// position RangeBegin) implicitly defines a register. The final LDM/STM will
556/// be placed at RangeEnd, and so any uses of this definition between RangeStart
557/// and RangeEnd must be modified to use an undefined value.
558///
559/// The live range continues until we find a second definition or one of the
560/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
561/// we must consider all uses and decide which are relevant in a second pass.
562void ARMLoadStoreOpt::findUsesOfImpDef(
563 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
564 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
565 std::map<unsigned, MachineOperand *> Uses;
566 unsigned LastLivePos = RangeEnd;
567
568 // First we find all uses of this register with Position between RangeBegin
569 // and RangeEnd, any or all of these could be uses of a definition at
570 // RangeBegin. We also record the latest position a definition at RangeBegin
571 // would be considered live.
572 for (unsigned i = 0; i < MemOps.size(); ++i) {
573 MachineInstr &MI = *MemOps[i].MBBI;
574 unsigned MIPosition = MemOps[i].Position;
575 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
576 continue;
577
578 // If this instruction defines the register, then any later use will be of
579 // that definition rather than ours.
580 if (MI.definesRegister(DefReg))
581 LastLivePos = std::min(LastLivePos, MIPosition);
582
583 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
584 if (!UseOp)
585 continue;
586
587 // If this instruction kills the register then (assuming liveness is
588 // correct when we start) we don't need to think about anything after here.
589 if (UseOp->isKill())
590 LastLivePos = std::min(LastLivePos, MIPosition);
591
592 Uses[MIPosition] = UseOp;
593 }
594
595 // Now we traverse the list of all uses, and append the ones that actually use
596 // our definition to the requested list.
597 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
598 E = Uses.end();
599 I != E; ++I) {
600 // List is sorted by position so once we've found one out of range there
601 // will be no more to consider.
602 if (I->first > LastLivePos)
603 break;
604 UsesOfImpDefs.push_back(I->second);
605 }
606}
607
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000608// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
609// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000610void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
611 MemOpQueue &memOps,
612 unsigned memOpsBegin, unsigned memOpsEnd,
613 unsigned insertAfter, int Offset,
614 unsigned Base, bool BaseKill,
615 int Opcode,
616 ARMCC::CondCodes Pred, unsigned PredReg,
617 unsigned Scratch,
618 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000619 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000620 // First calculate which of the registers should be killed by the merged
621 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000622 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000623 SmallSet<unsigned, 4> KilledRegs;
624 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000625 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
626 if (i == memOpsBegin) {
627 i = memOpsEnd;
628 if (i == e)
629 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000630 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000631 if (memOps[i].Position < insertPos && memOps[i].isKill) {
632 unsigned Reg = memOps[i].Reg;
633 KilledRegs.insert(Reg);
634 Killer[Reg] = i;
635 }
636 }
637
638 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000639 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000640 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000641 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000642 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000643 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000644 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000645 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000646 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000647
648 // Collect any implicit defs of super-registers. They must be preserved.
649 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
650 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
651 continue;
652 unsigned DefReg = MO->getReg();
653 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
654 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000655
656 // There may be other uses of the definition between this instruction and
657 // the eventual LDM/STM position. These should be marked undef if the
658 // merge takes place.
659 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
660 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000661 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000662 }
663
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000664 // Try to do the merge.
665 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000666 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000667 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000668 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000669 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000670
671 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000672 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000673
674 // In gathering loads together, we may have moved the imp-def of a register
675 // past one of its uses. This is OK, since we know better than the rest of
676 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
677 // affected uses.
678 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
679 E = UsesOfImpDefs.end();
James Molloybb73c232014-05-16 14:08:46 +0000680 I != E; ++I)
Tim Northover569f69d2013-10-10 09:28:20 +0000681 (*I)->setIsUndef();
682
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000683 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000684 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000685 if (Regs[i-memOpsBegin].second) {
686 unsigned Reg = Regs[i-memOpsBegin].first;
687 if (KilledRegs.count(Reg)) {
688 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000689 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
690 assert(Idx >= 0 && "Cannot find killing operand");
691 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000692 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000693 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000694 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000695 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000696 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000697 // Update this memop to refer to the merged instruction.
698 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000699 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000700 memOps[i].MBBI = Merges.back();
701 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000702 }
703}
704
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000705/// MergeLDR_STR - Merge a number of load / store instructions into one or more
706/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000707void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000708ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Craig Topperb94011f2013-07-14 04:42:23 +0000709 unsigned Base, int Opcode, unsigned Size,
710 ARMCC::CondCodes Pred, unsigned PredReg,
711 unsigned Scratch, MemOpQueue &MemOps,
712 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000713 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000714 int Offset = MemOps[SIndex].Offset;
715 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000716 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000717 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000718 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000719 const MachineOperand &PMO = Loc->getOperand(0);
720 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000721 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000722 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000723 unsigned Limit = ~0U;
Moritz Roth378a43b2014-08-15 17:00:20 +0000724 bool BaseKill = false;
Bob Wilsond135c692011-04-05 23:03:25 +0000725 // vldm / vstm limit are 32 for S variants, 16 for D variants.
726
727 switch (Opcode) {
728 default: break;
729 case ARM::VSTRS:
730 Limit = 32;
731 break;
732 case ARM::VSTRD:
733 Limit = 16;
734 break;
735 case ARM::VLDRD:
736 Limit = 16;
737 break;
738 case ARM::VLDRS:
739 Limit = 32;
740 break;
741 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000742
Evan Cheng10043e22007-01-19 07:51:42 +0000743 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
744 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000745 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
746 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000747 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000748 // Register numbers must be in ascending order. For VFP / NEON load and
749 // store multiples, the registers must also be consecutive and within the
750 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000751 if (Reg != ARM::SP &&
752 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000753 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000754 ((Count < Limit) && RegNum == PRegNum+1)) &&
755 // On Swift we don't want vldm/vstm to start with a odd register num
756 // because Q register unaligned vldm/vstm need more uops.
757 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000758 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000759 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000760 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000761 } else {
762 // Can't merge this in. Try merge the earlier ones first.
Moritz Roth378a43b2014-08-15 17:00:20 +0000763 // We need to compute BaseKill here because the MemOps may have been
764 // reordered.
765 BaseKill = Loc->killsRegister(Base);
766
767 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base,
768 BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000769 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
770 MemOps, Merges);
771 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000772 }
773
Moritz Roth378a43b2014-08-15 17:00:20 +0000774 if (MemOps[i].Position > MemOps[insertAfter].Position) {
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000775 insertAfter = i;
Moritz Roth378a43b2014-08-15 17:00:20 +0000776 Loc = MemOps[i].MBBI;
777 }
Evan Cheng10043e22007-01-19 07:51:42 +0000778 }
779
Moritz Roth378a43b2014-08-15 17:00:20 +0000780 BaseKill = Loc->killsRegister(Base);
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000781 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
782 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000783}
784
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000785static bool definesCPSR(MachineInstr *MI) {
786 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
787 const MachineOperand &MO = MI->getOperand(i);
788 if (!MO.isReg())
789 continue;
790 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
791 // If the instruction has live CPSR def, then it's not safe to fold it
792 // into load / store.
793 return true;
794 }
795
796 return false;
797}
798
799static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
800 unsigned Bytes, unsigned Limit,
801 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000802 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000803 if (!MI)
804 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000805
806 bool CheckCPSRDef = false;
807 switch (MI->getOpcode()) {
808 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000809 case ARM::tSUBi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000810 case ARM::t2SUBri:
811 case ARM::SUBri:
812 CheckCPSRDef = true;
813 // fallthrough
814 case ARM::tSUBspi:
815 break;
816 }
Evan Cheng71756e72009-08-04 01:43:45 +0000817
818 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000819 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000820 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000821
James Molloy556763d2014-05-16 14:14:30 +0000822 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi ||
823 MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000824 if (!(MI->getOperand(0).getReg() == Base &&
825 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000826 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000827 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000828 MyPredReg == PredReg))
829 return false;
830
831 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000832}
833
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000834static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
835 unsigned Bytes, unsigned Limit,
836 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000837 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000838 if (!MI)
839 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000840
841 bool CheckCPSRDef = false;
842 switch (MI->getOpcode()) {
843 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000844 case ARM::tADDi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000845 case ARM::t2ADDri:
846 case ARM::ADDri:
847 CheckCPSRDef = true;
848 // fallthrough
849 case ARM::tADDspi:
850 break;
851 }
Evan Cheng71756e72009-08-04 01:43:45 +0000852
Bob Wilsonaf371b42010-08-27 21:44:35 +0000853 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000854 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000855 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000856
James Molloy556763d2014-05-16 14:14:30 +0000857 unsigned Scale = (MI->getOpcode() == ARM::tADDspi ||
858 MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000859 if (!(MI->getOperand(0).getReg() == Base &&
860 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000861 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000862 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000863 MyPredReg == PredReg))
864 return false;
865
866 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000867}
868
869static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
870 switch (MI->getOpcode()) {
871 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000872 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000873 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +0000874 case ARM::tLDRi:
875 case ARM::tSTRi:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000876 case ARM::t2LDRi8:
877 case ARM::t2LDRi12:
878 case ARM::t2STRi8:
879 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000880 case ARM::VLDRS:
881 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000882 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000883 case ARM::VLDRD:
884 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000885 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000886 case ARM::LDMIA:
887 case ARM::LDMDA:
888 case ARM::LDMDB:
889 case ARM::LDMIB:
890 case ARM::STMIA:
891 case ARM::STMDA:
892 case ARM::STMDB:
893 case ARM::STMIB:
James Molloy556763d2014-05-16 14:14:30 +0000894 case ARM::tLDMIA:
895 case ARM::tLDMIA_UPD:
896 case ARM::tSTMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000897 case ARM::t2LDMIA:
898 case ARM::t2LDMDB:
899 case ARM::t2STMIA:
900 case ARM::t2STMDB:
901 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000902 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000903 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000904 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000905 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000906 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +0000907 }
908}
909
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000910static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
911 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000912 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000913 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000914 case ARM::LDMIA:
915 case ARM::LDMDA:
916 case ARM::LDMDB:
917 case ARM::LDMIB:
918 switch (Mode) {
919 default: llvm_unreachable("Unhandled submode!");
920 case ARM_AM::ia: return ARM::LDMIA_UPD;
921 case ARM_AM::ib: return ARM::LDMIB_UPD;
922 case ARM_AM::da: return ARM::LDMDA_UPD;
923 case ARM_AM::db: return ARM::LDMDB_UPD;
924 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000925 case ARM::STMIA:
926 case ARM::STMDA:
927 case ARM::STMDB:
928 case ARM::STMIB:
929 switch (Mode) {
930 default: llvm_unreachable("Unhandled submode!");
931 case ARM_AM::ia: return ARM::STMIA_UPD;
932 case ARM_AM::ib: return ARM::STMIB_UPD;
933 case ARM_AM::da: return ARM::STMDA_UPD;
934 case ARM_AM::db: return ARM::STMDB_UPD;
935 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000936 case ARM::t2LDMIA:
937 case ARM::t2LDMDB:
938 switch (Mode) {
939 default: llvm_unreachable("Unhandled submode!");
940 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
941 case ARM_AM::db: return ARM::t2LDMDB_UPD;
942 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000943 case ARM::t2STMIA:
944 case ARM::t2STMDB:
945 switch (Mode) {
946 default: llvm_unreachable("Unhandled submode!");
947 case ARM_AM::ia: return ARM::t2STMIA_UPD;
948 case ARM_AM::db: return ARM::t2STMDB_UPD;
949 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000950 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000951 switch (Mode) {
952 default: llvm_unreachable("Unhandled submode!");
953 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
954 case ARM_AM::db: return ARM::VLDMSDB_UPD;
955 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000956 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000957 switch (Mode) {
958 default: llvm_unreachable("Unhandled submode!");
959 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
960 case ARM_AM::db: return ARM::VLDMDDB_UPD;
961 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000962 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000963 switch (Mode) {
964 default: llvm_unreachable("Unhandled submode!");
965 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
966 case ARM_AM::db: return ARM::VSTMSDB_UPD;
967 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000968 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000969 switch (Mode) {
970 default: llvm_unreachable("Unhandled submode!");
971 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
972 case ARM_AM::db: return ARM::VSTMDDB_UPD;
973 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000974 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000975}
976
Evan Cheng4605e8a2009-07-09 23:11:34 +0000977/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000978/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +0000979///
980/// stmia rn, <ra, rb, rc>
981/// rn := rn + 4 * 3;
982/// =>
983/// stmia rn!, <ra, rb, rc>
984///
985/// rn := rn - 4 * 3;
986/// ldmia rn, <ra, rb, rc>
987/// =>
988/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +0000989bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
990 MachineBasicBlock::iterator MBBI,
991 bool &Advance,
992 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +0000993 // Thumb1 is already using updating loads/stores.
994 if (isThumb1) return false;
995
Evan Cheng10043e22007-01-19 07:51:42 +0000996 MachineInstr *MI = MBBI;
997 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000998 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000999 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +00001000 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001001 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001002 int Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +00001003 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001004
Bob Wilson13ce07f2010-08-27 23:18:17 +00001005 // Can't use an updating ld/st if the base register is also a dest
1006 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001007 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001008 if (MI->getOperand(i).getReg() == Base)
1009 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001010
1011 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +00001012 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +00001013
Bob Wilson947f04b2010-03-13 01:08:20 +00001014 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001015 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1016 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001017 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001018 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1019 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001020 if (Mode == ARM_AM::ia &&
1021 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1022 Mode = ARM_AM::db;
1023 DoMerge = true;
1024 } else if (Mode == ARM_AM::ib &&
1025 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1026 Mode = ARM_AM::da;
1027 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001028 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001029 if (DoMerge)
1030 MBB.erase(PrevMBBI);
1031 }
Evan Cheng10043e22007-01-19 07:51:42 +00001032
Bob Wilson947f04b2010-03-13 01:08:20 +00001033 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001034 MachineBasicBlock::iterator EndMBBI = MBB.end();
1035 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001036 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001037 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1038 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001039 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
1040 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1041 DoMerge = true;
1042 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
1043 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1044 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +00001045 }
1046 if (DoMerge) {
1047 if (NextMBBI == I) {
1048 Advance = true;
1049 ++I;
1050 }
1051 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001052 }
1053 }
1054
Bob Wilson947f04b2010-03-13 01:08:20 +00001055 if (!DoMerge)
1056 return false;
1057
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001058 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +00001059 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
1060 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001061 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001062 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001063
Bob Wilson947f04b2010-03-13 01:08:20 +00001064 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001065 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001066 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001067
Bob Wilson947f04b2010-03-13 01:08:20 +00001068 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001069 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001070
1071 MBB.erase(MBBI);
1072 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001073}
1074
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001075static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1076 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001077 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001078 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001079 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001080 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001081 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001082 case ARM::VLDRS:
1083 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1084 case ARM::VLDRD:
1085 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1086 case ARM::VSTRS:
1087 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1088 case ARM::VSTRD:
1089 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001090 case ARM::t2LDRi8:
1091 case ARM::t2LDRi12:
1092 return ARM::t2LDR_PRE;
1093 case ARM::t2STRi8:
1094 case ARM::t2STRi12:
1095 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001096 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001097 }
Evan Cheng10043e22007-01-19 07:51:42 +00001098}
1099
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001100static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1101 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001102 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001103 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001104 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001105 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001106 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001107 case ARM::VLDRS:
1108 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1109 case ARM::VLDRD:
1110 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1111 case ARM::VSTRS:
1112 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1113 case ARM::VSTRD:
1114 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001115 case ARM::t2LDRi8:
1116 case ARM::t2LDRi12:
1117 return ARM::t2LDR_POST;
1118 case ARM::t2STRi8:
1119 case ARM::t2STRi12:
1120 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001121 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001122 }
Evan Cheng10043e22007-01-19 07:51:42 +00001123}
1124
Evan Cheng4605e8a2009-07-09 23:11:34 +00001125/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +00001126/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001127bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
1128 MachineBasicBlock::iterator MBBI,
1129 const TargetInstrInfo *TII,
1130 bool &Advance,
1131 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001132 // Thumb1 doesn't have updating LDR/STR.
1133 // FIXME: Use LDM/STM with single register instead.
1134 if (isThumb1) return false;
1135
Evan Cheng10043e22007-01-19 07:51:42 +00001136 MachineInstr *MI = MBBI;
1137 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +00001138 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001139 unsigned Bytes = getLSMultipleTransferSize(MI);
1140 int Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +00001141 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001142 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1143 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001144 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1145 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001146 if (MI->getOperand(2).getImm() != 0)
1147 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001148 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001149 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001150
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001151 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +00001152 // Can't do the merge if the destination register is the same as the would-be
1153 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001154 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001155 return false;
1156
Evan Cheng94f04c62007-07-05 07:18:20 +00001157 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001158 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001159 bool DoMerge = false;
1160 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1161 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +00001162 // AM2 - 12 bits, thumb2 - 8 bits.
1163 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001164
1165 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001166 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1167 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001168 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001169 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1170 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001171 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001172 DoMerge = true;
1173 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001174 } else if (!isAM5 &&
1175 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001176 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001177 }
Bob Wilsonaf10d272010-03-12 22:50:09 +00001178 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001179 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +00001180 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001181 }
Evan Cheng10043e22007-01-19 07:51:42 +00001182 }
1183
Bob Wilsonaf10d272010-03-12 22:50:09 +00001184 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +00001185 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001186 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001187 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001188 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1189 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001190 if (!isAM5 &&
1191 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001192 DoMerge = true;
1193 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001194 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001195 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001196 }
Evan Chengd0e360e2007-09-19 21:48:07 +00001197 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001198 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +00001199 if (NextMBBI == I) {
1200 Advance = true;
1201 ++I;
1202 }
Evan Cheng10043e22007-01-19 07:51:42 +00001203 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +00001204 }
Evan Cheng10043e22007-01-19 07:51:42 +00001205 }
1206
1207 if (!DoMerge)
1208 return false;
1209
Bob Wilson53149402010-03-13 00:43:32 +00001210 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001211 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001212 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1213 // updating load/store-multiple instructions can be used with only one
1214 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001215 MachineOperand &MO = MI->getOperand(0);
1216 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001217 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001218 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001219 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001220 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1221 getKillRegState(MO.isKill())));
1222 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001223 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001224 // LDR_PRE, LDR_POST
1225 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001226 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001227 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1228 .addReg(Base, RegState::Define)
1229 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1230 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001231 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001232 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1233 .addReg(Base, RegState::Define)
1234 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1235 }
Jim Grosbach23254742011-08-12 22:20:41 +00001236 } else {
1237 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001238 // t2LDR_PRE, t2LDR_POST
1239 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1240 .addReg(Base, RegState::Define)
1241 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001242 }
Evan Cheng71756e72009-08-04 01:43:45 +00001243 } else {
1244 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001245 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1246 // the vestigal zero-reg offset register. When that's fixed, this clause
1247 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001248 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1249 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001250 // STR_PRE, STR_POST
1251 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1252 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1253 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001254 } else {
1255 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001256 // t2STR_PRE, t2STR_POST
1257 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1258 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1259 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001260 }
Evan Cheng10043e22007-01-19 07:51:42 +00001261 }
1262 MBB.erase(MBBI);
1263
1264 return true;
1265}
1266
Eric Christopher8f2cd022011-05-25 21:19:19 +00001267/// isMemoryOp - Returns true if instruction is a memory operation that this
1268/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001269static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001270 // When no memory operands are present, conservatively assume unaligned,
1271 // volatile, unfoldable.
1272 if (!MI->hasOneMemOperand())
1273 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001274
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001275 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001276
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001277 // Don't touch volatile memory accesses - we may be changing their order.
1278 if (MMO->isVolatile())
1279 return false;
1280
1281 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1282 // not.
1283 if (MMO->getAlignment() < 4)
1284 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001285
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001286 // str <undef> could probably be eliminated entirely, but for now we just want
1287 // to avoid making a mess of it.
1288 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1289 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1290 MI->getOperand(0).isUndef())
1291 return false;
1292
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001293 // Likewise don't mess with references to undefined addresses.
1294 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1295 MI->getOperand(1).isUndef())
1296 return false;
1297
Evan Chengd28de672007-03-06 18:02:41 +00001298 int Opcode = MI->getOpcode();
1299 switch (Opcode) {
1300 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001301 case ARM::VLDRS:
1302 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001303 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001304 case ARM::VLDRD:
1305 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001306 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001307 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001308 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001309 case ARM::tLDRi:
1310 case ARM::tSTRi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001311 case ARM::t2LDRi8:
1312 case ARM::t2LDRi12:
1313 case ARM::t2STRi8:
1314 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001315 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001316 }
1317 return false;
1318}
1319
Evan Cheng977195e2007-03-08 02:55:08 +00001320/// AdvanceRS - Advance register scavenger to just before the earliest memory
1321/// op that is being merged.
1322void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1323 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1324 unsigned Position = MemOps[0].Position;
1325 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1326 if (MemOps[i].Position < Position) {
1327 Position = MemOps[i].Position;
1328 Loc = MemOps[i].MBBI;
1329 }
1330 }
1331
1332 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001333 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001334}
1335
Evan Cheng185c9ef2009-06-13 09:12:55 +00001336static int getMemoryOpOffset(const MachineInstr *MI) {
1337 int Opcode = MI->getOpcode();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001338 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001339 unsigned NumOperands = MI->getDesc().getNumOperands();
1340 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001341
1342 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1343 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001344 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach338de3e2010-10-27 23:12:14 +00001345 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001346 return OffField;
1347
James Molloy556763d2014-05-16 14:14:30 +00001348 // Thumb1 immediate offsets are scaled by 4
1349 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi)
1350 return OffField * 4;
1351
Jim Grosbach338de3e2010-10-27 23:12:14 +00001352 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1353 : ARM_AM::getAM5Offset(OffField) * 4;
1354 if (isAM3) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001355 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1356 Offset = -Offset;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001357 } else {
1358 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1359 Offset = -Offset;
1360 }
1361 return Offset;
1362}
1363
Evan Cheng1283c6a2009-06-15 08:28:29 +00001364static void InsertLDR_STR(MachineBasicBlock &MBB,
1365 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001366 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001367 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001368 unsigned Reg, bool RegDeadKill, bool RegUndef,
1369 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001370 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001371 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001372 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001373 if (isDef) {
1374 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1375 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001376 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001377 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001378 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1379 } else {
1380 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1381 TII->get(NewOpc))
1382 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1383 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001384 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1385 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001386}
1387
1388bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1389 MachineBasicBlock::iterator &MBBI) {
1390 MachineInstr *MI = &*MBBI;
1391 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001392 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1393 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001394 const MachineOperand &BaseOp = MI->getOperand(2);
1395 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001396 unsigned EvenReg = MI->getOperand(0).getReg();
1397 unsigned OddReg = MI->getOperand(1).getReg();
1398 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1399 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001400 // ARM errata 602117: LDRD with base in list may result in incorrect base
1401 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001402 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001403 if (!Errata602117 &&
1404 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001405 return false;
1406
Evan Cheng1fb4de82010-06-21 21:21:14 +00001407 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001408 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1409 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001410 bool EvenDeadKill = isLd ?
1411 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001412 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001413 bool OddDeadKill = isLd ?
1414 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001415 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001416 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001417 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001418 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1419 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001420 int OffImm = getMemoryOpOffset(MI);
1421 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001422 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001423
Jim Grosbach338de3e2010-10-27 23:12:14 +00001424 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001425 // Ascending register numbers and no offset. It's safe to change it to a
1426 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001427 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001428 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1429 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001430 if (isLd) {
1431 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1432 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001433 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001434 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001435 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001436 ++NumLDRD2LDM;
1437 } else {
1438 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1439 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001440 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001441 .addReg(EvenReg,
1442 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1443 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001444 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001445 ++NumSTRD2STM;
1446 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001447 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001448 } else {
1449 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001450 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001451 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001452 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001453 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1454 // so adjust and use t2LDRi12 here for that.
1455 unsigned NewOpc2 = (isLd)
1456 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1457 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001458 DebugLoc dl = MBBI->getDebugLoc();
1459 // If this is a load and base register is killed, it may have been
1460 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001461 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001462 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001463 (TRI->regsOverlap(EvenReg, BaseReg))) {
1464 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001465 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001466 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001467 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001468 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001469 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001470 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1471 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001472 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001473 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001474 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001475 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001476 // If the two source operands are the same, the kill marker is
1477 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001478 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1479 EvenDeadKill = false;
1480 OddDeadKill = true;
1481 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001482 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001483 if (EvenReg == BaseReg)
1484 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001485 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001486 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001487 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001488 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001489 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001490 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001491 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001492 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001493 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001494 }
Evan Cheng0e796032009-06-18 02:04:01 +00001495 if (isLd)
1496 ++NumLDRD2LDR;
1497 else
1498 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001499 }
1500
Evan Cheng1283c6a2009-06-15 08:28:29 +00001501 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001502 MBBI = NewBBI;
1503 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001504 }
1505 return false;
1506}
1507
Evan Cheng10043e22007-01-19 07:51:42 +00001508/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1509/// ops of the same base and incrementing offset into LDM / STM ops.
1510bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1511 unsigned NumMerges = 0;
1512 unsigned NumMemOps = 0;
1513 MemOpQueue MemOps;
1514 unsigned CurrBase = 0;
1515 int CurrOpc = -1;
1516 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001517 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001518 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001519 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001520 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001521
Evan Cheng2818fdd2007-03-07 02:38:05 +00001522 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001523 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1524 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001525 if (FixInvalidRegPairOp(MBB, MBBI))
1526 continue;
1527
Evan Cheng10043e22007-01-19 07:51:42 +00001528 bool Advance = false;
1529 bool TryMerge = false;
1530 bool Clobber = false;
1531
Evan Chengd28de672007-03-06 18:02:41 +00001532 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001533 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +00001534 int Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001535 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001536 const MachineOperand &MO = MBBI->getOperand(0);
1537 unsigned Reg = MO.getReg();
1538 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001539 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001540 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001541 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001542 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001543 // Watch out for:
1544 // r4 := ldr [r5]
1545 // r5 := ldr [r5, #4]
1546 // r6 := ldr [r5, #8]
1547 //
1548 // The second ldr has effectively broken the chain even though it
1549 // looks like the later ldr(s) use the same base register. Try to
1550 // merge the ldr's so far, including this one. But don't try to
1551 // combine the following ldr(s).
Evan Cheng4605e8a2009-07-09 23:11:34 +00001552 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Hao Liua2ff6982013-04-18 09:11:08 +00001553
1554 // Watch out for:
1555 // r4 := ldr [r0, #8]
1556 // r4 := ldr [r0, #4]
1557 //
1558 // The optimization may reorder the second ldr in front of the first
1559 // ldr, which violates write after write(WAW) dependence. The same as
1560 // str. Try to merge inst(s) already in MemOps.
1561 bool Overlap = false;
1562 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1563 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1564 Overlap = true;
1565 break;
1566 }
1567 }
1568
Evan Cheng10043e22007-01-19 07:51:42 +00001569 if (CurrBase == 0 && !Clobber) {
1570 // Start of a new chain.
1571 CurrBase = Base;
1572 CurrOpc = Opcode;
1573 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001574 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001575 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001576 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001577 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001578 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001579 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001580 if (Clobber) {
1581 TryMerge = true;
1582 Advance = true;
1583 }
1584
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001585 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001586 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001587 // Continue adding to the queue.
1588 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001589 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1590 Position, MBBI));
1591 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001592 Advance = true;
1593 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001594 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1595 I != E; ++I) {
1596 if (Offset < I->Offset) {
1597 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1598 Position, MBBI));
1599 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001600 Advance = true;
1601 break;
Renato Golin91de8282013-04-05 16:39:53 +00001602 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001603 // Collision! This can't be merged!
1604 break;
1605 }
1606 }
1607 }
1608 }
1609 }
1610 }
1611
Jim Grosbach5fa01582010-06-09 22:21:24 +00001612 if (MBBI->isDebugValue()) {
1613 ++MBBI;
1614 if (MBBI == E)
1615 // Reach the end of the block, try merging the memory instructions.
1616 TryMerge = true;
1617 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001618 ++Position;
1619 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001620 if (MBBI == E)
1621 // Reach the end of the block, try merging the memory instructions.
1622 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001623 } else {
Evan Cheng10043e22007-01-19 07:51:42 +00001624 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001625 }
Evan Cheng10043e22007-01-19 07:51:42 +00001626
1627 if (TryMerge) {
1628 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001629 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001630 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001631 AdvanceRS(MBB, MemOps);
James Molloy556763d2014-05-16 14:14:30 +00001632
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001633 // Find a scratch register.
James Molloy556763d2014-05-16 14:14:30 +00001634 unsigned Scratch =
1635 RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass);
1636
Evan Cheng2818fdd2007-03-07 02:38:05 +00001637 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001638 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001639
1640 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001641 Merges.clear();
1642 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1643 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001644
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001645 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001646 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001647 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001648 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001649 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001650 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001651
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001652 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001653 // that were not merged to form LDM/STM ops.
1654 for (unsigned i = 0; i != NumMemOps; ++i)
1655 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001656 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001657 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001658
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001659 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001660 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001661 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001662 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001663 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001664 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001665 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001666 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001667 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001668 }
Evan Cheng10043e22007-01-19 07:51:42 +00001669
1670 CurrBase = 0;
1671 CurrOpc = -1;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001672 CurrSize = 0;
1673 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001674 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001675 if (NumMemOps) {
1676 MemOps.clear();
1677 NumMemOps = 0;
1678 }
1679
1680 // If iterator hasn't been advanced and this is not a memory op, skip it.
1681 // It can't start a new chain anyway.
1682 if (!Advance && !isMemOp && MBBI != E) {
1683 ++Position;
1684 ++MBBI;
1685 }
1686 }
1687 }
1688 return NumMerges > 0;
1689}
1690
Bob Wilson162242b2010-03-20 22:20:40 +00001691/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001692/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001693/// directly restore the value of LR into pc.
1694/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001695/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001696/// or
1697/// ldmfd sp!, {..., lr}
1698/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001699/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001700/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001701bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001702 // Thumb1 LDM doesn't allow high registers.
1703 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001704 if (MBB.empty()) return false;
1705
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001706 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001707 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001708 (MBBI->getOpcode() == ARM::BX_RET ||
1709 MBBI->getOpcode() == ARM::tBX_RET ||
1710 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001711 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001712 unsigned Opcode = PrevMI->getOpcode();
1713 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1714 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1715 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001716 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001717 if (MO.getReg() != ARM::LR)
1718 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001719 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1720 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1721 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001722 PrevMI->setDesc(TII->get(NewOpc));
1723 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001724 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001725 MBB.erase(MBBI);
1726 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001727 }
1728 }
1729 return false;
1730}
1731
1732bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengd28de672007-03-06 18:02:41 +00001733 const TargetMachine &TM = Fn.getTarget();
Eric Christopherd9134482014-08-04 21:25:23 +00001734 TL = TM.getSubtargetImpl()->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001735 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopherd9134482014-08-04 21:25:23 +00001736 TII = TM.getSubtargetImpl()->getInstrInfo();
1737 TRI = TM.getSubtargetImpl()->getRegisterInfo();
Evan Chengc3770ac2011-11-08 21:21:09 +00001738 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001739 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001740 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001741 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1742
James Molloyf6419cf2014-06-16 16:42:53 +00001743 // FIXME: Temporarily disabling for Thumb-1 due to miscompiles
James Molloyc1fd09b2014-06-17 12:31:41 +00001744 if (isThumb1) {
1745 delete RS;
James Molloyf6419cf2014-06-16 16:42:53 +00001746 return false;
James Molloyc1fd09b2014-06-17 12:31:41 +00001747 }
James Molloyf6419cf2014-06-16 16:42:53 +00001748
Evan Cheng10043e22007-01-19 07:51:42 +00001749 bool Modified = false;
1750 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1751 ++MFI) {
1752 MachineBasicBlock &MBB = *MFI;
1753 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson914df822011-01-06 19:24:41 +00001754 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1755 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001756 }
Evan Chengd28de672007-03-06 18:02:41 +00001757
1758 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001759 return Modified;
1760}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001761
1762
1763/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1764/// load / stores from consecutive locations close to make it more
1765/// likely they will be combined later.
1766
1767namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001768 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001769 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001770 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001771
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001772 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001773 const TargetInstrInfo *TII;
1774 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001775 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001776 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001777 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001778
Craig Topper6bc27bf2014-03-10 02:09:33 +00001779 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001780
Craig Topper6bc27bf2014-03-10 02:09:33 +00001781 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001782 return "ARM pre- register allocation load / store optimization pass";
1783 }
1784
1785 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001786 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1787 unsigned &NewOpc, unsigned &EvenReg,
1788 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001789 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001790 unsigned &PredReg, ARMCC::CondCodes &Pred,
1791 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001792 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001793 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001794 unsigned Base, bool isLd,
1795 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1796 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1797 };
1798 char ARMPreAllocLoadStoreOpt::ID = 0;
1799}
1800
1801bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopherfc6de422014-08-05 02:39:49 +00001802 TD = Fn.getSubtarget().getDataLayout();
1803 TII = Fn.getSubtarget().getInstrInfo();
1804 TRI = Fn.getSubtarget().getRegisterInfo();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001805 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001806 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001807 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001808
1809 bool Modified = false;
1810 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1811 ++MFI)
1812 Modified |= RescheduleLoadStoreInstrs(MFI);
1813
1814 return Modified;
1815}
1816
Evan Chengb4b20bb2009-06-19 23:17:27 +00001817static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1818 MachineBasicBlock::iterator I,
1819 MachineBasicBlock::iterator E,
1820 SmallPtrSet<MachineInstr*, 4> &MemOps,
1821 SmallSet<unsigned, 4> &MemRegs,
1822 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001823 // Are there stores / loads / calls between them?
1824 // FIXME: This is overly conservative. We should make use of alias information
1825 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001826 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001827 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001828 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001829 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001830 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001831 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001832 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001833 return false;
1834 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001835 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001836 return false;
1837 // It's not safe to move the first 'str' down.
1838 // str r1, [r0]
1839 // strh r5, [r0]
1840 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001841 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001842 return false;
1843 }
1844 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1845 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001846 if (!MO.isReg())
1847 continue;
1848 unsigned Reg = MO.getReg();
1849 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001850 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001851 if (Reg != Base && !MemRegs.count(Reg))
1852 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001853 }
1854 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001855
1856 // Estimate register pressure increase due to the transformation.
1857 if (MemRegs.size() <= 4)
1858 // Ok if we are moving small number of instructions.
1859 return true;
1860 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001861}
1862
Andrew Trick28c1d182011-11-11 22:18:09 +00001863
1864/// Copy Op0 and Op1 operands into a new array assigned to MI.
1865static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1866 MachineInstr *Op1) {
1867 assert(MI->memoperands_empty() && "expected a new machineinstr");
1868 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1869 + (Op1->memoperands_end() - Op1->memoperands_begin());
1870
1871 MachineFunction *MF = MI->getParent()->getParent();
1872 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1873 MachineSDNode::mmo_iterator MemEnd =
1874 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1875 MemEnd =
1876 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1877 MI->setMemRefs(MemBegin, MemEnd);
1878}
1879
Evan Chengeba57e42009-06-15 20:54:56 +00001880bool
1881ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1882 DebugLoc &dl,
1883 unsigned &NewOpc, unsigned &EvenReg,
1884 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001885 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001886 ARMCC::CondCodes &Pred,
1887 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001888 // Make sure we're allowed to generate LDRD/STRD.
1889 if (!STI->hasV5TEOps())
1890 return false;
1891
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001892 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001893 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001894 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001895 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001896 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001897 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001898 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001899 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001900 NewOpc = ARM::t2LDRDi8;
1901 Scale = 4;
1902 isT2 = true;
1903 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1904 NewOpc = ARM::t2STRDi8;
1905 Scale = 4;
1906 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001907 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001908 return false;
James Molloybb73c232014-05-16 14:08:46 +00001909 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001910
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001911 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001912 // At the moment, we ignore the memoryoperand's value.
1913 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001914 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001915 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001916 return false;
1917
Dan Gohman48b185d2009-09-25 20:36:54 +00001918 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001919 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001920 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001921 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001922 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001923 if (Align < ReqAlign)
1924 return false;
1925
1926 // Then make sure the immediate offset fits.
1927 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001928 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001929 int Limit = (1 << 8) * Scale;
1930 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1931 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001932 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001933 } else {
1934 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1935 if (OffImm < 0) {
1936 AddSub = ARM_AM::sub;
1937 OffImm = - OffImm;
1938 }
1939 int Limit = (1 << 8) * Scale;
1940 if (OffImm >= Limit || (OffImm & (Scale-1)))
1941 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001942 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001943 }
Evan Chengeba57e42009-06-15 20:54:56 +00001944 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00001945 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00001946 if (EvenReg == OddReg)
1947 return false;
1948 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001949 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001950 dl = Op0->getDebugLoc();
1951 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001952}
1953
Evan Cheng185c9ef2009-06-13 09:12:55 +00001954bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001955 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001956 unsigned Base, bool isLd,
1957 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1958 bool RetVal = false;
1959
1960 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00001961 std::sort(Ops.begin(), Ops.end(),
1962 [](const MachineInstr *LHS, const MachineInstr *RHS) {
1963 int LOffset = getMemoryOpOffset(LHS);
1964 int ROffset = getMemoryOpOffset(RHS);
1965 assert(LHS == RHS || LOffset != ROffset);
1966 return LOffset > ROffset;
1967 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00001968
1969 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00001970 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00001971 // 1. Any def of base.
1972 // 2. Any gaps.
1973 while (Ops.size() > 1) {
1974 unsigned FirstLoc = ~0U;
1975 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00001976 MachineInstr *FirstOp = nullptr;
1977 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001978 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00001979 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001980 unsigned LastBytes = 0;
1981 unsigned NumMove = 0;
1982 for (int i = Ops.size() - 1; i >= 0; --i) {
1983 MachineInstr *Op = Ops[i];
1984 unsigned Loc = MI2LocMap[Op];
1985 if (Loc <= FirstLoc) {
1986 FirstLoc = Loc;
1987 FirstOp = Op;
1988 }
1989 if (Loc >= LastLoc) {
1990 LastLoc = Loc;
1991 LastOp = Op;
1992 }
1993
Andrew Trick642f0f62012-01-11 03:56:08 +00001994 unsigned LSMOpcode
1995 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1996 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00001997 break;
1998
Evan Cheng185c9ef2009-06-13 09:12:55 +00001999 int Offset = getMemoryOpOffset(Op);
2000 unsigned Bytes = getLSMultipleTransferSize(Op);
2001 if (LastBytes) {
2002 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2003 break;
2004 }
2005 LastOffset = Offset;
2006 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002007 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002008 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002009 break;
2010 }
2011
2012 if (NumMove <= 1)
2013 Ops.pop_back();
2014 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002015 SmallPtrSet<MachineInstr*, 4> MemOps;
2016 SmallSet<unsigned, 4> MemRegs;
2017 for (int i = NumMove-1; i >= 0; --i) {
2018 MemOps.insert(Ops[i]);
2019 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2020 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002021
2022 // Be conservative, if the instructions are too far apart, don't
2023 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002024 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002025 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002026 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2027 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002028 if (!DoMove) {
2029 for (unsigned i = 0; i != NumMove; ++i)
2030 Ops.pop_back();
2031 } else {
2032 // This is the new location for the loads / stores.
2033 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002034 while (InsertPos != MBB->end()
2035 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002036 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002037
2038 // If we are moving a pair of loads / stores, see if it makes sense
2039 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002040 MachineInstr *Op0 = Ops.back();
2041 MachineInstr *Op1 = Ops[Ops.size()-2];
2042 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002043 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002044 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002045 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002046 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002047 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002048 DebugLoc dl;
2049 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00002050 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002051 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002052 Ops.pop_back();
2053 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002054
Evan Cheng6cc775f2011-06-28 19:10:37 +00002055 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002056 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002057 MRI->constrainRegClass(EvenReg, TRC);
2058 MRI->constrainRegClass(OddReg, TRC);
2059
Evan Chengeba57e42009-06-15 20:54:56 +00002060 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002061 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002062 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002063 .addReg(EvenReg, RegState::Define)
2064 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002065 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002066 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002067 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002068 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002069 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002070 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002071 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002072 concatenateMemOperands(MIB, Op0, Op1);
2073 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002074 ++NumLDRDFormed;
2075 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002076 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002077 .addReg(EvenReg)
2078 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002079 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002080 // FIXME: We're converting from LDRi12 to an insn that still
2081 // uses addrmode2, so we need an explicit offset reg. It should
2082 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002083 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002084 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002085 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002086 concatenateMemOperands(MIB, Op0, Op1);
2087 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002088 ++NumSTRDFormed;
2089 }
2090 MBB->erase(Op0);
2091 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002092
2093 // Add register allocation hints to form register pairs.
2094 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
2095 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002096 } else {
2097 for (unsigned i = 0; i != NumMove; ++i) {
2098 MachineInstr *Op = Ops.back();
2099 Ops.pop_back();
2100 MBB->splice(InsertPos, MBB, Op);
2101 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002102 }
2103
2104 NumLdStMoved += NumMove;
2105 RetVal = true;
2106 }
2107 }
2108 }
2109
2110 return RetVal;
2111}
2112
2113bool
2114ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2115 bool RetVal = false;
2116
2117 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2118 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2119 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2120 SmallVector<unsigned, 4> LdBases;
2121 SmallVector<unsigned, 4> StBases;
2122
2123 unsigned Loc = 0;
2124 MachineBasicBlock::iterator MBBI = MBB->begin();
2125 MachineBasicBlock::iterator E = MBB->end();
2126 while (MBBI != E) {
2127 for (; MBBI != E; ++MBBI) {
2128 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002129 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002130 // Stop at barriers.
2131 ++MBBI;
2132 break;
2133 }
2134
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002135 if (!MI->isDebugValue())
2136 MI2LocMap[MI] = ++Loc;
2137
Evan Cheng185c9ef2009-06-13 09:12:55 +00002138 if (!isMemoryOp(MI))
2139 continue;
2140 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002141 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002142 continue;
2143
Evan Chengfd6aad72009-09-25 21:44:53 +00002144 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002145 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002146 unsigned Base = MI->getOperand(1).getReg();
2147 int Offset = getMemoryOpOffset(MI);
2148
2149 bool StopHere = false;
2150 if (isLd) {
2151 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2152 Base2LdsMap.find(Base);
2153 if (BI != Base2LdsMap.end()) {
2154 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2155 if (Offset == getMemoryOpOffset(BI->second[i])) {
2156 StopHere = true;
2157 break;
2158 }
2159 }
2160 if (!StopHere)
2161 BI->second.push_back(MI);
2162 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002163 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002164 LdBases.push_back(Base);
2165 }
2166 } else {
2167 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2168 Base2StsMap.find(Base);
2169 if (BI != Base2StsMap.end()) {
2170 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2171 if (Offset == getMemoryOpOffset(BI->second[i])) {
2172 StopHere = true;
2173 break;
2174 }
2175 }
2176 if (!StopHere)
2177 BI->second.push_back(MI);
2178 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002179 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002180 StBases.push_back(Base);
2181 }
2182 }
2183
2184 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002185 // Found a duplicate (a base+offset combination that's seen earlier).
2186 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002187 --Loc;
2188 break;
2189 }
2190 }
2191
2192 // Re-schedule loads.
2193 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2194 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002195 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002196 if (Lds.size() > 1)
2197 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2198 }
2199
2200 // Re-schedule stores.
2201 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2202 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002203 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002204 if (Sts.size() > 1)
2205 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2206 }
2207
2208 if (MBBI != E) {
2209 Base2LdsMap.clear();
2210 Base2StsMap.clear();
2211 LdBases.clear();
2212 StBases.clear();
2213 }
2214 }
2215
2216 return RetVal;
2217}
2218
2219
2220/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
2221/// optimization pass.
2222FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2223 if (PreAlloc)
2224 return new ARMPreAllocLoadStoreOpt();
2225 return new ARMLoadStoreOpt();
2226}