blob: f4021d7639b8ed28ff2c9c3ec3ebe6a275dc60ab [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86.td - Target definition file for the Intel X86 --*- tablegen -*-===//
Michael J. Spencerb88784c2011-04-14 14:33:36 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencerb88784c2011-04-14 14:33:36 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +00009//
Craig Topper271064e2011-10-11 06:44:02 +000010// This is a target description file for the Intel i386 architecture, referred
11// to here as the "X86" architecture.
Chris Lattner5da8e802003-08-03 15:47:49 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner25510802003-08-04 04:59:56 +000015// Get the target-independent interfaces which we are implementing...
Chris Lattner5da8e802003-08-03 15:47:49 +000016//
Evan Cheng977e7be2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Chris Lattner5da8e802003-08-03 15:47:49 +000018
19//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000020// X86 Subtarget state
Evan Cheng13bcc6c2011-07-07 21:06:52 +000021//
22
23def Mode64Bit : SubtargetFeature<"64bit-mode", "In64BitMode", "true",
24 "64-bit mode (x86_64)">;
Craig Topper3c80d622014-01-06 04:55:54 +000025def Mode32Bit : SubtargetFeature<"32bit-mode", "In32BitMode", "true",
26 "32-bit mode (80386)">;
27def Mode16Bit : SubtargetFeature<"16bit-mode", "In16BitMode", "true",
28 "16-bit mode (i8086)">;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000029
30//===----------------------------------------------------------------------===//
Anitha Boyapati426feb62012-08-16 03:50:04 +000031// X86 Subtarget features
Bill Wendlinge6182262007-05-04 20:38:40 +000032//===----------------------------------------------------------------------===//
Chris Lattnercc8c5812009-09-02 05:53:04 +000033
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +000034def FeatureX87 : SubtargetFeature<"x87","HasX87", "true",
35 "Enable X87 float instructions">;
36
Chris Lattnercc8c5812009-09-02 05:53:04 +000037def FeatureCMOV : SubtargetFeature<"cmov","HasCMov", "true",
38 "Enable conditional move instructions">;
39
Benjamin Kramer2f489232010-12-04 20:32:23 +000040def FeaturePOPCNT : SubtargetFeature<"popcnt", "HasPOPCNT", "true",
41 "Support POPCNT instruction">;
42
Craig Topper09b65982015-10-16 06:03:09 +000043def FeatureFXSR : SubtargetFeature<"fxsr", "HasFXSR", "true",
44 "Support fxsave/fxrestore instructions">;
45
Amjad Aboud1db6d7a2015-10-12 11:47:46 +000046def FeatureXSAVE : SubtargetFeature<"xsave", "HasXSAVE", "true",
47 "Support xsave instructions">;
48
49def FeatureXSAVEOPT: SubtargetFeature<"xsaveopt", "HasXSAVEOPT", "true",
50 "Support xsaveopt instructions">;
51
52def FeatureXSAVEC : SubtargetFeature<"xsavec", "HasXSAVEC", "true",
53 "Support xsavec instructions">;
54
55def FeatureXSAVES : SubtargetFeature<"xsaves", "HasXSAVES", "true",
56 "Support xsaves instructions">;
57
Bill Wendlinge6182262007-05-04 20:38:40 +000058def FeatureSSE1 : SubtargetFeature<"sse", "X86SSELevel", "SSE1",
59 "Enable SSE instructions",
Chris Lattnercc8c5812009-09-02 05:53:04 +000060 // SSE codegen depends on cmovs, and all
Michael J. Spencerb88784c2011-04-14 14:33:36 +000061 // SSE1+ processors support them.
Eric Christopher11e59832015-10-08 20:10:06 +000062 [FeatureCMOV]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000063def FeatureSSE2 : SubtargetFeature<"sse2", "X86SSELevel", "SSE2",
64 "Enable SSE2 instructions",
65 [FeatureSSE1]>;
66def FeatureSSE3 : SubtargetFeature<"sse3", "X86SSELevel", "SSE3",
67 "Enable SSE3 instructions",
68 [FeatureSSE2]>;
69def FeatureSSSE3 : SubtargetFeature<"ssse3", "X86SSELevel", "SSSE3",
70 "Enable SSSE3 instructions",
71 [FeatureSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000072def FeatureSSE41 : SubtargetFeature<"sse4.1", "X86SSELevel", "SSE41",
Nate Begemane14fdfa2008-02-03 07:18:54 +000073 "Enable SSE 4.1 instructions",
74 [FeatureSSSE3]>;
Rafael Espindola94a2c562013-08-23 20:21:34 +000075def FeatureSSE42 : SubtargetFeature<"sse4.2", "X86SSELevel", "SSE42",
Nate Begemane14fdfa2008-02-03 07:18:54 +000076 "Enable SSE 4.2 instructions",
Craig Topper7bd33052011-12-29 15:51:45 +000077 [FeatureSSE41]>;
Eric Christopher57a6e132015-11-14 03:04:00 +000078// The MMX subtarget feature is separate from the rest of the SSE features
79// because it's important (for odd compatibility reasons) to be able to
80// turn it off explicitly while allowing SSE+ to be on.
81def FeatureMMX : SubtargetFeature<"mmx","X863DNowLevel", "MMX",
82 "Enable MMX instructions">;
Bill Wendlinge6182262007-05-04 20:38:40 +000083def Feature3DNow : SubtargetFeature<"3dnow", "X863DNowLevel", "ThreeDNow",
Michael J. Spencer30088ba2011-04-15 00:32:41 +000084 "Enable 3DNow! instructions",
85 [FeatureMMX]>;
Bill Wendlinge6182262007-05-04 20:38:40 +000086def Feature3DNowA : SubtargetFeature<"3dnowa", "X863DNowLevel", "ThreeDNowA",
Bill Wendlingf985c492007-05-06 07:56:19 +000087 "Enable 3DNow! Athlon instructions",
88 [Feature3DNow]>;
Dan Gohman74037512009-02-03 00:04:43 +000089// All x86-64 hardware has SSE2, but we don't mark SSE2 as an implied
90// feature, because SSE2 can be disabled (e.g. for compiling OS kernels)
91// without disabling 64-bit mode.
Bill Wendlingf985c492007-05-06 07:56:19 +000092def Feature64Bit : SubtargetFeature<"64bit", "HasX86_64", "true",
Chris Lattner77f7dba2010-03-14 22:24:34 +000093 "Support 64-bit instructions",
94 [FeatureCMOV]>;
Nick Lewycky3be42b82013-10-05 20:11:44 +000095def FeatureCMPXCHG16B : SubtargetFeature<"cx16", "HasCmpxchg16b", "true",
Eli Friedman5e570422011-08-26 21:21:21 +000096 "64-bit with cmpxchg16b",
97 [Feature64Bit]>;
Ekaterina Romanovad5fa5542013-11-21 23:21:26 +000098def FeatureSlowSHLD : SubtargetFeature<"slow-shld", "IsSHLDSlow", "true",
99 "SHLD instruction is slow">;
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000100def FeatureSlowPMULLD : SubtargetFeature<"slow-pmulld", "IsPMULLDSlow", "true",
101 "PMULLD instruction is slow">;
Sanjay Patel30145672015-09-01 20:51:51 +0000102// FIXME: This should not apply to CPUs that do not have SSE.
103def FeatureSlowUAMem16 : SubtargetFeature<"slow-unaligned-mem-16",
104 "IsUAMem16Slow", "true",
105 "Slow unaligned 16-byte memory access">;
Sanjay Patel501890e2014-11-21 17:40:04 +0000106def FeatureSlowUAMem32 : SubtargetFeature<"slow-unaligned-mem-32",
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000107 "IsUAMem32Slow", "true",
108 "Slow unaligned 32-byte memory access">;
Stefanus Du Toit96180b52009-05-26 21:04:35 +0000109def FeatureSSE4A : SubtargetFeature<"sse4a", "HasSSE4A", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000110 "Support SSE 4a instructions",
111 [FeatureSSE3]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000112
Craig Topperf287a452012-01-09 09:02:13 +0000113def FeatureAVX : SubtargetFeature<"avx", "X86SSELevel", "AVX",
114 "Enable AVX instructions",
115 [FeatureSSE42]>;
116def FeatureAVX2 : SubtargetFeature<"avx2", "X86SSELevel", "AVX2",
Craig Topper228d9132011-10-30 19:57:21 +0000117 "Enable AVX2 instructions",
118 [FeatureAVX]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000119def FeatureAVX512 : SubtargetFeature<"avx512f", "X86SSELevel", "AVX512F",
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000120 "Enable AVX-512 instructions",
121 [FeatureAVX2]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000122def FeatureERI : SubtargetFeature<"avx512er", "HasERI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000123 "Enable AVX-512 Exponential and Reciprocal Instructions",
124 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000125def FeatureCDI : SubtargetFeature<"avx512cd", "HasCDI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000126 "Enable AVX-512 Conflict Detection Instructions",
127 [FeatureAVX512]>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +0000128def FeatureVPOPCNTDQ : SubtargetFeature<"avx512vpopcntdq", "HasVPOPCNTDQ",
129 "true", "Enable AVX-512 Population Count Instructions",
130 [FeatureAVX512]>;
Craig Topper5c94bb82013-08-21 03:57:57 +0000131def FeaturePFI : SubtargetFeature<"avx512pf", "HasPFI", "true",
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000132 "Enable AVX-512 PreFetch Instructions",
133 [FeatureAVX512]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000134def FeaturePREFETCHWT1 : SubtargetFeature<"prefetchwt1", "HasPFPREFETCHWT1",
135 "true",
136 "Prefetch with Intent to Write and T1 Hint">;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000137def FeatureDQI : SubtargetFeature<"avx512dq", "HasDQI", "true",
138 "Enable AVX-512 Doubleword and Quadword Instructions",
139 [FeatureAVX512]>;
140def FeatureBWI : SubtargetFeature<"avx512bw", "HasBWI", "true",
141 "Enable AVX-512 Byte and Word Instructions",
142 [FeatureAVX512]>;
143def FeatureVLX : SubtargetFeature<"avx512vl", "HasVLX", "true",
144 "Enable AVX-512 Vector Length eXtensions",
145 [FeatureAVX512]>;
Michael Zuckerman97b6a6922016-01-17 13:42:12 +0000146def FeatureVBMI : SubtargetFeature<"avx512vbmi", "HasVBMI", "true",
Craig Topper5c842be2016-11-09 04:50:48 +0000147 "Enable AVX-512 Vector Byte Manipulation Instructions",
148 [FeatureBWI]>;
Craig Topper3bb3f732016-02-08 01:23:15 +0000149def FeatureIFMA : SubtargetFeature<"avx512ifma", "HasIFMA", "true",
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000150 "Enable AVX-512 Integer Fused Multiple-Add",
151 [FeatureAVX512]>;
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000152def FeaturePKU : SubtargetFeature<"pku", "HasPKU", "true",
153 "Enable protection keys">;
Benjamin Kramera0396e42012-05-31 14:34:17 +0000154def FeaturePCLMUL : SubtargetFeature<"pclmul", "HasPCLMUL", "true",
155 "Enable packed carry-less multiplication instructions",
Craig Topper29dd1482012-05-01 05:28:32 +0000156 [FeatureSSE2]>;
Craig Topper79dbb0c2012-06-03 18:58:46 +0000157def FeatureFMA : SubtargetFeature<"fma", "HasFMA", "true",
Craig Toppere1bd0512011-12-29 19:46:19 +0000158 "Enable three-operand fused multiple-add",
159 [FeatureAVX]>;
David Greene8f6f72c2009-06-26 22:46:54 +0000160def FeatureFMA4 : SubtargetFeature<"fma4", "HasFMA4", "true",
Craig Toppera5d1fc22011-12-30 07:16:00 +0000161 "Enable four-operand fused multiple-add",
Craig Topperbae0e9e2012-05-01 06:54:48 +0000162 [FeatureAVX, FeatureSSE4A]>;
Craig Toppera5d1fc22011-12-30 07:16:00 +0000163def FeatureXOP : SubtargetFeature<"xop", "HasXOP", "true",
Craig Topper43518cc2012-05-01 05:41:41 +0000164 "Enable XOP instructions",
Anitha Boyapatiaf3e9832012-08-16 04:04:02 +0000165 [FeatureFMA4]>;
Sanjay Patelffd039b2015-02-03 17:13:04 +0000166def FeatureSSEUnalignedMem : SubtargetFeature<"sse-unaligned-mem",
167 "HasSSEUnalignedMem", "true",
168 "Allow unaligned memory operands with SSE instructions">;
Eric Christopher2ef63182010-04-02 21:54:27 +0000169def FeatureAES : SubtargetFeature<"aes", "HasAES", "true",
Craig Topper29dd1482012-05-01 05:28:32 +0000170 "Enable AES instructions",
171 [FeatureSSE2]>;
Yunzhong Gaodd36e932013-09-24 18:21:52 +0000172def FeatureTBM : SubtargetFeature<"tbm", "HasTBM", "true",
173 "Enable TBM instructions">;
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000174def FeatureLWP : SubtargetFeature<"lwp", "HasLWP", "true",
175 "Enable LWP instructions">;
Craig Topper786bdb92011-10-03 17:28:23 +0000176def FeatureMOVBE : SubtargetFeature<"movbe", "HasMOVBE", "true",
177 "Support MOVBE instruction">;
Rafael Espindola94a2c562013-08-23 20:21:34 +0000178def FeatureRDRAND : SubtargetFeature<"rdrnd", "HasRDRAND", "true",
Craig Topper786bdb92011-10-03 17:28:23 +0000179 "Support RDRAND instruction">;
Craig Topperfe9179f2011-10-09 07:31:39 +0000180def FeatureF16C : SubtargetFeature<"f16c", "HasF16C", "true",
Craig Toppera6d204e2013-09-16 04:29:58 +0000181 "Support 16-bit floating point conversion instructions",
182 [FeatureAVX]>;
Craig Topper228d9132011-10-30 19:57:21 +0000183def FeatureFSGSBase : SubtargetFeature<"fsgsbase", "HasFSGSBase", "true",
184 "Support FS/GS Base instructions">;
Craig Topper271064e2011-10-11 06:44:02 +0000185def FeatureLZCNT : SubtargetFeature<"lzcnt", "HasLZCNT", "true",
186 "Support LZCNT instruction">;
Craig Topper3657fe42011-10-14 03:21:46 +0000187def FeatureBMI : SubtargetFeature<"bmi", "HasBMI", "true",
188 "Support BMI instructions">;
Craig Topperaea148c2011-10-16 07:55:05 +0000189def FeatureBMI2 : SubtargetFeature<"bmi2", "HasBMI2", "true",
190 "Support BMI2 instructions">;
Michael Liao73cffdd2012-11-08 07:28:54 +0000191def FeatureRTM : SubtargetFeature<"rtm", "HasRTM", "true",
192 "Support RTM instructions">;
Kay Tiong Khoof809c642013-02-14 19:08:21 +0000193def FeatureADX : SubtargetFeature<"adx", "HasADX", "true",
194 "Support ADX instructions">;
Ben Langmuir16501752013-09-12 15:51:31 +0000195def FeatureSHA : SubtargetFeature<"sha", "HasSHA", "true",
196 "Enable SHA instructions",
197 [FeatureSSE2]>;
Michael Liao5173ee02013-03-26 17:47:11 +0000198def FeaturePRFCHW : SubtargetFeature<"prfchw", "HasPRFCHW", "true",
199 "Support PRFCHW instructions">;
Michael Liaoa486a112013-03-28 23:41:26 +0000200def FeatureRDSEED : SubtargetFeature<"rdseed", "HasRDSEED", "true",
201 "Support RDSEED instruction">;
Hans Wennborg5000ce82015-12-04 23:00:33 +0000202def FeatureLAHFSAHF : SubtargetFeature<"sahf", "HasLAHFSAHF", "true",
203 "Support LAHF and SAHF instructions">;
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000204def FeatureMWAITX : SubtargetFeature<"mwaitx", "HasMWAITX", "true",
205 "Enable MONITORX/MWAITX timer functionality">;
Craig Topper50f3d142017-02-09 04:27:34 +0000206def FeatureCLZERO : SubtargetFeature<"clzero", "HasCLZERO", "true",
207 "Enable Cache Line Zero">;
Elena Demikhovskyf7e641c2015-06-03 10:30:57 +0000208def FeatureMPX : SubtargetFeature<"mpx", "HasMPX", "true",
209 "Support MPX instructions">;
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000210def FeatureLEAForSP : SubtargetFeature<"lea-sp", "UseLeaForSP", "true",
Evan Cheng1b81fdd2012-02-07 22:50:41 +0000211 "Use LEA for adjusting the stack pointer">;
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000212def FeatureSlowDivide32 : SubtargetFeature<"idivl-to-divb",
213 "HasSlowDivide32", "true",
214 "Use 8-bit divide for positive values less than 256">;
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000215def FeatureSlowDivide64 : SubtargetFeature<"idivq-to-divl",
Alexey Volkovfd1731d2014-11-21 11:19:34 +0000216 "HasSlowDivide64", "true",
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000217 "Use 32-bit divide for positive values less than 2^32">;
Preston Gurda01daac2013-01-08 18:27:24 +0000218def FeaturePadShortFunctions : SubtargetFeature<"pad-short-functions",
219 "PadShortFunctions", "true",
220 "Pad short functions">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000221def FeatureSGX : SubtargetFeature<"sgx", "HasSGX", "true",
222 "Enable Software Guard Extensions">;
223def FeatureCLFLUSHOPT : SubtargetFeature<"clflushopt", "HasCLFLUSHOPT", "true",
224 "Flush A Cache Line Optimized">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000225def FeatureCLWB : SubtargetFeature<"clwb", "HasCLWB", "true",
226 "Cache Line Write Back">;
Craig Topper62c47a22017-08-29 05:14:27 +0000227// On some processors, instructions that implicitly take two memory operands are
228// slow. In practice, this means that CALL, PUSH, and POP with memory operands
229// should be avoided in favor of a MOV + register CALL/PUSH/POP.
230def FeatureSlowTwoMemOps : SubtargetFeature<"slow-two-mem-ops",
231 "SlowTwoMemOps", "true",
232 "Two memory operand instructions are slow">;
Preston Gurd8b7ab4b2013-04-25 20:29:37 +0000233def FeatureLEAUsesAG : SubtargetFeature<"lea-uses-ag", "LEAUsesAG", "true",
234 "LEA instruction needs inputs at AG stage">;
Alexey Volkov6226de62014-05-20 08:55:50 +0000235def FeatureSlowLEA : SubtargetFeature<"slow-lea", "SlowLEA", "true",
236 "LEA instruction with certain arguments is slow">;
Lama Saba2ea271b2017-05-18 08:11:50 +0000237def FeatureSlow3OpsLEA : SubtargetFeature<"slow-3ops-lea", "Slow3OpsLEA", "true",
238 "LEA instruction with 3 ops or certain registers is slow">;
Alexey Volkov5260dba2014-06-09 11:40:41 +0000239def FeatureSlowIncDec : SubtargetFeature<"slow-incdec", "SlowIncDec", "true",
240 "INC and DEC instructions are slower than ADD and SUB">;
Eric Christopher824f42f2015-05-12 01:26:05 +0000241def FeatureSoftFloat
242 : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
243 "Use software floating point features.">;
Amjad Aboud4f977512017-03-03 09:03:24 +0000244// On some X86 processors, there is no performance hazard to writing only the
245// lower parts of a YMM or ZMM register without clearing the upper part.
246def FeatureFastPartialYMMorZMMWrite
247 : SubtargetFeature<"fast-partial-ymm-or-zmm-write",
248 "HasFastPartialYMMorZMMWrite",
249 "true", "Partial writes to YMM/ZMM registers are fast">;
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000250// FeatureFastScalarFSQRT should be enabled if scalar FSQRT has shorter latency
251// than the corresponding NR code. FeatureFastVectorFSQRT should be enabled if
252// vector FSQRT has higher throughput than the corresponding NR code.
253// The idea is that throughput bound code is likely to be vectorized, so for
254// vectorized code we should care about the throughput of SQRT operations.
255// But if the code is scalar that probably means that the code has some kind of
256// dependency and we should care more about reducing the latency.
257def FeatureFastScalarFSQRT
258 : SubtargetFeature<"fast-scalar-fsqrt", "HasFastScalarFSQRT",
259 "true", "Scalar SQRT is fast (disable Newton-Raphson)">;
260def FeatureFastVectorFSQRT
261 : SubtargetFeature<"fast-vector-fsqrt", "HasFastVectorFSQRT",
262 "true", "Vector SQRT is fast (disable Newton-Raphson)">;
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000263// If lzcnt has equivalent latency/throughput to most simple integer ops, it can
264// be used to replace test/set sequences.
265def FeatureFastLZCNT
266 : SubtargetFeature<
267 "fast-lzcnt", "HasFastLZCNT", "true",
268 "LZCNT instructions are as fast as most simple integer ops">;
David Greene8f6f72c2009-06-26 22:46:54 +0000269
Craig Topperd88389a2017-02-21 06:39:13 +0000270
271// Sandy Bridge and newer processors can use SHLD with the same source on both
272// inputs to implement rotate to avoid the partial flag update of the normal
273// rotate instructions.
274def FeatureFastSHLDRotate
275 : SubtargetFeature<
276 "fast-shld-rotate", "HasFastSHLDRotate", "true",
277 "SHLD can be used as a faster rotate">;
278
Clement Courbet203fc172017-04-21 09:20:50 +0000279// Ivy Bridge and newer processors have enhanced REP MOVSB and STOSB (aka
280// "string operations"). See "REP String Enhancement" in the Intel Software
Clement Courbet41b43332017-04-21 09:21:05 +0000281// Development Manual. This feature essentially means that REP MOVSB will copy
Clement Courbet203fc172017-04-21 09:20:50 +0000282// using the largest available size instead of copying bytes one by one, making
283// it at least as fast as REPMOVS{W,D,Q}.
284def FeatureERMSB
Clement Courbet1ce3b822017-04-21 09:20:39 +0000285 : SubtargetFeature<
Clement Courbet203fc172017-04-21 09:20:50 +0000286 "ermsb", "HasERMSB", "true",
Clement Courbet1ce3b822017-04-21 09:20:39 +0000287 "REP MOVS/STOS are fast">;
288
Craig Topper641e2af2017-08-30 04:34:48 +0000289// Sandy Bridge and newer processors have many instructions that can be
290// fused with conditional branches and pass through the CPU as a single
291// operation.
292def FeatureMacroFusion
293 : SubtargetFeature<"macrofusion", "HasMacroFusion", "true",
294 "Various instructions can be fused with conditional branches">;
295
Evan Chengff1beda2006-10-06 09:17:41 +0000296//===----------------------------------------------------------------------===//
297// X86 processors supported.
298//===----------------------------------------------------------------------===//
299
Andrew Trick8523b162012-02-01 23:20:51 +0000300include "X86Schedule.td"
301
302def ProcIntelAtom : SubtargetFeature<"atom", "X86ProcFamily", "IntelAtom",
303 "Intel Atom processors">;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000304def ProcIntelSLM : SubtargetFeature<"slm", "X86ProcFamily", "IntelSLM",
305 "Intel Silvermont processors">;
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000306def ProcIntelGLM : SubtargetFeature<"glm", "X86ProcFamily", "IntelGLM",
307 "Intel Goldmont processors">;
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000308def ProcIntelHSW : SubtargetFeature<"haswell", "X86ProcFamily",
309 "IntelHaswell", "Intel Haswell processors">;
310def ProcIntelBDW : SubtargetFeature<"broadwell", "X86ProcFamily",
311 "IntelBroadwell", "Intel Broadwell processors">;
312def ProcIntelSKL : SubtargetFeature<"skylake", "X86ProcFamily",
313 "IntelSkylake", "Intel Skylake processors">;
314def ProcIntelKNL : SubtargetFeature<"knl", "X86ProcFamily",
315 "IntelKNL", "Intel Knights Landing processors">;
316def ProcIntelSKX : SubtargetFeature<"skx", "X86ProcFamily",
317 "IntelSKX", "Intel Skylake Server processors">;
318def ProcIntelCNL : SubtargetFeature<"cannonlake", "X86ProcFamily",
319 "IntelCannonlake", "Intel Cannonlake processors">;
Andrew Trick8523b162012-02-01 23:20:51 +0000320
Evan Chengff1beda2006-10-06 09:17:41 +0000321class Proc<string Name, list<SubtargetFeature> Features>
Andrew Trick87255e32012-07-07 04:00:00 +0000322 : ProcessorModel<Name, GenericModel, Features>;
Andrew Trick8523b162012-02-01 23:20:51 +0000323
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000324def : Proc<"generic", [FeatureX87, FeatureSlowUAMem16]>;
325def : Proc<"i386", [FeatureX87, FeatureSlowUAMem16]>;
326def : Proc<"i486", [FeatureX87, FeatureSlowUAMem16]>;
327def : Proc<"i586", [FeatureX87, FeatureSlowUAMem16]>;
328def : Proc<"pentium", [FeatureX87, FeatureSlowUAMem16]>;
329def : Proc<"pentium-mmx", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
Craig Topper38373222017-11-01 22:15:49 +0000330
331foreach P = ["i686", "pentiumpro"] in {
332 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureCMOV]>;
333}
334
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000335def : Proc<"pentium2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
336 FeatureCMOV, FeatureFXSR]>;
Craig Topper38373222017-11-01 22:15:49 +0000337
338foreach P = ["pentium3", "pentium3m"] in {
339 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE1,
340 FeatureFXSR]>;
341}
Mitch Bodarte60465d2016-04-27 22:52:35 +0000342
343// Enable the PostRAScheduler for SSE2 and SSE3 class cpus.
344// The intent is to enable it for pentium4 which is the current default
345// processor in a vanilla 32-bit clang compilation when no specific
346// architecture is specified. This generally gives a nice performance
347// increase on silvermont, with largely neutral behavior on other
348// contemporary large core processors.
349// pentium-m, pentium4m, prescott and nocona are included as a preventative
350// measure to avoid performance surprises, in case clang's default cpu
351// changes slightly.
352
353def : ProcessorModel<"pentium-m", GenericPostRAModel,
354 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
Craig Topper27381172017-10-15 16:57:33 +0000355 FeatureSSE2, FeatureFXSR]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000356
Craig Topper38373222017-11-01 22:15:49 +0000357foreach P = ["pentium4", "pentium4m"] in {
358 def : ProcessorModel<P, GenericPostRAModel,
359 [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
360 FeatureSSE2, FeatureFXSR]>;
361}
Chandler Carruth32908d72014-05-07 17:37:03 +0000362
Andrey Turetskiy958eb462016-04-01 10:16:15 +0000363// Intel Quark.
364def : Proc<"lakemont", []>;
365
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000366// Intel Core Duo.
Craig Topper09b65982015-10-16 06:03:09 +0000367def : ProcessorModel<"yonah", SandyBridgeModel,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000368 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper27381172017-10-15 16:57:33 +0000369 FeatureFXSR]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000370
371// NetBurst.
Mitch Bodarte60465d2016-04-27 22:52:35 +0000372def : ProcessorModel<"prescott", GenericPostRAModel,
373 [FeatureX87, FeatureSlowUAMem16, FeatureMMX, FeatureSSE3,
Craig Topper27381172017-10-15 16:57:33 +0000374 FeatureFXSR]>;
Mitch Bodarte60465d2016-04-27 22:52:35 +0000375def : ProcessorModel<"nocona", GenericPostRAModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000376 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000377 FeatureSlowUAMem16,
378 FeatureMMX,
379 FeatureSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000380 FeatureFXSR,
Craig Topper27381172017-10-15 16:57:33 +0000381 FeatureCMPXCHG16B
Eric Christopher11e59832015-10-08 20:10:06 +0000382]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000383
384// Intel Core 2 Solo/Duo.
Eric Christopher11e59832015-10-08 20:10:06 +0000385def : ProcessorModel<"core2", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000386 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000387 FeatureSlowUAMem16,
388 FeatureMMX,
389 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000390 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000391 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000392 FeatureLAHFSAHF,
393 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000394]>;
395def : ProcessorModel<"penryn", SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000396 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000397 FeatureSlowUAMem16,
398 FeatureMMX,
399 FeatureSSE41,
Craig Topper09b65982015-10-16 06:03:09 +0000400 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000401 FeatureCMPXCHG16B,
Craig Topper641e2af2017-08-30 04:34:48 +0000402 FeatureLAHFSAHF,
403 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000404]>;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000405
Chandler Carruthaf8924032014-12-09 10:58:36 +0000406// Atom CPUs.
407class BonnellProc<string Name> : ProcessorModel<Name, AtomModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000408 ProcIntelAtom,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000409 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000410 FeatureSlowUAMem16,
411 FeatureMMX,
412 FeatureSSSE3,
Craig Topper09b65982015-10-16 06:03:09 +0000413 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000414 FeatureCMPXCHG16B,
415 FeatureMOVBE,
Sanjay Patel53d1d8b2015-10-12 15:24:01 +0000416 FeatureLEAForSP,
Eric Christopher11e59832015-10-08 20:10:06 +0000417 FeatureSlowDivide32,
418 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000419 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000420 FeatureLEAUsesAG,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000421 FeaturePadShortFunctions,
422 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000423]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000424def : BonnellProc<"bonnell">;
425def : BonnellProc<"atom">; // Pin the generic name to the baseline.
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000426
Chandler Carruthaf8924032014-12-09 10:58:36 +0000427class SilvermontProc<string Name> : ProcessorModel<Name, SLMModel, [
Eric Christopher11e59832015-10-08 20:10:06 +0000428 ProcIntelSLM,
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000429 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000430 FeatureMMX,
431 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000432 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000433 FeatureCMPXCHG16B,
434 FeatureMOVBE,
435 FeaturePOPCNT,
436 FeaturePCLMUL,
437 FeatureAES,
438 FeatureSlowDivide64,
Craig Topper62c47a22017-08-29 05:14:27 +0000439 FeatureSlowTwoMemOps,
Eric Christopher11e59832015-10-08 20:10:06 +0000440 FeaturePRFCHW,
441 FeatureSlowLEA,
442 FeatureSlowIncDec,
Zvi Rackover8bc7e4d2016-12-06 19:35:20 +0000443 FeatureSlowPMULLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000444 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000445]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000446def : SilvermontProc<"silvermont">;
447def : SilvermontProc<"slm">; // Legacy alias.
448
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000449class GoldmontProc<string Name> : ProcessorModel<Name, SLMModel, [
450 ProcIntelGLM,
451 FeatureX87,
452 FeatureMMX,
453 FeatureSSE42,
454 FeatureFXSR,
455 FeatureCMPXCHG16B,
456 FeatureMOVBE,
457 FeaturePOPCNT,
458 FeaturePCLMUL,
459 FeatureAES,
460 FeaturePRFCHW,
Craig Topper62c47a22017-08-29 05:14:27 +0000461 FeatureSlowTwoMemOps,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000462 FeatureSlowLEA,
463 FeatureSlowIncDec,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000464 FeatureLAHFSAHF,
465 FeatureMPX,
466 FeatureSHA,
Craig Toppera4c5caf2017-07-04 05:33:19 +0000467 FeatureRDRAND,
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000468 FeatureRDSEED,
469 FeatureXSAVE,
470 FeatureXSAVEOPT,
471 FeatureXSAVEC,
472 FeatureXSAVES,
Michael Zuckermanac1d20d2017-09-25 13:45:31 +0000473 FeatureCLFLUSHOPT,
474 FeatureFSGSBase
Michael Zuckerman4bcb9c32017-06-29 10:00:33 +0000475]>;
476def : GoldmontProc<"goldmont">;
477
Eric Christopher2ef63182010-04-02 21:54:27 +0000478// "Arrandale" along with corei3 and corei5
Craig Topper3611d9b2015-03-30 06:31:11 +0000479class NehalemProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000480 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000481 FeatureMMX,
482 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000483 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000484 FeatureCMPXCHG16B,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000485 FeaturePOPCNT,
Craig Topper641e2af2017-08-30 04:34:48 +0000486 FeatureLAHFSAHF,
487 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000488]>;
Craig Topper3611d9b2015-03-30 06:31:11 +0000489def : NehalemProc<"nehalem">;
490def : NehalemProc<"corei7">;
Jakob Stoklund Olesen1ac7e662013-03-26 22:19:12 +0000491
Eric Christopher2ef63182010-04-02 21:54:27 +0000492// Westmere is a similar machine to nehalem with some additional features.
493// Westmere is the corei3/i5/i7 path from nehalem to sandybridge
Chandler Carruthaf8924032014-12-09 10:58:36 +0000494class WestmereProc<string Name> : ProcessorModel<Name, SandyBridgeModel, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000495 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000496 FeatureMMX,
497 FeatureSSE42,
Craig Topper09b65982015-10-16 06:03:09 +0000498 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000499 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000500 FeaturePOPCNT,
501 FeatureAES,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000502 FeaturePCLMUL,
Craig Topper641e2af2017-08-30 04:34:48 +0000503 FeatureLAHFSAHF,
504 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000505]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000506def : WestmereProc<"westmere">;
507
Craig Topperf730a6b2016-02-13 21:35:37 +0000508class ProcessorFeatures<list<SubtargetFeature> Inherited,
509 list<SubtargetFeature> NewFeatures> {
510 list<SubtargetFeature> Value = !listconcat(Inherited, NewFeatures);
511}
512
513class ProcModel<string Name, SchedMachineModel Model,
514 list<SubtargetFeature> ProcFeatures,
515 list<SubtargetFeature> OtherFeatures> :
516 ProcessorModel<Name, Model, !listconcat(ProcFeatures, OtherFeatures)>;
517
Nate Begeman8b08f522010-12-10 00:26:57 +0000518// SSE is not listed here since llvm treats AVX as a reimplementation of SSE,
519// rather than a superset.
Craig Topperf730a6b2016-02-13 21:35:37 +0000520def SNBFeatures : ProcessorFeatures<[], [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000521 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000522 FeatureMMX,
523 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000524 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000525 FeatureCMPXCHG16B,
Eric Christopher11e59832015-10-08 20:10:06 +0000526 FeaturePOPCNT,
527 FeatureAES,
Nikolai Bozhenov6bdf92c2017-01-12 19:34:15 +0000528 FeatureSlowDivide64,
Craig Topper0ee35692015-10-14 05:37:38 +0000529 FeaturePCLMUL,
530 FeatureXSAVE,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000531 FeatureXSAVEOPT,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000532 FeatureLAHFSAHF,
Lama Saba2ea271b2017-05-18 08:11:50 +0000533 FeatureSlow3OpsLEA,
Craig Topperd88389a2017-02-21 06:39:13 +0000534 FeatureFastScalarFSQRT,
Craig Topper641e2af2017-08-30 04:34:48 +0000535 FeatureFastSHLDRotate,
Craig Topperef1f7162017-08-30 05:00:35 +0000536 FeatureSlowIncDec,
Craig Topper641e2af2017-08-30 04:34:48 +0000537 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000538]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000539
Craig Topperf730a6b2016-02-13 21:35:37 +0000540class SandyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
541 SNBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000542 FeatureSlowUAMem32
543]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000544def : SandyBridgeProc<"sandybridge">;
545def : SandyBridgeProc<"corei7-avx">; // Legacy alias.
Evan Chengff1beda2006-10-06 09:17:41 +0000546
Craig Topperf730a6b2016-02-13 21:35:37 +0000547def IVBFeatures : ProcessorFeatures<SNBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000548 FeatureRDRAND,
549 FeatureF16C,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000550 FeatureFSGSBase
551]>;
552
Craig Topperf730a6b2016-02-13 21:35:37 +0000553class IvyBridgeProc<string Name> : ProcModel<Name, SandyBridgeModel,
554 IVBFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000555 FeatureSlowUAMem32
Eric Christopher11e59832015-10-08 20:10:06 +0000556]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000557def : IvyBridgeProc<"ivybridge">;
558def : IvyBridgeProc<"core-avx-i">; // Legacy alias.
Craig Topper3657fe42011-10-14 03:21:46 +0000559
Craig Topperf730a6b2016-02-13 21:35:37 +0000560def HSWFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000561 FeatureAVX2,
Eric Christopher11e59832015-10-08 20:10:06 +0000562 FeatureBMI,
563 FeatureBMI2,
Clement Courbet203fc172017-04-21 09:20:50 +0000564 FeatureERMSB,
Eric Christopher11e59832015-10-08 20:10:06 +0000565 FeatureFMA,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000566 FeatureLZCNT,
Craig Topperef1f7162017-08-30 05:00:35 +0000567 FeatureMOVBE
Eric Christopher11e59832015-10-08 20:10:06 +0000568]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000569
Craig Topperf730a6b2016-02-13 21:35:37 +0000570class HaswellProc<string Name> : ProcModel<Name, HaswellModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000571 HSWFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000572 ProcIntelHSW
Craig Topper54541c42017-10-13 16:04:08 +0000573]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000574def : HaswellProc<"haswell">;
575def : HaswellProc<"core-avx2">; // Legacy alias.
576
Craig Topperf730a6b2016-02-13 21:35:37 +0000577def BDWFeatures : ProcessorFeatures<HSWFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000578 FeatureADX,
Craig Topper86576bd2017-02-09 06:50:59 +0000579 FeatureRDSEED
Eric Christopher11e59832015-10-08 20:10:06 +0000580]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000581class BroadwellProc<string Name> : ProcModel<Name, BroadwellModel,
Craig Topper54541c42017-10-13 16:04:08 +0000582 BDWFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000583 ProcIntelBDW
Craig Topper54541c42017-10-13 16:04:08 +0000584]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000585def : BroadwellProc<"broadwell">;
586
Craig Topperf730a6b2016-02-13 21:35:37 +0000587def SKLFeatures : ProcessorFeatures<BDWFeatures.Value, [
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000588 FeatureMPX,
Eric Christopher58297412017-03-29 07:40:44 +0000589 FeatureRTM,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000590 FeatureXSAVEC,
591 FeatureXSAVES,
592 FeatureSGX,
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000593 FeatureCLFLUSHOPT,
594 FeatureFastVectorFSQRT
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000595]>;
596
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000597class SkylakeClientProc<string Name> : ProcModel<Name, SkylakeClientModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000598 SKLFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000599 ProcIntelSKL
Craig Topper5805fb32017-10-13 16:06:06 +0000600]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000601def : SkylakeClientProc<"skylake">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000602
Craig Topper5d692912017-10-13 18:10:17 +0000603def KNLFeatures : ProcessorFeatures<IVBFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000604 FeatureAVX512,
605 FeatureERI,
606 FeatureCDI,
607 FeaturePFI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000608 FeaturePREFETCHWT1,
609 FeatureADX,
610 FeatureRDSEED,
Eric Christopher11e59832015-10-08 20:10:06 +0000611 FeatureMOVBE,
612 FeatureLZCNT,
613 FeatureBMI,
614 FeatureBMI2,
Craig Topper5d692912017-10-13 18:10:17 +0000615 FeatureFMA
616]>;
617
618// FIXME: define KNL model
619class KnightsLandingProc<string Name> : ProcModel<Name, HaswellModel,
620 KNLFeatures.Value, [
621 ProcIntelKNL,
Craig Topper62c47a22017-08-29 05:14:27 +0000622 FeatureSlowTwoMemOps,
Amjad Aboud4f977512017-03-03 09:03:24 +0000623 FeatureFastPartialYMMorZMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000624]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000625def : KnightsLandingProc<"knl">;
Elena Demikhovsky8cfb43f2013-07-24 11:02:47 +0000626
Craig Topper5d692912017-10-13 18:10:17 +0000627class KnightsMillProc<string Name> : ProcModel<Name, HaswellModel,
628 KNLFeatures.Value, [
629 ProcIntelKNL,
630 FeatureSlowTwoMemOps,
Craig Topper6fae2ee2017-10-25 17:10:32 +0000631 FeatureFastPartialYMMorZMMWrite,
632 FeatureVPOPCNTDQ
Craig Topper5d692912017-10-13 18:10:17 +0000633]>;
634def : KnightsMillProc<"knm">; // TODO Add AVX5124FMAPS/AVX5124VNNIW features
635
Craig Topperf730a6b2016-02-13 21:35:37 +0000636def SKXFeatures : ProcessorFeatures<SKLFeatures.Value, [
Eric Christopher11e59832015-10-08 20:10:06 +0000637 FeatureAVX512,
638 FeatureCDI,
639 FeatureDQI,
640 FeatureBWI,
641 FeatureVLX,
Asaf Badouh5acf66f2015-12-15 13:35:29 +0000642 FeaturePKU,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000643 FeatureCLWB
Eric Christopher11e59832015-10-08 20:10:06 +0000644]>;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000645
Gadi Haber684944b2017-10-08 12:52:54 +0000646class SkylakeServerProc<string Name> : ProcModel<Name, SkylakeServerModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000647 SKXFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000648 ProcIntelSKX
Craig Toppera1f9c9dd2017-10-15 16:41:15 +0000649]>;
Sanjoy Dasaa63dc02016-02-21 17:12:03 +0000650def : SkylakeServerProc<"skylake-avx512">;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000651def : SkylakeServerProc<"skx">; // Legacy alias.
652
Craig Topperf730a6b2016-02-13 21:35:37 +0000653def CNLFeatures : ProcessorFeatures<SKXFeatures.Value, [
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000654 FeatureVBMI,
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000655 FeatureIFMA,
656 FeatureSHA
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000657]>;
Elena Demikhovsky29cde352016-01-24 10:41:28 +0000658
Craig Topperf730a6b2016-02-13 21:35:37 +0000659class CannonlakeProc<string Name> : ProcModel<Name, HaswellModel,
Mohammed Agabariae9aebf22017-09-13 09:00:27 +0000660 CNLFeatures.Value, [
Craig Topper27381172017-10-15 16:57:33 +0000661 ProcIntelCNL
Craig Topper5805fb32017-10-13 16:06:06 +0000662]>;
Elena Demikhovsky9242ea82016-01-18 13:00:31 +0000663def : CannonlakeProc<"cannonlake">;
Chandler Carruthaf8924032014-12-09 10:58:36 +0000664
665// AMD CPUs.
Robert Khasanovbfa01312014-07-21 14:54:21 +0000666
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000667def : Proc<"k6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
668def : Proc<"k6-2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
669def : Proc<"k6-3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
Craig Topper38373222017-11-01 22:15:49 +0000670
671foreach P = ["athlon", "athlon-tbird"] in {
672 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, Feature3DNowA, FeatureSlowSHLD]>;
673}
674
675foreach P = ["athlon-4", "athlon-xp", "athlon-mp"] in {
676 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE1,
677 Feature3DNowA, FeatureFXSR, FeatureSlowSHLD]>;
678}
679
680foreach P = ["k8", "opteron", "athlon64", "athlon-fx"] in {
681 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE2, Feature3DNowA,
682 FeatureFXSR, Feature64Bit, FeatureSlowSHLD]>;
683}
684
685foreach P = ["k8-sse3", "opteron-sse3", "athlon64-sse3"] in {
686 def : Proc<P, [FeatureX87, FeatureSlowUAMem16, FeatureSSE3, Feature3DNowA,
687 FeatureFXSR, FeatureCMPXCHG16B, FeatureSlowSHLD]>;
688}
689
690foreach P = ["amdfam10", "barcelona"] in {
691 def : Proc<P, [FeatureX87, FeatureSSE4A, Feature3DNowA, FeatureFXSR,
692 FeatureCMPXCHG16B, FeatureLZCNT, FeaturePOPCNT,
693 FeatureSlowSHLD, FeatureLAHFSAHF]>;
694}
Sanjay Patel9e916dc2015-08-21 20:17:26 +0000695
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000696// Bobcat
Eric Christopher11e59832015-10-08 20:10:06 +0000697def : Proc<"btver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000698 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000699 FeatureMMX,
700 FeatureSSSE3,
701 FeatureSSE4A,
Craig Topper09b65982015-10-16 06:03:09 +0000702 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000703 FeatureCMPXCHG16B,
704 FeaturePRFCHW,
705 FeatureLZCNT,
706 FeaturePOPCNT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000707 FeatureSlowSHLD,
708 FeatureLAHFSAHF
Eric Christopher11e59832015-10-08 20:10:06 +0000709]>;
Sanjay Patel1191adf2014-09-09 20:07:07 +0000710
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000711// Jaguar
Eric Christopher11e59832015-10-08 20:10:06 +0000712def : ProcessorModel<"btver2", BtVer2Model, [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000713 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000714 FeatureMMX,
715 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000716 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000717 FeatureSSE4A,
718 FeatureCMPXCHG16B,
719 FeaturePRFCHW,
720 FeatureAES,
721 FeaturePCLMUL,
722 FeatureBMI,
723 FeatureF16C,
724 FeatureMOVBE,
725 FeatureLZCNT,
Pierre Gousseaub6d652a2016-10-14 16:41:38 +0000726 FeatureFastLZCNT,
Eric Christopher11e59832015-10-08 20:10:06 +0000727 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000728 FeatureXSAVE,
729 FeatureXSAVEOPT,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000730 FeatureSlowSHLD,
Yunzhong Gao0de36ec2016-02-12 23:37:57 +0000731 FeatureLAHFSAHF,
Amjad Aboud4f977512017-03-03 09:03:24 +0000732 FeatureFastPartialYMMorZMMWrite
Eric Christopher11e59832015-10-08 20:10:06 +0000733]>;
Sanjay Patele57f3c02014-11-28 18:40:18 +0000734
Benjamin Kramer077ae1d2012-01-10 11:50:02 +0000735// Bulldozer
Eric Christopher11e59832015-10-08 20:10:06 +0000736def : Proc<"bdver1", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000737 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000738 FeatureXOP,
739 FeatureFMA4,
740 FeatureCMPXCHG16B,
741 FeatureAES,
742 FeaturePRFCHW,
743 FeaturePCLMUL,
744 FeatureMMX,
745 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000746 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000747 FeatureSSE4A,
748 FeatureLZCNT,
749 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000750 FeatureXSAVE,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000751 FeatureLWP,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000752 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +0000753 FeatureLAHFSAHF,
754 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000755]>;
Benjamin Kramerb44c4272013-05-03 10:20:08 +0000756// Piledriver
Eric Christopher11e59832015-10-08 20:10:06 +0000757def : Proc<"bdver2", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000758 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000759 FeatureXOP,
760 FeatureFMA4,
761 FeatureCMPXCHG16B,
762 FeatureAES,
763 FeaturePRFCHW,
764 FeaturePCLMUL,
765 FeatureMMX,
766 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000767 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000768 FeatureSSE4A,
769 FeatureF16C,
770 FeatureLZCNT,
771 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000772 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000773 FeatureBMI,
774 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000775 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +0000776 FeatureFMA,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000777 FeatureSlowSHLD,
Craig Topper641e2af2017-08-30 04:34:48 +0000778 FeatureLAHFSAHF,
779 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000780]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000781
782// Steamroller
Eric Christopher11e59832015-10-08 20:10:06 +0000783def : Proc<"bdver3", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000784 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000785 FeatureXOP,
786 FeatureFMA4,
787 FeatureCMPXCHG16B,
788 FeatureAES,
789 FeaturePRFCHW,
790 FeaturePCLMUL,
791 FeatureMMX,
792 FeatureAVX,
Craig Topper09b65982015-10-16 06:03:09 +0000793 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000794 FeatureSSE4A,
795 FeatureF16C,
796 FeatureLZCNT,
797 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000798 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000799 FeatureBMI,
800 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000801 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +0000802 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000803 FeatureXSAVEOPT,
Eric Christopher11e59832015-10-08 20:10:06 +0000804 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000805 FeatureFSGSBase,
Craig Topper641e2af2017-08-30 04:34:48 +0000806 FeatureLAHFSAHF,
807 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000808]>;
Benjamin Kramerd114def2013-11-04 10:29:20 +0000809
Benjamin Kramer60045732014-05-02 15:47:07 +0000810// Excavator
Eric Christopher11e59832015-10-08 20:10:06 +0000811def : Proc<"bdver4", [
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000812 FeatureX87,
Eric Christopher11e59832015-10-08 20:10:06 +0000813 FeatureMMX,
814 FeatureAVX2,
Craig Topper09b65982015-10-16 06:03:09 +0000815 FeatureFXSR,
Eric Christopher11e59832015-10-08 20:10:06 +0000816 FeatureXOP,
817 FeatureFMA4,
818 FeatureCMPXCHG16B,
819 FeatureAES,
820 FeaturePRFCHW,
821 FeaturePCLMUL,
822 FeatureF16C,
823 FeatureLZCNT,
824 FeaturePOPCNT,
Craig Topper0ee35692015-10-14 05:37:38 +0000825 FeatureXSAVE,
Eric Christopher11e59832015-10-08 20:10:06 +0000826 FeatureBMI,
827 FeatureBMI2,
828 FeatureTBM,
Simon Pilgrim99b925b2017-05-03 15:51:39 +0000829 FeatureLWP,
Eric Christopher11e59832015-10-08 20:10:06 +0000830 FeatureFMA,
Craig Topper0ee35692015-10-14 05:37:38 +0000831 FeatureXSAVEOPT,
Simon Pilgrim381a0ad2016-07-24 16:00:53 +0000832 FeatureSlowSHLD,
Hans Wennborg5000ce82015-12-04 23:00:33 +0000833 FeatureFSGSBase,
Ashutosh Nema348af9c2016-05-18 11:59:12 +0000834 FeatureLAHFSAHF,
Craig Topper641e2af2017-08-30 04:34:48 +0000835 FeatureMWAITX,
836 FeatureMacroFusion
Eric Christopher11e59832015-10-08 20:10:06 +0000837]>;
Benjamin Kramer60045732014-05-02 15:47:07 +0000838
Craig Topper106b5b62017-07-19 02:45:14 +0000839// Znver1
840def: ProcessorModel<"znver1", Znver1Model, [
Craig Topperd55b8312017-01-10 06:01:16 +0000841 FeatureADX,
842 FeatureAES,
843 FeatureAVX2,
844 FeatureBMI,
845 FeatureBMI2,
846 FeatureCLFLUSHOPT,
Craig Topper50f3d142017-02-09 04:27:34 +0000847 FeatureCLZERO,
Craig Topperd55b8312017-01-10 06:01:16 +0000848 FeatureCMPXCHG16B,
849 FeatureF16C,
850 FeatureFMA,
851 FeatureFSGSBase,
852 FeatureFXSR,
853 FeatureFastLZCNT,
854 FeatureLAHFSAHF,
855 FeatureLZCNT,
Craig Topper641e2af2017-08-30 04:34:48 +0000856 FeatureMacroFusion,
Craig Topperd55b8312017-01-10 06:01:16 +0000857 FeatureMMX,
858 FeatureMOVBE,
859 FeatureMWAITX,
860 FeaturePCLMUL,
861 FeaturePOPCNT,
862 FeaturePRFCHW,
863 FeatureRDRAND,
864 FeatureRDSEED,
865 FeatureSHA,
Craig Topperd55b8312017-01-10 06:01:16 +0000866 FeatureSSE4A,
867 FeatureSlowSHLD,
868 FeatureX87,
869 FeatureXSAVE,
870 FeatureXSAVEC,
871 FeatureXSAVEOPT,
872 FeatureXSAVES]>;
873
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000874def : Proc<"geode", [FeatureX87, FeatureSlowUAMem16, Feature3DNowA]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000875
Andrey Turetskiy6a3d5612016-03-23 11:13:54 +0000876def : Proc<"winchip-c6", [FeatureX87, FeatureSlowUAMem16, FeatureMMX]>;
877def : Proc<"winchip2", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
878def : Proc<"c3", [FeatureX87, FeatureSlowUAMem16, Feature3DNow]>;
879def : Proc<"c3-2", [FeatureX87, FeatureSlowUAMem16, FeatureMMX,
880 FeatureSSE1, FeatureFXSR]>;
Evan Chengff1beda2006-10-06 09:17:41 +0000881
Chandler Carruth32908d72014-05-07 17:37:03 +0000882// We also provide a generic 64-bit specific x86 processor model which tries to
883// be good for modern chips without enabling instruction set encodings past the
884// basic SSE2 and 64-bit ones. It disables slow things from any mainstream and
885// modern 64-bit x86 chip, and enables features that are generally beneficial.
Michael Liao5bf95782014-12-04 05:20:33 +0000886//
Chandler Carruth32908d72014-05-07 17:37:03 +0000887// We currently use the Sandy Bridge model as the default scheduling model as
888// we use it across Nehalem, Westmere, Sandy Bridge, and Ivy Bridge which
889// covers a huge swath of x86 processors. If there are specific scheduling
890// knobs which need to be tuned differently for AMD chips, we might consider
891// forming a common base for them.
Chandler Carruth98c51cb2017-08-21 08:45:22 +0000892def : ProcessorModel<"x86-64", SandyBridgeModel, [
893 FeatureX87,
894 FeatureMMX,
895 FeatureSSE2,
896 FeatureFXSR,
897 Feature64Bit,
898 FeatureSlow3OpsLEA,
Craig Topper641e2af2017-08-30 04:34:48 +0000899 FeatureSlowIncDec,
900 FeatureMacroFusion
Chandler Carruth98c51cb2017-08-21 08:45:22 +0000901]>;
Chandler Carruth32908d72014-05-07 17:37:03 +0000902
Evan Chengff1beda2006-10-06 09:17:41 +0000903//===----------------------------------------------------------------------===//
Chris Lattner5da8e802003-08-03 15:47:49 +0000904// Register File Description
905//===----------------------------------------------------------------------===//
906
907include "X86RegisterInfo.td"
Igor Bregerb4442f32017-02-10 07:05:56 +0000908include "X86RegisterBanks.td"
Chris Lattner5da8e802003-08-03 15:47:49 +0000909
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000910//===----------------------------------------------------------------------===//
911// Instruction Descriptions
912//===----------------------------------------------------------------------===//
913
Chris Lattner59a4a912003-08-03 21:54:21 +0000914include "X86InstrInfo.td"
915
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000916def X86InstrInfo : InstrInfo;
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000917
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000918//===----------------------------------------------------------------------===//
919// Calling Conventions
920//===----------------------------------------------------------------------===//
921
922include "X86CallingConv.td"
923
924
925//===----------------------------------------------------------------------===//
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000926// Assembly Parser
Chris Lattner5d00a0b2007-02-26 18:17:14 +0000927//===----------------------------------------------------------------------===//
928
Devang Patel85d684a2012-01-09 19:13:28 +0000929def ATTAsmParserVariant : AsmParserVariant {
Daniel Dunbar00331992009-07-29 00:02:19 +0000930 int Variant = 0;
Daniel Dunbare4318712009-08-11 20:59:47 +0000931
Chad Rosier9f7a2212013-04-18 22:35:36 +0000932 // Variant name.
933 string Name = "att";
934
Daniel Dunbare4318712009-08-11 20:59:47 +0000935 // Discard comments in assembly strings.
936 string CommentDelimiter = "#";
937
938 // Recognize hard coded registers.
939 string RegisterPrefix = "%";
Daniel Dunbar00331992009-07-29 00:02:19 +0000940}
941
Devang Patel67bf992a2012-01-10 17:51:54 +0000942def IntelAsmParserVariant : AsmParserVariant {
943 int Variant = 1;
944
Chad Rosier9f7a2212013-04-18 22:35:36 +0000945 // Variant name.
946 string Name = "intel";
947
Devang Patel67bf992a2012-01-10 17:51:54 +0000948 // Discard comments in assembly strings.
949 string CommentDelimiter = ";";
950
951 // Recognize hard coded registers.
952 string RegisterPrefix = "";
953}
954
Jim Grosbach4cf25f52010-10-30 13:48:28 +0000955//===----------------------------------------------------------------------===//
956// Assembly Printers
957//===----------------------------------------------------------------------===//
958
Chris Lattner56832602004-10-03 20:36:57 +0000959// The X86 target supports two different syntaxes for emitting machine code.
960// This is controlled by the -x86-asm-syntax={att|intel}
961def ATTAsmWriter : AsmWriter {
Chris Lattner1cbd3de2009-09-13 19:30:11 +0000962 string AsmWriterClassName = "ATTInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000963 int Variant = 0;
964}
965def IntelAsmWriter : AsmWriter {
Chris Lattner13306a12009-09-20 07:47:59 +0000966 string AsmWriterClassName = "IntelInstPrinter";
Chris Lattner56832602004-10-03 20:36:57 +0000967 int Variant = 1;
968}
969
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000970def X86 : Target {
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000971 // Information about the instructions...
Chris Lattner25510802003-08-04 04:59:56 +0000972 let InstructionSet = X86InstrInfo;
Devang Patel67bf992a2012-01-10 17:51:54 +0000973 let AssemblyParserVariants = [ATTAsmParserVariant, IntelAsmParserVariant];
Chris Lattner56832602004-10-03 20:36:57 +0000974 let AssemblyWriters = [ATTAsmWriter, IntelAsmWriter];
Chris Lattnera8c3cff2003-08-03 18:19:37 +0000975}