blob: ec61677736b34a621bd3a45f16f4aa600b55b99d [file] [log] [blame]
Diana Picus22274932016-11-11 08:27:37 +00001//===- ARMInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Diana Picus22274932016-11-11 08:27:37 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for ARM.
10/// \todo This should be generated by TableGen.
11//===----------------------------------------------------------------------===//
12
Diana Picus22274932016-11-11 08:27:37 +000013#include "ARMRegisterBankInfo.h"
14#include "ARMSubtarget.h"
15#include "ARMTargetMachine.h"
Diana Picus674888d2017-04-28 09:10:38 +000016#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
David Blaikie62651302017-10-26 23:39:54 +000017#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Diana Picus930e6ec2017-08-03 09:14:59 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Diana Picus812caee2016-12-16 12:54:46 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Diana Picus22274932016-11-11 08:27:37 +000020#include "llvm/Support/Debug.h"
21
22#define DEBUG_TYPE "arm-isel"
23
24using namespace llvm;
25
Diana Picus674888d2017-04-28 09:10:38 +000026namespace {
Diana Picus8abcbbb2017-05-02 09:40:49 +000027
28#define GET_GLOBALISEL_PREDICATE_BITSET
29#include "ARMGenGlobalISel.inc"
30#undef GET_GLOBALISEL_PREDICATE_BITSET
31
Diana Picus674888d2017-04-28 09:10:38 +000032class ARMInstructionSelector : public InstructionSelector {
33public:
Diana Picus8abcbbb2017-05-02 09:40:49 +000034 ARMInstructionSelector(const ARMBaseTargetMachine &TM, const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +000035 const ARMRegisterBankInfo &RBI);
36
Daniel Sandersf76f3152017-11-16 00:46:35 +000037 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000038 static const char *getName() { return DEBUG_TYPE; }
Diana Picus674888d2017-04-28 09:10:38 +000039
40private:
Daniel Sandersf76f3152017-11-16 00:46:35 +000041 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Diana Picus8abcbbb2017-05-02 09:40:49 +000042
Diana Picus995746d2017-07-12 10:31:16 +000043 struct CmpConstants;
44 struct InsertInfo;
Diana Picus5b916532017-07-07 08:39:04 +000045
Diana Picus995746d2017-07-12 10:31:16 +000046 bool selectCmp(CmpConstants Helper, MachineInstrBuilder &MIB,
47 MachineRegisterInfo &MRI) const;
Diana Picus621894a2017-06-19 09:40:51 +000048
Diana Picus995746d2017-07-12 10:31:16 +000049 // Helper for inserting a comparison sequence that sets \p ResReg to either 1
50 // if \p LHSReg and \p RHSReg are in the relationship defined by \p Cond, or
51 // \p PrevRes otherwise. In essence, it computes PrevRes OR (LHS Cond RHS).
52 bool insertComparison(CmpConstants Helper, InsertInfo I, unsigned ResReg,
53 ARMCC::CondCodes Cond, unsigned LHSReg, unsigned RHSReg,
54 unsigned PrevRes) const;
55
56 // Set \p DestReg to \p Constant.
57 void putConstant(InsertInfo I, unsigned DestReg, unsigned Constant) const;
58
Diana Picus930e6ec2017-08-03 09:14:59 +000059 bool selectGlobal(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picus995746d2017-07-12 10:31:16 +000060 bool selectSelect(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picuse393bc72017-10-06 15:39:16 +000061 bool selectShift(unsigned ShiftOpc, MachineInstrBuilder &MIB) const;
Diana Picus995746d2017-07-12 10:31:16 +000062
63 // Check if the types match and both operands have the expected size and
64 // register bank.
65 bool validOpRegPair(MachineRegisterInfo &MRI, unsigned LHS, unsigned RHS,
66 unsigned ExpectedSize, unsigned ExpectedRegBankID) const;
67
68 // Check if the register has the expected size and register bank.
69 bool validReg(MachineRegisterInfo &MRI, unsigned Reg, unsigned ExpectedSize,
70 unsigned ExpectedRegBankID) const;
Diana Picus7145d222017-06-27 09:19:51 +000071
Diana Picus674888d2017-04-28 09:10:38 +000072 const ARMBaseInstrInfo &TII;
73 const ARMBaseRegisterInfo &TRI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000074 const ARMBaseTargetMachine &TM;
Diana Picus674888d2017-04-28 09:10:38 +000075 const ARMRegisterBankInfo &RBI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000076 const ARMSubtarget &STI;
77
Diana Picus813af0d2018-12-14 12:37:24 +000078 // Store the opcodes that we might need, so we don't have to check what kind
79 // of subtarget (ARM vs Thumb) we have all the time.
80 struct OpcodeCache {
81 unsigned ZEXT16;
82 unsigned SEXT16;
83
84 unsigned ZEXT8;
85 unsigned SEXT8;
86
87 // Used for implementing ZEXT/SEXT from i1
88 unsigned AND;
89 unsigned RSB;
90
91 unsigned STORE32;
92 unsigned LOAD32;
93
94 unsigned STORE16;
95 unsigned LOAD16;
96
97 unsigned STORE8;
98 unsigned LOAD8;
99
Diana Picusc0f964eb2019-02-15 10:50:02 +0000100 unsigned ADDrr;
Diana Picusdcaa9392019-02-21 13:00:02 +0000101 unsigned ADDri;
Diana Picusc0f964eb2019-02-15 10:50:02 +0000102
Diana Picusaa4118a2019-02-13 11:25:32 +0000103 // Used for G_ICMP
Diana Picus75a04e22019-02-07 11:05:33 +0000104 unsigned CMPrr;
105 unsigned MOVi;
106 unsigned MOVCCi;
107
Diana Picusaa4118a2019-02-13 11:25:32 +0000108 // Used for G_SELECT
109 unsigned CMPri;
110 unsigned MOVCCr;
111
Diana Picusa00425f2019-02-15 10:24:03 +0000112 unsigned TSTri;
113 unsigned Bcc;
114
Diana Picus3b7beaf2019-02-28 10:42:47 +0000115 // Used for G_GLOBAL_VALUE
116 unsigned MOVi32imm;
117 unsigned ConstPoolLoad;
118 unsigned MOV_ga_pcrel;
119 unsigned LDRLIT_ga_pcrel;
120 unsigned LDRLIT_ga_abs;
121
Diana Picus813af0d2018-12-14 12:37:24 +0000122 OpcodeCache(const ARMSubtarget &STI);
123 } const Opcodes;
124
125 // Select the opcode for simple extensions (that translate to a single SXT/UXT
126 // instruction). Extension operations more complicated than that should not
127 // invoke this. Returns the original opcode if it doesn't know how to select a
128 // better one.
129 unsigned selectSimpleExtOpc(unsigned Opc, unsigned Size) const;
130
131 // Select the opcode for simple loads and stores. Returns the original opcode
132 // if it doesn't know how to select a better one.
133 unsigned selectLoadStoreOpCode(unsigned Opc, unsigned RegBank,
134 unsigned Size) const;
135
Diana Picus8abcbbb2017-05-02 09:40:49 +0000136#define GET_GLOBALISEL_PREDICATES_DECL
137#include "ARMGenGlobalISel.inc"
138#undef GET_GLOBALISEL_PREDICATES_DECL
139
140// We declare the temporaries used by selectImpl() in the class to minimize the
141// cost of constructing placeholder values.
142#define GET_GLOBALISEL_TEMPORARIES_DECL
143#include "ARMGenGlobalISel.inc"
144#undef GET_GLOBALISEL_TEMPORARIES_DECL
Diana Picus674888d2017-04-28 09:10:38 +0000145};
146} // end anonymous namespace
147
148namespace llvm {
149InstructionSelector *
Diana Picus8abcbbb2017-05-02 09:40:49 +0000150createARMInstructionSelector(const ARMBaseTargetMachine &TM,
151 const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +0000152 const ARMRegisterBankInfo &RBI) {
Diana Picus8abcbbb2017-05-02 09:40:49 +0000153 return new ARMInstructionSelector(TM, STI, RBI);
Diana Picus674888d2017-04-28 09:10:38 +0000154}
155}
156
Daniel Sanders8e82af22017-07-27 11:03:45 +0000157const unsigned zero_reg = 0;
Diana Picus8abcbbb2017-05-02 09:40:49 +0000158
159#define GET_GLOBALISEL_IMPL
160#include "ARMGenGlobalISel.inc"
161#undef GET_GLOBALISEL_IMPL
162
163ARMInstructionSelector::ARMInstructionSelector(const ARMBaseTargetMachine &TM,
164 const ARMSubtarget &STI,
Diana Picus22274932016-11-11 08:27:37 +0000165 const ARMRegisterBankInfo &RBI)
Diana Picus895c6aa2016-11-15 16:42:10 +0000166 : InstructionSelector(), TII(*STI.getInstrInfo()),
Diana Picus813af0d2018-12-14 12:37:24 +0000167 TRI(*STI.getRegisterInfo()), TM(TM), RBI(RBI), STI(STI), Opcodes(STI),
Diana Picus8abcbbb2017-05-02 09:40:49 +0000168#define GET_GLOBALISEL_PREDICATES_INIT
169#include "ARMGenGlobalISel.inc"
170#undef GET_GLOBALISEL_PREDICATES_INIT
171#define GET_GLOBALISEL_TEMPORARIES_INIT
172#include "ARMGenGlobalISel.inc"
173#undef GET_GLOBALISEL_TEMPORARIES_INIT
174{
175}
Diana Picus22274932016-11-11 08:27:37 +0000176
Diana Picus865f7fe2018-01-04 13:09:25 +0000177static const TargetRegisterClass *guessRegClass(unsigned Reg,
178 MachineRegisterInfo &MRI,
179 const TargetRegisterInfo &TRI,
180 const RegisterBankInfo &RBI) {
181 const RegisterBank *RegBank = RBI.getRegBank(Reg, MRI, TRI);
182 assert(RegBank && "Can't get reg bank for virtual register");
183
184 const unsigned Size = MRI.getType(Reg).getSizeInBits();
185 assert((RegBank->getID() == ARM::GPRRegBankID ||
186 RegBank->getID() == ARM::FPRRegBankID) &&
187 "Unsupported reg bank");
188
189 if (RegBank->getID() == ARM::FPRRegBankID) {
190 if (Size == 32)
191 return &ARM::SPRRegClass;
192 else if (Size == 64)
193 return &ARM::DPRRegClass;
Roman Tereshine79d6562018-05-23 02:59:31 +0000194 else if (Size == 128)
195 return &ARM::QPRRegClass;
Diana Picus865f7fe2018-01-04 13:09:25 +0000196 else
197 llvm_unreachable("Unsupported destination size");
198 }
199
200 return &ARM::GPRRegClass;
201}
202
Diana Picus812caee2016-12-16 12:54:46 +0000203static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
204 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
205 const RegisterBankInfo &RBI) {
206 unsigned DstReg = I.getOperand(0).getReg();
207 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
208 return true;
209
Diana Picus865f7fe2018-01-04 13:09:25 +0000210 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
Diana Picus4fa83c02017-02-08 13:23:04 +0000211
Diana Picus812caee2016-12-16 12:54:46 +0000212 // No need to constrain SrcReg. It will get constrained when
213 // we hit another of its uses or its defs.
214 // Copies do not have constraints.
215 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000216 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
217 << " operand\n");
Diana Picus812caee2016-12-16 12:54:46 +0000218 return false;
219 }
220 return true;
221}
222
Diana Picus0b4190a2017-06-07 12:35:05 +0000223static bool selectMergeValues(MachineInstrBuilder &MIB,
224 const ARMBaseInstrInfo &TII,
225 MachineRegisterInfo &MRI,
226 const TargetRegisterInfo &TRI,
227 const RegisterBankInfo &RBI) {
228 assert(TII.getSubtarget().hasVFP2() && "Can't select merge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000229
Diana Picus0b4190a2017-06-07 12:35:05 +0000230 // We only support G_MERGE_VALUES as a way to stick together two scalar GPRs
Diana Picusb1701e02017-02-16 12:19:57 +0000231 // into one DPR.
232 unsigned VReg0 = MIB->getOperand(0).getReg();
233 (void)VReg0;
234 assert(MRI.getType(VReg0).getSizeInBits() == 64 &&
235 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::FPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000236 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000237 unsigned VReg1 = MIB->getOperand(1).getReg();
238 (void)VReg1;
239 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
240 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000241 "Unsupported operand for G_MERGE_VALUES");
242 unsigned VReg2 = MIB->getOperand(2).getReg();
Diana Picusb1701e02017-02-16 12:19:57 +0000243 (void)VReg2;
244 assert(MRI.getType(VReg2).getSizeInBits() == 32 &&
245 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000246 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000247
248 MIB->setDesc(TII.get(ARM::VMOVDRR));
249 MIB.add(predOps(ARMCC::AL));
250
251 return true;
252}
253
Diana Picus0b4190a2017-06-07 12:35:05 +0000254static bool selectUnmergeValues(MachineInstrBuilder &MIB,
255 const ARMBaseInstrInfo &TII,
256 MachineRegisterInfo &MRI,
257 const TargetRegisterInfo &TRI,
258 const RegisterBankInfo &RBI) {
259 assert(TII.getSubtarget().hasVFP2() && "Can't select unmerge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000260
Diana Picus0b4190a2017-06-07 12:35:05 +0000261 // We only support G_UNMERGE_VALUES as a way to break up one DPR into two
262 // GPRs.
Diana Picusb1701e02017-02-16 12:19:57 +0000263 unsigned VReg0 = MIB->getOperand(0).getReg();
264 (void)VReg0;
265 assert(MRI.getType(VReg0).getSizeInBits() == 32 &&
266 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000267 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000268 unsigned VReg1 = MIB->getOperand(1).getReg();
269 (void)VReg1;
Diana Picus0b4190a2017-06-07 12:35:05 +0000270 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
271 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
272 "Unsupported operand for G_UNMERGE_VALUES");
273 unsigned VReg2 = MIB->getOperand(2).getReg();
274 (void)VReg2;
275 assert(MRI.getType(VReg2).getSizeInBits() == 64 &&
276 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID &&
277 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000278
Diana Picus0b4190a2017-06-07 12:35:05 +0000279 MIB->setDesc(TII.get(ARM::VMOVRRD));
Diana Picusb1701e02017-02-16 12:19:57 +0000280 MIB.add(predOps(ARMCC::AL));
281
282 return true;
283}
284
Diana Picus813af0d2018-12-14 12:37:24 +0000285ARMInstructionSelector::OpcodeCache::OpcodeCache(const ARMSubtarget &STI) {
286 bool isThumb = STI.isThumb();
287
288 using namespace TargetOpcode;
289
290#define STORE_OPCODE(VAR, OPC) VAR = isThumb ? ARM::t2##OPC : ARM::OPC
291 STORE_OPCODE(SEXT16, SXTH);
292 STORE_OPCODE(ZEXT16, UXTH);
293
294 STORE_OPCODE(SEXT8, SXTB);
295 STORE_OPCODE(ZEXT8, UXTB);
296
297 STORE_OPCODE(AND, ANDri);
298 STORE_OPCODE(RSB, RSBri);
299
300 STORE_OPCODE(STORE32, STRi12);
301 STORE_OPCODE(LOAD32, LDRi12);
302
303 // LDRH/STRH are special...
304 STORE16 = isThumb ? ARM::t2STRHi12 : ARM::STRH;
305 LOAD16 = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
306
307 STORE_OPCODE(STORE8, STRBi12);
308 STORE_OPCODE(LOAD8, LDRBi12);
Diana Picus75a04e22019-02-07 11:05:33 +0000309
Diana Picusc0f964eb2019-02-15 10:50:02 +0000310 STORE_OPCODE(ADDrr, ADDrr);
Diana Picusdcaa9392019-02-21 13:00:02 +0000311 STORE_OPCODE(ADDri, ADDri);
Diana Picusc0f964eb2019-02-15 10:50:02 +0000312
Diana Picus75a04e22019-02-07 11:05:33 +0000313 STORE_OPCODE(CMPrr, CMPrr);
314 STORE_OPCODE(MOVi, MOVi);
315 STORE_OPCODE(MOVCCi, MOVCCi);
Diana Picusaa4118a2019-02-13 11:25:32 +0000316
317 STORE_OPCODE(CMPri, CMPri);
318 STORE_OPCODE(MOVCCr, MOVCCr);
Diana Picusa00425f2019-02-15 10:24:03 +0000319
320 STORE_OPCODE(TSTri, TSTri);
321 STORE_OPCODE(Bcc, Bcc);
Diana Picus3b7beaf2019-02-28 10:42:47 +0000322
323 STORE_OPCODE(MOVi32imm, MOVi32imm);
324 ConstPoolLoad = isThumb ? ARM::t2LDRpci : ARM::LDRi12;
325 STORE_OPCODE(MOV_ga_pcrel, MOV_ga_pcrel);
326 LDRLIT_ga_pcrel = isThumb ? ARM::tLDRLIT_ga_pcrel : ARM::LDRLIT_ga_pcrel;
327 LDRLIT_ga_abs = isThumb ? ARM::tLDRLIT_ga_abs : ARM::LDRLIT_ga_abs;
Diana Picus813af0d2018-12-14 12:37:24 +0000328#undef MAP_OPCODE
329}
330
331unsigned ARMInstructionSelector::selectSimpleExtOpc(unsigned Opc,
332 unsigned Size) const {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000333 using namespace TargetOpcode;
334
Diana Picuse8368782017-02-17 13:44:19 +0000335 if (Size != 8 && Size != 16)
336 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000337
338 if (Opc == G_SEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000339 return Size == 8 ? Opcodes.SEXT8 : Opcodes.SEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000340
341 if (Opc == G_ZEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000342 return Size == 8 ? Opcodes.ZEXT8 : Opcodes.ZEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000343
Diana Picuse8368782017-02-17 13:44:19 +0000344 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000345}
346
Diana Picus813af0d2018-12-14 12:37:24 +0000347unsigned ARMInstructionSelector::selectLoadStoreOpCode(unsigned Opc,
348 unsigned RegBank,
349 unsigned Size) const {
Diana Picus3b99c642017-02-24 14:01:27 +0000350 bool isStore = Opc == TargetOpcode::G_STORE;
351
Diana Picus1540b062017-02-16 14:10:50 +0000352 if (RegBank == ARM::GPRRegBankID) {
353 switch (Size) {
354 case 1:
355 case 8:
Diana Picus813af0d2018-12-14 12:37:24 +0000356 return isStore ? Opcodes.STORE8 : Opcodes.LOAD8;
Diana Picus1540b062017-02-16 14:10:50 +0000357 case 16:
Diana Picus813af0d2018-12-14 12:37:24 +0000358 return isStore ? Opcodes.STORE16 : Opcodes.LOAD16;
Diana Picus1540b062017-02-16 14:10:50 +0000359 case 32:
Diana Picus813af0d2018-12-14 12:37:24 +0000360 return isStore ? Opcodes.STORE32 : Opcodes.LOAD32;
Diana Picuse8368782017-02-17 13:44:19 +0000361 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000362 return Opc;
Diana Picus1540b062017-02-16 14:10:50 +0000363 }
Diana Picus1540b062017-02-16 14:10:50 +0000364 }
365
Diana Picuse8368782017-02-17 13:44:19 +0000366 if (RegBank == ARM::FPRRegBankID) {
367 switch (Size) {
368 case 32:
Diana Picus3b99c642017-02-24 14:01:27 +0000369 return isStore ? ARM::VSTRS : ARM::VLDRS;
Diana Picuse8368782017-02-17 13:44:19 +0000370 case 64:
Diana Picus3b99c642017-02-24 14:01:27 +0000371 return isStore ? ARM::VSTRD : ARM::VLDRD;
Diana Picuse8368782017-02-17 13:44:19 +0000372 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000373 return Opc;
Diana Picuse8368782017-02-17 13:44:19 +0000374 }
Diana Picus278c7222017-01-26 09:20:47 +0000375 }
376
Diana Picus3b99c642017-02-24 14:01:27 +0000377 return Opc;
Diana Picus278c7222017-01-26 09:20:47 +0000378}
379
Diana Picus5b916532017-07-07 08:39:04 +0000380// When lowering comparisons, we sometimes need to perform two compares instead
381// of just one. Get the condition codes for both comparisons. If only one is
382// needed, the second member of the pair is ARMCC::AL.
383static std::pair<ARMCC::CondCodes, ARMCC::CondCodes>
384getComparePreds(CmpInst::Predicate Pred) {
385 std::pair<ARMCC::CondCodes, ARMCC::CondCodes> Preds = {ARMCC::AL, ARMCC::AL};
Diana Picus621894a2017-06-19 09:40:51 +0000386 switch (Pred) {
Diana Picus621894a2017-06-19 09:40:51 +0000387 case CmpInst::FCMP_ONE:
Diana Picus5b916532017-07-07 08:39:04 +0000388 Preds = {ARMCC::GT, ARMCC::MI};
389 break;
Diana Picus621894a2017-06-19 09:40:51 +0000390 case CmpInst::FCMP_UEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000391 Preds = {ARMCC::EQ, ARMCC::VS};
392 break;
Diana Picus621894a2017-06-19 09:40:51 +0000393 case CmpInst::ICMP_EQ:
394 case CmpInst::FCMP_OEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000395 Preds.first = ARMCC::EQ;
396 break;
Diana Picus621894a2017-06-19 09:40:51 +0000397 case CmpInst::ICMP_SGT:
398 case CmpInst::FCMP_OGT:
Diana Picus5b916532017-07-07 08:39:04 +0000399 Preds.first = ARMCC::GT;
400 break;
Diana Picus621894a2017-06-19 09:40:51 +0000401 case CmpInst::ICMP_SGE:
402 case CmpInst::FCMP_OGE:
Diana Picus5b916532017-07-07 08:39:04 +0000403 Preds.first = ARMCC::GE;
404 break;
Diana Picus621894a2017-06-19 09:40:51 +0000405 case CmpInst::ICMP_UGT:
406 case CmpInst::FCMP_UGT:
Diana Picus5b916532017-07-07 08:39:04 +0000407 Preds.first = ARMCC::HI;
408 break;
Diana Picus621894a2017-06-19 09:40:51 +0000409 case CmpInst::FCMP_OLT:
Diana Picus5b916532017-07-07 08:39:04 +0000410 Preds.first = ARMCC::MI;
411 break;
Diana Picus621894a2017-06-19 09:40:51 +0000412 case CmpInst::ICMP_ULE:
413 case CmpInst::FCMP_OLE:
Diana Picus5b916532017-07-07 08:39:04 +0000414 Preds.first = ARMCC::LS;
415 break;
Diana Picus621894a2017-06-19 09:40:51 +0000416 case CmpInst::FCMP_ORD:
Diana Picus5b916532017-07-07 08:39:04 +0000417 Preds.first = ARMCC::VC;
418 break;
Diana Picus621894a2017-06-19 09:40:51 +0000419 case CmpInst::FCMP_UNO:
Diana Picus5b916532017-07-07 08:39:04 +0000420 Preds.first = ARMCC::VS;
421 break;
Diana Picus621894a2017-06-19 09:40:51 +0000422 case CmpInst::FCMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000423 Preds.first = ARMCC::PL;
424 break;
Diana Picus621894a2017-06-19 09:40:51 +0000425 case CmpInst::ICMP_SLT:
426 case CmpInst::FCMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000427 Preds.first = ARMCC::LT;
428 break;
Diana Picus621894a2017-06-19 09:40:51 +0000429 case CmpInst::ICMP_SLE:
430 case CmpInst::FCMP_ULE:
Diana Picus5b916532017-07-07 08:39:04 +0000431 Preds.first = ARMCC::LE;
432 break;
Diana Picus621894a2017-06-19 09:40:51 +0000433 case CmpInst::FCMP_UNE:
434 case CmpInst::ICMP_NE:
Diana Picus5b916532017-07-07 08:39:04 +0000435 Preds.first = ARMCC::NE;
436 break;
Diana Picus621894a2017-06-19 09:40:51 +0000437 case CmpInst::ICMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000438 Preds.first = ARMCC::HS;
439 break;
Diana Picus621894a2017-06-19 09:40:51 +0000440 case CmpInst::ICMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000441 Preds.first = ARMCC::LO;
442 break;
443 default:
444 break;
Diana Picus621894a2017-06-19 09:40:51 +0000445 }
Diana Picus5b916532017-07-07 08:39:04 +0000446 assert(Preds.first != ARMCC::AL && "No comparisons needed?");
447 return Preds;
Diana Picus621894a2017-06-19 09:40:51 +0000448}
449
Diana Picus995746d2017-07-12 10:31:16 +0000450struct ARMInstructionSelector::CmpConstants {
Diana Picus75a04e22019-02-07 11:05:33 +0000451 CmpConstants(unsigned CmpOpcode, unsigned FlagsOpcode, unsigned SelectOpcode,
452 unsigned OpRegBank, unsigned OpSize)
Diana Picus995746d2017-07-12 10:31:16 +0000453 : ComparisonOpcode(CmpOpcode), ReadFlagsOpcode(FlagsOpcode),
Diana Picus75a04e22019-02-07 11:05:33 +0000454 SelectResultOpcode(SelectOpcode), OperandRegBankID(OpRegBank),
455 OperandSize(OpSize) {}
Diana Picus621894a2017-06-19 09:40:51 +0000456
Diana Picus5b916532017-07-07 08:39:04 +0000457 // The opcode used for performing the comparison.
Diana Picus995746d2017-07-12 10:31:16 +0000458 const unsigned ComparisonOpcode;
Diana Picus621894a2017-06-19 09:40:51 +0000459
Diana Picus5b916532017-07-07 08:39:04 +0000460 // The opcode used for reading the flags set by the comparison. May be
461 // ARM::INSTRUCTION_LIST_END if we don't need to read the flags.
Diana Picus995746d2017-07-12 10:31:16 +0000462 const unsigned ReadFlagsOpcode;
Diana Picus5b916532017-07-07 08:39:04 +0000463
Diana Picus75a04e22019-02-07 11:05:33 +0000464 // The opcode used for materializing the result of the comparison.
465 const unsigned SelectResultOpcode;
466
Diana Picus5b916532017-07-07 08:39:04 +0000467 // The assumed register bank ID for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000468 const unsigned OperandRegBankID;
Diana Picus5b916532017-07-07 08:39:04 +0000469
Diana Picus21014df2017-07-12 09:01:54 +0000470 // The assumed size in bits for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000471 const unsigned OperandSize;
Diana Picus5b916532017-07-07 08:39:04 +0000472};
473
Diana Picus995746d2017-07-12 10:31:16 +0000474struct ARMInstructionSelector::InsertInfo {
475 InsertInfo(MachineInstrBuilder &MIB)
476 : MBB(*MIB->getParent()), InsertBefore(std::next(MIB->getIterator())),
477 DbgLoc(MIB->getDebugLoc()) {}
Diana Picus5b916532017-07-07 08:39:04 +0000478
Diana Picus995746d2017-07-12 10:31:16 +0000479 MachineBasicBlock &MBB;
480 const MachineBasicBlock::instr_iterator InsertBefore;
481 const DebugLoc &DbgLoc;
482};
Diana Picus5b916532017-07-07 08:39:04 +0000483
Diana Picus995746d2017-07-12 10:31:16 +0000484void ARMInstructionSelector::putConstant(InsertInfo I, unsigned DestReg,
485 unsigned Constant) const {
Diana Picus75a04e22019-02-07 11:05:33 +0000486 (void)BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Opcodes.MOVi))
Diana Picus995746d2017-07-12 10:31:16 +0000487 .addDef(DestReg)
488 .addImm(Constant)
489 .add(predOps(ARMCC::AL))
490 .add(condCodeOp());
491}
Diana Picus21014df2017-07-12 09:01:54 +0000492
Diana Picus995746d2017-07-12 10:31:16 +0000493bool ARMInstructionSelector::validOpRegPair(MachineRegisterInfo &MRI,
494 unsigned LHSReg, unsigned RHSReg,
495 unsigned ExpectedSize,
496 unsigned ExpectedRegBankID) const {
497 return MRI.getType(LHSReg) == MRI.getType(RHSReg) &&
498 validReg(MRI, LHSReg, ExpectedSize, ExpectedRegBankID) &&
499 validReg(MRI, RHSReg, ExpectedSize, ExpectedRegBankID);
500}
Diana Picus5b916532017-07-07 08:39:04 +0000501
Diana Picus995746d2017-07-12 10:31:16 +0000502bool ARMInstructionSelector::validReg(MachineRegisterInfo &MRI, unsigned Reg,
503 unsigned ExpectedSize,
504 unsigned ExpectedRegBankID) const {
505 if (MRI.getType(Reg).getSizeInBits() != ExpectedSize) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000506 LLVM_DEBUG(dbgs() << "Unexpected size for register");
Diana Picus995746d2017-07-12 10:31:16 +0000507 return false;
508 }
509
510 if (RBI.getRegBank(Reg, MRI, TRI)->getID() != ExpectedRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000511 LLVM_DEBUG(dbgs() << "Unexpected register bank for register");
Diana Picus995746d2017-07-12 10:31:16 +0000512 return false;
513 }
514
515 return true;
516}
517
518bool ARMInstructionSelector::selectCmp(CmpConstants Helper,
519 MachineInstrBuilder &MIB,
520 MachineRegisterInfo &MRI) const {
521 const InsertInfo I(MIB);
Diana Picus5b916532017-07-07 08:39:04 +0000522
Diana Picus621894a2017-06-19 09:40:51 +0000523 auto ResReg = MIB->getOperand(0).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000524 if (!validReg(MRI, ResReg, 1, ARM::GPRRegBankID))
Diana Picus5b916532017-07-07 08:39:04 +0000525 return false;
526
Diana Picus621894a2017-06-19 09:40:51 +0000527 auto Cond =
528 static_cast<CmpInst::Predicate>(MIB->getOperand(1).getPredicate());
Diana Picus5b916532017-07-07 08:39:04 +0000529 if (Cond == CmpInst::FCMP_TRUE || Cond == CmpInst::FCMP_FALSE) {
Diana Picus995746d2017-07-12 10:31:16 +0000530 putConstant(I, ResReg, Cond == CmpInst::FCMP_TRUE ? 1 : 0);
Diana Picus5b916532017-07-07 08:39:04 +0000531 MIB->eraseFromParent();
532 return true;
533 }
534
535 auto LHSReg = MIB->getOperand(2).getReg();
536 auto RHSReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000537 if (!validOpRegPair(MRI, LHSReg, RHSReg, Helper.OperandSize,
538 Helper.OperandRegBankID))
Diana Picus621894a2017-06-19 09:40:51 +0000539 return false;
540
Diana Picus5b916532017-07-07 08:39:04 +0000541 auto ARMConds = getComparePreds(Cond);
Diana Picus995746d2017-07-12 10:31:16 +0000542 auto ZeroReg = MRI.createVirtualRegister(&ARM::GPRRegClass);
543 putConstant(I, ZeroReg, 0);
Diana Picus5b916532017-07-07 08:39:04 +0000544
545 if (ARMConds.second == ARMCC::AL) {
546 // Simple case, we only need one comparison and we're done.
Diana Picus995746d2017-07-12 10:31:16 +0000547 if (!insertComparison(Helper, I, ResReg, ARMConds.first, LHSReg, RHSReg,
548 ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000549 return false;
550 } else {
551 // Not so simple, we need two successive comparisons.
552 auto IntermediateRes = MRI.createVirtualRegister(&ARM::GPRRegClass);
Diana Picus995746d2017-07-12 10:31:16 +0000553 if (!insertComparison(Helper, I, IntermediateRes, ARMConds.first, LHSReg,
554 RHSReg, ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000555 return false;
Diana Picus995746d2017-07-12 10:31:16 +0000556 if (!insertComparison(Helper, I, ResReg, ARMConds.second, LHSReg, RHSReg,
557 IntermediateRes))
Diana Picus5b916532017-07-07 08:39:04 +0000558 return false;
559 }
Diana Picus621894a2017-06-19 09:40:51 +0000560
561 MIB->eraseFromParent();
562 return true;
563}
564
Diana Picus995746d2017-07-12 10:31:16 +0000565bool ARMInstructionSelector::insertComparison(CmpConstants Helper, InsertInfo I,
566 unsigned ResReg,
567 ARMCC::CondCodes Cond,
568 unsigned LHSReg, unsigned RHSReg,
569 unsigned PrevRes) const {
570 // Perform the comparison.
571 auto CmpI =
572 BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Helper.ComparisonOpcode))
573 .addUse(LHSReg)
574 .addUse(RHSReg)
575 .add(predOps(ARMCC::AL));
576 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
577 return false;
578
579 // Read the comparison flags (if necessary).
580 if (Helper.ReadFlagsOpcode != ARM::INSTRUCTION_LIST_END) {
581 auto ReadI = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
582 TII.get(Helper.ReadFlagsOpcode))
583 .add(predOps(ARMCC::AL));
584 if (!constrainSelectedInstRegOperands(*ReadI, TII, TRI, RBI))
585 return false;
586 }
587
588 // Select either 1 or the previous result based on the value of the flags.
Diana Picus75a04e22019-02-07 11:05:33 +0000589 auto Mov1I = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
590 TII.get(Helper.SelectResultOpcode))
Diana Picus995746d2017-07-12 10:31:16 +0000591 .addDef(ResReg)
592 .addUse(PrevRes)
593 .addImm(1)
594 .add(predOps(Cond, ARM::CPSR));
595 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
596 return false;
597
598 return true;
599}
600
Diana Picus930e6ec2017-08-03 09:14:59 +0000601bool ARMInstructionSelector::selectGlobal(MachineInstrBuilder &MIB,
602 MachineRegisterInfo &MRI) const {
Diana Picusabb08862017-09-05 07:57:41 +0000603 if ((STI.isROPI() || STI.isRWPI()) && !STI.isTargetELF()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000604 LLVM_DEBUG(dbgs() << "ROPI and RWPI only supported for ELF\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000605 return false;
606 }
Diana Picus930e6ec2017-08-03 09:14:59 +0000607
608 auto GV = MIB->getOperand(1).getGlobal();
609 if (GV->isThreadLocal()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000610 LLVM_DEBUG(dbgs() << "TLS variables not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000611 return false;
612 }
613
614 auto &MBB = *MIB->getParent();
615 auto &MF = *MBB.getParent();
616
Sam Parker5b098342019-02-08 07:57:42 +0000617 bool UseMovt = STI.useMovt();
Diana Picus930e6ec2017-08-03 09:14:59 +0000618
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000619 unsigned Size = TM.getPointerSize(0);
Diana Picusc9f29c62017-08-29 09:47:55 +0000620 unsigned Alignment = 4;
Diana Picusabb08862017-09-05 07:57:41 +0000621
622 auto addOpsForConstantPoolLoad = [&MF, Alignment,
623 Size](MachineInstrBuilder &MIB,
624 const GlobalValue *GV, bool IsSBREL) {
Diana Picus3b7beaf2019-02-28 10:42:47 +0000625 assert((MIB->getOpcode() == ARM::LDRi12 ||
626 MIB->getOpcode() == ARM::t2LDRpci) &&
627 "Unsupported instruction");
Diana Picusabb08862017-09-05 07:57:41 +0000628 auto ConstPool = MF.getConstantPool();
629 auto CPIndex =
630 // For SB relative entries we need a target-specific constant pool.
631 // Otherwise, just use a regular constant pool entry.
632 IsSBREL
633 ? ConstPool->getConstantPoolIndex(
634 ARMConstantPoolConstant::Create(GV, ARMCP::SBREL), Alignment)
635 : ConstPool->getConstantPoolIndex(GV, Alignment);
636 MIB.addConstantPoolIndex(CPIndex, /*Offset*/ 0, /*TargetFlags*/ 0)
Diana Picus3b7beaf2019-02-28 10:42:47 +0000637 .addMemOperand(MF.getMachineMemOperand(
638 MachinePointerInfo::getConstantPool(MF), MachineMemOperand::MOLoad,
639 Size, Alignment));
640 if (MIB->getOpcode() == ARM::LDRi12)
641 MIB.addImm(0);
642 MIB.add(predOps(ARMCC::AL));
643 };
644
645 auto addGOTMemOperand = [this, &MF, Alignment](MachineInstrBuilder &MIB) {
646 MIB.addMemOperand(MF.getMachineMemOperand(
647 MachinePointerInfo::getGOT(MF), MachineMemOperand::MOLoad,
648 TM.getProgramPointerSize(), Alignment));
Diana Picusabb08862017-09-05 07:57:41 +0000649 };
650
Diana Picusc9f29c62017-08-29 09:47:55 +0000651 if (TM.isPositionIndependent()) {
Diana Picusac154732017-09-05 08:22:47 +0000652 bool Indirect = STI.isGVIndirectSymbol(GV);
Diana Picus3b7beaf2019-02-28 10:42:47 +0000653
654 // For ARM mode, we have different pseudoinstructions for direct accesses
655 // and indirect accesses, and the ones for indirect accesses include the
656 // load from GOT. For Thumb mode, we use the same pseudoinstruction for both
657 // direct and indirect accesses, and we need to manually generate the load
658 // from GOT.
659 bool UseOpcodeThatLoads = Indirect && !STI.isThumb();
660
Diana Picusc9f29c62017-08-29 09:47:55 +0000661 // FIXME: Taking advantage of MOVT for ELF is pretty involved, so we don't
662 // support it yet. See PR28229.
Diana Picus3b7beaf2019-02-28 10:42:47 +0000663 unsigned Opc = UseMovt && !STI.isTargetELF()
664 ? (UseOpcodeThatLoads ? ARM::MOV_ga_pcrel_ldr
665 : Opcodes.MOV_ga_pcrel)
666 : (UseOpcodeThatLoads ? ARM::LDRLIT_ga_pcrel_ldr
667 : Opcodes.LDRLIT_ga_pcrel);
Diana Picusc9f29c62017-08-29 09:47:55 +0000668 MIB->setDesc(TII.get(Opc));
669
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000670 int TargetFlags = ARMII::MO_NO_FLAG;
Diana Picusac154732017-09-05 08:22:47 +0000671 if (STI.isTargetDarwin())
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000672 TargetFlags |= ARMII::MO_NONLAZY;
673 if (STI.isGVInGOT(GV))
674 TargetFlags |= ARMII::MO_GOT;
675 MIB->getOperand(1).setTargetFlags(TargetFlags);
Diana Picusc9f29c62017-08-29 09:47:55 +0000676
Diana Picus3b7beaf2019-02-28 10:42:47 +0000677 if (Indirect) {
678 if (!UseOpcodeThatLoads) {
679 auto ResultReg = MIB->getOperand(0).getReg();
680 auto AddressReg = MRI.createVirtualRegister(&ARM::GPRRegClass);
681
682 MIB->getOperand(0).setReg(AddressReg);
683
684 auto InsertBefore = std::next(MIB->getIterator());
685 auto MIBLoad = BuildMI(MBB, InsertBefore, MIB->getDebugLoc(),
686 TII.get(Opcodes.LOAD32))
687 .addDef(ResultReg)
688 .addReg(AddressReg)
689 .addImm(0)
690 .add(predOps(ARMCC::AL));
691 addGOTMemOperand(MIBLoad);
692
693 if (!constrainSelectedInstRegOperands(*MIBLoad, TII, TRI, RBI))
694 return false;
695 } else {
696 addGOTMemOperand(MIB);
697 }
698 }
Diana Picusc9f29c62017-08-29 09:47:55 +0000699
Diana Picusac154732017-09-05 08:22:47 +0000700 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
Diana Picusc9f29c62017-08-29 09:47:55 +0000701 }
702
Diana Picusf95979112017-09-01 11:13:39 +0000703 bool isReadOnly = STI.getTargetLowering()->isReadOnly(GV);
704 if (STI.isROPI() && isReadOnly) {
Diana Picus3b7beaf2019-02-28 10:42:47 +0000705 unsigned Opc = UseMovt ? Opcodes.MOV_ga_pcrel : Opcodes.LDRLIT_ga_pcrel;
Diana Picusf95979112017-09-01 11:13:39 +0000706 MIB->setDesc(TII.get(Opc));
707 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
708 }
Diana Picusabb08862017-09-05 07:57:41 +0000709 if (STI.isRWPI() && !isReadOnly) {
710 auto Offset = MRI.createVirtualRegister(&ARM::GPRRegClass);
711 MachineInstrBuilder OffsetMIB;
712 if (UseMovt) {
713 OffsetMIB = BuildMI(MBB, *MIB, MIB->getDebugLoc(),
Diana Picus3b7beaf2019-02-28 10:42:47 +0000714 TII.get(Opcodes.MOVi32imm), Offset);
Diana Picusabb08862017-09-05 07:57:41 +0000715 OffsetMIB.addGlobalAddress(GV, /*Offset*/ 0, ARMII::MO_SBREL);
716 } else {
717 // Load the offset from the constant pool.
Diana Picus3b7beaf2019-02-28 10:42:47 +0000718 OffsetMIB = BuildMI(MBB, *MIB, MIB->getDebugLoc(),
719 TII.get(Opcodes.ConstPoolLoad), Offset);
Diana Picusabb08862017-09-05 07:57:41 +0000720 addOpsForConstantPoolLoad(OffsetMIB, GV, /*IsSBREL*/ true);
721 }
722 if (!constrainSelectedInstRegOperands(*OffsetMIB, TII, TRI, RBI))
723 return false;
724
725 // Add the offset to the SB register.
Diana Picus3b7beaf2019-02-28 10:42:47 +0000726 MIB->setDesc(TII.get(Opcodes.ADDrr));
Diana Picusabb08862017-09-05 07:57:41 +0000727 MIB->RemoveOperand(1);
728 MIB.addReg(ARM::R9) // FIXME: don't hardcode R9
729 .addReg(Offset)
730 .add(predOps(ARMCC::AL))
731 .add(condCodeOp());
732
733 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
734 }
Diana Picusf95979112017-09-01 11:13:39 +0000735
Diana Picusac154732017-09-05 08:22:47 +0000736 if (STI.isTargetELF()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000737 if (UseMovt) {
Diana Picus3b7beaf2019-02-28 10:42:47 +0000738 MIB->setDesc(TII.get(Opcodes.MOVi32imm));
Diana Picus930e6ec2017-08-03 09:14:59 +0000739 } else {
740 // Load the global's address from the constant pool.
Diana Picus3b7beaf2019-02-28 10:42:47 +0000741 MIB->setDesc(TII.get(Opcodes.ConstPoolLoad));
Diana Picus930e6ec2017-08-03 09:14:59 +0000742 MIB->RemoveOperand(1);
Diana Picusabb08862017-09-05 07:57:41 +0000743 addOpsForConstantPoolLoad(MIB, GV, /*IsSBREL*/ false);
Diana Picus930e6ec2017-08-03 09:14:59 +0000744 }
Diana Picusac154732017-09-05 08:22:47 +0000745 } else if (STI.isTargetMachO()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000746 if (UseMovt)
Diana Picus3b7beaf2019-02-28 10:42:47 +0000747 MIB->setDesc(TII.get(Opcodes.MOVi32imm));
Diana Picus930e6ec2017-08-03 09:14:59 +0000748 else
Diana Picus3b7beaf2019-02-28 10:42:47 +0000749 MIB->setDesc(TII.get(Opcodes.LDRLIT_ga_abs));
Diana Picus930e6ec2017-08-03 09:14:59 +0000750 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000751 LLVM_DEBUG(dbgs() << "Object format not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000752 return false;
753 }
754
755 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
756}
757
Diana Picus7145d222017-06-27 09:19:51 +0000758bool ARMInstructionSelector::selectSelect(MachineInstrBuilder &MIB,
Diana Picus995746d2017-07-12 10:31:16 +0000759 MachineRegisterInfo &MRI) const {
Diana Picus7145d222017-06-27 09:19:51 +0000760 auto &MBB = *MIB->getParent();
761 auto InsertBefore = std::next(MIB->getIterator());
Diana Picus77367372017-07-07 08:53:27 +0000762 auto &DbgLoc = MIB->getDebugLoc();
Diana Picus7145d222017-06-27 09:19:51 +0000763
764 // Compare the condition to 0.
765 auto CondReg = MIB->getOperand(1).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000766 assert(validReg(MRI, CondReg, 1, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000767 "Unsupported types for select operation");
Diana Picusaa4118a2019-02-13 11:25:32 +0000768 auto CmpI = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(Opcodes.CMPri))
Diana Picus7145d222017-06-27 09:19:51 +0000769 .addUse(CondReg)
770 .addImm(0)
771 .add(predOps(ARMCC::AL));
772 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
773 return false;
774
775 // Move a value into the result register based on the result of the
776 // comparison.
777 auto ResReg = MIB->getOperand(0).getReg();
778 auto TrueReg = MIB->getOperand(2).getReg();
779 auto FalseReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000780 assert(validOpRegPair(MRI, ResReg, TrueReg, 32, ARM::GPRRegBankID) &&
781 validOpRegPair(MRI, TrueReg, FalseReg, 32, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000782 "Unsupported types for select operation");
Diana Picusaa4118a2019-02-13 11:25:32 +0000783 auto Mov1I = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(Opcodes.MOVCCr))
Diana Picus7145d222017-06-27 09:19:51 +0000784 .addDef(ResReg)
785 .addUse(TrueReg)
786 .addUse(FalseReg)
787 .add(predOps(ARMCC::EQ, ARM::CPSR));
788 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
789 return false;
790
791 MIB->eraseFromParent();
792 return true;
793}
794
Diana Picuse393bc72017-10-06 15:39:16 +0000795bool ARMInstructionSelector::selectShift(unsigned ShiftOpc,
796 MachineInstrBuilder &MIB) const {
797 MIB->setDesc(TII.get(ARM::MOVsr));
798 MIB.addImm(ShiftOpc);
799 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
800 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
801}
802
Daniel Sandersf76f3152017-11-16 00:46:35 +0000803bool ARMInstructionSelector::select(MachineInstr &I,
804 CodeGenCoverage &CoverageInfo) const {
Diana Picus812caee2016-12-16 12:54:46 +0000805 assert(I.getParent() && "Instruction should be in a basic block!");
806 assert(I.getParent()->getParent() && "Instruction should be in a function!");
807
808 auto &MBB = *I.getParent();
809 auto &MF = *MBB.getParent();
810 auto &MRI = MF.getRegInfo();
811
812 if (!isPreISelGenericOpcode(I.getOpcode())) {
813 if (I.isCopy())
814 return selectCopy(I, TII, MRI, TRI, RBI);
815
816 return true;
817 }
818
Diana Picus68773852017-12-22 11:09:18 +0000819 using namespace TargetOpcode;
Diana Picus68773852017-12-22 11:09:18 +0000820
Daniel Sandersf76f3152017-11-16 00:46:35 +0000821 if (selectImpl(I, CoverageInfo))
Diana Picus8abcbbb2017-05-02 09:40:49 +0000822 return true;
823
Diana Picus519807f2016-12-19 11:26:31 +0000824 MachineInstrBuilder MIB{MF, I};
Diana Picusd83df5d2017-01-25 08:47:40 +0000825 bool isSExt = false;
Diana Picus519807f2016-12-19 11:26:31 +0000826
Diana Picus519807f2016-12-19 11:26:31 +0000827 switch (I.getOpcode()) {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000828 case G_SEXT:
Diana Picusd83df5d2017-01-25 08:47:40 +0000829 isSExt = true;
830 LLVM_FALLTHROUGH;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000831 case G_ZEXT: {
832 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
833 // FIXME: Smaller destination sizes coming soon!
834 if (DstTy.getSizeInBits() != 32) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000835 LLVM_DEBUG(dbgs() << "Unsupported destination size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000836 return false;
837 }
838
839 LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
840 unsigned SrcSize = SrcTy.getSizeInBits();
841 switch (SrcSize) {
Diana Picusd83df5d2017-01-25 08:47:40 +0000842 case 1: {
843 // ZExt boils down to & 0x1; for SExt we also subtract that from 0
Diana Picus813af0d2018-12-14 12:37:24 +0000844 I.setDesc(TII.get(Opcodes.AND));
Diana Picusd83df5d2017-01-25 08:47:40 +0000845 MIB.addImm(1).add(predOps(ARMCC::AL)).add(condCodeOp());
846
847 if (isSExt) {
848 unsigned SExtResult = I.getOperand(0).getReg();
849
850 // Use a new virtual register for the result of the AND
851 unsigned AndResult = MRI.createVirtualRegister(&ARM::GPRRegClass);
852 I.getOperand(0).setReg(AndResult);
853
854 auto InsertBefore = std::next(I.getIterator());
Diana Picus813af0d2018-12-14 12:37:24 +0000855 auto SubI =
856 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(Opcodes.RSB))
857 .addDef(SExtResult)
858 .addUse(AndResult)
859 .addImm(0)
860 .add(predOps(ARMCC::AL))
861 .add(condCodeOp());
Diana Picusd83df5d2017-01-25 08:47:40 +0000862 if (!constrainSelectedInstRegOperands(*SubI, TII, TRI, RBI))
863 return false;
864 }
865 break;
866 }
Diana Picus8b6c6be2017-01-25 08:10:40 +0000867 case 8:
868 case 16: {
Diana Picus813af0d2018-12-14 12:37:24 +0000869 unsigned NewOpc = selectSimpleExtOpc(I.getOpcode(), SrcSize);
Diana Picuse8368782017-02-17 13:44:19 +0000870 if (NewOpc == I.getOpcode())
871 return false;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000872 I.setDesc(TII.get(NewOpc));
873 MIB.addImm(0).add(predOps(ARMCC::AL));
874 break;
875 }
876 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000877 LLVM_DEBUG(dbgs() << "Unsupported source size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000878 return false;
879 }
880 break;
881 }
Diana Picus657bfd32017-05-11 08:28:31 +0000882 case G_ANYEXT:
Diana Picus64a33432017-04-21 13:16:50 +0000883 case G_TRUNC: {
884 // The high bits are undefined, so there's nothing special to do, just
885 // treat it as a copy.
886 auto SrcReg = I.getOperand(1).getReg();
887 auto DstReg = I.getOperand(0).getReg();
888
889 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
890 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
891
Diana Picus75ce8522017-12-20 11:27:10 +0000892 if (SrcRegBank.getID() == ARM::FPRRegBankID) {
893 // This should only happen in the obscure case where we have put a 64-bit
894 // integer into a D register. Get it out of there and keep only the
895 // interesting part.
896 assert(I.getOpcode() == G_TRUNC && "Unsupported operand for G_ANYEXT");
897 assert(DstRegBank.getID() == ARM::GPRRegBankID &&
898 "Unsupported combination of register banks");
899 assert(MRI.getType(SrcReg).getSizeInBits() == 64 && "Unsupported size");
900 assert(MRI.getType(DstReg).getSizeInBits() <= 32 && "Unsupported size");
901
902 unsigned IgnoredBits = MRI.createVirtualRegister(&ARM::GPRRegClass);
903 auto InsertBefore = std::next(I.getIterator());
904 auto MovI =
905 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(ARM::VMOVRRD))
906 .addDef(DstReg)
907 .addDef(IgnoredBits)
908 .addUse(SrcReg)
909 .add(predOps(ARMCC::AL));
910 if (!constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI))
911 return false;
912
913 MIB->eraseFromParent();
914 return true;
915 }
916
Diana Picus64a33432017-04-21 13:16:50 +0000917 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000918 LLVM_DEBUG(
919 dbgs() << "G_TRUNC/G_ANYEXT operands on different register banks\n");
Diana Picus64a33432017-04-21 13:16:50 +0000920 return false;
921 }
922
923 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000924 LLVM_DEBUG(dbgs() << "G_TRUNC/G_ANYEXT on non-GPR not supported yet\n");
Diana Picus64a33432017-04-21 13:16:50 +0000925 return false;
926 }
927
928 I.setDesc(TII.get(COPY));
929 return selectCopy(I, TII, MRI, TRI, RBI);
930 }
Diana Picus37ae9f62018-01-04 10:54:57 +0000931 case G_CONSTANT: {
932 if (!MRI.getType(I.getOperand(0).getReg()).isPointer()) {
933 // Non-pointer constants should be handled by TableGen.
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000934 LLVM_DEBUG(dbgs() << "Unsupported constant type\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000935 return false;
936 }
937
938 auto &Val = I.getOperand(1);
939 if (Val.isCImm()) {
940 if (!Val.getCImm()->isZero()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000941 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000942 return false;
943 }
944 Val.ChangeToImmediate(0);
945 } else {
946 assert(Val.isImm() && "Unexpected operand for G_CONSTANT");
947 if (Val.getImm() != 0) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000948 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000949 return false;
950 }
951 }
952
953 I.setDesc(TII.get(ARM::MOVi));
954 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
955 break;
956 }
Diana Picus28a6d0e2017-12-22 13:05:51 +0000957 case G_INTTOPTR:
958 case G_PTRTOINT: {
959 auto SrcReg = I.getOperand(1).getReg();
960 auto DstReg = I.getOperand(0).getReg();
961
962 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
963 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
964
965 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000966 LLVM_DEBUG(
967 dbgs()
968 << "G_INTTOPTR/G_PTRTOINT operands on different register banks\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000969 return false;
970 }
971
972 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000973 LLVM_DEBUG(
974 dbgs() << "G_INTTOPTR/G_PTRTOINT on non-GPR not supported yet\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000975 return false;
976 }
977
978 I.setDesc(TII.get(COPY));
979 return selectCopy(I, TII, MRI, TRI, RBI);
980 }
Diana Picus7145d222017-06-27 09:19:51 +0000981 case G_SELECT:
Diana Picus995746d2017-07-12 10:31:16 +0000982 return selectSelect(MIB, MRI);
983 case G_ICMP: {
Diana Picus75a04e22019-02-07 11:05:33 +0000984 CmpConstants Helper(Opcodes.CMPrr, ARM::INSTRUCTION_LIST_END,
985 Opcodes.MOVCCi, ARM::GPRRegBankID, 32);
Diana Picus995746d2017-07-12 10:31:16 +0000986 return selectCmp(Helper, MIB, MRI);
987 }
Diana Picus21014df2017-07-12 09:01:54 +0000988 case G_FCMP: {
Diana Picusac154732017-09-05 08:22:47 +0000989 assert(STI.hasVFP2() && "Can't select fcmp without VFP");
Diana Picus21014df2017-07-12 09:01:54 +0000990
991 unsigned OpReg = I.getOperand(2).getReg();
992 unsigned Size = MRI.getType(OpReg).getSizeInBits();
Diana Picus995746d2017-07-12 10:31:16 +0000993
Diana Picusac154732017-09-05 08:22:47 +0000994 if (Size == 64 && STI.isFPOnlySP()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000995 LLVM_DEBUG(dbgs() << "Subtarget only supports single precision");
Diana Picus995746d2017-07-12 10:31:16 +0000996 return false;
997 }
998 if (Size != 32 && Size != 64) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000999 LLVM_DEBUG(dbgs() << "Unsupported size for G_FCMP operand");
Diana Picus995746d2017-07-12 10:31:16 +00001000 return false;
Diana Picus21014df2017-07-12 09:01:54 +00001001 }
1002
Diana Picus995746d2017-07-12 10:31:16 +00001003 CmpConstants Helper(Size == 32 ? ARM::VCMPS : ARM::VCMPD, ARM::FMSTAT,
Diana Picus75a04e22019-02-07 11:05:33 +00001004 Opcodes.MOVCCi, ARM::FPRRegBankID, Size);
Diana Picus995746d2017-07-12 10:31:16 +00001005 return selectCmp(Helper, MIB, MRI);
Diana Picus21014df2017-07-12 09:01:54 +00001006 }
Diana Picuse393bc72017-10-06 15:39:16 +00001007 case G_LSHR:
1008 return selectShift(ARM_AM::ShiftOpc::lsr, MIB);
1009 case G_ASHR:
1010 return selectShift(ARM_AM::ShiftOpc::asr, MIB);
1011 case G_SHL: {
1012 return selectShift(ARM_AM::ShiftOpc::lsl, MIB);
1013 }
Diana Picus9d070942017-02-28 10:14:38 +00001014 case G_GEP:
Diana Picusc0f964eb2019-02-15 10:50:02 +00001015 I.setDesc(TII.get(Opcodes.ADDrr));
Diana Picus8a73f552017-01-13 10:18:01 +00001016 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +00001017 break;
1018 case G_FRAME_INDEX:
1019 // Add 0 to the given frame index and hope it will eventually be folded into
1020 // the user(s).
Diana Picusdcaa9392019-02-21 13:00:02 +00001021 I.setDesc(TII.get(Opcodes.ADDri));
Diana Picus8a73f552017-01-13 10:18:01 +00001022 MIB.addImm(0).add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +00001023 break;
Diana Picus930e6ec2017-08-03 09:14:59 +00001024 case G_GLOBAL_VALUE:
1025 return selectGlobal(MIB, MRI);
Diana Picus3b99c642017-02-24 14:01:27 +00001026 case G_STORE:
Diana Picus278c7222017-01-26 09:20:47 +00001027 case G_LOAD: {
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001028 const auto &MemOp = **I.memoperands_begin();
1029 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001030 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001031 return false;
1032 }
1033
Diana Picus1540b062017-02-16 14:10:50 +00001034 unsigned Reg = I.getOperand(0).getReg();
1035 unsigned RegBank = RBI.getRegBank(Reg, MRI, TRI)->getID();
1036
1037 LLT ValTy = MRI.getType(Reg);
Diana Picus278c7222017-01-26 09:20:47 +00001038 const auto ValSize = ValTy.getSizeInBits();
1039
Diana Picusac154732017-09-05 08:22:47 +00001040 assert((ValSize != 64 || STI.hasVFP2()) &&
Diana Picus3b99c642017-02-24 14:01:27 +00001041 "Don't know how to load/store 64-bit value without VFP");
Diana Picus1540b062017-02-16 14:10:50 +00001042
Diana Picus813af0d2018-12-14 12:37:24 +00001043 const auto NewOpc = selectLoadStoreOpCode(I.getOpcode(), RegBank, ValSize);
Diana Picus3b99c642017-02-24 14:01:27 +00001044 if (NewOpc == G_LOAD || NewOpc == G_STORE)
Diana Picuse8368782017-02-17 13:44:19 +00001045 return false;
1046
Diana Picus278c7222017-01-26 09:20:47 +00001047 I.setDesc(TII.get(NewOpc));
1048
Diana Picus3b99c642017-02-24 14:01:27 +00001049 if (NewOpc == ARM::LDRH || NewOpc == ARM::STRH)
Diana Picus278c7222017-01-26 09:20:47 +00001050 // LDRH has a funny addressing mode (there's already a FIXME for it).
1051 MIB.addReg(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00001052 MIB.addImm(0).add(predOps(ARMCC::AL));
Diana Picus519807f2016-12-19 11:26:31 +00001053 break;
Diana Picus278c7222017-01-26 09:20:47 +00001054 }
Diana Picus0b4190a2017-06-07 12:35:05 +00001055 case G_MERGE_VALUES: {
1056 if (!selectMergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +00001057 return false;
1058 break;
1059 }
Diana Picus0b4190a2017-06-07 12:35:05 +00001060 case G_UNMERGE_VALUES: {
1061 if (!selectUnmergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +00001062 return false;
1063 break;
1064 }
Diana Picus87a70672017-07-14 09:46:06 +00001065 case G_BRCOND: {
1066 if (!validReg(MRI, I.getOperand(0).getReg(), 1, ARM::GPRRegBankID)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001067 LLVM_DEBUG(dbgs() << "Unsupported condition register for G_BRCOND");
Diana Picus87a70672017-07-14 09:46:06 +00001068 return false;
1069 }
1070
1071 // Set the flags.
Diana Picusa00425f2019-02-15 10:24:03 +00001072 auto Test =
1073 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opcodes.TSTri))
1074 .addReg(I.getOperand(0).getReg())
1075 .addImm(1)
1076 .add(predOps(ARMCC::AL));
Diana Picus87a70672017-07-14 09:46:06 +00001077 if (!constrainSelectedInstRegOperands(*Test, TII, TRI, RBI))
1078 return false;
1079
1080 // Branch conditionally.
Diana Picusa00425f2019-02-15 10:24:03 +00001081 auto Branch =
1082 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opcodes.Bcc))
1083 .add(I.getOperand(1))
1084 .add(predOps(ARMCC::NE, ARM::CPSR));
Diana Picus87a70672017-07-14 09:46:06 +00001085 if (!constrainSelectedInstRegOperands(*Branch, TII, TRI, RBI))
1086 return false;
1087 I.eraseFromParent();
1088 return true;
1089 }
Diana Picus865f7fe2018-01-04 13:09:25 +00001090 case G_PHI: {
1091 I.setDesc(TII.get(PHI));
1092
1093 unsigned DstReg = I.getOperand(0).getReg();
1094 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
1095 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
1096 break;
1097 }
1098
1099 return true;
1100 }
Diana Picus519807f2016-12-19 11:26:31 +00001101 default:
1102 return false;
Diana Picus812caee2016-12-16 12:54:46 +00001103 }
1104
Diana Picus519807f2016-12-19 11:26:31 +00001105 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Diana Picus22274932016-11-11 08:27:37 +00001106}